]> git.proxmox.com Git - qemu.git/blame - hw/pci.h
mips_fulong: remove bogus HAS_AUDIO
[qemu.git] / hw / pci.h
CommitLineData
87ecb68b
PB
1#ifndef QEMU_PCI_H
2#define QEMU_PCI_H
3
376253ec 4#include "qemu-common.h"
163c8a59 5#include "qobject.h"
376253ec 6
6b1b92d3
PB
7#include "qdev.h"
8
87ecb68b
PB
9/* PCI includes legacy ISA access. */
10#include "isa.h"
11
0428527c
IY
12#include "pcie.h"
13
87ecb68b
PB
14/* PCI bus */
15
3ae80618
AL
16#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
17#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
18#define PCI_FUNC(devfn) ((devfn) & 0x07)
6fa84913 19#define PCI_FUNC_MAX 8
3ae80618 20
a770dc7e
AL
21/* Class, Vendor and Device IDs from Linux's pci_ids.h */
22#include "pci_ids.h"
173a543b 23
a770dc7e 24/* QEMU-specific Vendor and Device ID definitions */
6f338c34 25
a770dc7e
AL
26/* IBM (0x1014) */
27#define PCI_DEVICE_ID_IBM_440GX 0x027f
4ebcf884 28#define PCI_DEVICE_ID_IBM_OPENPIC2 0xffff
deb54399 29
a770dc7e 30/* Hitachi (0x1054) */
deb54399 31#define PCI_VENDOR_ID_HITACHI 0x1054
a770dc7e 32#define PCI_DEVICE_ID_HITACHI_SH7751R 0x350e
deb54399 33
a770dc7e 34/* Apple (0x106b) */
4ebcf884
BS
35#define PCI_DEVICE_ID_APPLE_343S1201 0x0010
36#define PCI_DEVICE_ID_APPLE_UNI_N_I_PCI 0x001e
37#define PCI_DEVICE_ID_APPLE_UNI_N_PCI 0x001f
4ebcf884 38#define PCI_DEVICE_ID_APPLE_UNI_N_KEYL 0x0022
a770dc7e 39#define PCI_DEVICE_ID_APPLE_IPID_USB 0x003f
deb54399 40
a770dc7e
AL
41/* Realtek (0x10ec) */
42#define PCI_DEVICE_ID_REALTEK_8029 0x8029
deb54399 43
a770dc7e
AL
44/* Xilinx (0x10ee) */
45#define PCI_DEVICE_ID_XILINX_XC2VP30 0x0300
deb54399 46
a770dc7e
AL
47/* Marvell (0x11ab) */
48#define PCI_DEVICE_ID_MARVELL_GT6412X 0x4620
deb54399 49
a770dc7e 50/* QEMU/Bochs VGA (0x1234) */
4ebcf884
BS
51#define PCI_VENDOR_ID_QEMU 0x1234
52#define PCI_DEVICE_ID_QEMU_VGA 0x1111
53
a770dc7e 54/* VMWare (0x15ad) */
deb54399
AL
55#define PCI_VENDOR_ID_VMWARE 0x15ad
56#define PCI_DEVICE_ID_VMWARE_SVGA2 0x0405
57#define PCI_DEVICE_ID_VMWARE_SVGA 0x0710
58#define PCI_DEVICE_ID_VMWARE_NET 0x0720
59#define PCI_DEVICE_ID_VMWARE_SCSI 0x0730
60#define PCI_DEVICE_ID_VMWARE_IDE 0x1729
61
cef3017c 62/* Intel (0x8086) */
a770dc7e 63#define PCI_DEVICE_ID_INTEL_82551IT 0x1209
d6fd1e66 64#define PCI_DEVICE_ID_INTEL_82557 0x1229
1a5a86fb 65#define PCI_DEVICE_ID_INTEL_82801IR 0x2922
74c62ba8 66
deb54399 67/* Red Hat / Qumranet (for QEMU) -- see pci-ids.txt */
d350d97d
AL
68#define PCI_VENDOR_ID_REDHAT_QUMRANET 0x1af4
69#define PCI_SUBVENDOR_ID_REDHAT_QUMRANET 0x1af4
70#define PCI_SUBDEVICE_ID_QEMU 0x1100
71
72#define PCI_DEVICE_ID_VIRTIO_NET 0x1000
73#define PCI_DEVICE_ID_VIRTIO_BLOCK 0x1001
74#define PCI_DEVICE_ID_VIRTIO_BALLOON 0x1002
14d50bef 75#define PCI_DEVICE_ID_VIRTIO_CONSOLE 0x1003
d350d97d 76
4f8589e1 77#define FMT_PCIBUS PRIx64
6e355d90 78
87ecb68b
PB
79typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
80 uint32_t address, uint32_t data, int len);
81typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
82 uint32_t address, int len);
83typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
6e355d90 84 pcibus_t addr, pcibus_t size, int type);
5851e08c 85typedef int PCIUnregisterFunc(PCIDevice *pci_dev);
87ecb68b 86
87ecb68b 87typedef struct PCIIORegion {
6e355d90
IY
88 pcibus_t addr; /* current PCI mapping address. -1 means not mapped */
89#define PCI_BAR_UNMAPPED (~(pcibus_t)0)
90 pcibus_t size;
a0c7a97e 91 pcibus_t filtered_size;
87ecb68b
PB
92 uint8_t type;
93 PCIMapIORegionFunc *map_func;
94} PCIIORegion;
95
96#define PCI_ROM_SLOT 6
97#define PCI_NUM_REGIONS 7
98
fb58a897
IY
99#include "pci_regs.h"
100
101/* PCI HEADER_TYPE */
6407f373 102#define PCI_HEADER_TYPE_MULTI_FUNCTION 0x80
8098ed41 103
b7ee1603
MT
104/* Size of the standard PCI config header */
105#define PCI_CONFIG_HEADER_SIZE 0x40
106/* Size of the standard PCI config space */
107#define PCI_CONFIG_SPACE_SIZE 0x100
a9f49946
IY
108/* Size of the standart PCIe config space: 4KB */
109#define PCIE_CONFIG_SPACE_SIZE 0x1000
b7ee1603 110
e369cad7
IY
111#define PCI_NUM_PINS 4 /* A-D */
112
02eb84d0
MT
113/* Bits in cap_present field. */
114enum {
e4c7d2ae
IY
115 QEMU_PCI_CAP_MSI = 0x1,
116 QEMU_PCI_CAP_MSIX = 0x2,
117 QEMU_PCI_CAP_EXPRESS = 0x4,
49823868
IY
118
119 /* multifunction capable device */
e4c7d2ae 120#define QEMU_PCI_CAP_MULTIFUNCTION_BITNR 3
49823868 121 QEMU_PCI_CAP_MULTIFUNCTION = (1 << QEMU_PCI_CAP_MULTIFUNCTION_BITNR),
b1aeb926
IY
122
123 /* command register SERR bit enabled */
124#define QEMU_PCI_CAP_SERR_BITNR 4
125 QEMU_PCI_CAP_SERR = (1 << QEMU_PCI_CAP_SERR_BITNR),
02eb84d0
MT
126};
127
87ecb68b 128struct PCIDevice {
6b1b92d3 129 DeviceState qdev;
87ecb68b 130 /* PCI config space */
a9f49946 131 uint8_t *config;
b7ee1603 132
bd4b65ee
MT
133 /* Used to enable config checks on load. Note that writeable bits are
134 * never checked even if set in cmask. */
a9f49946 135 uint8_t *cmask;
bd4b65ee 136
b7ee1603 137 /* Used to implement R/W bytes */
a9f49946 138 uint8_t *wmask;
87ecb68b 139
92ba5f51
IY
140 /* Used to implement RW1C(Write 1 to Clear) bytes */
141 uint8_t *w1cmask;
142
6f4cbd39 143 /* Used to allocate config space for capabilities. */
a9f49946 144 uint8_t *used;
6f4cbd39 145
87ecb68b
PB
146 /* the following fields are read only */
147 PCIBus *bus;
54586bd1 148 uint32_t devfn;
87ecb68b
PB
149 char name[64];
150 PCIIORegion io_regions[PCI_NUM_REGIONS];
151
152 /* do not access the following fields */
153 PCIConfigReadFunc *config_read;
154 PCIConfigWriteFunc *config_write;
87ecb68b
PB
155
156 /* IRQ objects for the INTA-INTD pins. */
157 qemu_irq *irq;
158
159 /* Current IRQ levels. Used internally by the generic PCI code. */
d036bb21 160 uint8_t irq_state;
02eb84d0
MT
161
162 /* Capability bits */
163 uint32_t cap_present;
164
165 /* Offset of MSI-X capability in config space */
166 uint8_t msix_cap;
167
168 /* MSI-X entries */
169 int msix_entries_nr;
170
171 /* Space to store MSIX table */
172 uint8_t *msix_table_page;
173 /* MMIO index used to map MSIX table and pending bit entries. */
174 int msix_mmio_index;
175 /* Reference-count for entries actually in use by driver. */
176 unsigned *msix_entry_used;
177 /* Region including the MSI-X table */
178 uint32_t msix_bar_size;
f16c4abf
JQ
179 /* Version id needed for VMState */
180 int32_t version_id;
c2039bd0 181
e4c7d2ae
IY
182 /* Offset of MSI capability in config space */
183 uint8_t msi_cap;
184
0428527c
IY
185 /* PCI Express */
186 PCIExpressDevice exp;
187
c2039bd0 188 /* Location of option rom */
8c52c8f3 189 char *romfile;
c2039bd0 190 ram_addr_t rom_offset;
88169ddf 191 uint32_t rom_bar;
87ecb68b
PB
192};
193
194PCIDevice *pci_register_device(PCIBus *bus, const char *name,
195 int instance_size, int devfn,
196 PCIConfigReadFunc *config_read,
197 PCIConfigWriteFunc *config_write);
198
28c2c264 199void pci_register_bar(PCIDevice *pci_dev, int region_num,
0bb750ef 200 pcibus_t size, uint8_t type,
87ecb68b
PB
201 PCIMapIORegionFunc *map_func);
202
ca77089d
IY
203int pci_add_capability(PCIDevice *pdev, uint8_t cap_id,
204 uint8_t offset, uint8_t size);
6f4cbd39
MT
205
206void pci_del_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);
207
208void pci_reserve_capability(PCIDevice *pci_dev, uint8_t offset, uint8_t size);
209
210uint8_t pci_find_capability(PCIDevice *pci_dev, uint8_t cap_id);
211
212
87ecb68b
PB
213uint32_t pci_default_read_config(PCIDevice *d,
214 uint32_t address, int len);
215void pci_default_write_config(PCIDevice *d,
216 uint32_t address, uint32_t val, int len);
217void pci_device_save(PCIDevice *s, QEMUFile *f);
218int pci_device_load(PCIDevice *s, QEMUFile *f);
219
5d4e84c8 220typedef void (*pci_set_irq_fn)(void *opaque, int irq_num, int level);
87ecb68b 221typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
e927d487
MT
222
223typedef enum {
224 PCI_HOTPLUG_DISABLED,
225 PCI_HOTPLUG_ENABLED,
226 PCI_COLDPLUG_ENABLED,
227} PCIHotplugState;
228
229typedef int (*pci_hotplug_fn)(DeviceState *qdev, PCIDevice *pci_dev,
230 PCIHotplugState state);
21eea4b3
GH
231void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent,
232 const char *name, int devfn_min);
233PCIBus *pci_bus_new(DeviceState *parent, const char *name, int devfn_min);
234void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
235 void *irq_opaque, int nirq);
87c30546 236void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug, DeviceState *dev);
02e2da45
PB
237PCIBus *pci_register_bus(DeviceState *parent, const char *name,
238 pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
5d4e84c8 239 void *irq_opaque, int devfn_min, int nirq);
0ead87c8 240void pci_device_reset(PCIDevice *dev);
9bb33586 241void pci_bus_reset(PCIBus *bus);
87ecb68b 242
2e01c8cf
BS
243void pci_bus_set_mem_base(PCIBus *bus, target_phys_addr_t base);
244
5607c388
MA
245PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model,
246 const char *default_devaddr);
07caea31
MA
247PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model,
248 const char *default_devaddr);
87ecb68b 249int pci_bus_num(PCIBus *s);
e822a52a 250void pci_for_each_device(PCIBus *bus, int bus_num, void (*fn)(PCIBus *bus, PCIDevice *d));
c469e1dd 251PCIBus *pci_find_root_bus(int domain);
e075e788 252int pci_find_domain(const PCIBus *bus);
e822a52a
IY
253PCIBus *pci_find_bus(PCIBus *bus, int bus_num);
254PCIDevice *pci_find_device(PCIBus *bus, int bus_num, int slot, int function);
f3006dd1 255int pci_qdev_find_device(const char *id, PCIDevice **pdev);
49bd1458 256PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr);
87ecb68b 257
43c945f1
IY
258int pci_parse_devaddr(const char *addr, int *domp, int *busp,
259 unsigned int *slotp, unsigned int *funcp);
e9283f8b
JK
260int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp,
261 unsigned *slotp);
880345c4 262
163c8a59
LC
263void do_pci_info_print(Monitor *mon, const QObject *data);
264void do_pci_info(Monitor *mon, QObject **ret_data);
783753fd 265void pci_bridge_update_mappings(PCIBus *b);
87ecb68b 266
4c92325b
IY
267void pci_device_deassert_intx(PCIDevice *dev);
268
64d50b8b
MT
269static inline void
270pci_set_byte(uint8_t *config, uint8_t val)
271{
272 *config = val;
273}
274
275static inline uint8_t
cb95c2e4 276pci_get_byte(const uint8_t *config)
64d50b8b
MT
277{
278 return *config;
279}
280
14e12559
MT
281static inline void
282pci_set_word(uint8_t *config, uint16_t val)
283{
284 cpu_to_le16wu((uint16_t *)config, val);
285}
286
287static inline uint16_t
cb95c2e4 288pci_get_word(const uint8_t *config)
14e12559 289{
cb95c2e4 290 return le16_to_cpupu((const uint16_t *)config);
14e12559
MT
291}
292
293static inline void
294pci_set_long(uint8_t *config, uint32_t val)
295{
296 cpu_to_le32wu((uint32_t *)config, val);
297}
298
299static inline uint32_t
cb95c2e4 300pci_get_long(const uint8_t *config)
14e12559 301{
cb95c2e4 302 return le32_to_cpupu((const uint32_t *)config);
14e12559
MT
303}
304
fb5ce7d2
IY
305static inline void
306pci_set_quad(uint8_t *config, uint64_t val)
307{
308 cpu_to_le64w((uint64_t *)config, val);
309}
310
311static inline uint64_t
cb95c2e4 312pci_get_quad(const uint8_t *config)
fb5ce7d2 313{
cb95c2e4 314 return le64_to_cpup((const uint64_t *)config);
fb5ce7d2
IY
315}
316
deb54399
AL
317static inline void
318pci_config_set_vendor_id(uint8_t *pci_config, uint16_t val)
319{
14e12559 320 pci_set_word(&pci_config[PCI_VENDOR_ID], val);
deb54399
AL
321}
322
323static inline void
324pci_config_set_device_id(uint8_t *pci_config, uint16_t val)
325{
14e12559 326 pci_set_word(&pci_config[PCI_DEVICE_ID], val);
deb54399
AL
327}
328
cf602c7b
IE
329static inline void
330pci_config_set_revision(uint8_t *pci_config, uint8_t val)
331{
332 pci_set_byte(&pci_config[PCI_REVISION_ID], val);
333}
334
173a543b
BS
335static inline void
336pci_config_set_class(uint8_t *pci_config, uint16_t val)
337{
14e12559 338 pci_set_word(&pci_config[PCI_CLASS_DEVICE], val);
173a543b
BS
339}
340
cf602c7b
IE
341static inline void
342pci_config_set_prog_interface(uint8_t *pci_config, uint8_t val)
343{
344 pci_set_byte(&pci_config[PCI_CLASS_PROG], val);
345}
346
347static inline void
348pci_config_set_interrupt_pin(uint8_t *pci_config, uint8_t val)
349{
350 pci_set_byte(&pci_config[PCI_INTERRUPT_PIN], val);
351}
352
aabcf526
IY
353/*
354 * helper functions to do bit mask operation on configuration space.
355 * Just to set bit, use test-and-set and discard returned value.
356 * Just to clear bit, use test-and-clear and discard returned value.
357 * NOTE: They aren't atomic.
358 */
359static inline uint8_t
360pci_byte_test_and_clear_mask(uint8_t *config, uint8_t mask)
361{
362 uint8_t val = pci_get_byte(config);
363 pci_set_byte(config, val & ~mask);
364 return val & mask;
365}
366
367static inline uint8_t
368pci_byte_test_and_set_mask(uint8_t *config, uint8_t mask)
369{
370 uint8_t val = pci_get_byte(config);
371 pci_set_byte(config, val | mask);
372 return val & mask;
373}
374
375static inline uint16_t
376pci_word_test_and_clear_mask(uint8_t *config, uint16_t mask)
377{
378 uint16_t val = pci_get_word(config);
379 pci_set_word(config, val & ~mask);
380 return val & mask;
381}
382
383static inline uint16_t
384pci_word_test_and_set_mask(uint8_t *config, uint16_t mask)
385{
386 uint16_t val = pci_get_word(config);
387 pci_set_word(config, val | mask);
388 return val & mask;
389}
390
391static inline uint32_t
392pci_long_test_and_clear_mask(uint8_t *config, uint32_t mask)
393{
394 uint32_t val = pci_get_long(config);
395 pci_set_long(config, val & ~mask);
396 return val & mask;
397}
398
399static inline uint32_t
400pci_long_test_and_set_mask(uint8_t *config, uint32_t mask)
401{
402 uint32_t val = pci_get_long(config);
403 pci_set_long(config, val | mask);
404 return val & mask;
405}
406
407static inline uint64_t
408pci_quad_test_and_clear_mask(uint8_t *config, uint64_t mask)
409{
410 uint64_t val = pci_get_quad(config);
411 pci_set_quad(config, val & ~mask);
412 return val & mask;
413}
414
415static inline uint64_t
416pci_quad_test_and_set_mask(uint8_t *config, uint64_t mask)
417{
418 uint64_t val = pci_get_quad(config);
419 pci_set_quad(config, val | mask);
420 return val & mask;
421}
422
81a322d4 423typedef int (*pci_qdev_initfn)(PCIDevice *dev);
0aab0d3a
GH
424typedef struct {
425 DeviceInfo qdev;
426 pci_qdev_initfn init;
e3936fa5 427 PCIUnregisterFunc *exit;
0aab0d3a
GH
428 PCIConfigReadFunc *config_read;
429 PCIConfigWriteFunc *config_write;
a9f49946 430
e327e323
IY
431 /*
432 * pci-to-pci bridge or normal device.
433 * This doesn't mean pci host switch.
434 * When card bus bridge is supported, this would be enhanced.
435 */
436 int is_bridge;
fb231628 437
a9f49946 438 /* pcie stuff */
3c217c14 439 int is_express; /* is this device pci express? */
8c52c8f3 440
180c22e1
GH
441 /* device isn't hot-pluggable */
442 int no_hotplug;
443
8c52c8f3
GH
444 /* rom bar */
445 const char *romfile;
0aab0d3a
GH
446} PCIDeviceInfo;
447
448void pci_qdev_register(PCIDeviceInfo *info);
449void pci_qdev_register_many(PCIDeviceInfo *info);
6b1b92d3 450
49823868
IY
451PCIDevice *pci_create_multifunction(PCIBus *bus, int devfn, bool multifunction,
452 const char *name);
453PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn,
454 bool multifunction,
455 const char *name);
499cf102 456PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name);
6b1b92d3
PB
457PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name);
458
3c18685f 459static inline int pci_is_express(const PCIDevice *d)
a9f49946
IY
460{
461 return d->cap_present & QEMU_PCI_CAP_EXPRESS;
462}
463
3c18685f 464static inline uint32_t pci_config_size(const PCIDevice *d)
a9f49946
IY
465{
466 return pci_is_express(d) ? PCIE_CONFIG_SPACE_SIZE : PCI_CONFIG_SPACE_SIZE;
467}
468
87ecb68b 469#endif