]> git.proxmox.com Git - qemu.git/blame - hw/pci.h
virtio-scsi: factor checks for VIRTIO_SCSI_S_DRIVER_OK when reporting events
[qemu.git] / hw / pci.h
CommitLineData
87ecb68b
PB
1#ifndef QEMU_PCI_H
2#define QEMU_PCI_H
3
376253ec
AL
4#include "qemu-common.h"
5
6b1b92d3 6#include "qdev.h"
1e39101c 7#include "memory.h"
ec174575 8#include "dma.h"
6b1b92d3 9
87ecb68b
PB
10/* PCI includes legacy ISA access. */
11#include "isa.h"
12
0428527c
IY
13#include "pcie.h"
14
87ecb68b
PB
15/* PCI bus */
16
3ae80618
AL
17#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
18#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
19#define PCI_FUNC(devfn) ((devfn) & 0x07)
90a20dbb 20#define PCI_SLOT_MAX 32
6fa84913 21#define PCI_FUNC_MAX 8
3ae80618 22
a770dc7e
AL
23/* Class, Vendor and Device IDs from Linux's pci_ids.h */
24#include "pci_ids.h"
173a543b 25
a770dc7e 26/* QEMU-specific Vendor and Device ID definitions */
6f338c34 27
a770dc7e
AL
28/* IBM (0x1014) */
29#define PCI_DEVICE_ID_IBM_440GX 0x027f
4ebcf884 30#define PCI_DEVICE_ID_IBM_OPENPIC2 0xffff
deb54399 31
a770dc7e 32/* Hitachi (0x1054) */
deb54399 33#define PCI_VENDOR_ID_HITACHI 0x1054
a770dc7e 34#define PCI_DEVICE_ID_HITACHI_SH7751R 0x350e
deb54399 35
a770dc7e 36/* Apple (0x106b) */
4ebcf884
BS
37#define PCI_DEVICE_ID_APPLE_343S1201 0x0010
38#define PCI_DEVICE_ID_APPLE_UNI_N_I_PCI 0x001e
39#define PCI_DEVICE_ID_APPLE_UNI_N_PCI 0x001f
4ebcf884 40#define PCI_DEVICE_ID_APPLE_UNI_N_KEYL 0x0022
a770dc7e 41#define PCI_DEVICE_ID_APPLE_IPID_USB 0x003f
deb54399 42
a770dc7e
AL
43/* Realtek (0x10ec) */
44#define PCI_DEVICE_ID_REALTEK_8029 0x8029
deb54399 45
a770dc7e
AL
46/* Xilinx (0x10ee) */
47#define PCI_DEVICE_ID_XILINX_XC2VP30 0x0300
deb54399 48
a770dc7e
AL
49/* Marvell (0x11ab) */
50#define PCI_DEVICE_ID_MARVELL_GT6412X 0x4620
deb54399 51
a770dc7e 52/* QEMU/Bochs VGA (0x1234) */
4ebcf884
BS
53#define PCI_VENDOR_ID_QEMU 0x1234
54#define PCI_DEVICE_ID_QEMU_VGA 0x1111
55
a770dc7e 56/* VMWare (0x15ad) */
deb54399
AL
57#define PCI_VENDOR_ID_VMWARE 0x15ad
58#define PCI_DEVICE_ID_VMWARE_SVGA2 0x0405
59#define PCI_DEVICE_ID_VMWARE_SVGA 0x0710
60#define PCI_DEVICE_ID_VMWARE_NET 0x0720
61#define PCI_DEVICE_ID_VMWARE_SCSI 0x0730
62#define PCI_DEVICE_ID_VMWARE_IDE 0x1729
63
cef3017c 64/* Intel (0x8086) */
a770dc7e 65#define PCI_DEVICE_ID_INTEL_82551IT 0x1209
d6fd1e66 66#define PCI_DEVICE_ID_INTEL_82557 0x1229
1a5a86fb 67#define PCI_DEVICE_ID_INTEL_82801IR 0x2922
74c62ba8 68
deb54399 69/* Red Hat / Qumranet (for QEMU) -- see pci-ids.txt */
d350d97d
AL
70#define PCI_VENDOR_ID_REDHAT_QUMRANET 0x1af4
71#define PCI_SUBVENDOR_ID_REDHAT_QUMRANET 0x1af4
72#define PCI_SUBDEVICE_ID_QEMU 0x1100
73
74#define PCI_DEVICE_ID_VIRTIO_NET 0x1000
75#define PCI_DEVICE_ID_VIRTIO_BLOCK 0x1001
76#define PCI_DEVICE_ID_VIRTIO_BALLOON 0x1002
14d50bef 77#define PCI_DEVICE_ID_VIRTIO_CONSOLE 0x1003
973abc7f 78#define PCI_DEVICE_ID_VIRTIO_SCSI 0x1004
d350d97d 79
4f8589e1 80#define FMT_PCIBUS PRIx64
6e355d90 81
87ecb68b
PB
82typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
83 uint32_t address, uint32_t data, int len);
84typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
85 uint32_t address, int len);
86typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
6e355d90 87 pcibus_t addr, pcibus_t size, int type);
f90c2bcd 88typedef void PCIUnregisterFunc(PCIDevice *pci_dev);
87ecb68b 89
87ecb68b 90typedef struct PCIIORegion {
6e355d90
IY
91 pcibus_t addr; /* current PCI mapping address. -1 means not mapped */
92#define PCI_BAR_UNMAPPED (~(pcibus_t)0)
93 pcibus_t size;
87ecb68b 94 uint8_t type;
79ff8cb0 95 MemoryRegion *memory;
5968eca3 96 MemoryRegion *address_space;
87ecb68b
PB
97} PCIIORegion;
98
99#define PCI_ROM_SLOT 6
100#define PCI_NUM_REGIONS 7
101
fb58a897
IY
102#include "pci_regs.h"
103
104/* PCI HEADER_TYPE */
6407f373 105#define PCI_HEADER_TYPE_MULTI_FUNCTION 0x80
8098ed41 106
b7ee1603
MT
107/* Size of the standard PCI config header */
108#define PCI_CONFIG_HEADER_SIZE 0x40
109/* Size of the standard PCI config space */
110#define PCI_CONFIG_SPACE_SIZE 0x100
a9f49946
IY
111/* Size of the standart PCIe config space: 4KB */
112#define PCIE_CONFIG_SPACE_SIZE 0x1000
b7ee1603 113
e369cad7
IY
114#define PCI_NUM_PINS 4 /* A-D */
115
02eb84d0
MT
116/* Bits in cap_present field. */
117enum {
e4c7d2ae
IY
118 QEMU_PCI_CAP_MSI = 0x1,
119 QEMU_PCI_CAP_MSIX = 0x2,
120 QEMU_PCI_CAP_EXPRESS = 0x4,
49823868
IY
121
122 /* multifunction capable device */
e4c7d2ae 123#define QEMU_PCI_CAP_MULTIFUNCTION_BITNR 3
49823868 124 QEMU_PCI_CAP_MULTIFUNCTION = (1 << QEMU_PCI_CAP_MULTIFUNCTION_BITNR),
b1aeb926
IY
125
126 /* command register SERR bit enabled */
127#define QEMU_PCI_CAP_SERR_BITNR 4
128 QEMU_PCI_CAP_SERR = (1 << QEMU_PCI_CAP_SERR_BITNR),
1dc324d2
MT
129 /* Standard hot plug controller. */
130#define QEMU_PCI_SHPC_BITNR 5
131 QEMU_PCI_CAP_SHPC = (1 << QEMU_PCI_SHPC_BITNR),
762833b3
MT
132#define QEMU_PCI_SLOTID_BITNR 6
133 QEMU_PCI_CAP_SLOTID = (1 << QEMU_PCI_SLOTID_BITNR),
02eb84d0
MT
134};
135
40021f08
AL
136#define TYPE_PCI_DEVICE "pci-device"
137#define PCI_DEVICE(obj) \
138 OBJECT_CHECK(PCIDevice, (obj), TYPE_PCI_DEVICE)
139#define PCI_DEVICE_CLASS(klass) \
140 OBJECT_CLASS_CHECK(PCIDeviceClass, (klass), TYPE_PCI_DEVICE)
141#define PCI_DEVICE_GET_CLASS(obj) \
142 OBJECT_GET_CLASS(PCIDeviceClass, (obj), TYPE_PCI_DEVICE)
143
3afa9bb4
MT
144typedef struct PCIINTxRoute {
145 enum {
146 PCI_INTX_ENABLED,
147 PCI_INTX_INVERTED,
148 PCI_INTX_DISABLED,
149 } mode;
150 int irq;
151} PCIINTxRoute;
152
40021f08
AL
153typedef struct PCIDeviceClass {
154 DeviceClass parent_class;
155
156 int (*init)(PCIDevice *dev);
157 PCIUnregisterFunc *exit;
158 PCIConfigReadFunc *config_read;
159 PCIConfigWriteFunc *config_write;
160
161 uint16_t vendor_id;
162 uint16_t device_id;
163 uint8_t revision;
164 uint16_t class_id;
165 uint16_t subsystem_vendor_id; /* only for header type = 0 */
166 uint16_t subsystem_id; /* only for header type = 0 */
167
168 /*
169 * pci-to-pci bridge or normal device.
170 * This doesn't mean pci host switch.
171 * When card bus bridge is supported, this would be enhanced.
172 */
173 int is_bridge;
174
175 /* pcie stuff */
176 int is_express; /* is this device pci express? */
177
178 /* device isn't hot-pluggable */
179 int no_hotplug;
180
181 /* rom bar */
182 const char *romfile;
183} PCIDeviceClass;
184
0ae16251 185typedef void (*PCIINTxRoutingNotifier)(PCIDevice *dev);
2cdfe53c
JK
186typedef int (*MSIVectorUseNotifier)(PCIDevice *dev, unsigned int vector,
187 MSIMessage msg);
188typedef void (*MSIVectorReleaseNotifier)(PCIDevice *dev, unsigned int vector);
189
87ecb68b 190struct PCIDevice {
6b1b92d3 191 DeviceState qdev;
5fa45de5 192
87ecb68b 193 /* PCI config space */
a9f49946 194 uint8_t *config;
b7ee1603 195
ebabb67a 196 /* Used to enable config checks on load. Note that writable bits are
bd4b65ee 197 * never checked even if set in cmask. */
a9f49946 198 uint8_t *cmask;
bd4b65ee 199
b7ee1603 200 /* Used to implement R/W bytes */
a9f49946 201 uint8_t *wmask;
87ecb68b 202
92ba5f51
IY
203 /* Used to implement RW1C(Write 1 to Clear) bytes */
204 uint8_t *w1cmask;
205
6f4cbd39 206 /* Used to allocate config space for capabilities. */
a9f49946 207 uint8_t *used;
6f4cbd39 208
87ecb68b
PB
209 /* the following fields are read only */
210 PCIBus *bus;
09f1bbcd 211 int32_t devfn;
87ecb68b
PB
212 char name[64];
213 PCIIORegion io_regions[PCI_NUM_REGIONS];
817dcc53 214 AddressSpace bus_master_as;
1c380f94 215 MemoryRegion bus_master_enable_region;
5fa45de5 216 DMAContext *dma;
87ecb68b
PB
217
218 /* do not access the following fields */
219 PCIConfigReadFunc *config_read;
220 PCIConfigWriteFunc *config_write;
87ecb68b
PB
221
222 /* IRQ objects for the INTA-INTD pins. */
223 qemu_irq *irq;
224
225 /* Current IRQ levels. Used internally by the generic PCI code. */
d036bb21 226 uint8_t irq_state;
02eb84d0
MT
227
228 /* Capability bits */
229 uint32_t cap_present;
230
231 /* Offset of MSI-X capability in config space */
232 uint8_t msix_cap;
233
234 /* MSI-X entries */
235 int msix_entries_nr;
236
d35e428c
AW
237 /* Space to store MSIX table & pending bit array */
238 uint8_t *msix_table;
239 uint8_t *msix_pba;
53f94925
AW
240 /* MemoryRegion container for msix exclusive BAR setup */
241 MemoryRegion msix_exclusive_bar;
d35e428c
AW
242 /* Memory Regions for MSIX table and pending bit entries. */
243 MemoryRegion msix_table_mmio;
244 MemoryRegion msix_pba_mmio;
02eb84d0
MT
245 /* Reference-count for entries actually in use by driver. */
246 unsigned *msix_entry_used;
50322249
MT
247 /* MSIX function mask set or MSIX disabled */
248 bool msix_function_masked;
f16c4abf
JQ
249 /* Version id needed for VMState */
250 int32_t version_id;
c2039bd0 251
e4c7d2ae
IY
252 /* Offset of MSI capability in config space */
253 uint8_t msi_cap;
254
0428527c
IY
255 /* PCI Express */
256 PCIExpressDevice exp;
257
1dc324d2
MT
258 /* SHPC */
259 SHPCDevice *shpc;
260
c2039bd0 261 /* Location of option rom */
8c52c8f3 262 char *romfile;
14caaf7f
AK
263 bool has_rom;
264 MemoryRegion rom;
88169ddf 265 uint32_t rom_bar;
2cdfe53c 266
0ae16251
JK
267 /* INTx routing notifier */
268 PCIINTxRoutingNotifier intx_routing_notifier;
269
2cdfe53c
JK
270 /* MSI-X notifiers */
271 MSIVectorUseNotifier msix_vector_use_notifier;
272 MSIVectorReleaseNotifier msix_vector_release_notifier;
87ecb68b
PB
273};
274
e824b2cc
AK
275void pci_register_bar(PCIDevice *pci_dev, int region_num,
276 uint8_t attr, MemoryRegion *memory);
16a96f28 277pcibus_t pci_get_bar_addr(PCIDevice *pci_dev, int region_num);
87ecb68b 278
ca77089d
IY
279int pci_add_capability(PCIDevice *pdev, uint8_t cap_id,
280 uint8_t offset, uint8_t size);
6f4cbd39
MT
281
282void pci_del_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);
283
6f4cbd39
MT
284uint8_t pci_find_capability(PCIDevice *pci_dev, uint8_t cap_id);
285
286
87ecb68b
PB
287uint32_t pci_default_read_config(PCIDevice *d,
288 uint32_t address, int len);
289void pci_default_write_config(PCIDevice *d,
290 uint32_t address, uint32_t val, int len);
291void pci_device_save(PCIDevice *s, QEMUFile *f);
292int pci_device_load(PCIDevice *s, QEMUFile *f);
f5e6fed8 293MemoryRegion *pci_address_space(PCIDevice *dev);
e11d6439 294MemoryRegion *pci_address_space_io(PCIDevice *dev);
87ecb68b 295
5d4e84c8 296typedef void (*pci_set_irq_fn)(void *opaque, int irq_num, int level);
87ecb68b 297typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
3afa9bb4 298typedef PCIINTxRoute (*pci_route_irq_fn)(void *opaque, int pin);
e927d487
MT
299
300typedef enum {
301 PCI_HOTPLUG_DISABLED,
302 PCI_HOTPLUG_ENABLED,
303 PCI_COLDPLUG_ENABLED,
304} PCIHotplugState;
305
306typedef int (*pci_hotplug_fn)(DeviceState *qdev, PCIDevice *pci_dev,
307 PCIHotplugState state);
21eea4b3 308void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent,
1e39101c 309 const char *name,
aee97b84
AK
310 MemoryRegion *address_space_mem,
311 MemoryRegion *address_space_io,
1e39101c
AK
312 uint8_t devfn_min);
313PCIBus *pci_bus_new(DeviceState *parent, const char *name,
aee97b84
AK
314 MemoryRegion *address_space_mem,
315 MemoryRegion *address_space_io,
316 uint8_t devfn_min);
21eea4b3
GH
317void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
318 void *irq_opaque, int nirq);
9ddf8437 319int pci_bus_get_irq_level(PCIBus *bus, int irq_num);
87c30546 320void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug, DeviceState *dev);
91e56159
IY
321/* 0 <= pin <= 3 0 = INTA, 1 = INTB, 2 = INTC, 3 = INTD */
322int pci_swizzle_map_irq_fn(PCIDevice *pci_dev, int pin);
02e2da45
PB
323PCIBus *pci_register_bus(DeviceState *parent, const char *name,
324 pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
1e39101c 325 void *irq_opaque,
aee97b84
AK
326 MemoryRegion *address_space_mem,
327 MemoryRegion *address_space_io,
1e39101c 328 uint8_t devfn_min, int nirq);
3afa9bb4
MT
329void pci_bus_set_route_irq_fn(PCIBus *, pci_route_irq_fn);
330PCIINTxRoute pci_device_route_intx_to_irq(PCIDevice *dev, int pin);
d6e65d54 331bool pci_intx_route_changed(PCIINTxRoute *old, PCIINTxRoute *new);
0ae16251
JK
332void pci_bus_fire_intx_routing_notifier(PCIBus *bus);
333void pci_device_set_intx_routing_notifier(PCIDevice *dev,
334 PCIINTxRoutingNotifier notifier);
0ead87c8 335void pci_device_reset(PCIDevice *dev);
9bb33586 336void pci_bus_reset(PCIBus *bus);
87ecb68b 337
5607c388
MA
338PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model,
339 const char *default_devaddr);
07caea31
MA
340PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model,
341 const char *default_devaddr);
129d42fb
AJ
342
343PCIDevice *pci_vga_init(PCIBus *bus);
344
87ecb68b 345int pci_bus_num(PCIBus *s);
7aa8cbb9
AP
346void pci_for_each_device(PCIBus *bus, int bus_num,
347 void (*fn)(PCIBus *bus, PCIDevice *d, void *opaque),
348 void *opaque);
c469e1dd 349PCIBus *pci_find_root_bus(int domain);
e075e788 350int pci_find_domain(const PCIBus *bus);
5256d8bf 351PCIDevice *pci_find_device(PCIBus *bus, int bus_num, uint8_t devfn);
f3006dd1 352int pci_qdev_find_device(const char *id, PCIDevice **pdev);
49bd1458 353PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr);
87ecb68b 354
e9283f8b
JK
355int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp,
356 unsigned *slotp);
880345c4 357
4c92325b
IY
358void pci_device_deassert_intx(PCIDevice *dev);
359
5fa45de5
DG
360typedef DMAContext *(*PCIDMAContextFunc)(PCIBus *, void *, int);
361
362void pci_setup_iommu(PCIBus *bus, PCIDMAContextFunc fn, void *opaque);
363
64d50b8b
MT
364static inline void
365pci_set_byte(uint8_t *config, uint8_t val)
366{
367 *config = val;
368}
369
370static inline uint8_t
cb95c2e4 371pci_get_byte(const uint8_t *config)
64d50b8b
MT
372{
373 return *config;
374}
375
14e12559
MT
376static inline void
377pci_set_word(uint8_t *config, uint16_t val)
378{
379 cpu_to_le16wu((uint16_t *)config, val);
380}
381
382static inline uint16_t
cb95c2e4 383pci_get_word(const uint8_t *config)
14e12559 384{
cb95c2e4 385 return le16_to_cpupu((const uint16_t *)config);
14e12559
MT
386}
387
388static inline void
389pci_set_long(uint8_t *config, uint32_t val)
390{
391 cpu_to_le32wu((uint32_t *)config, val);
392}
393
394static inline uint32_t
cb95c2e4 395pci_get_long(const uint8_t *config)
14e12559 396{
cb95c2e4 397 return le32_to_cpupu((const uint32_t *)config);
14e12559
MT
398}
399
fb5ce7d2
IY
400static inline void
401pci_set_quad(uint8_t *config, uint64_t val)
402{
403 cpu_to_le64w((uint64_t *)config, val);
404}
405
406static inline uint64_t
cb95c2e4 407pci_get_quad(const uint8_t *config)
fb5ce7d2 408{
cb95c2e4 409 return le64_to_cpup((const uint64_t *)config);
fb5ce7d2
IY
410}
411
deb54399
AL
412static inline void
413pci_config_set_vendor_id(uint8_t *pci_config, uint16_t val)
414{
14e12559 415 pci_set_word(&pci_config[PCI_VENDOR_ID], val);
deb54399
AL
416}
417
418static inline void
419pci_config_set_device_id(uint8_t *pci_config, uint16_t val)
420{
14e12559 421 pci_set_word(&pci_config[PCI_DEVICE_ID], val);
deb54399
AL
422}
423
cf602c7b
IE
424static inline void
425pci_config_set_revision(uint8_t *pci_config, uint8_t val)
426{
427 pci_set_byte(&pci_config[PCI_REVISION_ID], val);
428}
429
173a543b
BS
430static inline void
431pci_config_set_class(uint8_t *pci_config, uint16_t val)
432{
14e12559 433 pci_set_word(&pci_config[PCI_CLASS_DEVICE], val);
173a543b
BS
434}
435
cf602c7b
IE
436static inline void
437pci_config_set_prog_interface(uint8_t *pci_config, uint8_t val)
438{
439 pci_set_byte(&pci_config[PCI_CLASS_PROG], val);
440}
441
442static inline void
443pci_config_set_interrupt_pin(uint8_t *pci_config, uint8_t val)
444{
445 pci_set_byte(&pci_config[PCI_INTERRUPT_PIN], val);
446}
447
aabcf526
IY
448/*
449 * helper functions to do bit mask operation on configuration space.
450 * Just to set bit, use test-and-set and discard returned value.
451 * Just to clear bit, use test-and-clear and discard returned value.
452 * NOTE: They aren't atomic.
453 */
454static inline uint8_t
455pci_byte_test_and_clear_mask(uint8_t *config, uint8_t mask)
456{
457 uint8_t val = pci_get_byte(config);
458 pci_set_byte(config, val & ~mask);
459 return val & mask;
460}
461
462static inline uint8_t
463pci_byte_test_and_set_mask(uint8_t *config, uint8_t mask)
464{
465 uint8_t val = pci_get_byte(config);
466 pci_set_byte(config, val | mask);
467 return val & mask;
468}
469
470static inline uint16_t
471pci_word_test_and_clear_mask(uint8_t *config, uint16_t mask)
472{
473 uint16_t val = pci_get_word(config);
474 pci_set_word(config, val & ~mask);
475 return val & mask;
476}
477
478static inline uint16_t
479pci_word_test_and_set_mask(uint8_t *config, uint16_t mask)
480{
481 uint16_t val = pci_get_word(config);
482 pci_set_word(config, val | mask);
483 return val & mask;
484}
485
486static inline uint32_t
487pci_long_test_and_clear_mask(uint8_t *config, uint32_t mask)
488{
489 uint32_t val = pci_get_long(config);
490 pci_set_long(config, val & ~mask);
491 return val & mask;
492}
493
494static inline uint32_t
495pci_long_test_and_set_mask(uint8_t *config, uint32_t mask)
496{
497 uint32_t val = pci_get_long(config);
498 pci_set_long(config, val | mask);
499 return val & mask;
500}
501
502static inline uint64_t
503pci_quad_test_and_clear_mask(uint8_t *config, uint64_t mask)
504{
505 uint64_t val = pci_get_quad(config);
506 pci_set_quad(config, val & ~mask);
507 return val & mask;
508}
509
510static inline uint64_t
511pci_quad_test_and_set_mask(uint8_t *config, uint64_t mask)
512{
513 uint64_t val = pci_get_quad(config);
514 pci_set_quad(config, val | mask);
515 return val & mask;
516}
517
c9f50cea
MT
518/* Access a register specified by a mask */
519static inline void
520pci_set_byte_by_mask(uint8_t *config, uint8_t mask, uint8_t reg)
521{
522 uint8_t val = pci_get_byte(config);
523 uint8_t rval = reg << (ffs(mask) - 1);
524 pci_set_byte(config, (~mask & val) | (mask & rval));
525}
526
527static inline uint8_t
528pci_get_byte_by_mask(uint8_t *config, uint8_t mask)
529{
530 uint8_t val = pci_get_byte(config);
531 return (val & mask) >> (ffs(mask) - 1);
532}
533
534static inline void
535pci_set_word_by_mask(uint8_t *config, uint16_t mask, uint16_t reg)
536{
537 uint16_t val = pci_get_word(config);
538 uint16_t rval = reg << (ffs(mask) - 1);
539 pci_set_word(config, (~mask & val) | (mask & rval));
540}
541
542static inline uint16_t
543pci_get_word_by_mask(uint8_t *config, uint16_t mask)
544{
545 uint16_t val = pci_get_word(config);
546 return (val & mask) >> (ffs(mask) - 1);
547}
548
549static inline void
550pci_set_long_by_mask(uint8_t *config, uint32_t mask, uint32_t reg)
551{
552 uint32_t val = pci_get_long(config);
553 uint32_t rval = reg << (ffs(mask) - 1);
554 pci_set_long(config, (~mask & val) | (mask & rval));
555}
556
557static inline uint32_t
558pci_get_long_by_mask(uint8_t *config, uint32_t mask)
559{
560 uint32_t val = pci_get_long(config);
561 return (val & mask) >> (ffs(mask) - 1);
562}
563
564static inline void
565pci_set_quad_by_mask(uint8_t *config, uint64_t mask, uint64_t reg)
566{
567 uint64_t val = pci_get_quad(config);
568 uint64_t rval = reg << (ffs(mask) - 1);
569 pci_set_quad(config, (~mask & val) | (mask & rval));
570}
571
572static inline uint64_t
573pci_get_quad_by_mask(uint8_t *config, uint64_t mask)
574{
575 uint64_t val = pci_get_quad(config);
576 return (val & mask) >> (ffs(mask) - 1);
577}
578
49823868
IY
579PCIDevice *pci_create_multifunction(PCIBus *bus, int devfn, bool multifunction,
580 const char *name);
581PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn,
582 bool multifunction,
583 const char *name);
499cf102 584PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name);
6b1b92d3
PB
585PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name);
586
3c18685f 587static inline int pci_is_express(const PCIDevice *d)
a9f49946
IY
588{
589 return d->cap_present & QEMU_PCI_CAP_EXPRESS;
590}
591
3c18685f 592static inline uint32_t pci_config_size(const PCIDevice *d)
a9f49946
IY
593{
594 return pci_is_express(d) ? PCIE_CONFIG_SPACE_SIZE : PCI_CONFIG_SPACE_SIZE;
595}
596
ec174575 597/* DMA access functions */
d86a77f8
DG
598static inline DMAContext *pci_dma_context(PCIDevice *dev)
599{
5fa45de5 600 return dev->dma;
d86a77f8
DG
601}
602
ec174575
DG
603static inline int pci_dma_rw(PCIDevice *dev, dma_addr_t addr,
604 void *buf, dma_addr_t len, DMADirection dir)
605{
d86a77f8 606 dma_memory_rw(pci_dma_context(dev), addr, buf, len, dir);
ec174575
DG
607 return 0;
608}
609
610static inline int pci_dma_read(PCIDevice *dev, dma_addr_t addr,
611 void *buf, dma_addr_t len)
612{
613 return pci_dma_rw(dev, addr, buf, len, DMA_DIRECTION_TO_DEVICE);
614}
615
616static inline int pci_dma_write(PCIDevice *dev, dma_addr_t addr,
617 const void *buf, dma_addr_t len)
618{
619 return pci_dma_rw(dev, addr, (void *) buf, len, DMA_DIRECTION_FROM_DEVICE);
620}
621
622#define PCI_DMA_DEFINE_LDST(_l, _s, _bits) \
623 static inline uint##_bits##_t ld##_l##_pci_dma(PCIDevice *dev, \
624 dma_addr_t addr) \
625 { \
d86a77f8 626 return ld##_l##_dma(pci_dma_context(dev), addr); \
ec174575
DG
627 } \
628 static inline void st##_s##_pci_dma(PCIDevice *dev, \
d86a77f8 629 dma_addr_t addr, uint##_bits##_t val) \
ec174575 630 { \
d86a77f8 631 st##_s##_dma(pci_dma_context(dev), addr, val); \
ec174575
DG
632 }
633
634PCI_DMA_DEFINE_LDST(ub, b, 8);
635PCI_DMA_DEFINE_LDST(uw_le, w_le, 16)
636PCI_DMA_DEFINE_LDST(l_le, l_le, 32);
637PCI_DMA_DEFINE_LDST(q_le, q_le, 64);
638PCI_DMA_DEFINE_LDST(uw_be, w_be, 16)
639PCI_DMA_DEFINE_LDST(l_be, l_be, 32);
640PCI_DMA_DEFINE_LDST(q_be, q_be, 64);
641
642#undef PCI_DMA_DEFINE_LDST
643
644static inline void *pci_dma_map(PCIDevice *dev, dma_addr_t addr,
645 dma_addr_t *plen, DMADirection dir)
646{
ec174575
DG
647 void *buf;
648
d86a77f8 649 buf = dma_memory_map(pci_dma_context(dev), addr, plen, dir);
ec174575
DG
650 return buf;
651}
652
653static inline void pci_dma_unmap(PCIDevice *dev, void *buffer, dma_addr_t len,
654 DMADirection dir, dma_addr_t access_len)
655{
d86a77f8 656 dma_memory_unmap(pci_dma_context(dev), buffer, len, dir, access_len);
ec174575
DG
657}
658
659static inline void pci_dma_sglist_init(QEMUSGList *qsg, PCIDevice *dev,
660 int alloc_hint)
661{
c65bcef3 662 qemu_sglist_init(qsg, alloc_hint, pci_dma_context(dev));
ec174575
DG
663}
664
701a8f76
PB
665extern const VMStateDescription vmstate_pci_device;
666
667#define VMSTATE_PCI_DEVICE(_field, _state) { \
668 .name = (stringify(_field)), \
669 .size = sizeof(PCIDevice), \
670 .vmsd = &vmstate_pci_device, \
671 .flags = VMS_STRUCT, \
672 .offset = vmstate_offset_value(_state, _field, PCIDevice), \
673}
674
675#define VMSTATE_PCI_DEVICE_POINTER(_field, _state) { \
676 .name = (stringify(_field)), \
677 .size = sizeof(PCIDevice), \
678 .vmsd = &vmstate_pci_device, \
679 .flags = VMS_STRUCT|VMS_POINTER, \
680 .offset = vmstate_offset_pointer(_state, _field, PCIDevice), \
681}
682
87ecb68b 683#endif