]> git.proxmox.com Git - qemu.git/blame - hw/pci.h
Merge commit 'mst/pci' into staging
[qemu.git] / hw / pci.h
CommitLineData
87ecb68b
PB
1#ifndef QEMU_PCI_H
2#define QEMU_PCI_H
3
376253ec
AL
4#include "qemu-common.h"
5
6b1b92d3
PB
6#include "qdev.h"
7
87ecb68b
PB
8/* PCI includes legacy ISA access. */
9#include "isa.h"
10
11/* PCI bus */
12
c227f099 13extern target_phys_addr_t pci_mem_base;
87ecb68b 14
3ae80618
AL
15#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
16#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
17#define PCI_FUNC(devfn) ((devfn) & 0x07)
18
a770dc7e
AL
19/* Class, Vendor and Device IDs from Linux's pci_ids.h */
20#include "pci_ids.h"
173a543b 21
a770dc7e 22/* QEMU-specific Vendor and Device ID definitions */
6f338c34 23
a770dc7e
AL
24/* IBM (0x1014) */
25#define PCI_DEVICE_ID_IBM_440GX 0x027f
4ebcf884 26#define PCI_DEVICE_ID_IBM_OPENPIC2 0xffff
deb54399 27
a770dc7e 28/* Hitachi (0x1054) */
deb54399 29#define PCI_VENDOR_ID_HITACHI 0x1054
a770dc7e 30#define PCI_DEVICE_ID_HITACHI_SH7751R 0x350e
deb54399 31
a770dc7e 32/* Apple (0x106b) */
4ebcf884
BS
33#define PCI_DEVICE_ID_APPLE_343S1201 0x0010
34#define PCI_DEVICE_ID_APPLE_UNI_N_I_PCI 0x001e
35#define PCI_DEVICE_ID_APPLE_UNI_N_PCI 0x001f
4ebcf884 36#define PCI_DEVICE_ID_APPLE_UNI_N_KEYL 0x0022
a770dc7e 37#define PCI_DEVICE_ID_APPLE_IPID_USB 0x003f
deb54399 38
a770dc7e
AL
39/* Realtek (0x10ec) */
40#define PCI_DEVICE_ID_REALTEK_8029 0x8029
deb54399 41
a770dc7e
AL
42/* Xilinx (0x10ee) */
43#define PCI_DEVICE_ID_XILINX_XC2VP30 0x0300
deb54399 44
a770dc7e
AL
45/* Marvell (0x11ab) */
46#define PCI_DEVICE_ID_MARVELL_GT6412X 0x4620
deb54399 47
a770dc7e 48/* QEMU/Bochs VGA (0x1234) */
4ebcf884
BS
49#define PCI_VENDOR_ID_QEMU 0x1234
50#define PCI_DEVICE_ID_QEMU_VGA 0x1111
51
a770dc7e 52/* VMWare (0x15ad) */
deb54399
AL
53#define PCI_VENDOR_ID_VMWARE 0x15ad
54#define PCI_DEVICE_ID_VMWARE_SVGA2 0x0405
55#define PCI_DEVICE_ID_VMWARE_SVGA 0x0710
56#define PCI_DEVICE_ID_VMWARE_NET 0x0720
57#define PCI_DEVICE_ID_VMWARE_SCSI 0x0730
58#define PCI_DEVICE_ID_VMWARE_IDE 0x1729
59
cef3017c 60/* Intel (0x8086) */
a770dc7e 61#define PCI_DEVICE_ID_INTEL_82551IT 0x1209
d6fd1e66 62#define PCI_DEVICE_ID_INTEL_82557 0x1229
74c62ba8 63
deb54399 64/* Red Hat / Qumranet (for QEMU) -- see pci-ids.txt */
d350d97d
AL
65#define PCI_VENDOR_ID_REDHAT_QUMRANET 0x1af4
66#define PCI_SUBVENDOR_ID_REDHAT_QUMRANET 0x1af4
67#define PCI_SUBDEVICE_ID_QEMU 0x1100
68
69#define PCI_DEVICE_ID_VIRTIO_NET 0x1000
70#define PCI_DEVICE_ID_VIRTIO_BLOCK 0x1001
71#define PCI_DEVICE_ID_VIRTIO_BALLOON 0x1002
14d50bef 72#define PCI_DEVICE_ID_VIRTIO_CONSOLE 0x1003
d350d97d 73
4f8589e1
IY
74typedef uint64_t pcibus_t;
75#define FMT_PCIBUS PRIx64
6e355d90 76
87ecb68b
PB
77typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
78 uint32_t address, uint32_t data, int len);
79typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
80 uint32_t address, int len);
81typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
6e355d90 82 pcibus_t addr, pcibus_t size, int type);
5851e08c 83typedef int PCIUnregisterFunc(PCIDevice *pci_dev);
87ecb68b 84
87ecb68b 85typedef struct PCIIORegion {
6e355d90
IY
86 pcibus_t addr; /* current PCI mapping address. -1 means not mapped */
87#define PCI_BAR_UNMAPPED (~(pcibus_t)0)
88 pcibus_t size;
a0c7a97e 89 pcibus_t filtered_size;
87ecb68b
PB
90 uint8_t type;
91 PCIMapIORegionFunc *map_func;
92} PCIIORegion;
93
94#define PCI_ROM_SLOT 6
95#define PCI_NUM_REGIONS 7
96
cef3017c 97/* Declarations from linux/pci_regs.h */
87ecb68b
PB
98#define PCI_VENDOR_ID 0x00 /* 16 bits */
99#define PCI_DEVICE_ID 0x02 /* 16 bits */
100#define PCI_COMMAND 0x04 /* 16 bits */
101#define PCI_COMMAND_IO 0x1 /* Enable response in I/O space */
102#define PCI_COMMAND_MEMORY 0x2 /* Enable response in Memory space */
b7ee1603 103#define PCI_COMMAND_MASTER 0x4 /* Enable bus master */
b6981cb5 104#define PCI_COMMAND_INTX_DISABLE 0x400 /* INTx Emulation Disable */
cef3017c 105#define PCI_STATUS 0x06 /* 16 bits */
f9bf77dd 106#define PCI_STATUS_INTERRUPT 0x08
cef3017c 107#define PCI_REVISION_ID 0x08 /* 8 bits */
bd4b65ee 108#define PCI_CLASS_PROG 0x09 /* Reg. Level Programming Interface */
87ecb68b 109#define PCI_CLASS_DEVICE 0x0a /* Device class */
b7ee1603
MT
110#define PCI_CACHE_LINE_SIZE 0x0c /* 8 bits */
111#define PCI_LATENCY_TIMER 0x0d /* 8 bits */
cef3017c 112#define PCI_HEADER_TYPE 0x0e /* 8 bits */
6407f373
IY
113#define PCI_HEADER_TYPE_NORMAL 0
114#define PCI_HEADER_TYPE_BRIDGE 1
115#define PCI_HEADER_TYPE_CARDBUS 2
116#define PCI_HEADER_TYPE_MULTI_FUNCTION 0x80
b7ee1603 117#define PCI_BASE_ADDRESS_0 0x10 /* 32 bits */
0392a017
IY
118#define PCI_BASE_ADDRESS_SPACE_IO 0x01
119#define PCI_BASE_ADDRESS_SPACE_MEMORY 0x00
14421258 120#define PCI_BASE_ADDRESS_MEM_TYPE_64 0x04 /* 64 bit address */
0392a017 121#define PCI_BASE_ADDRESS_MEM_PREFETCH 0x08 /* prefetchable? */
b7ee1603
MT
122#define PCI_PRIMARY_BUS 0x18 /* Primary bus number */
123#define PCI_SECONDARY_BUS 0x19 /* Secondary bus number */
e822a52a 124#define PCI_SUBORDINATE_BUS 0x1a /* Highest bus number behind the bridge */
fb231628
IY
125#define PCI_IO_BASE 0x1c /* I/O range behind the bridge */
126#define PCI_IO_LIMIT 0x1d
a0c7a97e 127#define PCI_IO_RANGE_TYPE_32 0x01
fb231628 128#define PCI_IO_RANGE_MASK (~0x0fUL)
b7ee1603 129#define PCI_SEC_STATUS 0x1e /* Secondary status register, only bit 14 used */
fb231628
IY
130#define PCI_MEMORY_BASE 0x20 /* Memory range behind */
131#define PCI_MEMORY_LIMIT 0x22
132#define PCI_MEMORY_RANGE_MASK (~0x0fUL)
133#define PCI_PREF_MEMORY_BASE 0x24 /* Prefetchable memory range behind */
134#define PCI_PREF_MEMORY_LIMIT 0x26
135#define PCI_PREF_RANGE_MASK (~0x0fUL)
d46636b8 136#define PCI_PREF_RANGE_TYPE_64 0x01
fb231628 137#define PCI_PREF_BASE_UPPER32 0x28 /* Upper half of prefetchable memory range */
a0c7a97e 138#define PCI_PREF_LIMIT_UPPER32 0x2c
cef3017c
AL
139#define PCI_SUBSYSTEM_VENDOR_ID 0x2c /* 16 bits */
140#define PCI_SUBSYSTEM_ID 0x2e /* 16 bits */
5330de09
MT
141#define PCI_ROM_ADDRESS 0x30 /* Bits 31..11 are address, 10..1 reserved */
142#define PCI_ROM_ADDRESS_ENABLE 0x01
fb231628
IY
143#define PCI_IO_BASE_UPPER16 0x30 /* Upper half of I/O addresses */
144#define PCI_IO_LIMIT_UPPER16 0x32
b7ee1603 145#define PCI_CAPABILITY_LIST 0x34 /* Offset of first capability list entry */
b3b11697 146#define PCI_ROM_ADDRESS1 0x38 /* Same as PCI_ROM_ADDRESS, but for htype 1 */
87ecb68b
PB
147#define PCI_INTERRUPT_LINE 0x3c /* 8 bits */
148#define PCI_INTERRUPT_PIN 0x3d /* 8 bits */
149#define PCI_MIN_GNT 0x3e /* 8 bits */
fb231628 150#define PCI_BRIDGE_CONTROL 0x3e
87ecb68b
PB
151#define PCI_MAX_LAT 0x3f /* 8 bits */
152
6f4cbd39
MT
153/* Capability lists */
154#define PCI_CAP_LIST_ID 0 /* Capability ID */
155#define PCI_CAP_LIST_NEXT 1 /* Next capability in the list */
156
cef3017c
AL
157#define PCI_REVISION 0x08 /* obsolete, use PCI_REVISION_ID */
158#define PCI_SUBVENDOR_ID 0x2c /* obsolete, use PCI_SUBSYSTEM_VENDOR_ID */
159#define PCI_SUBDEVICE_ID 0x2e /* obsolete, use PCI_SUBSYSTEM_ID */
160
8098ed41
AJ
161/* Bits in the PCI Status Register (PCI 2.3 spec) */
162#define PCI_STATUS_RESERVED1 0x007
163#define PCI_STATUS_INT_STATUS 0x008
6f4cbd39 164#define PCI_STATUS_CAP_LIST 0x010
8098ed41
AJ
165#define PCI_STATUS_66MHZ 0x020
166#define PCI_STATUS_RESERVED2 0x040
167#define PCI_STATUS_FAST_BACK 0x080
168#define PCI_STATUS_DEVSEL 0x600
169
170#define PCI_STATUS_RESERVED_MASK_LO (PCI_STATUS_RESERVED1 | \
171 PCI_STATUS_INT_STATUS | PCI_STATUS_CAPABILITIES | \
172 PCI_STATUS_66MHZ | PCI_STATUS_RESERVED2 | PCI_STATUS_FAST_BACK)
173
174#define PCI_STATUS_RESERVED_MASK_HI (PCI_STATUS_DEVSEL >> 8)
175
475dc65f
AJ
176/* Bits in the PCI Command Register (PCI 2.3 spec) */
177#define PCI_COMMAND_RESERVED 0xf800
178
179#define PCI_COMMAND_RESERVED_MASK_HI (PCI_COMMAND_RESERVED >> 8)
180
b7ee1603
MT
181/* Size of the standard PCI config header */
182#define PCI_CONFIG_HEADER_SIZE 0x40
183/* Size of the standard PCI config space */
184#define PCI_CONFIG_SPACE_SIZE 0x100
a9f49946
IY
185/* Size of the standart PCIe config space: 4KB */
186#define PCIE_CONFIG_SPACE_SIZE 0x1000
b7ee1603 187
e369cad7
IY
188#define PCI_NUM_PINS 4 /* A-D */
189
02eb84d0
MT
190/* Bits in cap_present field. */
191enum {
192 QEMU_PCI_CAP_MSIX = 0x1,
a9f49946 193 QEMU_PCI_CAP_EXPRESS = 0x2,
02eb84d0
MT
194};
195
87ecb68b 196struct PCIDevice {
6b1b92d3 197 DeviceState qdev;
87ecb68b 198 /* PCI config space */
a9f49946 199 uint8_t *config;
b7ee1603 200
bd4b65ee
MT
201 /* Used to enable config checks on load. Note that writeable bits are
202 * never checked even if set in cmask. */
a9f49946 203 uint8_t *cmask;
bd4b65ee 204
b7ee1603 205 /* Used to implement R/W bytes */
a9f49946 206 uint8_t *wmask;
87ecb68b 207
6f4cbd39 208 /* Used to allocate config space for capabilities. */
a9f49946 209 uint8_t *used;
6f4cbd39 210
87ecb68b
PB
211 /* the following fields are read only */
212 PCIBus *bus;
54586bd1 213 uint32_t devfn;
87ecb68b
PB
214 char name[64];
215 PCIIORegion io_regions[PCI_NUM_REGIONS];
216
217 /* do not access the following fields */
218 PCIConfigReadFunc *config_read;
219 PCIConfigWriteFunc *config_write;
87ecb68b
PB
220
221 /* IRQ objects for the INTA-INTD pins. */
222 qemu_irq *irq;
223
224 /* Current IRQ levels. Used internally by the generic PCI code. */
d036bb21 225 uint8_t irq_state;
02eb84d0
MT
226
227 /* Capability bits */
228 uint32_t cap_present;
229
230 /* Offset of MSI-X capability in config space */
231 uint8_t msix_cap;
232
233 /* MSI-X entries */
234 int msix_entries_nr;
235
236 /* Space to store MSIX table */
237 uint8_t *msix_table_page;
238 /* MMIO index used to map MSIX table and pending bit entries. */
239 int msix_mmio_index;
240 /* Reference-count for entries actually in use by driver. */
241 unsigned *msix_entry_used;
242 /* Region including the MSI-X table */
243 uint32_t msix_bar_size;
f16c4abf
JQ
244 /* Version id needed for VMState */
245 int32_t version_id;
87ecb68b
PB
246};
247
248PCIDevice *pci_register_device(PCIBus *bus, const char *name,
249 int instance_size, int devfn,
250 PCIConfigReadFunc *config_read,
251 PCIConfigWriteFunc *config_write);
252
28c2c264 253void pci_register_bar(PCIDevice *pci_dev, int region_num,
6e355d90 254 pcibus_t size, int type,
87ecb68b
PB
255 PCIMapIORegionFunc *map_func);
256
6f4cbd39
MT
257int pci_add_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);
258
259void pci_del_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);
260
261void pci_reserve_capability(PCIDevice *pci_dev, uint8_t offset, uint8_t size);
262
263uint8_t pci_find_capability(PCIDevice *pci_dev, uint8_t cap_id);
264
265
87ecb68b
PB
266uint32_t pci_default_read_config(PCIDevice *d,
267 uint32_t address, int len);
268void pci_default_write_config(PCIDevice *d,
269 uint32_t address, uint32_t val, int len);
270void pci_device_save(PCIDevice *s, QEMUFile *f);
271int pci_device_load(PCIDevice *s, QEMUFile *f);
272
5d4e84c8 273typedef void (*pci_set_irq_fn)(void *opaque, int irq_num, int level);
87ecb68b 274typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
ee995ffb 275typedef int (*pci_hotplug_fn)(PCIDevice *pci_dev, int state);
21eea4b3
GH
276void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent,
277 const char *name, int devfn_min);
278PCIBus *pci_bus_new(DeviceState *parent, const char *name, int devfn_min);
279void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
280 void *irq_opaque, int nirq);
ee995ffb 281void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug);
02e2da45
PB
282PCIBus *pci_register_bus(DeviceState *parent, const char *name,
283 pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
5d4e84c8 284 void *irq_opaque, int devfn_min, int nirq);
87ecb68b 285
5607c388
MA
286PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model,
287 const char *default_devaddr);
07caea31
MA
288PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model,
289 const char *default_devaddr);
87ecb68b 290int pci_bus_num(PCIBus *s);
e822a52a 291void pci_for_each_device(PCIBus *bus, int bus_num, void (*fn)(PCIBus *bus, PCIDevice *d));
c469e1dd 292PCIBus *pci_find_root_bus(int domain);
e822a52a
IY
293PCIBus *pci_find_bus(PCIBus *bus, int bus_num);
294PCIDevice *pci_find_device(PCIBus *bus, int bus_num, int slot, int function);
49bd1458 295PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr);
87ecb68b 296
e9283f8b
JK
297int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp,
298 unsigned *slotp);
880345c4 299
376253ec 300void pci_info(Monitor *mon);
480b9f24 301PCIBus *pci_bridge_init(PCIBus *bus, int devfn, uint16_t vid, uint16_t did,
87ecb68b 302 pci_map_irq_fn map_irq, const char *name);
d6318738 303PCIDevice *pci_bridge_get_device(PCIBus *bus);
87ecb68b 304
64d50b8b
MT
305static inline void
306pci_set_byte(uint8_t *config, uint8_t val)
307{
308 *config = val;
309}
310
311static inline uint8_t
312pci_get_byte(uint8_t *config)
313{
314 return *config;
315}
316
14e12559
MT
317static inline void
318pci_set_word(uint8_t *config, uint16_t val)
319{
320 cpu_to_le16wu((uint16_t *)config, val);
321}
322
323static inline uint16_t
324pci_get_word(uint8_t *config)
325{
326 return le16_to_cpupu((uint16_t *)config);
327}
328
329static inline void
330pci_set_long(uint8_t *config, uint32_t val)
331{
332 cpu_to_le32wu((uint32_t *)config, val);
333}
334
335static inline uint32_t
336pci_get_long(uint8_t *config)
337{
338 return le32_to_cpupu((uint32_t *)config);
339}
340
fb5ce7d2
IY
341static inline void
342pci_set_quad(uint8_t *config, uint64_t val)
343{
344 cpu_to_le64w((uint64_t *)config, val);
345}
346
347static inline uint64_t
348pci_get_quad(uint8_t *config)
349{
350 return le64_to_cpup((uint64_t *)config);
351}
352
deb54399
AL
353static inline void
354pci_config_set_vendor_id(uint8_t *pci_config, uint16_t val)
355{
14e12559 356 pci_set_word(&pci_config[PCI_VENDOR_ID], val);
deb54399
AL
357}
358
359static inline void
360pci_config_set_device_id(uint8_t *pci_config, uint16_t val)
361{
14e12559 362 pci_set_word(&pci_config[PCI_DEVICE_ID], val);
deb54399
AL
363}
364
173a543b
BS
365static inline void
366pci_config_set_class(uint8_t *pci_config, uint16_t val)
367{
14e12559 368 pci_set_word(&pci_config[PCI_CLASS_DEVICE], val);
173a543b
BS
369}
370
81a322d4 371typedef int (*pci_qdev_initfn)(PCIDevice *dev);
0aab0d3a
GH
372typedef struct {
373 DeviceInfo qdev;
374 pci_qdev_initfn init;
e3936fa5 375 PCIUnregisterFunc *exit;
0aab0d3a
GH
376 PCIConfigReadFunc *config_read;
377 PCIConfigWriteFunc *config_write;
a9f49946 378
fb231628 379 /* pci config header type */
3c217c14 380 uint8_t header_type;
fb231628 381
a9f49946 382 /* pcie stuff */
3c217c14 383 int is_express; /* is this device pci express? */
0aab0d3a
GH
384} PCIDeviceInfo;
385
386void pci_qdev_register(PCIDeviceInfo *info);
387void pci_qdev_register_many(PCIDeviceInfo *info);
6b1b92d3 388
499cf102 389PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name);
6b1b92d3
PB
390PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name);
391
a9f49946
IY
392static inline int pci_is_express(PCIDevice *d)
393{
394 return d->cap_present & QEMU_PCI_CAP_EXPRESS;
395}
396
397static inline uint32_t pci_config_size(PCIDevice *d)
398{
399 return pci_is_express(d) ? PCIE_CONFIG_SPACE_SIZE : PCI_CONFIG_SPACE_SIZE;
400}
401
f49db805
IY
402/* These are not pci specific. Should move into a separate header.
403 * Only pci.c uses them, so keep them here for now.
404 */
405
406/* Get last byte of a range from offset + length.
407 * Undefined for ranges that wrap around 0. */
408static inline uint64_t range_get_last(uint64_t offset, uint64_t len)
409{
410 return offset + len - 1;
411}
412
413/* Check whether a given range covers a given byte. */
414static inline int range_covers_byte(uint64_t offset, uint64_t len,
415 uint64_t byte)
416{
417 return offset <= byte && byte <= range_get_last(offset, len);
418}
419
420/* Check whether 2 given ranges overlap.
421 * Undefined if ranges that wrap around 0. */
422static inline int ranges_overlap(uint64_t first1, uint64_t len1,
423 uint64_t first2, uint64_t len2)
424{
425 uint64_t last1 = range_get_last(first1, len1);
426 uint64_t last2 = range_get_last(first2, len2);
427
428 return !(last2 < first1 || last1 < first2);
429}
430
87ecb68b 431#endif