]> git.proxmox.com Git - qemu.git/blame - hw/piix_pci.c
vmstate: port stellaris ssi bus
[qemu.git] / hw / piix_pci.c
CommitLineData
502a5395
PB
1/*
2 * QEMU i440FX/PIIX3 PCI Bridge Emulation
3 *
4 * Copyright (c) 2006 Fabrice Bellard
5fafdf24 5 *
502a5395
PB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24
87ecb68b
PB
25#include "hw.h"
26#include "pc.h"
27#include "pci.h"
4f5e19e6 28#include "pci_host.h"
f75247f1 29#include "isa.h"
8a14daa5 30#include "sysbus.h"
bf1b0071 31#include "range.h"
87ecb68b 32
56594fe3
IY
33/*
34 * I440FX chipset data sheet.
35 * http://download.intel.com/design/chipsets/datashts/29054901.pdf
36 */
37
502a5395
PB
38typedef PCIHostState I440FXState;
39
fd37d881
JQ
40typedef struct PIIX3State {
41 PCIDevice dev;
8372615d 42 int pci_irq_levels[4];
bd7dce87 43 qemu_irq *pic;
7cd9eee0 44} PIIX3State;
bd7dce87 45
0a3bacf3
JQ
46struct PCII440FXState {
47 PCIDevice dev;
c227f099 48 target_phys_addr_t isa_page_descs[384 / 4];
6c009fa4 49 uint8_t smm_enabled;
7cd9eee0 50 PIIX3State *piix3;
0a3bacf3
JQ
51};
52
f2c688bb
IY
53
54#define I440FX_PAM 0x59
55#define I440FX_PAM_SIZE 7
56#define I440FX_SMRAM 0x72
57
5d4e84c8 58static void piix3_set_irq(void *opaque, int irq_num, int level);
d2b59317
PB
59
60/* return the global irq number corresponding to a given device irq
61 pin. We could also use the bus number to have a more precise
62 mapping. */
63static int pci_slot_get_pirq(PCIDevice *pci_dev, int irq_num)
64{
65 int slot_addend;
66 slot_addend = (pci_dev->devfn >> 3) - 1;
67 return (irq_num + slot_addend) & 3;
68}
502a5395 69
0a3bacf3 70static void update_pam(PCII440FXState *d, uint32_t start, uint32_t end, int r)
84631fd7
FB
71{
72 uint32_t addr;
73
74 // printf("ISA mapping %08x-0x%08x: %d\n", start, end, r);
75 switch(r) {
76 case 3:
77 /* RAM */
5fafdf24 78 cpu_register_physical_memory(start, end - start,
84631fd7
FB
79 start);
80 break;
81 case 1:
82 /* ROM (XXX: not quite correct) */
5fafdf24 83 cpu_register_physical_memory(start, end - start,
84631fd7
FB
84 start | IO_MEM_ROM);
85 break;
86 case 2:
87 case 0:
88 /* XXX: should distinguish read/write cases */
89 for(addr = start; addr < end; addr += 4096) {
5fafdf24 90 cpu_register_physical_memory(addr, 4096,
6c009fa4 91 d->isa_page_descs[(addr - 0xa0000) >> 12]);
84631fd7
FB
92 }
93 break;
94 }
95}
ee0ea1d0 96
0a3bacf3 97static void i440fx_update_memory_mappings(PCII440FXState *d)
ee0ea1d0
FB
98{
99 int i, r;
84631fd7
FB
100 uint32_t smram, addr;
101
f2c688bb 102 update_pam(d, 0xf0000, 0x100000, (d->dev.config[I440FX_PAM] >> 4) & 3);
84631fd7 103 for(i = 0; i < 12; i++) {
f2c688bb 104 r = (d->dev.config[(i >> 1) + (I440FX_PAM + 1)] >> ((i & 1) * 4)) & 3;
84631fd7 105 update_pam(d, 0xc0000 + 0x4000 * i, 0xc0000 + 0x4000 * (i + 1), r);
ee0ea1d0 106 }
f2c688bb 107 smram = d->dev.config[I440FX_SMRAM];
6c009fa4 108 if ((d->smm_enabled && (smram & 0x08)) || (smram & 0x40)) {
84631fd7
FB
109 cpu_register_physical_memory(0xa0000, 0x20000, 0xa0000);
110 } else {
111 for(addr = 0xa0000; addr < 0xc0000; addr += 4096) {
5fafdf24 112 cpu_register_physical_memory(addr, 4096,
6c009fa4 113 d->isa_page_descs[(addr - 0xa0000) >> 12]);
ee0ea1d0
FB
114 }
115 }
116}
117
f885f1ea 118static void i440fx_set_smm(int val, void *arg)
ee0ea1d0 119{
f885f1ea
IY
120 PCII440FXState *d = arg;
121
ee0ea1d0 122 val = (val != 0);
6c009fa4
JQ
123 if (d->smm_enabled != val) {
124 d->smm_enabled = val;
ee0ea1d0
FB
125 i440fx_update_memory_mappings(d);
126 }
127}
128
129
130/* XXX: suppress when better memory API. We make the assumption that
131 no device (in particular the VGA) changes the memory mappings in
132 the 0xa0000-0x100000 range */
0a3bacf3 133void i440fx_init_memory_mappings(PCII440FXState *d)
ee0ea1d0
FB
134{
135 int i;
136 for(i = 0; i < 96; i++) {
6c009fa4 137 d->isa_page_descs[i] = cpu_get_physical_page_desc(0xa0000 + i * 0x1000);
ee0ea1d0
FB
138 }
139}
140
0a3bacf3 141static void i440fx_write_config(PCIDevice *dev,
ee0ea1d0
FB
142 uint32_t address, uint32_t val, int len)
143{
0a3bacf3
JQ
144 PCII440FXState *d = DO_UPCAST(PCII440FXState, dev, dev);
145
ee0ea1d0 146 /* XXX: implement SMRAM.D_LOCK */
0a3bacf3 147 pci_default_write_config(dev, address, val, len);
4da5fcd3
IY
148 if (ranges_overlap(address, len, I440FX_PAM, I440FX_PAM_SIZE) ||
149 range_covers_byte(address, len, I440FX_SMRAM)) {
ee0ea1d0 150 i440fx_update_memory_mappings(d);
4da5fcd3 151 }
ee0ea1d0
FB
152}
153
0c7d19e5 154static int i440fx_load_old(QEMUFile* f, void *opaque, int version_id)
ee0ea1d0 155{
0a3bacf3 156 PCII440FXState *d = opaque;
52fc1d83 157 int ret, i;
ee0ea1d0 158
0a3bacf3 159 ret = pci_device_load(&d->dev, f);
ee0ea1d0
FB
160 if (ret < 0)
161 return ret;
162 i440fx_update_memory_mappings(d);
6c009fa4 163 qemu_get_8s(f, &d->smm_enabled);
52fc1d83 164
da64182c 165 if (version_id == 2)
52fc1d83 166 for (i = 0; i < 4; i++)
7cd9eee0 167 d->piix3->pci_irq_levels[i] = qemu_get_be32(f);
52fc1d83 168
ee0ea1d0
FB
169 return 0;
170}
171
e59fb374 172static int i440fx_post_load(void *opaque, int version_id)
0c7d19e5
JQ
173{
174 PCII440FXState *d = opaque;
175
176 i440fx_update_memory_mappings(d);
177 return 0;
178}
179
180static const VMStateDescription vmstate_i440fx = {
181 .name = "I440FX",
182 .version_id = 3,
183 .minimum_version_id = 3,
184 .minimum_version_id_old = 1,
185 .load_state_old = i440fx_load_old,
752ff2fa 186 .post_load = i440fx_post_load,
0c7d19e5
JQ
187 .fields = (VMStateField []) {
188 VMSTATE_PCI_DEVICE(dev, PCII440FXState),
189 VMSTATE_UINT8(smm_enabled, PCII440FXState),
190 VMSTATE_END_OF_LIST()
191 }
192};
193
81a322d4 194static int i440fx_pcihost_initfn(SysBusDevice *dev)
502a5395 195{
8a14daa5 196 I440FXState *s = FROM_SYSBUS(I440FXState, dev);
502a5395 197
f08b32fe 198 pci_host_conf_register_ioport(0xcf8, s);
502a5395 199
4f5e19e6 200 pci_host_data_register_ioport(0xcfc, s);
81a322d4 201 return 0;
8a14daa5 202}
502a5395 203
0a3bacf3 204static int i440fx_initfn(PCIDevice *dev)
8a14daa5 205{
0a3bacf3 206 PCII440FXState *d = DO_UPCAST(PCII440FXState, dev, dev);
ee0ea1d0 207
0a3bacf3
JQ
208 pci_config_set_vendor_id(d->dev.config, PCI_VENDOR_ID_INTEL);
209 pci_config_set_device_id(d->dev.config, PCI_DEVICE_ID_INTEL_82441);
210 d->dev.config[0x08] = 0x02; // revision
211 pci_config_set_class(d->dev.config, PCI_CLASS_BRIDGE_HOST);
0a3bacf3 212
f2c688bb 213 d->dev.config[I440FX_SMRAM] = 0x02;
ee0ea1d0 214
f885f1ea 215 cpu_smm_register(&i440fx_set_smm, d);
81a322d4 216 return 0;
8a14daa5
GH
217}
218
97679527 219PCIBus *i440fx_init(PCII440FXState **pi440fx_state, int *piix3_devfn, qemu_irq *pic, ram_addr_t ram_size)
8a14daa5
GH
220{
221 DeviceState *dev;
222 PCIBus *b;
223 PCIDevice *d;
224 I440FXState *s;
7cd9eee0 225 PIIX3State *piix3;
8a14daa5
GH
226
227 dev = qdev_create(NULL, "i440FX-pcihost");
228 s = FROM_SYSBUS(I440FXState, sysbus_from_qdev(dev));
7cd9eee0 229 b = pci_bus_new(&s->busdev.qdev, NULL, 0);
8a14daa5 230 s->bus = b;
e23a1b33 231 qdev_init_nofail(dev);
8a14daa5
GH
232
233 d = pci_create_simple(b, 0, "i440FX");
0a3bacf3 234 *pi440fx_state = DO_UPCAST(PCII440FXState, dev, d);
8a14daa5 235
7cd9eee0 236 piix3 = DO_UPCAST(PIIX3State, dev,
fecb93c4 237 pci_create_simple_multifunction(b, -1, true, "PIIX3"));
7cd9eee0
GH
238 piix3->pic = pic;
239 pci_bus_irqs(b, piix3_set_irq, pci_slot_get_pirq, piix3, 4);
240 (*pi440fx_state)->piix3 = piix3;
241
242 *piix3_devfn = piix3->dev.devfn;
85a750ca 243
ec5f92ce
BW
244 ram_size = ram_size / 8 / 1024 / 1024;
245 if (ram_size > 255)
246 ram_size = 255;
247 (*pi440fx_state)->dev.config[0x57]=ram_size;
248
502a5395
PB
249 return b;
250}
251
252/* PIIX3 PCI to ISA bridge */
253
5d4e84c8 254static void piix3_set_irq(void *opaque, int irq_num, int level)
502a5395 255{
d2b59317 256 int i, pic_irq, pic_level;
7cd9eee0 257 PIIX3State *piix3 = opaque;
502a5395 258
7cd9eee0 259 piix3->pci_irq_levels[irq_num] = level;
502a5395
PB
260
261 /* now we change the pic irq level according to the piix irq mappings */
262 /* XXX: optimize */
7cd9eee0 263 pic_irq = piix3->dev.config[0x60 + irq_num];
502a5395 264 if (pic_irq < 16) {
d2b59317 265 /* The pic level is the logical OR of all the PCI irqs mapped
502a5395
PB
266 to it */
267 pic_level = 0;
d2b59317 268 for (i = 0; i < 4; i++) {
7cd9eee0
GH
269 if (pic_irq == piix3->dev.config[0x60 + i])
270 pic_level |= piix3->pci_irq_levels[i];
d2b59317 271 }
7cd9eee0 272 qemu_set_irq(piix3->pic[pic_irq], pic_level);
502a5395
PB
273 }
274}
275
15a1956a 276static void piix3_reset(void *opaque)
502a5395 277{
fd37d881
JQ
278 PIIX3State *d = opaque;
279 uint8_t *pci_conf = d->dev.config;
502a5395
PB
280
281 pci_conf[0x04] = 0x07; // master, memory and I/O
282 pci_conf[0x05] = 0x00;
283 pci_conf[0x06] = 0x00;
284 pci_conf[0x07] = 0x02; // PCI_status_devsel_medium
285 pci_conf[0x4c] = 0x4d;
286 pci_conf[0x4e] = 0x03;
287 pci_conf[0x4f] = 0x00;
288 pci_conf[0x60] = 0x80;
477afee3
AJ
289 pci_conf[0x61] = 0x80;
290 pci_conf[0x62] = 0x80;
291 pci_conf[0x63] = 0x80;
502a5395
PB
292 pci_conf[0x69] = 0x02;
293 pci_conf[0x70] = 0x80;
294 pci_conf[0x76] = 0x0c;
295 pci_conf[0x77] = 0x0c;
296 pci_conf[0x78] = 0x02;
297 pci_conf[0x79] = 0x00;
298 pci_conf[0x80] = 0x00;
299 pci_conf[0x82] = 0x00;
300 pci_conf[0xa0] = 0x08;
502a5395
PB
301 pci_conf[0xa2] = 0x00;
302 pci_conf[0xa3] = 0x00;
303 pci_conf[0xa4] = 0x00;
304 pci_conf[0xa5] = 0x00;
305 pci_conf[0xa6] = 0x00;
306 pci_conf[0xa7] = 0x00;
307 pci_conf[0xa8] = 0x0f;
308 pci_conf[0xaa] = 0x00;
309 pci_conf[0xab] = 0x00;
310 pci_conf[0xac] = 0x00;
311 pci_conf[0xae] = 0x00;
15a1956a 312
8372615d 313 memset(d->pci_irq_levels, 0, sizeof(d->pci_irq_levels));
502a5395
PB
314}
315
d1f171bd
JQ
316static const VMStateDescription vmstate_piix3 = {
317 .name = "PIIX3",
318 .version_id = 3,
319 .minimum_version_id = 2,
320 .minimum_version_id_old = 2,
321 .fields = (VMStateField []) {
322 VMSTATE_PCI_DEVICE(dev, PIIX3State),
323 VMSTATE_INT32_ARRAY_V(pci_irq_levels, PIIX3State, 4, 3),
324 VMSTATE_END_OF_LIST()
da64182c 325 }
d1f171bd 326};
1941d19c 327
fd37d881 328static int piix3_initfn(PCIDevice *dev)
502a5395 329{
fd37d881 330 PIIX3State *d = DO_UPCAST(PIIX3State, dev, dev);
502a5395
PB
331 uint8_t *pci_conf;
332
fd37d881 333 isa_bus_new(&d->dev.qdev);
502a5395 334
fd37d881 335 pci_conf = d->dev.config;
deb54399
AL
336 pci_config_set_vendor_id(pci_conf, PCI_VENDOR_ID_INTEL);
337 pci_config_set_device_id(pci_conf, PCI_DEVICE_ID_INTEL_82371SB_0); // 82371SB PIIX3 PCI-to-ISA bridge (Step A1)
173a543b 338 pci_config_set_class(pci_conf, PCI_CLASS_BRIDGE_ISA);
502a5395 339
a08d4367 340 qemu_register_reset(piix3_reset, d);
81a322d4 341 return 0;
502a5395 342}
5c2b87e3 343
8a14daa5
GH
344static PCIDeviceInfo i440fx_info[] = {
345 {
346 .qdev.name = "i440FX",
347 .qdev.desc = "Host bridge",
0a3bacf3 348 .qdev.size = sizeof(PCII440FXState),
be73cfe2 349 .qdev.vmsd = &vmstate_i440fx,
8a14daa5 350 .qdev.no_user = 1,
0965f12d 351 .no_hotplug = 1,
8a14daa5
GH
352 .init = i440fx_initfn,
353 .config_write = i440fx_write_config,
354 },{
355 .qdev.name = "PIIX3",
356 .qdev.desc = "ISA bridge",
fd37d881 357 .qdev.size = sizeof(PIIX3State),
be73cfe2 358 .qdev.vmsd = &vmstate_piix3,
8a14daa5 359 .qdev.no_user = 1,
0965f12d 360 .no_hotplug = 1,
8a14daa5 361 .init = piix3_initfn,
8a14daa5
GH
362 },{
363 /* end of list */
364 }
365};
366
367static SysBusDeviceInfo i440fx_pcihost_info = {
368 .init = i440fx_pcihost_initfn,
369 .qdev.name = "i440FX-pcihost",
779206de 370 .qdev.fw_name = "pci",
8a14daa5
GH
371 .qdev.size = sizeof(I440FXState),
372 .qdev.no_user = 1,
373};
374
375static void i440fx_register(void)
376{
377 sysbus_register_withprop(&i440fx_pcihost_info);
378 pci_qdev_register_many(i440fx_info);
379}
380device_init(i440fx_register);