]> git.proxmox.com Git - qemu.git/blame - hw/ppc/mac_newworld.c
cuda: Move ADB bus into CUDA state
[qemu.git] / hw / ppc / mac_newworld.c
CommitLineData
64201201 1/*
3cbee15b 2 * QEMU PowerPC CHRP (currently NewWorld PowerMac) hardware System Emulator
5fafdf24 3 *
47103572 4 * Copyright (c) 2004-2007 Fabrice Bellard
3cbee15b 5 * Copyright (c) 2007 Jocelyn Mayer
5fafdf24 6 *
64201201
FB
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
915cd3a9
AG
24 *
25 * PCI bus layout on a real G5 (U3 based):
26 *
27 * 0000:f0:0b.0 Host bridge [0600]: Apple Computer Inc. U3 AGP [106b:004b]
28 * 0000:f0:10.0 VGA compatible controller [0300]: ATI Technologies Inc RV350 AP [Radeon 9600] [1002:4150]
29 * 0001:00:00.0 Host bridge [0600]: Apple Computer Inc. CPC945 HT Bridge [106b:004a]
30 * 0001:00:01.0 PCI bridge [0604]: Advanced Micro Devices [AMD] AMD-8131 PCI-X Bridge [1022:7450] (rev 12)
31 * 0001:00:02.0 PCI bridge [0604]: Advanced Micro Devices [AMD] AMD-8131 PCI-X Bridge [1022:7450] (rev 12)
32 * 0001:00:03.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0045]
33 * 0001:00:04.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0046]
34 * 0001:00:05.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0047]
35 * 0001:00:06.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0048]
36 * 0001:00:07.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0049]
37 * 0001:01:07.0 Class [ff00]: Apple Computer Inc. K2 KeyLargo Mac/IO [106b:0041] (rev 20)
38 * 0001:01:08.0 USB Controller [0c03]: Apple Computer Inc. K2 KeyLargo USB [106b:0040]
39 * 0001:01:09.0 USB Controller [0c03]: Apple Computer Inc. K2 KeyLargo USB [106b:0040]
40 * 0001:02:0b.0 USB Controller [0c03]: NEC Corporation USB [1033:0035] (rev 43)
41 * 0001:02:0b.1 USB Controller [0c03]: NEC Corporation USB [1033:0035] (rev 43)
42 * 0001:02:0b.2 USB Controller [0c03]: NEC Corporation USB 2.0 [1033:00e0] (rev 04)
43 * 0001:03:0d.0 Class [ff00]: Apple Computer Inc. K2 ATA/100 [106b:0043]
44 * 0001:03:0e.0 FireWire (IEEE 1394) [0c00]: Apple Computer Inc. K2 FireWire [106b:0042]
45 * 0001:04:0f.0 Ethernet controller [0200]: Apple Computer Inc. K2 GMAC (Sun GEM) [106b:004c]
46 * 0001:05:0c.0 IDE interface [0101]: Broadcom K2 SATA [1166:0240]
47 *
64201201 48 */
baec1910
AF
49#include "hw/hw.h"
50#include "hw/ppc.h"
51#include "hw/ppc/mac.h"
52#include "hw/adb.h"
53#include "hw/mac_dbdma.h"
54#include "hw/nvram.h"
55#include "hw/pci/pci.h"
1422e32d 56#include "net/net.h"
9c17d615 57#include "sysemu/sysemu.h"
baec1910
AF
58#include "hw/boards.h"
59#include "hw/fw_cfg.h"
60#include "hw/escc.h"
61#include "hw/openpic.h"
62#include "hw/ide.h"
63#include "hw/loader.h"
ca20cf32 64#include "elf.h"
9c17d615 65#include "sysemu/kvm.h"
dc333cd6 66#include "kvm_ppc.h"
a2236d48 67#include "hw/usb.h"
9c17d615 68#include "sysemu/blockdev.h"
022c62cb 69#include "exec/address-spaces.h"
baec1910 70#include "hw/sysbus.h"
267002cd 71
e4bcb14c 72#define MAX_IDE_BUS 2
006f3a48 73#define CFG_ADDR 0xf0000510
e4bcb14c 74
f3902383
BS
75/* debug UniNorth */
76//#define DEBUG_UNIN
77
78#ifdef DEBUG_UNIN
001faf32
BS
79#define UNIN_DPRINTF(fmt, ...) \
80 do { printf("UNIN: " fmt , ## __VA_ARGS__); } while (0)
f3902383 81#else
001faf32 82#define UNIN_DPRINTF(fmt, ...)
f3902383
BS
83#endif
84
0aa6a4a2 85/* UniN device */
a8170e5e 86static void unin_write(void *opaque, hwaddr addr, uint64_t value,
febbd7c2 87 unsigned size)
0aa6a4a2 88{
febbd7c2 89 UNIN_DPRINTF("write addr " TARGET_FMT_plx " val %"PRIx64"\n", addr, value);
0aa6a4a2
FB
90}
91
a8170e5e 92static uint64_t unin_read(void *opaque, hwaddr addr, unsigned size)
0aa6a4a2 93{
f3902383
BS
94 uint32_t value;
95
96 value = 0;
97 UNIN_DPRINTF("readl addr " TARGET_FMT_plx " val %x\n", addr, value);
98
99 return value;
0aa6a4a2
FB
100}
101
febbd7c2
AK
102static const MemoryRegionOps unin_ops = {
103 .read = unin_read,
104 .write = unin_write,
105 .endianness = DEVICE_NATIVE_ENDIAN,
0aa6a4a2
FB
106};
107
513f789f
BS
108static int fw_cfg_boot_set(void *opaque, const char *boot_device)
109{
110 fw_cfg_add_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
111 return 0;
112}
113
409dbce5
AJ
114static uint64_t translate_kernel_address(void *opaque, uint64_t addr)
115{
116 return (addr & 0x0fffffff) + KERNEL_LOAD_ADDR;
117}
118
a8170e5e 119static hwaddr round_page(hwaddr addr)
b9e17a34
AG
120{
121 return (addr + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
122}
123
1bba0dc9
AF
124static void ppc_core99_reset(void *opaque)
125{
6680988c 126 PowerPCCPU *cpu = opaque;
1bba0dc9 127
6680988c 128 cpu_reset(CPU(cpu));
1bba0dc9
AF
129}
130
3cbee15b 131/* PowerPC Mac99 hardware initialisation */
5f072e1f 132static void ppc_core99_init(QEMUMachineInitArgs *args)
64201201 133{
5f072e1f
EH
134 ram_addr_t ram_size = args->ram_size;
135 const char *cpu_model = args->cpu_model;
136 const char *kernel_filename = args->kernel_filename;
137 const char *kernel_cmdline = args->kernel_cmdline;
138 const char *initrd_filename = args->initrd_filename;
139 const char *boot_device = args->boot_device;
8f8204ec 140 PowerPCCPU *cpu = NULL;
e2684c0b 141 CPUPPCState *env = NULL;
5cea8590 142 char *filename;
e9df014c 143 qemu_irq *pic, **openpic_irqs;
febbd7c2 144 MemoryRegion *unin_memory = g_new(MemoryRegion, 1);
d0b72631 145 int linux_boot, i, j, k;
febbd7c2 146 MemoryRegion *ram = g_new(MemoryRegion, 1), *bios = g_new(MemoryRegion, 1);
a8170e5e 147 hwaddr kernel_base, initrd_base, cmdline_base = 0;
093209cd 148 long kernel_size, initrd_size;
46e50e9d 149 PCIBus *pci_bus;
d037834a 150 PCIDevice *macio;
07a7484e 151 MACIOIDEState *macio_ide;
293c867d 152 BusState *adb_bus;
3cbee15b 153 MacIONVRAMState *nvr;
ae0bfb79 154 int bios_size;
45fa67fb 155 MemoryRegion *pic_mem, *escc_mem;
5b15f275 156 MemoryRegion *escc_bar = g_new(MemoryRegion, 1);
28c5af54 157 int ppc_boot_device;
f455e98c 158 DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
006f3a48 159 void *fw_cfg;
0f921197 160 int machine_arch;
d0b72631
AG
161 SysBusDevice *s;
162 DeviceState *dev;
46e50e9d 163
64201201
FB
164 linux_boot = (kernel_filename != NULL);
165
c68ea704 166 /* init CPUs */
94fc95cd 167 if (cpu_model == NULL)
46214a27
AF
168#ifdef TARGET_PPC64
169 cpu_model = "970fx";
170#else
e6bd862b 171 cpu_model = "G4";
46214a27 172#endif
e9df014c 173 for (i = 0; i < smp_cpus; i++) {
8f8204ec
AF
174 cpu = cpu_ppc_init(cpu_model);
175 if (cpu == NULL) {
aaed909a
FB
176 fprintf(stderr, "Unable to find PowerPC CPU definition\n");
177 exit(1);
178 }
8f8204ec
AF
179 env = &cpu->env;
180
e9df014c
JM
181 /* Set time-base frequency to 100 Mhz */
182 cpu_ppc_tb_init(env, 100UL * 1000UL * 1000UL);
6680988c 183 qemu_register_reset(ppc_core99_reset, cpu);
e9df014c 184 }
c68ea704 185
64201201 186 /* allocate RAM */
c5705a77
AK
187 memory_region_init_ram(ram, "ppc_core99.ram", ram_size);
188 vmstate_register_ram_global(ram);
febbd7c2 189 memory_region_add_subregion(get_system_memory(), 0, ram);
864c136a 190
64201201 191 /* allocate and load BIOS */
c5705a77
AK
192 memory_region_init_ram(bios, "ppc_core99.bios", BIOS_SIZE);
193 vmstate_register_ram_global(bios);
1192dad8 194 if (bios_name == NULL)
006f3a48 195 bios_name = PROM_FILENAME;
5cea8590 196 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
febbd7c2
AK
197 memory_region_set_readonly(bios, true);
198 memory_region_add_subregion(get_system_memory(), PROM_ADDR, bios);
006f3a48
BS
199
200 /* Load OpenBIOS (ELF) */
5cea8590 201 if (filename) {
409dbce5
AJ
202 bios_size = load_elf(filename, NULL, NULL, NULL,
203 NULL, NULL, 1, ELF_MACHINE, 0);
ca20cf32 204
7267c094 205 g_free(filename);
5cea8590
PB
206 } else {
207 bios_size = -1;
208 }
d5295253 209 if (bios_size < 0 || bios_size > BIOS_SIZE) {
5cea8590 210 hw_error("qemu: could not load PowerPC bios '%s'\n", bios_name);
64201201
FB
211 exit(1);
212 }
3b46e624 213
b6b8bd18 214 if (linux_boot) {
513f789f 215 uint64_t lowaddr = 0;
ca20cf32
BS
216 int bswap_needed;
217
218#ifdef BSWAP_NEEDED
219 bswap_needed = 1;
220#else
221 bswap_needed = 0;
222#endif
b6b8bd18 223 kernel_base = KERNEL_LOAD_ADDR;
513f789f 224
409dbce5
AJ
225 kernel_size = load_elf(kernel_filename, translate_kernel_address, NULL,
226 NULL, &lowaddr, NULL, 1, ELF_MACHINE, 0);
513f789f
BS
227 if (kernel_size < 0)
228 kernel_size = load_aout(kernel_filename, kernel_base,
ca20cf32
BS
229 ram_size - kernel_base, bswap_needed,
230 TARGET_PAGE_SIZE);
513f789f
BS
231 if (kernel_size < 0)
232 kernel_size = load_image_targphys(kernel_filename,
233 kernel_base,
234 ram_size - kernel_base);
b6b8bd18 235 if (kernel_size < 0) {
2ac71179 236 hw_error("qemu: could not load kernel '%s'\n", kernel_filename);
b6b8bd18
FB
237 exit(1);
238 }
239 /* load initrd */
240 if (initrd_filename) {
b9e17a34 241 initrd_base = round_page(kernel_base + kernel_size + KERNEL_GAP);
44654490
PB
242 initrd_size = load_image_targphys(initrd_filename, initrd_base,
243 ram_size - initrd_base);
b6b8bd18 244 if (initrd_size < 0) {
2ac71179
PB
245 hw_error("qemu: could not load initial ram disk '%s'\n",
246 initrd_filename);
b6b8bd18
FB
247 exit(1);
248 }
b9e17a34 249 cmdline_base = round_page(initrd_base + initrd_size);
b6b8bd18
FB
250 } else {
251 initrd_base = 0;
252 initrd_size = 0;
b9e17a34 253 cmdline_base = round_page(kernel_base + kernel_size + KERNEL_GAP);
b6b8bd18 254 }
6ac0e82d 255 ppc_boot_device = 'm';
b6b8bd18
FB
256 } else {
257 kernel_base = 0;
258 kernel_size = 0;
259 initrd_base = 0;
260 initrd_size = 0;
28c5af54
JM
261 ppc_boot_device = '\0';
262 /* We consider that NewWorld PowerMac never have any floppy drive
263 * For now, OHW cannot boot from the network.
264 */
0d913fdb
JM
265 for (i = 0; boot_device[i] != '\0'; i++) {
266 if (boot_device[i] >= 'c' && boot_device[i] <= 'f') {
267 ppc_boot_device = boot_device[i];
28c5af54 268 break;
0d913fdb 269 }
28c5af54
JM
270 }
271 if (ppc_boot_device == '\0') {
272 fprintf(stderr, "No valid boot device for Mac99 machine\n");
273 exit(1);
274 }
b6b8bd18 275 }
0aa6a4a2 276
3cbee15b 277 /* Register 8 MB of ISA IO space */
968d683c 278 isa_mmio_init(0xf2000000, 0x00800000);
3b46e624 279
3cbee15b 280 /* UniN init */
febbd7c2
AK
281 memory_region_init_io(unin_memory, &unin_ops, NULL, "unin", 0x1000);
282 memory_region_add_subregion(get_system_memory(), 0xf8000000, unin_memory);
47103572 283
7267c094 284 openpic_irqs = g_malloc0(smp_cpus * sizeof(qemu_irq *));
3cbee15b 285 openpic_irqs[0] =
7267c094 286 g_malloc0(smp_cpus * sizeof(qemu_irq) * OPENPIC_OUTPUT_NB);
3cbee15b
JM
287 for (i = 0; i < smp_cpus; i++) {
288 /* Mac99 IRQ connection between OpenPIC outputs pins
289 * and PowerPC input pins
290 */
291 switch (PPC_INPUT(env)) {
292 case PPC_FLAGS_INPUT_6xx:
293 openpic_irqs[i] = openpic_irqs[0] + (i * OPENPIC_OUTPUT_NB);
294 openpic_irqs[i][OPENPIC_OUTPUT_INT] =
295 ((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_INT];
296 openpic_irqs[i][OPENPIC_OUTPUT_CINT] =
297 ((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_INT];
298 openpic_irqs[i][OPENPIC_OUTPUT_MCK] =
299 ((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_MCP];
300 /* Not connected ? */
301 openpic_irqs[i][OPENPIC_OUTPUT_DEBUG] = NULL;
302 /* Check this */
303 openpic_irqs[i][OPENPIC_OUTPUT_RESET] =
304 ((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_HRESET];
305 break;
00af685f 306#if defined(TARGET_PPC64)
3cbee15b
JM
307 case PPC_FLAGS_INPUT_970:
308 openpic_irqs[i] = openpic_irqs[0] + (i * OPENPIC_OUTPUT_NB);
309 openpic_irqs[i][OPENPIC_OUTPUT_INT] =
310 ((qemu_irq *)env->irq_inputs)[PPC970_INPUT_INT];
311 openpic_irqs[i][OPENPIC_OUTPUT_CINT] =
312 ((qemu_irq *)env->irq_inputs)[PPC970_INPUT_INT];
313 openpic_irqs[i][OPENPIC_OUTPUT_MCK] =
314 ((qemu_irq *)env->irq_inputs)[PPC970_INPUT_MCP];
315 /* Not connected ? */
316 openpic_irqs[i][OPENPIC_OUTPUT_DEBUG] = NULL;
317 /* Check this */
318 openpic_irqs[i][OPENPIC_OUTPUT_RESET] =
319 ((qemu_irq *)env->irq_inputs)[PPC970_INPUT_HRESET];
320 break;
00af685f 321#endif /* defined(TARGET_PPC64) */
3cbee15b 322 default:
2ac71179 323 hw_error("Bus model not supported on mac99 machine\n");
3cbee15b 324 exit(1);
0aa6a4a2 325 }
3cbee15b 326 }
d0b72631
AG
327
328 pic = g_new(qemu_irq, 64);
329
330 dev = qdev_create(NULL, "openpic");
331 qdev_prop_set_uint32(dev, "model", OPENPIC_MODEL_RAVEN);
332 qdev_init_nofail(dev);
1356b98d 333 s = SYS_BUS_DEVICE(dev);
d0b72631
AG
334 pic_mem = s->mmio[0].memory;
335 k = 0;
336 for (i = 0; i < smp_cpus; i++) {
337 for (j = 0; j < OPENPIC_OUTPUT_NB; j++) {
338 sysbus_connect_irq(s, k++, openpic_irqs[i][j]);
339 }
340 }
341
342 for (i = 0; i < 64; i++) {
343 pic[i] = qdev_get_gpio_in(dev, i);
344 }
345
0f921197
AG
346 if (PPC_INPUT(env) == PPC_FLAGS_INPUT_970) {
347 /* 970 gets a U3 bus */
aee97b84 348 pci_bus = pci_pmac_u3_init(pic, get_system_memory(), get_system_io());
0f921197
AG
349 machine_arch = ARCH_MAC99_U3;
350 } else {
aee97b84 351 pci_bus = pci_pmac_init(pic, get_system_memory(), get_system_io());
0f921197
AG
352 machine_arch = ARCH_MAC99;
353 }
3cbee15b 354 /* init basic PC hardware */
e7a2e96d 355 pci_vga_init(pci_bus);
aae9366a 356
b39491a8 357 escc_mem = escc_init(0, pic[0x25], pic[0x24],
23c5e4ca 358 serial_hds[0], serial_hds[1], ESCC_CLOCK, 4);
5b15f275
AK
359 memory_region_init_alias(escc_bar, "escc-bar",
360 escc_mem, 0, memory_region_size(escc_mem));
cb457d76
AL
361
362 for(i = 0; i < nb_nics; i++)
07caea31 363 pci_nic_init_nofail(&nd_table[i], "ne2k_pci", NULL);
cb457d76 364
75717903 365 ide_drive_get(hd, MAX_IDE_BUS);
77f0435e 366
d037834a 367 macio = pci_create(pci_bus, -1, TYPE_NEWWORLD_MACIO);
07a7484e 368 dev = DEVICE(macio);
45fa67fb
AF
369 qdev_connect_gpio_out(dev, 0, pic[0x19]); /* CUDA */
370 qdev_connect_gpio_out(dev, 1, pic[0x0d]); /* IDE */
371 qdev_connect_gpio_out(dev, 2, pic[0x02]); /* IDE DMA */
372 qdev_connect_gpio_out(dev, 3, pic[0x0e]); /* IDE */
373 qdev_connect_gpio_out(dev, 4, pic[0x02]); /* IDE DMA */
374 macio_init(macio, pic_mem, escc_bar);
07a7484e
AF
375
376 /* We only emulate 2 out of 3 IDE controllers for now */
377 macio_ide = MACIO_IDE(object_resolve_path_component(OBJECT(macio),
378 "ide[0]"));
379 macio_ide_init_drives(macio_ide, hd);
380
381 macio_ide = MACIO_IDE(object_resolve_path_component(OBJECT(macio),
382 "ide[1]"));
383 macio_ide_init_drives(macio_ide, &hd[MAX_IDE_DEVS]);
0d92ed30 384
293c867d
AF
385 dev = DEVICE(object_resolve_path_component(OBJECT(macio), "cuda"));
386 adb_bus = qdev_get_child_bus(dev, "adb.0");
387 dev = qdev_create(adb_bus, TYPE_ADB_KEYBOARD);
2e4a7c9c 388 qdev_init_nofail(dev);
293c867d 389 dev = qdev_create(adb_bus, TYPE_ADB_MOUSE);
2e4a7c9c 390 qdev_init_nofail(dev);
45fa67fb 391
094b287f 392 if (usb_enabled(machine_arch == ARCH_MAC99_U3)) {
afb9a60e 393 pci_create_simple(pci_bus, -1, "pci-ohci");
094b287f 394 /* U3 needs to use USB for input because Linux doesn't support via-cuda
395 on PPC64 */
396 if (machine_arch == ARCH_MAC99_U3) {
397 usbdevice_create("keyboard");
398 usbdevice_create("mouse");
399 }
a2236d48
AG
400 }
401
b6b8bd18
FB
402 if (graphic_depth != 15 && graphic_depth != 32 && graphic_depth != 8)
403 graphic_depth = 15;
4f3f238b 404
3cbee15b 405 /* The NewWorld NVRAM is not located in the MacIO device */
95ed3b7c
AF
406 dev = qdev_create(NULL, TYPE_MACIO_NVRAM);
407 qdev_prop_set_uint32(dev, "size", 0x2000);
408 qdev_prop_set_uint32(dev, "it_shift", 1);
409 qdev_init_nofail(dev);
410 sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xFFF04000);
411 nvr = MACIO_NVRAM(dev);
3cbee15b 412 pmac_format_nvram_partition(nvr, 0x2000);
b6b8bd18 413 /* No PCI init: the BIOS will do it */
0aa6a4a2 414
006f3a48
BS
415 fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2);
416 fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
417 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
0f921197 418 fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, machine_arch);
513f789f
BS
419 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_base);
420 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
421 if (kernel_cmdline) {
b9e17a34
AG
422 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, cmdline_base);
423 pstrcpy_targphys("cmdline", cmdline_base, TARGET_PAGE_SIZE, kernel_cmdline);
513f789f
BS
424 } else {
425 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
426 }
427 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_base);
428 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
429 fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, ppc_boot_device);
10696b4f
BS
430
431 fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_WIDTH, graphic_width);
432 fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_HEIGHT, graphic_height);
433 fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_DEPTH, graphic_depth);
434
45024f09 435 fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_IS_KVM, kvm_enabled());
dc333cd6
AG
436 if (kvm_enabled()) {
437#ifdef CONFIG_KVM
45024f09
AG
438 uint8_t *hypercall;
439
dc333cd6 440 fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_TBFREQ, kvmppc_get_tbfreq());
7267c094 441 hypercall = g_malloc(16);
45024f09
AG
442 kvmppc_get_hypercall(env, hypercall, 16);
443 fw_cfg_add_bytes(fw_cfg, FW_CFG_PPC_KVM_HC, hypercall, 16);
444 fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_KVM_PID, getpid());
dc333cd6
AG
445#endif
446 } else {
447 fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_TBFREQ, get_ticks_per_sec());
448 }
449
513f789f 450 qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
aae9366a 451}
0aa6a4a2 452
f80f9ec9 453static QEMUMachine core99_machine = {
4b32e168
AL
454 .name = "mac99",
455 .desc = "Mac99 based PowerMAC",
456 .init = ppc_core99_init,
3d878caa 457 .max_cpus = MAX_CPUS,
46214a27
AF
458#ifdef TARGET_PPC64
459 .is_default = 1,
460#endif
e4ada29e 461 DEFAULT_MACHINE_OPTIONS,
0aa6a4a2 462};
f80f9ec9
AL
463
464static void core99_machine_init(void)
465{
466 qemu_register_machine(&core99_machine);
467}
468
469machine_init(core99_machine_init);