]> git.proxmox.com Git - mirror_qemu.git/blame - hw/ppc/ppc405_uc.c
avoid TABs in files that only contain a few
[mirror_qemu.git] / hw / ppc / ppc405_uc.c
CommitLineData
8ecc7913
JM
1/*
2 * QEMU PowerPC 405 embedded processors emulation
5fafdf24 3 *
8ecc7913 4 * Copyright (c) 2007 Jocelyn Mayer
5fafdf24 5 *
8ecc7913
JM
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
0d75590d 24#include "qemu/osdep.h"
ab3dd749 25#include "qemu/units.h"
da34e65c 26#include "qapi/error.h"
4771d756
PB
27#include "qemu-common.h"
28#include "cpu.h"
83c9f4ca 29#include "hw/hw.h"
0d09e41a 30#include "hw/ppc/ppc.h"
e938ba0c 31#include "hw/boards.h"
3b09bb0f 32#include "hw/i2c/ppc4xx_i2c.h"
47b43a1f 33#include "ppc405.h"
0d09e41a 34#include "hw/char/serial.h"
1de7afc9 35#include "qemu/timer.h"
9c17d615 36#include "sysemu/sysemu.h"
1de7afc9 37#include "qemu/log.h"
022c62cb 38#include "exec/address-spaces.h"
8ecc7913 39
0d84382e
AF
40//#define DEBUG_OPBA
41//#define DEBUG_SDRAM
42//#define DEBUG_GPIO
43//#define DEBUG_SERIAL
44//#define DEBUG_OCM
0d84382e 45//#define DEBUG_GPT
0d84382e 46//#define DEBUG_CLOCKS
aae9366a 47//#define DEBUG_CLOCKS_LL
8ecc7913 48
e2684c0b 49ram_addr_t ppc405_set_bootinfo (CPUPPCState *env, ppc4xx_bd_info_t *bd,
b8d3f5d1 50 uint32_t flags)
04f20795 51{
33276f1b 52 CPUState *cs = CPU(ppc_env_get_cpu(env));
c227f099 53 ram_addr_t bdloc;
04f20795
JM
54 int i, n;
55
56 /* We put the bd structure at the top of memory */
be58fc7c 57 if (bd->bi_memsize >= 0x01000000UL)
c227f099 58 bdloc = 0x01000000UL - sizeof(struct ppc4xx_bd_info_t);
be58fc7c 59 else
c227f099 60 bdloc = bd->bi_memsize - sizeof(struct ppc4xx_bd_info_t);
ab1da857
EI
61 stl_be_phys(cs->as, bdloc + 0x00, bd->bi_memstart);
62 stl_be_phys(cs->as, bdloc + 0x04, bd->bi_memsize);
63 stl_be_phys(cs->as, bdloc + 0x08, bd->bi_flashstart);
64 stl_be_phys(cs->as, bdloc + 0x0C, bd->bi_flashsize);
65 stl_be_phys(cs->as, bdloc + 0x10, bd->bi_flashoffset);
66 stl_be_phys(cs->as, bdloc + 0x14, bd->bi_sramstart);
67 stl_be_phys(cs->as, bdloc + 0x18, bd->bi_sramsize);
68 stl_be_phys(cs->as, bdloc + 0x1C, bd->bi_bootflags);
69 stl_be_phys(cs->as, bdloc + 0x20, bd->bi_ipaddr);
db663d0f 70 for (i = 0; i < 6; i++) {
db3be60d 71 stb_phys(cs->as, bdloc + 0x24 + i, bd->bi_enetaddr[i]);
db663d0f 72 }
5ce5944d 73 stw_be_phys(cs->as, bdloc + 0x2A, bd->bi_ethspeed);
ab1da857
EI
74 stl_be_phys(cs->as, bdloc + 0x2C, bd->bi_intfreq);
75 stl_be_phys(cs->as, bdloc + 0x30, bd->bi_busfreq);
76 stl_be_phys(cs->as, bdloc + 0x34, bd->bi_baudrate);
db663d0f 77 for (i = 0; i < 4; i++) {
db3be60d 78 stb_phys(cs->as, bdloc + 0x38 + i, bd->bi_s_version[i]);
db663d0f 79 }
4508d81a 80 for (i = 0; i < 32; i++) {
db3be60d 81 stb_phys(cs->as, bdloc + 0x3C + i, bd->bi_r_version[i]);
4508d81a 82 }
ab1da857
EI
83 stl_be_phys(cs->as, bdloc + 0x5C, bd->bi_plb_busfreq);
84 stl_be_phys(cs->as, bdloc + 0x60, bd->bi_pci_busfreq);
db663d0f 85 for (i = 0; i < 6; i++) {
db3be60d 86 stb_phys(cs->as, bdloc + 0x64 + i, bd->bi_pci_enetaddr[i]);
db663d0f 87 }
04f20795 88 n = 0x6A;
b8d3f5d1 89 if (flags & 0x00000001) {
04f20795 90 for (i = 0; i < 6; i++)
db3be60d 91 stb_phys(cs->as, bdloc + n++, bd->bi_pci_enetaddr2[i]);
04f20795 92 }
ab1da857 93 stl_be_phys(cs->as, bdloc + n, bd->bi_opbfreq);
04f20795
JM
94 n += 4;
95 for (i = 0; i < 2; i++) {
ab1da857 96 stl_be_phys(cs->as, bdloc + n, bd->bi_iic_fast[i]);
04f20795
JM
97 n += 4;
98 }
99
100 return bdloc;
101}
102
8ecc7913
JM
103/*****************************************************************************/
104/* Shared peripherals */
105
8ecc7913
JM
106/*****************************************************************************/
107/* Peripheral local bus arbitrer */
108enum {
4c46f372
BZ
109 PLB3A0_ACR = 0x077,
110 PLB4A0_ACR = 0x081,
111 PLB0_BESR = 0x084,
112 PLB0_BEAR = 0x086,
113 PLB0_ACR = 0x087,
114 PLB4A1_ACR = 0x089,
8ecc7913
JM
115};
116
c227f099
AL
117typedef struct ppc4xx_plb_t ppc4xx_plb_t;
118struct ppc4xx_plb_t {
8ecc7913
JM
119 uint32_t acr;
120 uint32_t bear;
121 uint32_t besr;
122};
123
73b01960 124static uint32_t dcr_read_plb (void *opaque, int dcrn)
8ecc7913 125{
c227f099 126 ppc4xx_plb_t *plb;
73b01960 127 uint32_t ret;
8ecc7913
JM
128
129 plb = opaque;
130 switch (dcrn) {
131 case PLB0_ACR:
132 ret = plb->acr;
133 break;
134 case PLB0_BEAR:
135 ret = plb->bear;
136 break;
137 case PLB0_BESR:
138 ret = plb->besr;
139 break;
140 default:
141 /* Avoid gcc warning */
142 ret = 0;
143 break;
144 }
145
146 return ret;
147}
148
73b01960 149static void dcr_write_plb (void *opaque, int dcrn, uint32_t val)
8ecc7913 150{
c227f099 151 ppc4xx_plb_t *plb;
8ecc7913
JM
152
153 plb = opaque;
154 switch (dcrn) {
155 case PLB0_ACR:
9c02f1a2
JM
156 /* We don't care about the actual parameters written as
157 * we don't manage any priorities on the bus
158 */
159 plb->acr = val & 0xF8000000;
8ecc7913
JM
160 break;
161 case PLB0_BEAR:
162 /* Read only */
163 break;
164 case PLB0_BESR:
165 /* Write-clear */
166 plb->besr &= ~val;
167 break;
168 }
169}
170
171static void ppc4xx_plb_reset (void *opaque)
172{
c227f099 173 ppc4xx_plb_t *plb;
8ecc7913
JM
174
175 plb = opaque;
176 plb->acr = 0x00000000;
177 plb->bear = 0x00000000;
178 plb->besr = 0x00000000;
179}
180
97c2acb5 181void ppc4xx_plb_init(CPUPPCState *env)
8ecc7913 182{
c227f099 183 ppc4xx_plb_t *plb;
8ecc7913 184
7267c094 185 plb = g_malloc0(sizeof(ppc4xx_plb_t));
4c46f372
BZ
186 ppc_dcr_register(env, PLB3A0_ACR, plb, &dcr_read_plb, &dcr_write_plb);
187 ppc_dcr_register(env, PLB4A0_ACR, plb, &dcr_read_plb, &dcr_write_plb);
487414f1
AL
188 ppc_dcr_register(env, PLB0_ACR, plb, &dcr_read_plb, &dcr_write_plb);
189 ppc_dcr_register(env, PLB0_BEAR, plb, &dcr_read_plb, &dcr_write_plb);
190 ppc_dcr_register(env, PLB0_BESR, plb, &dcr_read_plb, &dcr_write_plb);
4c46f372 191 ppc_dcr_register(env, PLB4A1_ACR, plb, &dcr_read_plb, &dcr_write_plb);
a08d4367 192 qemu_register_reset(ppc4xx_plb_reset, plb);
8ecc7913
JM
193}
194
195/*****************************************************************************/
196/* PLB to OPB bridge */
197enum {
198 POB0_BESR0 = 0x0A0,
199 POB0_BESR1 = 0x0A2,
200 POB0_BEAR = 0x0A4,
201};
202
c227f099
AL
203typedef struct ppc4xx_pob_t ppc4xx_pob_t;
204struct ppc4xx_pob_t {
8ecc7913 205 uint32_t bear;
5a1972c8
SW
206 uint32_t besr0;
207 uint32_t besr1;
8ecc7913
JM
208};
209
73b01960 210static uint32_t dcr_read_pob (void *opaque, int dcrn)
8ecc7913 211{
c227f099 212 ppc4xx_pob_t *pob;
73b01960 213 uint32_t ret;
8ecc7913
JM
214
215 pob = opaque;
216 switch (dcrn) {
217 case POB0_BEAR:
218 ret = pob->bear;
219 break;
220 case POB0_BESR0:
5a1972c8
SW
221 ret = pob->besr0;
222 break;
8ecc7913 223 case POB0_BESR1:
5a1972c8 224 ret = pob->besr1;
8ecc7913
JM
225 break;
226 default:
227 /* Avoid gcc warning */
228 ret = 0;
229 break;
230 }
231
232 return ret;
233}
234
73b01960 235static void dcr_write_pob (void *opaque, int dcrn, uint32_t val)
8ecc7913 236{
c227f099 237 ppc4xx_pob_t *pob;
8ecc7913
JM
238
239 pob = opaque;
240 switch (dcrn) {
241 case POB0_BEAR:
242 /* Read only */
243 break;
244 case POB0_BESR0:
5a1972c8
SW
245 /* Write-clear */
246 pob->besr0 &= ~val;
247 break;
8ecc7913
JM
248 case POB0_BESR1:
249 /* Write-clear */
5a1972c8 250 pob->besr1 &= ~val;
8ecc7913
JM
251 break;
252 }
253}
254
255static void ppc4xx_pob_reset (void *opaque)
256{
c227f099 257 ppc4xx_pob_t *pob;
8ecc7913
JM
258
259 pob = opaque;
260 /* No error */
261 pob->bear = 0x00000000;
5a1972c8
SW
262 pob->besr0 = 0x0000000;
263 pob->besr1 = 0x0000000;
8ecc7913
JM
264}
265
e2684c0b 266static void ppc4xx_pob_init(CPUPPCState *env)
8ecc7913 267{
c227f099 268 ppc4xx_pob_t *pob;
8ecc7913 269
7267c094 270 pob = g_malloc0(sizeof(ppc4xx_pob_t));
487414f1
AL
271 ppc_dcr_register(env, POB0_BEAR, pob, &dcr_read_pob, &dcr_write_pob);
272 ppc_dcr_register(env, POB0_BESR0, pob, &dcr_read_pob, &dcr_write_pob);
273 ppc_dcr_register(env, POB0_BESR1, pob, &dcr_read_pob, &dcr_write_pob);
a08d4367 274 qemu_register_reset(ppc4xx_pob_reset, pob);
8ecc7913
JM
275}
276
277/*****************************************************************************/
278/* OPB arbitrer */
c227f099
AL
279typedef struct ppc4xx_opba_t ppc4xx_opba_t;
280struct ppc4xx_opba_t {
9074e0e3 281 MemoryRegion io;
8ecc7913
JM
282 uint8_t cr;
283 uint8_t pr;
284};
285
69bd18f8 286static uint64_t opba_readb(void *opaque, hwaddr addr, unsigned size)
8ecc7913 287{
c227f099 288 ppc4xx_opba_t *opba;
8ecc7913
JM
289 uint32_t ret;
290
291#ifdef DEBUG_OPBA
90e189ec 292 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
8ecc7913
JM
293#endif
294 opba = opaque;
802670e6 295 switch (addr) {
8ecc7913
JM
296 case 0x00:
297 ret = opba->cr;
298 break;
299 case 0x01:
300 ret = opba->pr;
301 break;
302 default:
303 ret = 0x00;
304 break;
305 }
306
307 return ret;
308}
309
69bd18f8
PM
310static void opba_writeb(void *opaque, hwaddr addr, uint64_t value,
311 unsigned size)
8ecc7913 312{
c227f099 313 ppc4xx_opba_t *opba;
8ecc7913
JM
314
315#ifdef DEBUG_OPBA
90e189ec
BS
316 printf("%s: addr " TARGET_FMT_plx " val %08" PRIx32 "\n", __func__, addr,
317 value);
8ecc7913
JM
318#endif
319 opba = opaque;
802670e6 320 switch (addr) {
8ecc7913
JM
321 case 0x00:
322 opba->cr = value & 0xF8;
323 break;
324 case 0x01:
325 opba->pr = value & 0xFF;
326 break;
327 default:
328 break;
329 }
330}
9074e0e3 331static const MemoryRegionOps opba_ops = {
69bd18f8
PM
332 .read = opba_readb,
333 .write = opba_writeb,
334 .impl.min_access_size = 1,
335 .impl.max_access_size = 1,
336 .valid.min_access_size = 1,
337 .valid.max_access_size = 4,
338 .endianness = DEVICE_BIG_ENDIAN,
8ecc7913
JM
339};
340
341static void ppc4xx_opba_reset (void *opaque)
342{
c227f099 343 ppc4xx_opba_t *opba;
8ecc7913
JM
344
345 opba = opaque;
346 opba->cr = 0x00; /* No dynamic priorities - park disabled */
347 opba->pr = 0x11;
348}
349
a8170e5e 350static void ppc4xx_opba_init(hwaddr base)
8ecc7913 351{
c227f099 352 ppc4xx_opba_t *opba;
8ecc7913 353
7267c094 354 opba = g_malloc0(sizeof(ppc4xx_opba_t));
8ecc7913 355#ifdef DEBUG_OPBA
90e189ec 356 printf("%s: offset " TARGET_FMT_plx "\n", __func__, base);
8ecc7913 357#endif
2c9b15ca 358 memory_region_init_io(&opba->io, NULL, &opba_ops, opba, "opba", 0x002);
9074e0e3 359 memory_region_add_subregion(get_system_memory(), base, &opba->io);
802670e6 360 qemu_register_reset(ppc4xx_opba_reset, opba);
8ecc7913
JM
361}
362
8ecc7913
JM
363/*****************************************************************************/
364/* Code decompression controller */
365/* XXX: TODO */
366
8ecc7913
JM
367/*****************************************************************************/
368/* Peripheral controller */
c227f099
AL
369typedef struct ppc4xx_ebc_t ppc4xx_ebc_t;
370struct ppc4xx_ebc_t {
8ecc7913
JM
371 uint32_t addr;
372 uint32_t bcr[8];
373 uint32_t bap[8];
374 uint32_t bear;
375 uint32_t besr0;
376 uint32_t besr1;
377 uint32_t cfg;
378};
379
380enum {
381 EBC0_CFGADDR = 0x012,
382 EBC0_CFGDATA = 0x013,
383};
384
73b01960 385static uint32_t dcr_read_ebc (void *opaque, int dcrn)
8ecc7913 386{
c227f099 387 ppc4xx_ebc_t *ebc;
73b01960 388 uint32_t ret;
8ecc7913
JM
389
390 ebc = opaque;
391 switch (dcrn) {
392 case EBC0_CFGADDR:
393 ret = ebc->addr;
394 break;
395 case EBC0_CFGDATA:
396 switch (ebc->addr) {
397 case 0x00: /* B0CR */
398 ret = ebc->bcr[0];
399 break;
400 case 0x01: /* B1CR */
401 ret = ebc->bcr[1];
402 break;
403 case 0x02: /* B2CR */
404 ret = ebc->bcr[2];
405 break;
406 case 0x03: /* B3CR */
407 ret = ebc->bcr[3];
408 break;
409 case 0x04: /* B4CR */
410 ret = ebc->bcr[4];
411 break;
412 case 0x05: /* B5CR */
413 ret = ebc->bcr[5];
414 break;
415 case 0x06: /* B6CR */
416 ret = ebc->bcr[6];
417 break;
418 case 0x07: /* B7CR */
419 ret = ebc->bcr[7];
420 break;
421 case 0x10: /* B0AP */
422 ret = ebc->bap[0];
423 break;
424 case 0x11: /* B1AP */
425 ret = ebc->bap[1];
426 break;
427 case 0x12: /* B2AP */
428 ret = ebc->bap[2];
429 break;
430 case 0x13: /* B3AP */
431 ret = ebc->bap[3];
432 break;
433 case 0x14: /* B4AP */
434 ret = ebc->bap[4];
435 break;
436 case 0x15: /* B5AP */
437 ret = ebc->bap[5];
438 break;
439 case 0x16: /* B6AP */
440 ret = ebc->bap[6];
441 break;
442 case 0x17: /* B7AP */
443 ret = ebc->bap[7];
444 break;
445 case 0x20: /* BEAR */
446 ret = ebc->bear;
447 break;
448 case 0x21: /* BESR0 */
449 ret = ebc->besr0;
450 break;
451 case 0x22: /* BESR1 */
452 ret = ebc->besr1;
453 break;
454 case 0x23: /* CFG */
455 ret = ebc->cfg;
456 break;
457 default:
458 ret = 0x00000000;
459 break;
460 }
9fad3eb7 461 break;
8ecc7913
JM
462 default:
463 ret = 0x00000000;
464 break;
465 }
466
467 return ret;
468}
469
73b01960 470static void dcr_write_ebc (void *opaque, int dcrn, uint32_t val)
8ecc7913 471{
c227f099 472 ppc4xx_ebc_t *ebc;
8ecc7913
JM
473
474 ebc = opaque;
475 switch (dcrn) {
476 case EBC0_CFGADDR:
477 ebc->addr = val;
478 break;
479 case EBC0_CFGDATA:
480 switch (ebc->addr) {
481 case 0x00: /* B0CR */
482 break;
483 case 0x01: /* B1CR */
484 break;
485 case 0x02: /* B2CR */
486 break;
487 case 0x03: /* B3CR */
488 break;
489 case 0x04: /* B4CR */
490 break;
491 case 0x05: /* B5CR */
492 break;
493 case 0x06: /* B6CR */
494 break;
495 case 0x07: /* B7CR */
496 break;
497 case 0x10: /* B0AP */
498 break;
499 case 0x11: /* B1AP */
500 break;
501 case 0x12: /* B2AP */
502 break;
503 case 0x13: /* B3AP */
504 break;
505 case 0x14: /* B4AP */
506 break;
507 case 0x15: /* B5AP */
508 break;
509 case 0x16: /* B6AP */
510 break;
511 case 0x17: /* B7AP */
512 break;
513 case 0x20: /* BEAR */
514 break;
515 case 0x21: /* BESR0 */
516 break;
517 case 0x22: /* BESR1 */
518 break;
519 case 0x23: /* CFG */
520 break;
521 default:
522 break;
523 }
524 break;
525 default:
526 break;
527 }
528}
529
530static void ebc_reset (void *opaque)
531{
c227f099 532 ppc4xx_ebc_t *ebc;
8ecc7913
JM
533 int i;
534
535 ebc = opaque;
536 ebc->addr = 0x00000000;
537 ebc->bap[0] = 0x7F8FFE80;
538 ebc->bcr[0] = 0xFFE28000;
539 for (i = 0; i < 8; i++) {
540 ebc->bap[i] = 0x00000000;
541 ebc->bcr[i] = 0x00000000;
542 }
543 ebc->besr0 = 0x00000000;
544 ebc->besr1 = 0x00000000;
9c02f1a2 545 ebc->cfg = 0x80400000;
8ecc7913
JM
546}
547
97c2acb5 548void ppc405_ebc_init(CPUPPCState *env)
8ecc7913 549{
c227f099 550 ppc4xx_ebc_t *ebc;
8ecc7913 551
7267c094 552 ebc = g_malloc0(sizeof(ppc4xx_ebc_t));
a08d4367 553 qemu_register_reset(&ebc_reset, ebc);
487414f1
AL
554 ppc_dcr_register(env, EBC0_CFGADDR,
555 ebc, &dcr_read_ebc, &dcr_write_ebc);
556 ppc_dcr_register(env, EBC0_CFGDATA,
557 ebc, &dcr_read_ebc, &dcr_write_ebc);
8ecc7913
JM
558}
559
560/*****************************************************************************/
561/* DMA controller */
562enum {
563 DMA0_CR0 = 0x100,
564 DMA0_CT0 = 0x101,
565 DMA0_DA0 = 0x102,
566 DMA0_SA0 = 0x103,
567 DMA0_SG0 = 0x104,
568 DMA0_CR1 = 0x108,
569 DMA0_CT1 = 0x109,
570 DMA0_DA1 = 0x10A,
571 DMA0_SA1 = 0x10B,
572 DMA0_SG1 = 0x10C,
573 DMA0_CR2 = 0x110,
574 DMA0_CT2 = 0x111,
575 DMA0_DA2 = 0x112,
576 DMA0_SA2 = 0x113,
577 DMA0_SG2 = 0x114,
578 DMA0_CR3 = 0x118,
579 DMA0_CT3 = 0x119,
580 DMA0_DA3 = 0x11A,
581 DMA0_SA3 = 0x11B,
582 DMA0_SG3 = 0x11C,
583 DMA0_SR = 0x120,
584 DMA0_SGC = 0x123,
585 DMA0_SLP = 0x125,
586 DMA0_POL = 0x126,
587};
588
c227f099
AL
589typedef struct ppc405_dma_t ppc405_dma_t;
590struct ppc405_dma_t {
8ecc7913
JM
591 qemu_irq irqs[4];
592 uint32_t cr[4];
593 uint32_t ct[4];
594 uint32_t da[4];
595 uint32_t sa[4];
596 uint32_t sg[4];
597 uint32_t sr;
598 uint32_t sgc;
599 uint32_t slp;
600 uint32_t pol;
601};
602
73b01960 603static uint32_t dcr_read_dma (void *opaque, int dcrn)
8ecc7913 604{
8ecc7913
JM
605 return 0;
606}
607
73b01960 608static void dcr_write_dma (void *opaque, int dcrn, uint32_t val)
8ecc7913 609{
8ecc7913
JM
610}
611
612static void ppc405_dma_reset (void *opaque)
613{
c227f099 614 ppc405_dma_t *dma;
8ecc7913
JM
615 int i;
616
617 dma = opaque;
618 for (i = 0; i < 4; i++) {
619 dma->cr[i] = 0x00000000;
620 dma->ct[i] = 0x00000000;
621 dma->da[i] = 0x00000000;
622 dma->sa[i] = 0x00000000;
623 dma->sg[i] = 0x00000000;
624 }
625 dma->sr = 0x00000000;
626 dma->sgc = 0x00000000;
627 dma->slp = 0x7C000000;
628 dma->pol = 0x00000000;
629}
630
e2684c0b 631static void ppc405_dma_init(CPUPPCState *env, qemu_irq irqs[4])
8ecc7913 632{
c227f099 633 ppc405_dma_t *dma;
8ecc7913 634
7267c094 635 dma = g_malloc0(sizeof(ppc405_dma_t));
487414f1 636 memcpy(dma->irqs, irqs, 4 * sizeof(qemu_irq));
a08d4367 637 qemu_register_reset(&ppc405_dma_reset, dma);
487414f1
AL
638 ppc_dcr_register(env, DMA0_CR0,
639 dma, &dcr_read_dma, &dcr_write_dma);
640 ppc_dcr_register(env, DMA0_CT0,
641 dma, &dcr_read_dma, &dcr_write_dma);
642 ppc_dcr_register(env, DMA0_DA0,
643 dma, &dcr_read_dma, &dcr_write_dma);
644 ppc_dcr_register(env, DMA0_SA0,
645 dma, &dcr_read_dma, &dcr_write_dma);
646 ppc_dcr_register(env, DMA0_SG0,
647 dma, &dcr_read_dma, &dcr_write_dma);
648 ppc_dcr_register(env, DMA0_CR1,
649 dma, &dcr_read_dma, &dcr_write_dma);
650 ppc_dcr_register(env, DMA0_CT1,
651 dma, &dcr_read_dma, &dcr_write_dma);
652 ppc_dcr_register(env, DMA0_DA1,
653 dma, &dcr_read_dma, &dcr_write_dma);
654 ppc_dcr_register(env, DMA0_SA1,
655 dma, &dcr_read_dma, &dcr_write_dma);
656 ppc_dcr_register(env, DMA0_SG1,
657 dma, &dcr_read_dma, &dcr_write_dma);
658 ppc_dcr_register(env, DMA0_CR2,
659 dma, &dcr_read_dma, &dcr_write_dma);
660 ppc_dcr_register(env, DMA0_CT2,
661 dma, &dcr_read_dma, &dcr_write_dma);
662 ppc_dcr_register(env, DMA0_DA2,
663 dma, &dcr_read_dma, &dcr_write_dma);
664 ppc_dcr_register(env, DMA0_SA2,
665 dma, &dcr_read_dma, &dcr_write_dma);
666 ppc_dcr_register(env, DMA0_SG2,
667 dma, &dcr_read_dma, &dcr_write_dma);
668 ppc_dcr_register(env, DMA0_CR3,
669 dma, &dcr_read_dma, &dcr_write_dma);
670 ppc_dcr_register(env, DMA0_CT3,
671 dma, &dcr_read_dma, &dcr_write_dma);
672 ppc_dcr_register(env, DMA0_DA3,
673 dma, &dcr_read_dma, &dcr_write_dma);
674 ppc_dcr_register(env, DMA0_SA3,
675 dma, &dcr_read_dma, &dcr_write_dma);
676 ppc_dcr_register(env, DMA0_SG3,
677 dma, &dcr_read_dma, &dcr_write_dma);
678 ppc_dcr_register(env, DMA0_SR,
679 dma, &dcr_read_dma, &dcr_write_dma);
680 ppc_dcr_register(env, DMA0_SGC,
681 dma, &dcr_read_dma, &dcr_write_dma);
682 ppc_dcr_register(env, DMA0_SLP,
683 dma, &dcr_read_dma, &dcr_write_dma);
684 ppc_dcr_register(env, DMA0_POL,
685 dma, &dcr_read_dma, &dcr_write_dma);
8ecc7913
JM
686}
687
688/*****************************************************************************/
689/* GPIO */
c227f099
AL
690typedef struct ppc405_gpio_t ppc405_gpio_t;
691struct ppc405_gpio_t {
9074e0e3 692 MemoryRegion io;
8ecc7913
JM
693 uint32_t or;
694 uint32_t tcr;
695 uint32_t osrh;
696 uint32_t osrl;
697 uint32_t tsrh;
698 uint32_t tsrl;
699 uint32_t odr;
700 uint32_t ir;
701 uint32_t rr1;
702 uint32_t isr1h;
703 uint32_t isr1l;
704};
705
69bd18f8 706static uint64_t ppc405_gpio_read(void *opaque, hwaddr addr, unsigned size)
8ecc7913 707{
8ecc7913 708#ifdef DEBUG_GPIO
69bd18f8 709 printf("%s: addr " TARGET_FMT_plx " size %d\n", __func__, addr, size);
8ecc7913
JM
710#endif
711
712 return 0;
713}
714
69bd18f8
PM
715static void ppc405_gpio_write(void *opaque, hwaddr addr, uint64_t value,
716 unsigned size)
8ecc7913 717{
8ecc7913 718#ifdef DEBUG_GPIO
69bd18f8
PM
719 printf("%s: addr " TARGET_FMT_plx " size %d val %08" PRIx32 "\n",
720 __func__, addr, size, value);
8ecc7913
JM
721#endif
722}
723
9074e0e3 724static const MemoryRegionOps ppc405_gpio_ops = {
69bd18f8
PM
725 .read = ppc405_gpio_read,
726 .write = ppc405_gpio_write,
9074e0e3 727 .endianness = DEVICE_NATIVE_ENDIAN,
8ecc7913
JM
728};
729
730static void ppc405_gpio_reset (void *opaque)
731{
8ecc7913
JM
732}
733
a8170e5e 734static void ppc405_gpio_init(hwaddr base)
8ecc7913 735{
c227f099 736 ppc405_gpio_t *gpio;
8ecc7913 737
7267c094 738 gpio = g_malloc0(sizeof(ppc405_gpio_t));
8ecc7913 739#ifdef DEBUG_GPIO
90e189ec 740 printf("%s: offset " TARGET_FMT_plx "\n", __func__, base);
8ecc7913 741#endif
2c9b15ca 742 memory_region_init_io(&gpio->io, NULL, &ppc405_gpio_ops, gpio, "pgio", 0x038);
9074e0e3 743 memory_region_add_subregion(get_system_memory(), base, &gpio->io);
802670e6 744 qemu_register_reset(&ppc405_gpio_reset, gpio);
8ecc7913
JM
745}
746
747/*****************************************************************************/
748/* On Chip Memory */
749enum {
750 OCM0_ISARC = 0x018,
751 OCM0_ISACNTL = 0x019,
752 OCM0_DSARC = 0x01A,
753 OCM0_DSACNTL = 0x01B,
754};
755
c227f099
AL
756typedef struct ppc405_ocm_t ppc405_ocm_t;
757struct ppc405_ocm_t {
9074e0e3
AK
758 MemoryRegion ram;
759 MemoryRegion isarc_ram;
760 MemoryRegion dsarc_ram;
8ecc7913
JM
761 uint32_t isarc;
762 uint32_t isacntl;
763 uint32_t dsarc;
764 uint32_t dsacntl;
765};
766
c227f099 767static void ocm_update_mappings (ppc405_ocm_t *ocm,
8ecc7913
JM
768 uint32_t isarc, uint32_t isacntl,
769 uint32_t dsarc, uint32_t dsacntl)
770{
771#ifdef DEBUG_OCM
aae9366a
JM
772 printf("OCM update ISA %08" PRIx32 " %08" PRIx32 " (%08" PRIx32
773 " %08" PRIx32 ") DSA %08" PRIx32 " %08" PRIx32
774 " (%08" PRIx32 " %08" PRIx32 ")\n",
8ecc7913
JM
775 isarc, isacntl, dsarc, dsacntl,
776 ocm->isarc, ocm->isacntl, ocm->dsarc, ocm->dsacntl);
777#endif
778 if (ocm->isarc != isarc ||
779 (ocm->isacntl & 0x80000000) != (isacntl & 0x80000000)) {
780 if (ocm->isacntl & 0x80000000) {
781 /* Unmap previously assigned memory region */
aae9366a 782 printf("OCM unmap ISA %08" PRIx32 "\n", ocm->isarc);
9074e0e3 783 memory_region_del_subregion(get_system_memory(), &ocm->isarc_ram);
8ecc7913
JM
784 }
785 if (isacntl & 0x80000000) {
786 /* Map new instruction memory region */
787#ifdef DEBUG_OCM
aae9366a 788 printf("OCM map ISA %08" PRIx32 "\n", isarc);
8ecc7913 789#endif
9074e0e3
AK
790 memory_region_add_subregion(get_system_memory(), isarc,
791 &ocm->isarc_ram);
8ecc7913
JM
792 }
793 }
794 if (ocm->dsarc != dsarc ||
795 (ocm->dsacntl & 0x80000000) != (dsacntl & 0x80000000)) {
796 if (ocm->dsacntl & 0x80000000) {
797 /* Beware not to unmap the region we just mapped */
798 if (!(isacntl & 0x80000000) || ocm->dsarc != isarc) {
799 /* Unmap previously assigned memory region */
800#ifdef DEBUG_OCM
aae9366a 801 printf("OCM unmap DSA %08" PRIx32 "\n", ocm->dsarc);
8ecc7913 802#endif
9074e0e3
AK
803 memory_region_del_subregion(get_system_memory(),
804 &ocm->dsarc_ram);
8ecc7913
JM
805 }
806 }
807 if (dsacntl & 0x80000000) {
808 /* Beware not to remap the region we just mapped */
809 if (!(isacntl & 0x80000000) || dsarc != isarc) {
810 /* Map new data memory region */
811#ifdef DEBUG_OCM
aae9366a 812 printf("OCM map DSA %08" PRIx32 "\n", dsarc);
8ecc7913 813#endif
9074e0e3
AK
814 memory_region_add_subregion(get_system_memory(), dsarc,
815 &ocm->dsarc_ram);
8ecc7913
JM
816 }
817 }
818 }
819}
820
73b01960 821static uint32_t dcr_read_ocm (void *opaque, int dcrn)
8ecc7913 822{
c227f099 823 ppc405_ocm_t *ocm;
73b01960 824 uint32_t ret;
8ecc7913
JM
825
826 ocm = opaque;
827 switch (dcrn) {
828 case OCM0_ISARC:
829 ret = ocm->isarc;
830 break;
831 case OCM0_ISACNTL:
832 ret = ocm->isacntl;
833 break;
834 case OCM0_DSARC:
835 ret = ocm->dsarc;
836 break;
837 case OCM0_DSACNTL:
838 ret = ocm->dsacntl;
839 break;
840 default:
841 ret = 0;
842 break;
843 }
844
845 return ret;
846}
847
73b01960 848static void dcr_write_ocm (void *opaque, int dcrn, uint32_t val)
8ecc7913 849{
c227f099 850 ppc405_ocm_t *ocm;
8ecc7913
JM
851 uint32_t isarc, dsarc, isacntl, dsacntl;
852
853 ocm = opaque;
854 isarc = ocm->isarc;
855 dsarc = ocm->dsarc;
856 isacntl = ocm->isacntl;
857 dsacntl = ocm->dsacntl;
858 switch (dcrn) {
859 case OCM0_ISARC:
860 isarc = val & 0xFC000000;
861 break;
862 case OCM0_ISACNTL:
863 isacntl = val & 0xC0000000;
864 break;
865 case OCM0_DSARC:
866 isarc = val & 0xFC000000;
867 break;
868 case OCM0_DSACNTL:
869 isacntl = val & 0xC0000000;
870 break;
871 }
872 ocm_update_mappings(ocm, isarc, isacntl, dsarc, dsacntl);
873 ocm->isarc = isarc;
874 ocm->dsarc = dsarc;
875 ocm->isacntl = isacntl;
876 ocm->dsacntl = dsacntl;
877}
878
879static void ocm_reset (void *opaque)
880{
c227f099 881 ppc405_ocm_t *ocm;
8ecc7913
JM
882 uint32_t isarc, dsarc, isacntl, dsacntl;
883
884 ocm = opaque;
885 isarc = 0x00000000;
886 isacntl = 0x00000000;
887 dsarc = 0x00000000;
888 dsacntl = 0x00000000;
889 ocm_update_mappings(ocm, isarc, isacntl, dsarc, dsacntl);
890 ocm->isarc = isarc;
891 ocm->dsarc = dsarc;
892 ocm->isacntl = isacntl;
893 ocm->dsacntl = dsacntl;
894}
895
e2684c0b 896static void ppc405_ocm_init(CPUPPCState *env)
8ecc7913 897{
c227f099 898 ppc405_ocm_t *ocm;
8ecc7913 899
7267c094 900 ocm = g_malloc0(sizeof(ppc405_ocm_t));
9074e0e3 901 /* XXX: Size is 4096 or 0x04000000 */
ab3dd749 902 memory_region_init_ram(&ocm->isarc_ram, NULL, "ppc405.ocm", 4 * KiB,
f8ed85ac 903 &error_fatal);
ab3dd749
PMD
904 memory_region_init_alias(&ocm->dsarc_ram, NULL, "ppc405.dsarc",
905 &ocm->isarc_ram, 0, 4 * KiB);
a08d4367 906 qemu_register_reset(&ocm_reset, ocm);
487414f1
AL
907 ppc_dcr_register(env, OCM0_ISARC,
908 ocm, &dcr_read_ocm, &dcr_write_ocm);
909 ppc_dcr_register(env, OCM0_ISACNTL,
910 ocm, &dcr_read_ocm, &dcr_write_ocm);
911 ppc_dcr_register(env, OCM0_DSARC,
912 ocm, &dcr_read_ocm, &dcr_write_ocm);
913 ppc_dcr_register(env, OCM0_DSACNTL,
914 ocm, &dcr_read_ocm, &dcr_write_ocm);
8ecc7913
JM
915}
916
9c02f1a2
JM
917/*****************************************************************************/
918/* General purpose timers */
c227f099
AL
919typedef struct ppc4xx_gpt_t ppc4xx_gpt_t;
920struct ppc4xx_gpt_t {
9074e0e3 921 MemoryRegion iomem;
9c02f1a2
JM
922 int64_t tb_offset;
923 uint32_t tb_freq;
1246b259 924 QEMUTimer *timer;
9c02f1a2
JM
925 qemu_irq irqs[5];
926 uint32_t oe;
927 uint32_t ol;
928 uint32_t im;
929 uint32_t is;
930 uint32_t ie;
931 uint32_t comp[5];
932 uint32_t mask[5];
933};
934
c227f099 935static int ppc4xx_gpt_compare (ppc4xx_gpt_t *gpt, int n)
9c02f1a2
JM
936{
937 /* XXX: TODO */
938 return 0;
939}
940
c227f099 941static void ppc4xx_gpt_set_output (ppc4xx_gpt_t *gpt, int n, int level)
9c02f1a2
JM
942{
943 /* XXX: TODO */
944}
945
c227f099 946static void ppc4xx_gpt_set_outputs (ppc4xx_gpt_t *gpt)
9c02f1a2
JM
947{
948 uint32_t mask;
949 int i;
950
951 mask = 0x80000000;
952 for (i = 0; i < 5; i++) {
953 if (gpt->oe & mask) {
954 /* Output is enabled */
955 if (ppc4xx_gpt_compare(gpt, i)) {
956 /* Comparison is OK */
957 ppc4xx_gpt_set_output(gpt, i, gpt->ol & mask);
958 } else {
959 /* Comparison is KO */
960 ppc4xx_gpt_set_output(gpt, i, gpt->ol & mask ? 0 : 1);
961 }
962 }
963 mask = mask >> 1;
964 }
9c02f1a2
JM
965}
966
c227f099 967static void ppc4xx_gpt_set_irqs (ppc4xx_gpt_t *gpt)
9c02f1a2
JM
968{
969 uint32_t mask;
970 int i;
971
972 mask = 0x00008000;
973 for (i = 0; i < 5; i++) {
974 if (gpt->is & gpt->im & mask)
975 qemu_irq_raise(gpt->irqs[i]);
976 else
977 qemu_irq_lower(gpt->irqs[i]);
978 mask = mask >> 1;
979 }
9c02f1a2
JM
980}
981
c227f099 982static void ppc4xx_gpt_compute_timer (ppc4xx_gpt_t *gpt)
9c02f1a2
JM
983{
984 /* XXX: TODO */
985}
986
69bd18f8 987static uint64_t ppc4xx_gpt_read(void *opaque, hwaddr addr, unsigned size)
9c02f1a2 988{
c227f099 989 ppc4xx_gpt_t *gpt;
9c02f1a2
JM
990 uint32_t ret;
991 int idx;
992
993#ifdef DEBUG_GPT
90e189ec 994 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
9c02f1a2
JM
995#endif
996 gpt = opaque;
802670e6 997 switch (addr) {
9c02f1a2
JM
998 case 0x00:
999 /* Time base counter */
bc72ad67 1000 ret = muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + gpt->tb_offset,
73bcb24d 1001 gpt->tb_freq, NANOSECONDS_PER_SECOND);
9c02f1a2
JM
1002 break;
1003 case 0x10:
1004 /* Output enable */
1005 ret = gpt->oe;
1006 break;
1007 case 0x14:
1008 /* Output level */
1009 ret = gpt->ol;
1010 break;
1011 case 0x18:
1012 /* Interrupt mask */
1013 ret = gpt->im;
1014 break;
1015 case 0x1C:
1016 case 0x20:
1017 /* Interrupt status */
1018 ret = gpt->is;
1019 break;
1020 case 0x24:
1021 /* Interrupt enable */
1022 ret = gpt->ie;
1023 break;
1024 case 0x80 ... 0x90:
1025 /* Compare timer */
802670e6 1026 idx = (addr - 0x80) >> 2;
9c02f1a2
JM
1027 ret = gpt->comp[idx];
1028 break;
1029 case 0xC0 ... 0xD0:
1030 /* Compare mask */
802670e6 1031 idx = (addr - 0xC0) >> 2;
9c02f1a2
JM
1032 ret = gpt->mask[idx];
1033 break;
1034 default:
1035 ret = -1;
1036 break;
1037 }
1038
1039 return ret;
1040}
1041
69bd18f8
PM
1042static void ppc4xx_gpt_write(void *opaque, hwaddr addr, uint64_t value,
1043 unsigned size)
9c02f1a2 1044{
c227f099 1045 ppc4xx_gpt_t *gpt;
9c02f1a2
JM
1046 int idx;
1047
1048#ifdef DEBUG_I2C
90e189ec
BS
1049 printf("%s: addr " TARGET_FMT_plx " val %08" PRIx32 "\n", __func__, addr,
1050 value);
9c02f1a2
JM
1051#endif
1052 gpt = opaque;
802670e6 1053 switch (addr) {
9c02f1a2
JM
1054 case 0x00:
1055 /* Time base counter */
73bcb24d 1056 gpt->tb_offset = muldiv64(value, NANOSECONDS_PER_SECOND, gpt->tb_freq)
bc72ad67 1057 - qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
9c02f1a2
JM
1058 ppc4xx_gpt_compute_timer(gpt);
1059 break;
1060 case 0x10:
1061 /* Output enable */
1062 gpt->oe = value & 0xF8000000;
1063 ppc4xx_gpt_set_outputs(gpt);
1064 break;
1065 case 0x14:
1066 /* Output level */
1067 gpt->ol = value & 0xF8000000;
1068 ppc4xx_gpt_set_outputs(gpt);
1069 break;
1070 case 0x18:
1071 /* Interrupt mask */
1072 gpt->im = value & 0x0000F800;
1073 break;
1074 case 0x1C:
1075 /* Interrupt status set */
1076 gpt->is |= value & 0x0000F800;
1077 ppc4xx_gpt_set_irqs(gpt);
1078 break;
1079 case 0x20:
1080 /* Interrupt status clear */
1081 gpt->is &= ~(value & 0x0000F800);
1082 ppc4xx_gpt_set_irqs(gpt);
1083 break;
1084 case 0x24:
1085 /* Interrupt enable */
1086 gpt->ie = value & 0x0000F800;
1087 ppc4xx_gpt_set_irqs(gpt);
1088 break;
1089 case 0x80 ... 0x90:
1090 /* Compare timer */
802670e6 1091 idx = (addr - 0x80) >> 2;
9c02f1a2
JM
1092 gpt->comp[idx] = value & 0xF8000000;
1093 ppc4xx_gpt_compute_timer(gpt);
1094 break;
1095 case 0xC0 ... 0xD0:
1096 /* Compare mask */
802670e6 1097 idx = (addr - 0xC0) >> 2;
9c02f1a2
JM
1098 gpt->mask[idx] = value & 0xF8000000;
1099 ppc4xx_gpt_compute_timer(gpt);
1100 break;
1101 }
1102}
1103
9074e0e3 1104static const MemoryRegionOps gpt_ops = {
69bd18f8
PM
1105 .read = ppc4xx_gpt_read,
1106 .write = ppc4xx_gpt_write,
1107 .valid.min_access_size = 4,
1108 .valid.max_access_size = 4,
9074e0e3 1109 .endianness = DEVICE_NATIVE_ENDIAN,
9c02f1a2
JM
1110};
1111
1112static void ppc4xx_gpt_cb (void *opaque)
1113{
c227f099 1114 ppc4xx_gpt_t *gpt;
9c02f1a2
JM
1115
1116 gpt = opaque;
1117 ppc4xx_gpt_set_irqs(gpt);
1118 ppc4xx_gpt_set_outputs(gpt);
1119 ppc4xx_gpt_compute_timer(gpt);
1120}
1121
1122static void ppc4xx_gpt_reset (void *opaque)
1123{
c227f099 1124 ppc4xx_gpt_t *gpt;
9c02f1a2
JM
1125 int i;
1126
1127 gpt = opaque;
bc72ad67 1128 timer_del(gpt->timer);
9c02f1a2
JM
1129 gpt->oe = 0x00000000;
1130 gpt->ol = 0x00000000;
1131 gpt->im = 0x00000000;
1132 gpt->is = 0x00000000;
1133 gpt->ie = 0x00000000;
1134 for (i = 0; i < 5; i++) {
1135 gpt->comp[i] = 0x00000000;
1136 gpt->mask[i] = 0x00000000;
1137 }
1138}
1139
a8170e5e 1140static void ppc4xx_gpt_init(hwaddr base, qemu_irq irqs[5])
9c02f1a2 1141{
c227f099 1142 ppc4xx_gpt_t *gpt;
9c02f1a2
JM
1143 int i;
1144
7267c094 1145 gpt = g_malloc0(sizeof(ppc4xx_gpt_t));
802670e6 1146 for (i = 0; i < 5; i++) {
487414f1 1147 gpt->irqs[i] = irqs[i];
802670e6 1148 }
bc72ad67 1149 gpt->timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, &ppc4xx_gpt_cb, gpt);
9c02f1a2 1150#ifdef DEBUG_GPT
90e189ec 1151 printf("%s: offset " TARGET_FMT_plx "\n", __func__, base);
9c02f1a2 1152#endif
2c9b15ca 1153 memory_region_init_io(&gpt->iomem, NULL, &gpt_ops, gpt, "gpt", 0x0d4);
9074e0e3 1154 memory_region_add_subregion(get_system_memory(), base, &gpt->iomem);
a08d4367 1155 qemu_register_reset(ppc4xx_gpt_reset, gpt);
9c02f1a2
JM
1156}
1157
8ecc7913
JM
1158/*****************************************************************************/
1159/* SPR */
f3273ba6 1160void ppc40x_core_reset(PowerPCCPU *cpu)
8ecc7913 1161{
f3273ba6 1162 CPUPPCState *env = &cpu->env;
8ecc7913
JM
1163 target_ulong dbsr;
1164
1165 printf("Reset PowerPC core\n");
c3affe56 1166 cpu_interrupt(CPU(cpu), CPU_INTERRUPT_RESET);
8ecc7913
JM
1167 dbsr = env->spr[SPR_40x_DBSR];
1168 dbsr &= ~0x00000300;
1169 dbsr |= 0x00000100;
1170 env->spr[SPR_40x_DBSR] = dbsr;
8ecc7913
JM
1171}
1172
f3273ba6 1173void ppc40x_chip_reset(PowerPCCPU *cpu)
8ecc7913 1174{
f3273ba6 1175 CPUPPCState *env = &cpu->env;
8ecc7913
JM
1176 target_ulong dbsr;
1177
1178 printf("Reset PowerPC chip\n");
c3affe56 1179 cpu_interrupt(CPU(cpu), CPU_INTERRUPT_RESET);
8ecc7913
JM
1180 /* XXX: TODO reset all internal peripherals */
1181 dbsr = env->spr[SPR_40x_DBSR];
1182 dbsr &= ~0x00000300;
04f20795 1183 dbsr |= 0x00000200;
8ecc7913 1184 env->spr[SPR_40x_DBSR] = dbsr;
8ecc7913
JM
1185}
1186
f3273ba6 1187void ppc40x_system_reset(PowerPCCPU *cpu)
8ecc7913
JM
1188{
1189 printf("Reset PowerPC system\n");
cf83f140 1190 qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
8ecc7913
JM
1191}
1192
e2684c0b 1193void store_40x_dbcr0 (CPUPPCState *env, uint32_t val)
8ecc7913 1194{
f3273ba6
AF
1195 PowerPCCPU *cpu = ppc_env_get_cpu(env);
1196
8ecc7913
JM
1197 switch ((val >> 28) & 0x3) {
1198 case 0x0:
1199 /* No action */
1200 break;
1201 case 0x1:
1202 /* Core reset */
f3273ba6 1203 ppc40x_core_reset(cpu);
8ecc7913
JM
1204 break;
1205 case 0x2:
1206 /* Chip reset */
f3273ba6 1207 ppc40x_chip_reset(cpu);
8ecc7913
JM
1208 break;
1209 case 0x3:
1210 /* System reset */
f3273ba6 1211 ppc40x_system_reset(cpu);
8ecc7913
JM
1212 break;
1213 }
1214}
1215
1216/*****************************************************************************/
1217/* PowerPC 405CR */
1218enum {
1219 PPC405CR_CPC0_PLLMR = 0x0B0,
1220 PPC405CR_CPC0_CR0 = 0x0B1,
1221 PPC405CR_CPC0_CR1 = 0x0B2,
1222 PPC405CR_CPC0_PSR = 0x0B4,
1223 PPC405CR_CPC0_JTAGID = 0x0B5,
1224 PPC405CR_CPC0_ER = 0x0B9,
1225 PPC405CR_CPC0_FR = 0x0BA,
1226 PPC405CR_CPC0_SR = 0x0BB,
1227};
1228
04f20795
JM
1229enum {
1230 PPC405CR_CPU_CLK = 0,
1231 PPC405CR_TMR_CLK = 1,
1232 PPC405CR_PLB_CLK = 2,
1233 PPC405CR_SDRAM_CLK = 3,
1234 PPC405CR_OPB_CLK = 4,
1235 PPC405CR_EXT_CLK = 5,
1236 PPC405CR_UART_CLK = 6,
1237 PPC405CR_CLK_NB = 7,
1238};
1239
c227f099
AL
1240typedef struct ppc405cr_cpc_t ppc405cr_cpc_t;
1241struct ppc405cr_cpc_t {
1242 clk_setup_t clk_setup[PPC405CR_CLK_NB];
8ecc7913
JM
1243 uint32_t sysclk;
1244 uint32_t psr;
1245 uint32_t cr0;
1246 uint32_t cr1;
1247 uint32_t jtagid;
1248 uint32_t pllmr;
1249 uint32_t er;
1250 uint32_t fr;
1251};
1252
c227f099 1253static void ppc405cr_clk_setup (ppc405cr_cpc_t *cpc)
8ecc7913
JM
1254{
1255 uint64_t VCO_out, PLL_out;
1256 uint32_t CPU_clk, TMR_clk, SDRAM_clk, PLB_clk, OPB_clk, EXT_clk, UART_clk;
1257 int M, D0, D1, D2;
1258
1259 D0 = ((cpc->pllmr >> 26) & 0x3) + 1; /* CBDV */
1260 if (cpc->pllmr & 0x80000000) {
1261 D1 = (((cpc->pllmr >> 20) - 1) & 0xF) + 1; /* FBDV */
1262 D2 = 8 - ((cpc->pllmr >> 16) & 0x7); /* FWDVA */
1263 M = D0 * D1 * D2;
fb6971c1 1264 VCO_out = (uint64_t)cpc->sysclk * M;
8ecc7913
JM
1265 if (VCO_out < 400000000 || VCO_out > 800000000) {
1266 /* PLL cannot lock */
1267 cpc->pllmr &= ~0x80000000;
1268 goto bypass_pll;
1269 }
1270 PLL_out = VCO_out / D2;
1271 } else {
1272 /* Bypass PLL */
1273 bypass_pll:
1274 M = D0;
fb6971c1 1275 PLL_out = (uint64_t)cpc->sysclk * M;
8ecc7913
JM
1276 }
1277 CPU_clk = PLL_out;
1278 if (cpc->cr1 & 0x00800000)
1279 TMR_clk = cpc->sysclk; /* Should have a separate clock */
1280 else
1281 TMR_clk = CPU_clk;
1282 PLB_clk = CPU_clk / D0;
1283 SDRAM_clk = PLB_clk;
1284 D0 = ((cpc->pllmr >> 10) & 0x3) + 1;
1285 OPB_clk = PLB_clk / D0;
1286 D0 = ((cpc->pllmr >> 24) & 0x3) + 2;
1287 EXT_clk = PLB_clk / D0;
1288 D0 = ((cpc->cr0 >> 1) & 0x1F) + 1;
1289 UART_clk = CPU_clk / D0;
1290 /* Setup CPU clocks */
04f20795 1291 clk_setup(&cpc->clk_setup[PPC405CR_CPU_CLK], CPU_clk);
8ecc7913 1292 /* Setup time-base clock */
04f20795 1293 clk_setup(&cpc->clk_setup[PPC405CR_TMR_CLK], TMR_clk);
8ecc7913 1294 /* Setup PLB clock */
04f20795 1295 clk_setup(&cpc->clk_setup[PPC405CR_PLB_CLK], PLB_clk);
8ecc7913 1296 /* Setup SDRAM clock */
04f20795 1297 clk_setup(&cpc->clk_setup[PPC405CR_SDRAM_CLK], SDRAM_clk);
8ecc7913 1298 /* Setup OPB clock */
04f20795 1299 clk_setup(&cpc->clk_setup[PPC405CR_OPB_CLK], OPB_clk);
8ecc7913 1300 /* Setup external clock */
04f20795 1301 clk_setup(&cpc->clk_setup[PPC405CR_EXT_CLK], EXT_clk);
8ecc7913 1302 /* Setup UART clock */
04f20795 1303 clk_setup(&cpc->clk_setup[PPC405CR_UART_CLK], UART_clk);
8ecc7913
JM
1304}
1305
73b01960 1306static uint32_t dcr_read_crcpc (void *opaque, int dcrn)
8ecc7913 1307{
c227f099 1308 ppc405cr_cpc_t *cpc;
73b01960 1309 uint32_t ret;
8ecc7913
JM
1310
1311 cpc = opaque;
1312 switch (dcrn) {
1313 case PPC405CR_CPC0_PLLMR:
1314 ret = cpc->pllmr;
1315 break;
1316 case PPC405CR_CPC0_CR0:
1317 ret = cpc->cr0;
1318 break;
1319 case PPC405CR_CPC0_CR1:
1320 ret = cpc->cr1;
1321 break;
1322 case PPC405CR_CPC0_PSR:
1323 ret = cpc->psr;
1324 break;
1325 case PPC405CR_CPC0_JTAGID:
1326 ret = cpc->jtagid;
1327 break;
1328 case PPC405CR_CPC0_ER:
1329 ret = cpc->er;
1330 break;
1331 case PPC405CR_CPC0_FR:
1332 ret = cpc->fr;
1333 break;
1334 case PPC405CR_CPC0_SR:
1335 ret = ~(cpc->er | cpc->fr) & 0xFFFF0000;
1336 break;
1337 default:
1338 /* Avoid gcc warning */
1339 ret = 0;
1340 break;
1341 }
1342
1343 return ret;
1344}
1345
73b01960 1346static void dcr_write_crcpc (void *opaque, int dcrn, uint32_t val)
8ecc7913 1347{
c227f099 1348 ppc405cr_cpc_t *cpc;
8ecc7913
JM
1349
1350 cpc = opaque;
1351 switch (dcrn) {
1352 case PPC405CR_CPC0_PLLMR:
1353 cpc->pllmr = val & 0xFFF77C3F;
1354 break;
1355 case PPC405CR_CPC0_CR0:
1356 cpc->cr0 = val & 0x0FFFFFFE;
1357 break;
1358 case PPC405CR_CPC0_CR1:
1359 cpc->cr1 = val & 0x00800000;
1360 break;
1361 case PPC405CR_CPC0_PSR:
1362 /* Read-only */
1363 break;
1364 case PPC405CR_CPC0_JTAGID:
1365 /* Read-only */
1366 break;
1367 case PPC405CR_CPC0_ER:
1368 cpc->er = val & 0xBFFC0000;
1369 break;
1370 case PPC405CR_CPC0_FR:
1371 cpc->fr = val & 0xBFFC0000;
1372 break;
1373 case PPC405CR_CPC0_SR:
1374 /* Read-only */
1375 break;
1376 }
1377}
1378
1379static void ppc405cr_cpc_reset (void *opaque)
1380{
c227f099 1381 ppc405cr_cpc_t *cpc;
8ecc7913
JM
1382 int D;
1383
1384 cpc = opaque;
1385 /* Compute PLLMR value from PSR settings */
1386 cpc->pllmr = 0x80000000;
1387 /* PFWD */
1388 switch ((cpc->psr >> 30) & 3) {
1389 case 0:
1390 /* Bypass */
1391 cpc->pllmr &= ~0x80000000;
1392 break;
1393 case 1:
1394 /* Divide by 3 */
1395 cpc->pllmr |= 5 << 16;
1396 break;
1397 case 2:
1398 /* Divide by 4 */
1399 cpc->pllmr |= 4 << 16;
1400 break;
1401 case 3:
1402 /* Divide by 6 */
1403 cpc->pllmr |= 2 << 16;
1404 break;
1405 }
1406 /* PFBD */
1407 D = (cpc->psr >> 28) & 3;
1408 cpc->pllmr |= (D + 1) << 20;
1409 /* PT */
1410 D = (cpc->psr >> 25) & 7;
1411 switch (D) {
1412 case 0x2:
1413 cpc->pllmr |= 0x13;
1414 break;
1415 case 0x4:
1416 cpc->pllmr |= 0x15;
1417 break;
1418 case 0x5:
1419 cpc->pllmr |= 0x16;
1420 break;
1421 default:
1422 break;
1423 }
1424 /* PDC */
1425 D = (cpc->psr >> 23) & 3;
1426 cpc->pllmr |= D << 26;
1427 /* ODP */
1428 D = (cpc->psr >> 21) & 3;
1429 cpc->pllmr |= D << 10;
1430 /* EBPD */
1431 D = (cpc->psr >> 17) & 3;
1432 cpc->pllmr |= D << 24;
1433 cpc->cr0 = 0x0000003C;
1434 cpc->cr1 = 0x2B0D8800;
1435 cpc->er = 0x00000000;
1436 cpc->fr = 0x00000000;
1437 ppc405cr_clk_setup(cpc);
1438}
1439
c227f099 1440static void ppc405cr_clk_init (ppc405cr_cpc_t *cpc)
8ecc7913
JM
1441{
1442 int D;
1443
1444 /* XXX: this should be read from IO pins */
1445 cpc->psr = 0x00000000; /* 8 bits ROM */
1446 /* PFWD */
1447 D = 0x2; /* Divide by 4 */
1448 cpc->psr |= D << 30;
1449 /* PFBD */
1450 D = 0x1; /* Divide by 2 */
1451 cpc->psr |= D << 28;
1452 /* PDC */
1453 D = 0x1; /* Divide by 2 */
1454 cpc->psr |= D << 23;
1455 /* PT */
1456 D = 0x5; /* M = 16 */
1457 cpc->psr |= D << 25;
1458 /* ODP */
1459 D = 0x1; /* Divide by 2 */
1460 cpc->psr |= D << 21;
1461 /* EBDP */
1462 D = 0x2; /* Divide by 4 */
1463 cpc->psr |= D << 17;
1464}
1465
e2684c0b 1466static void ppc405cr_cpc_init (CPUPPCState *env, clk_setup_t clk_setup[7],
8ecc7913
JM
1467 uint32_t sysclk)
1468{
c227f099 1469 ppc405cr_cpc_t *cpc;
8ecc7913 1470
7267c094 1471 cpc = g_malloc0(sizeof(ppc405cr_cpc_t));
487414f1 1472 memcpy(cpc->clk_setup, clk_setup,
c227f099 1473 PPC405CR_CLK_NB * sizeof(clk_setup_t));
487414f1
AL
1474 cpc->sysclk = sysclk;
1475 cpc->jtagid = 0x42051049;
1476 ppc_dcr_register(env, PPC405CR_CPC0_PSR, cpc,
1477 &dcr_read_crcpc, &dcr_write_crcpc);
1478 ppc_dcr_register(env, PPC405CR_CPC0_CR0, cpc,
1479 &dcr_read_crcpc, &dcr_write_crcpc);
1480 ppc_dcr_register(env, PPC405CR_CPC0_CR1, cpc,
1481 &dcr_read_crcpc, &dcr_write_crcpc);
1482 ppc_dcr_register(env, PPC405CR_CPC0_JTAGID, cpc,
1483 &dcr_read_crcpc, &dcr_write_crcpc);
1484 ppc_dcr_register(env, PPC405CR_CPC0_PLLMR, cpc,
1485 &dcr_read_crcpc, &dcr_write_crcpc);
1486 ppc_dcr_register(env, PPC405CR_CPC0_ER, cpc,
1487 &dcr_read_crcpc, &dcr_write_crcpc);
1488 ppc_dcr_register(env, PPC405CR_CPC0_FR, cpc,
1489 &dcr_read_crcpc, &dcr_write_crcpc);
1490 ppc_dcr_register(env, PPC405CR_CPC0_SR, cpc,
1491 &dcr_read_crcpc, &dcr_write_crcpc);
1492 ppc405cr_clk_init(cpc);
a08d4367 1493 qemu_register_reset(ppc405cr_cpc_reset, cpc);
8ecc7913
JM
1494}
1495
e2684c0b 1496CPUPPCState *ppc405cr_init(MemoryRegion *address_space_mem,
52ce55a1 1497 MemoryRegion ram_memories[4],
a8170e5e
AK
1498 hwaddr ram_bases[4],
1499 hwaddr ram_sizes[4],
52ce55a1
RH
1500 uint32_t sysclk, qemu_irq **picp,
1501 int do_init)
8ecc7913 1502{
c227f099 1503 clk_setup_t clk_setup[PPC405CR_CLK_NB];
8ecc7913 1504 qemu_irq dma_irqs[4];
2f9859fb 1505 PowerPCCPU *cpu;
e2684c0b 1506 CPUPPCState *env;
8ecc7913 1507 qemu_irq *pic, *irqs;
8ecc7913
JM
1508
1509 memset(clk_setup, 0, sizeof(clk_setup));
9391b8c5
IM
1510 cpu = ppc4xx_init(POWERPC_CPU_TYPE_NAME("405crc"),
1511 &clk_setup[PPC405CR_CPU_CLK],
04f20795 1512 &clk_setup[PPC405CR_TMR_CLK], sysclk);
2f9859fb 1513 env = &cpu->env;
8ecc7913 1514 /* Memory mapped devices registers */
8ecc7913
JM
1515 /* PLB arbitrer */
1516 ppc4xx_plb_init(env);
1517 /* PLB to OPB bridge */
1518 ppc4xx_pob_init(env);
1519 /* OBP arbitrer */
802670e6 1520 ppc4xx_opba_init(0xef600600);
8ecc7913 1521 /* Universal interrupt controller */
c4f46986 1522 irqs = g_new0(qemu_irq, PPCUIC_OUTPUT_NB);
8ecc7913 1523 irqs[PPCUIC_OUTPUT_INT] =
b48d7d69 1524 ((qemu_irq *)env->irq_inputs)[PPC40x_INPUT_INT];
8ecc7913 1525 irqs[PPCUIC_OUTPUT_CINT] =
b48d7d69 1526 ((qemu_irq *)env->irq_inputs)[PPC40x_INPUT_CINT];
8ecc7913
JM
1527 pic = ppcuic_init(env, irqs, 0x0C0, 0, 1);
1528 *picp = pic;
1529 /* SDRAM controller */
b6dcbe08
AK
1530 ppc4xx_sdram_init(env, pic[14], 1, ram_memories,
1531 ram_bases, ram_sizes, do_init);
8ecc7913
JM
1532 /* External bus controller */
1533 ppc405_ebc_init(env);
1534 /* DMA controller */
04f20795
JM
1535 dma_irqs[0] = pic[26];
1536 dma_irqs[1] = pic[25];
1537 dma_irqs[2] = pic[24];
1538 dma_irqs[3] = pic[23];
8ecc7913
JM
1539 ppc405_dma_init(env, dma_irqs);
1540 /* Serial ports */
9bca0edb 1541 if (serial_hd(0) != NULL) {
52ce55a1 1542 serial_mm_init(address_space_mem, 0xef600300, 0, pic[0],
9bca0edb 1543 PPC_SERIAL_MM_BAUDBASE, serial_hd(0),
39186d8a 1544 DEVICE_BIG_ENDIAN);
8ecc7913 1545 }
9bca0edb 1546 if (serial_hd(1) != NULL) {
52ce55a1 1547 serial_mm_init(address_space_mem, 0xef600400, 0, pic[1],
9bca0edb 1548 PPC_SERIAL_MM_BAUDBASE, serial_hd(1),
39186d8a 1549 DEVICE_BIG_ENDIAN);
8ecc7913
JM
1550 }
1551 /* IIC controller */
3b09bb0f 1552 sysbus_create_simple(TYPE_PPC4xx_I2C, 0xef600500, pic[2]);
8ecc7913 1553 /* GPIO */
802670e6 1554 ppc405_gpio_init(0xef600700);
8ecc7913
JM
1555 /* CPU control */
1556 ppc405cr_cpc_init(env, clk_setup, sysclk);
8ecc7913
JM
1557
1558 return env;
1559}
1560
1561/*****************************************************************************/
1562/* PowerPC 405EP */
1563/* CPU control */
1564enum {
1565 PPC405EP_CPC0_PLLMR0 = 0x0F0,
1566 PPC405EP_CPC0_BOOT = 0x0F1,
1567 PPC405EP_CPC0_EPCTL = 0x0F3,
1568 PPC405EP_CPC0_PLLMR1 = 0x0F4,
1569 PPC405EP_CPC0_UCR = 0x0F5,
1570 PPC405EP_CPC0_SRR = 0x0F6,
1571 PPC405EP_CPC0_JTAGID = 0x0F7,
1572 PPC405EP_CPC0_PCI = 0x0F9,
9c02f1a2
JM
1573#if 0
1574 PPC405EP_CPC0_ER = xxx,
1575 PPC405EP_CPC0_FR = xxx,
1576 PPC405EP_CPC0_SR = xxx,
1577#endif
8ecc7913
JM
1578};
1579
04f20795
JM
1580enum {
1581 PPC405EP_CPU_CLK = 0,
1582 PPC405EP_PLB_CLK = 1,
1583 PPC405EP_OPB_CLK = 2,
1584 PPC405EP_EBC_CLK = 3,
1585 PPC405EP_MAL_CLK = 4,
1586 PPC405EP_PCI_CLK = 5,
1587 PPC405EP_UART0_CLK = 6,
1588 PPC405EP_UART1_CLK = 7,
1589 PPC405EP_CLK_NB = 8,
1590};
1591
c227f099
AL
1592typedef struct ppc405ep_cpc_t ppc405ep_cpc_t;
1593struct ppc405ep_cpc_t {
8ecc7913 1594 uint32_t sysclk;
c227f099 1595 clk_setup_t clk_setup[PPC405EP_CLK_NB];
8ecc7913
JM
1596 uint32_t boot;
1597 uint32_t epctl;
1598 uint32_t pllmr[2];
1599 uint32_t ucr;
1600 uint32_t srr;
1601 uint32_t jtagid;
1602 uint32_t pci;
9c02f1a2
JM
1603 /* Clock and power management */
1604 uint32_t er;
1605 uint32_t fr;
1606 uint32_t sr;
8ecc7913
JM
1607};
1608
c227f099 1609static void ppc405ep_compute_clocks (ppc405ep_cpc_t *cpc)
8ecc7913
JM
1610{
1611 uint32_t CPU_clk, PLB_clk, OPB_clk, EBC_clk, MAL_clk, PCI_clk;
1612 uint32_t UART0_clk, UART1_clk;
1613 uint64_t VCO_out, PLL_out;
1614 int M, D;
1615
1616 VCO_out = 0;
1617 if ((cpc->pllmr[1] & 0x80000000) && !(cpc->pllmr[1] & 0x40000000)) {
1618 M = (((cpc->pllmr[1] >> 20) - 1) & 0xF) + 1; /* FBMUL */
aae9366a
JM
1619#ifdef DEBUG_CLOCKS_LL
1620 printf("FBMUL %01" PRIx32 " %d\n", (cpc->pllmr[1] >> 20) & 0xF, M);
1621#endif
8ecc7913 1622 D = 8 - ((cpc->pllmr[1] >> 16) & 0x7); /* FWDA */
aae9366a
JM
1623#ifdef DEBUG_CLOCKS_LL
1624 printf("FWDA %01" PRIx32 " %d\n", (cpc->pllmr[1] >> 16) & 0x7, D);
1625#endif
fb6971c1 1626 VCO_out = (uint64_t)cpc->sysclk * M * D;
8ecc7913
JM
1627 if (VCO_out < 500000000UL || VCO_out > 1000000000UL) {
1628 /* Error - unlock the PLL */
1629 printf("VCO out of range %" PRIu64 "\n", VCO_out);
1630#if 0
1631 cpc->pllmr[1] &= ~0x80000000;
1632 goto pll_bypass;
1633#endif
1634 }
1635 PLL_out = VCO_out / D;
9c02f1a2
JM
1636 /* Pretend the PLL is locked */
1637 cpc->boot |= 0x00000001;
8ecc7913
JM
1638 } else {
1639#if 0
1640 pll_bypass:
1641#endif
1642 PLL_out = cpc->sysclk;
9c02f1a2
JM
1643 if (cpc->pllmr[1] & 0x40000000) {
1644 /* Pretend the PLL is not locked */
1645 cpc->boot &= ~0x00000001;
1646 }
8ecc7913
JM
1647 }
1648 /* Now, compute all other clocks */
1649 D = ((cpc->pllmr[0] >> 20) & 0x3) + 1; /* CCDV */
aae9366a
JM
1650#ifdef DEBUG_CLOCKS_LL
1651 printf("CCDV %01" PRIx32 " %d\n", (cpc->pllmr[0] >> 20) & 0x3, D);
8ecc7913
JM
1652#endif
1653 CPU_clk = PLL_out / D;
1654 D = ((cpc->pllmr[0] >> 16) & 0x3) + 1; /* CBDV */
aae9366a
JM
1655#ifdef DEBUG_CLOCKS_LL
1656 printf("CBDV %01" PRIx32 " %d\n", (cpc->pllmr[0] >> 16) & 0x3, D);
8ecc7913
JM
1657#endif
1658 PLB_clk = CPU_clk / D;
1659 D = ((cpc->pllmr[0] >> 12) & 0x3) + 1; /* OPDV */
aae9366a
JM
1660#ifdef DEBUG_CLOCKS_LL
1661 printf("OPDV %01" PRIx32 " %d\n", (cpc->pllmr[0] >> 12) & 0x3, D);
8ecc7913
JM
1662#endif
1663 OPB_clk = PLB_clk / D;
1664 D = ((cpc->pllmr[0] >> 8) & 0x3) + 2; /* EPDV */
aae9366a
JM
1665#ifdef DEBUG_CLOCKS_LL
1666 printf("EPDV %01" PRIx32 " %d\n", (cpc->pllmr[0] >> 8) & 0x3, D);
8ecc7913
JM
1667#endif
1668 EBC_clk = PLB_clk / D;
1669 D = ((cpc->pllmr[0] >> 4) & 0x3) + 1; /* MPDV */
aae9366a
JM
1670#ifdef DEBUG_CLOCKS_LL
1671 printf("MPDV %01" PRIx32 " %d\n", (cpc->pllmr[0] >> 4) & 0x3, D);
8ecc7913
JM
1672#endif
1673 MAL_clk = PLB_clk / D;
1674 D = (cpc->pllmr[0] & 0x3) + 1; /* PPDV */
aae9366a
JM
1675#ifdef DEBUG_CLOCKS_LL
1676 printf("PPDV %01" PRIx32 " %d\n", cpc->pllmr[0] & 0x3, D);
8ecc7913
JM
1677#endif
1678 PCI_clk = PLB_clk / D;
1679 D = ((cpc->ucr - 1) & 0x7F) + 1; /* U0DIV */
aae9366a
JM
1680#ifdef DEBUG_CLOCKS_LL
1681 printf("U0DIV %01" PRIx32 " %d\n", cpc->ucr & 0x7F, D);
8ecc7913
JM
1682#endif
1683 UART0_clk = PLL_out / D;
1684 D = (((cpc->ucr >> 8) - 1) & 0x7F) + 1; /* U1DIV */
aae9366a
JM
1685#ifdef DEBUG_CLOCKS_LL
1686 printf("U1DIV %01" PRIx32 " %d\n", (cpc->ucr >> 8) & 0x7F, D);
8ecc7913
JM
1687#endif
1688 UART1_clk = PLL_out / D;
1689#ifdef DEBUG_CLOCKS
aae9366a 1690 printf("Setup PPC405EP clocks - sysclk %" PRIu32 " VCO %" PRIu64
8ecc7913 1691 " PLL out %" PRIu64 " Hz\n", cpc->sysclk, VCO_out, PLL_out);
aae9366a
JM
1692 printf("CPU %" PRIu32 " PLB %" PRIu32 " OPB %" PRIu32 " EBC %" PRIu32
1693 " MAL %" PRIu32 " PCI %" PRIu32 " UART0 %" PRIu32
1694 " UART1 %" PRIu32 "\n",
8ecc7913
JM
1695 CPU_clk, PLB_clk, OPB_clk, EBC_clk, MAL_clk, PCI_clk,
1696 UART0_clk, UART1_clk);
1697#endif
1698 /* Setup CPU clocks */
04f20795 1699 clk_setup(&cpc->clk_setup[PPC405EP_CPU_CLK], CPU_clk);
8ecc7913 1700 /* Setup PLB clock */
04f20795 1701 clk_setup(&cpc->clk_setup[PPC405EP_PLB_CLK], PLB_clk);
8ecc7913 1702 /* Setup OPB clock */
04f20795 1703 clk_setup(&cpc->clk_setup[PPC405EP_OPB_CLK], OPB_clk);
8ecc7913 1704 /* Setup external clock */
04f20795 1705 clk_setup(&cpc->clk_setup[PPC405EP_EBC_CLK], EBC_clk);
8ecc7913 1706 /* Setup MAL clock */
04f20795 1707 clk_setup(&cpc->clk_setup[PPC405EP_MAL_CLK], MAL_clk);
8ecc7913 1708 /* Setup PCI clock */
04f20795 1709 clk_setup(&cpc->clk_setup[PPC405EP_PCI_CLK], PCI_clk);
8ecc7913 1710 /* Setup UART0 clock */
04f20795 1711 clk_setup(&cpc->clk_setup[PPC405EP_UART0_CLK], UART0_clk);
8ecc7913 1712 /* Setup UART1 clock */
04f20795 1713 clk_setup(&cpc->clk_setup[PPC405EP_UART1_CLK], UART1_clk);
8ecc7913
JM
1714}
1715
73b01960 1716static uint32_t dcr_read_epcpc (void *opaque, int dcrn)
8ecc7913 1717{
c227f099 1718 ppc405ep_cpc_t *cpc;
73b01960 1719 uint32_t ret;
8ecc7913
JM
1720
1721 cpc = opaque;
1722 switch (dcrn) {
1723 case PPC405EP_CPC0_BOOT:
1724 ret = cpc->boot;
1725 break;
1726 case PPC405EP_CPC0_EPCTL:
1727 ret = cpc->epctl;
1728 break;
1729 case PPC405EP_CPC0_PLLMR0:
1730 ret = cpc->pllmr[0];
1731 break;
1732 case PPC405EP_CPC0_PLLMR1:
1733 ret = cpc->pllmr[1];
1734 break;
1735 case PPC405EP_CPC0_UCR:
1736 ret = cpc->ucr;
1737 break;
1738 case PPC405EP_CPC0_SRR:
1739 ret = cpc->srr;
1740 break;
1741 case PPC405EP_CPC0_JTAGID:
1742 ret = cpc->jtagid;
1743 break;
1744 case PPC405EP_CPC0_PCI:
1745 ret = cpc->pci;
1746 break;
1747 default:
1748 /* Avoid gcc warning */
1749 ret = 0;
1750 break;
1751 }
1752
1753 return ret;
1754}
1755
73b01960 1756static void dcr_write_epcpc (void *opaque, int dcrn, uint32_t val)
8ecc7913 1757{
c227f099 1758 ppc405ep_cpc_t *cpc;
8ecc7913
JM
1759
1760 cpc = opaque;
1761 switch (dcrn) {
1762 case PPC405EP_CPC0_BOOT:
1763 /* Read-only register */
1764 break;
1765 case PPC405EP_CPC0_EPCTL:
1766 /* Don't care for now */
1767 cpc->epctl = val & 0xC00000F3;
1768 break;
1769 case PPC405EP_CPC0_PLLMR0:
1770 cpc->pllmr[0] = val & 0x00633333;
1771 ppc405ep_compute_clocks(cpc);
1772 break;
1773 case PPC405EP_CPC0_PLLMR1:
1774 cpc->pllmr[1] = val & 0xC0F73FFF;
1775 ppc405ep_compute_clocks(cpc);
1776 break;
1777 case PPC405EP_CPC0_UCR:
1778 /* UART control - don't care for now */
1779 cpc->ucr = val & 0x003F7F7F;
1780 break;
1781 case PPC405EP_CPC0_SRR:
1782 cpc->srr = val;
1783 break;
1784 case PPC405EP_CPC0_JTAGID:
1785 /* Read-only */
1786 break;
1787 case PPC405EP_CPC0_PCI:
1788 cpc->pci = val;
1789 break;
1790 }
1791}
1792
1793static void ppc405ep_cpc_reset (void *opaque)
1794{
c227f099 1795 ppc405ep_cpc_t *cpc = opaque;
8ecc7913
JM
1796
1797 cpc->boot = 0x00000010; /* Boot from PCI - IIC EEPROM disabled */
1798 cpc->epctl = 0x00000000;
1799 cpc->pllmr[0] = 0x00011010;
1800 cpc->pllmr[1] = 0x40000000;
1801 cpc->ucr = 0x00000000;
1802 cpc->srr = 0x00040000;
1803 cpc->pci = 0x00000000;
9c02f1a2
JM
1804 cpc->er = 0x00000000;
1805 cpc->fr = 0x00000000;
1806 cpc->sr = 0x00000000;
8ecc7913
JM
1807 ppc405ep_compute_clocks(cpc);
1808}
1809
1810/* XXX: sysclk should be between 25 and 100 MHz */
e2684c0b 1811static void ppc405ep_cpc_init (CPUPPCState *env, clk_setup_t clk_setup[8],
8ecc7913
JM
1812 uint32_t sysclk)
1813{
c227f099 1814 ppc405ep_cpc_t *cpc;
8ecc7913 1815
7267c094 1816 cpc = g_malloc0(sizeof(ppc405ep_cpc_t));
487414f1 1817 memcpy(cpc->clk_setup, clk_setup,
c227f099 1818 PPC405EP_CLK_NB * sizeof(clk_setup_t));
487414f1
AL
1819 cpc->jtagid = 0x20267049;
1820 cpc->sysclk = sysclk;
a08d4367 1821 qemu_register_reset(&ppc405ep_cpc_reset, cpc);
487414f1
AL
1822 ppc_dcr_register(env, PPC405EP_CPC0_BOOT, cpc,
1823 &dcr_read_epcpc, &dcr_write_epcpc);
1824 ppc_dcr_register(env, PPC405EP_CPC0_EPCTL, cpc,
1825 &dcr_read_epcpc, &dcr_write_epcpc);
1826 ppc_dcr_register(env, PPC405EP_CPC0_PLLMR0, cpc,
1827 &dcr_read_epcpc, &dcr_write_epcpc);
1828 ppc_dcr_register(env, PPC405EP_CPC0_PLLMR1, cpc,
1829 &dcr_read_epcpc, &dcr_write_epcpc);
1830 ppc_dcr_register(env, PPC405EP_CPC0_UCR, cpc,
1831 &dcr_read_epcpc, &dcr_write_epcpc);
1832 ppc_dcr_register(env, PPC405EP_CPC0_SRR, cpc,
1833 &dcr_read_epcpc, &dcr_write_epcpc);
1834 ppc_dcr_register(env, PPC405EP_CPC0_JTAGID, cpc,
1835 &dcr_read_epcpc, &dcr_write_epcpc);
1836 ppc_dcr_register(env, PPC405EP_CPC0_PCI, cpc,
1837 &dcr_read_epcpc, &dcr_write_epcpc);
9c02f1a2 1838#if 0
487414f1
AL
1839 ppc_dcr_register(env, PPC405EP_CPC0_ER, cpc,
1840 &dcr_read_epcpc, &dcr_write_epcpc);
1841 ppc_dcr_register(env, PPC405EP_CPC0_FR, cpc,
1842 &dcr_read_epcpc, &dcr_write_epcpc);
1843 ppc_dcr_register(env, PPC405EP_CPC0_SR, cpc,
1844 &dcr_read_epcpc, &dcr_write_epcpc);
9c02f1a2 1845#endif
8ecc7913
JM
1846}
1847
e2684c0b 1848CPUPPCState *ppc405ep_init(MemoryRegion *address_space_mem,
52ce55a1 1849 MemoryRegion ram_memories[2],
a8170e5e
AK
1850 hwaddr ram_bases[2],
1851 hwaddr ram_sizes[2],
52ce55a1
RH
1852 uint32_t sysclk, qemu_irq **picp,
1853 int do_init)
8ecc7913 1854{
c227f099 1855 clk_setup_t clk_setup[PPC405EP_CLK_NB], tlb_clk_setup;
9c02f1a2 1856 qemu_irq dma_irqs[4], gpt_irqs[5], mal_irqs[4];
2f9859fb 1857 PowerPCCPU *cpu;
e2684c0b 1858 CPUPPCState *env;
8ecc7913 1859 qemu_irq *pic, *irqs;
8ecc7913
JM
1860
1861 memset(clk_setup, 0, sizeof(clk_setup));
1862 /* init CPUs */
9391b8c5
IM
1863 cpu = ppc4xx_init(POWERPC_CPU_TYPE_NAME("405ep"),
1864 &clk_setup[PPC405EP_CPU_CLK],
9c02f1a2 1865 &tlb_clk_setup, sysclk);
2f9859fb 1866 env = &cpu->env;
9c02f1a2
JM
1867 clk_setup[PPC405EP_CPU_CLK].cb = tlb_clk_setup.cb;
1868 clk_setup[PPC405EP_CPU_CLK].opaque = tlb_clk_setup.opaque;
8ecc7913
JM
1869 /* Internal devices init */
1870 /* Memory mapped devices registers */
8ecc7913
JM
1871 /* PLB arbitrer */
1872 ppc4xx_plb_init(env);
1873 /* PLB to OPB bridge */
1874 ppc4xx_pob_init(env);
1875 /* OBP arbitrer */
802670e6 1876 ppc4xx_opba_init(0xef600600);
d715ea96 1877 /* Initialize timers */
a34a92b9 1878 ppc_booke_timers_init(cpu, sysclk, 0);
8ecc7913 1879 /* Universal interrupt controller */
c4f46986 1880 irqs = g_new0(qemu_irq, PPCUIC_OUTPUT_NB);
8ecc7913 1881 irqs[PPCUIC_OUTPUT_INT] =
b48d7d69 1882 ((qemu_irq *)env->irq_inputs)[PPC40x_INPUT_INT];
8ecc7913 1883 irqs[PPCUIC_OUTPUT_CINT] =
b48d7d69 1884 ((qemu_irq *)env->irq_inputs)[PPC40x_INPUT_CINT];
8ecc7913
JM
1885 pic = ppcuic_init(env, irqs, 0x0C0, 0, 1);
1886 *picp = pic;
1887 /* SDRAM controller */
7d37435b 1888 /* XXX 405EP has no ECC interrupt */
b6dcbe08
AK
1889 ppc4xx_sdram_init(env, pic[17], 2, ram_memories,
1890 ram_bases, ram_sizes, do_init);
8ecc7913
JM
1891 /* External bus controller */
1892 ppc405_ebc_init(env);
1893 /* DMA controller */
923e5e33
AJ
1894 dma_irqs[0] = pic[5];
1895 dma_irqs[1] = pic[6];
1896 dma_irqs[2] = pic[7];
1897 dma_irqs[3] = pic[8];
8ecc7913
JM
1898 ppc405_dma_init(env, dma_irqs);
1899 /* IIC controller */
3b09bb0f 1900 sysbus_create_simple(TYPE_PPC4xx_I2C, 0xef600500, pic[2]);
8ecc7913 1901 /* GPIO */
802670e6 1902 ppc405_gpio_init(0xef600700);
8ecc7913 1903 /* Serial ports */
9bca0edb 1904 if (serial_hd(0) != NULL) {
52ce55a1 1905 serial_mm_init(address_space_mem, 0xef600300, 0, pic[0],
9bca0edb 1906 PPC_SERIAL_MM_BAUDBASE, serial_hd(0),
39186d8a 1907 DEVICE_BIG_ENDIAN);
8ecc7913 1908 }
9bca0edb 1909 if (serial_hd(1) != NULL) {
52ce55a1 1910 serial_mm_init(address_space_mem, 0xef600400, 0, pic[1],
9bca0edb 1911 PPC_SERIAL_MM_BAUDBASE, serial_hd(1),
39186d8a 1912 DEVICE_BIG_ENDIAN);
8ecc7913
JM
1913 }
1914 /* OCM */
5c130f65 1915 ppc405_ocm_init(env);
9c02f1a2 1916 /* GPT */
923e5e33
AJ
1917 gpt_irqs[0] = pic[19];
1918 gpt_irqs[1] = pic[20];
1919 gpt_irqs[2] = pic[21];
1920 gpt_irqs[3] = pic[22];
1921 gpt_irqs[4] = pic[23];
802670e6 1922 ppc4xx_gpt_init(0xef600000, gpt_irqs);
8ecc7913 1923 /* PCI */
923e5e33 1924 /* Uses pic[3], pic[16], pic[18] */
9c02f1a2 1925 /* MAL */
923e5e33
AJ
1926 mal_irqs[0] = pic[11];
1927 mal_irqs[1] = pic[12];
1928 mal_irqs[2] = pic[13];
1929 mal_irqs[3] = pic[14];
04534280 1930 ppc4xx_mal_init(env, 4, 2, mal_irqs);
9c02f1a2 1931 /* Ethernet */
923e5e33 1932 /* Uses pic[9], pic[15], pic[17] */
8ecc7913
JM
1933 /* CPU control */
1934 ppc405ep_cpc_init(env, clk_setup, sysclk);
8ecc7913
JM
1935
1936 return env;
1937}