]> git.proxmox.com Git - mirror_qemu.git/blame - hw/ppc/spapr.c
spapr/pci: Generate FDT fragment at configure connector time
[mirror_qemu.git] / hw / ppc / spapr.c
CommitLineData
9fdf0c29
DG
1/*
2 * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator
3 *
4 * Copyright (c) 2004-2007 Fabrice Bellard
5 * Copyright (c) 2007 Jocelyn Mayer
6 * Copyright (c) 2010 David Gibson, IBM Corporation.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a copy
9 * of this software and associated documentation files (the "Software"), to deal
10 * in the Software without restriction, including without limitation the rights
11 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12 * copies of the Software, and to permit persons to whom the Software is
13 * furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice shall be included in
16 * all copies or substantial portions of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24 * THE SOFTWARE.
25 *
26 */
0d75590d 27#include "qemu/osdep.h"
da34e65c 28#include "qapi/error.h"
fa98fbfc 29#include "qapi/visitor.h"
9c17d615 30#include "sysemu/sysemu.h"
e35704ba 31#include "sysemu/numa.h"
83c9f4ca 32#include "hw/hw.h"
03dd024f 33#include "qemu/log.h"
71461b0f 34#include "hw/fw-path-provider.h"
9fdf0c29 35#include "elf.h"
1422e32d 36#include "net/net.h"
ad440b4a 37#include "sysemu/device_tree.h"
9c17d615 38#include "sysemu/cpus.h"
b3946626 39#include "sysemu/hw_accel.h"
e97c3636 40#include "kvm_ppc.h"
c4b63b7c 41#include "migration/misc.h"
84a899de 42#include "migration/global_state.h"
f2a8f0a6 43#include "migration/register.h"
4be21d56 44#include "mmu-hash64.h"
b4db5413 45#include "mmu-book3s-v3.h"
7abd43ba 46#include "cpu-models.h"
3794d548 47#include "qom/cpu.h"
9fdf0c29
DG
48
49#include "hw/boards.h"
0d09e41a 50#include "hw/ppc/ppc.h"
9fdf0c29
DG
51#include "hw/loader.h"
52
7804c353 53#include "hw/ppc/fdt.h"
0d09e41a
PB
54#include "hw/ppc/spapr.h"
55#include "hw/ppc/spapr_vio.h"
56#include "hw/pci-host/spapr.h"
a2cb15b0 57#include "hw/pci/msi.h"
9fdf0c29 58
83c9f4ca 59#include "hw/pci/pci.h"
71461b0f
AK
60#include "hw/scsi/scsi.h"
61#include "hw/virtio/virtio-scsi.h"
c4e13492 62#include "hw/virtio/vhost-scsi-common.h"
f61b4bed 63
022c62cb 64#include "exec/address-spaces.h"
2309832a 65#include "exec/ram_addr.h"
35139a59 66#include "hw/usb.h"
1de7afc9 67#include "qemu/config-file.h"
135a129a 68#include "qemu/error-report.h"
2a6593cb 69#include "trace.h"
34316482 70#include "hw/nmi.h"
6449da45 71#include "hw/intc/intc.h"
890c2b77 72
f348b6d1 73#include "qemu/cutils.h"
94a94e4c 74#include "hw/ppc/spapr_cpu_core.h"
2cc0e2e8 75#include "hw/mem/memory-device.h"
68a27b20 76
9fdf0c29
DG
77#include <libfdt.h>
78
4d8d5467
BH
79/* SLOF memory layout:
80 *
81 * SLOF raw image loaded at 0, copies its romfs right below the flat
82 * device-tree, then position SLOF itself 31M below that
83 *
84 * So we set FW_OVERHEAD to 40MB which should account for all of that
85 * and more
86 *
87 * We load our kernel at 4M, leaving space for SLOF initial image
88 */
38b02bd8 89#define FDT_MAX_SIZE 0x100000
39ac8455 90#define RTAS_MAX_SIZE 0x10000
b7d1f77a 91#define RTAS_MAX_ADDR 0x80000000 /* RTAS must stay below that */
a9f8ad8f
DG
92#define FW_MAX_SIZE 0x400000
93#define FW_FILE_NAME "slof.bin"
4d8d5467
BH
94#define FW_OVERHEAD 0x2800000
95#define KERNEL_LOAD_ADDR FW_MAX_SIZE
a9f8ad8f 96
4d8d5467 97#define MIN_RMA_SLOF 128UL
9fdf0c29 98
5c7adcf4 99#define PHANDLE_INTC 0x00001111
0c103f8e 100
5d0fb150
GK
101/* These two functions implement the VCPU id numbering: one to compute them
102 * all and one to identify thread 0 of a VCORE. Any change to the first one
103 * is likely to have an impact on the second one, so let's keep them close.
104 */
105static int spapr_vcpu_id(sPAPRMachineState *spapr, int cpu_index)
106{
1a5008fc 107 assert(spapr->vsmt);
5d0fb150
GK
108 return
109 (cpu_index / smp_threads) * spapr->vsmt + cpu_index % smp_threads;
110}
111static bool spapr_is_thread0_in_vcore(sPAPRMachineState *spapr,
112 PowerPCCPU *cpu)
113{
1a5008fc 114 assert(spapr->vsmt);
5d0fb150
GK
115 return spapr_get_vcpu_id(cpu) % spapr->vsmt == 0;
116}
117
46f7afa3
GK
118static bool pre_2_10_vmstate_dummy_icp_needed(void *opaque)
119{
120 /* Dummy entries correspond to unused ICPState objects in older QEMUs,
121 * and newer QEMUs don't even have them. In both cases, we don't want
122 * to send anything on the wire.
123 */
124 return false;
125}
126
127static const VMStateDescription pre_2_10_vmstate_dummy_icp = {
128 .name = "icp/server",
129 .version_id = 1,
130 .minimum_version_id = 1,
131 .needed = pre_2_10_vmstate_dummy_icp_needed,
132 .fields = (VMStateField[]) {
133 VMSTATE_UNUSED(4), /* uint32_t xirr */
134 VMSTATE_UNUSED(1), /* uint8_t pending_priority */
135 VMSTATE_UNUSED(1), /* uint8_t mfrr */
136 VMSTATE_END_OF_LIST()
137 },
138};
139
140static void pre_2_10_vmstate_register_dummy_icp(int i)
141{
142 vmstate_register(NULL, i, &pre_2_10_vmstate_dummy_icp,
143 (void *)(uintptr_t) i);
144}
145
146static void pre_2_10_vmstate_unregister_dummy_icp(int i)
147{
148 vmstate_unregister(NULL, &pre_2_10_vmstate_dummy_icp,
149 (void *)(uintptr_t) i);
150}
151
1a518e76 152int spapr_max_server_number(sPAPRMachineState *spapr)
46f7afa3 153{
1a5008fc 154 assert(spapr->vsmt);
72194664 155 return DIV_ROUND_UP(max_cpus * spapr->vsmt, smp_threads);
46f7afa3
GK
156}
157
833d4668
AK
158static int spapr_fixup_cpu_smt_dt(void *fdt, int offset, PowerPCCPU *cpu,
159 int smt_threads)
160{
161 int i, ret = 0;
162 uint32_t servers_prop[smt_threads];
163 uint32_t gservers_prop[smt_threads * 2];
14bb4486 164 int index = spapr_get_vcpu_id(cpu);
833d4668 165
d6e166c0
DG
166 if (cpu->compat_pvr) {
167 ret = fdt_setprop_cell(fdt, offset, "cpu-version", cpu->compat_pvr);
6d9412ea
AK
168 if (ret < 0) {
169 return ret;
170 }
171 }
172
833d4668
AK
173 /* Build interrupt servers and gservers properties */
174 for (i = 0; i < smt_threads; i++) {
175 servers_prop[i] = cpu_to_be32(index + i);
176 /* Hack, direct the group queues back to cpu 0 */
177 gservers_prop[i*2] = cpu_to_be32(index + i);
178 gservers_prop[i*2 + 1] = 0;
179 }
180 ret = fdt_setprop(fdt, offset, "ibm,ppc-interrupt-server#s",
181 servers_prop, sizeof(servers_prop));
182 if (ret < 0) {
183 return ret;
184 }
185 ret = fdt_setprop(fdt, offset, "ibm,ppc-interrupt-gserver#s",
186 gservers_prop, sizeof(gservers_prop));
187
188 return ret;
189}
190
99861ecb 191static int spapr_fixup_cpu_numa_dt(void *fdt, int offset, PowerPCCPU *cpu)
0da6f3fe 192{
14bb4486 193 int index = spapr_get_vcpu_id(cpu);
0da6f3fe
BR
194 uint32_t associativity[] = {cpu_to_be32(0x5),
195 cpu_to_be32(0x0),
196 cpu_to_be32(0x0),
197 cpu_to_be32(0x0),
15f8b142 198 cpu_to_be32(cpu->node_id),
0da6f3fe
BR
199 cpu_to_be32(index)};
200
201 /* Advertise NUMA via ibm,associativity */
99861ecb 202 return fdt_setprop(fdt, offset, "ibm,associativity", associativity,
0da6f3fe 203 sizeof(associativity));
0da6f3fe
BR
204}
205
86d5771a 206/* Populate the "ibm,pa-features" property */
ee76a09f
DG
207static void spapr_populate_pa_features(sPAPRMachineState *spapr,
208 PowerPCCPU *cpu,
209 void *fdt, int offset,
7abd43ba 210 bool legacy_guest)
86d5771a
SB
211{
212 uint8_t pa_features_206[] = { 6, 0,
213 0xf6, 0x1f, 0xc7, 0x00, 0x80, 0xc0 };
214 uint8_t pa_features_207[] = { 24, 0,
215 0xf6, 0x1f, 0xc7, 0xc0, 0x80, 0xf0,
216 0x80, 0x00, 0x00, 0x00, 0x00, 0x00,
217 0x00, 0x00, 0x00, 0x00, 0x80, 0x00,
218 0x80, 0x00, 0x80, 0x00, 0x00, 0x00 };
9fb4541f
SB
219 uint8_t pa_features_300[] = { 66, 0,
220 /* 0: MMU|FPU|SLB|RUN|DABR|NX, 1: fri[nzpm]|DABRX|SPRG3|SLB0|PP110 */
221 /* 2: VPM|DS205|PPR|DS202|DS206, 3: LSD|URG, SSO, 5: LE|CFAR|EB|LSQ */
222 0xf6, 0x1f, 0xc7, 0xc0, 0x80, 0xf0, /* 0 - 5 */
223 /* 6: DS207 */
224 0x80, 0x00, 0x00, 0x00, 0x00, 0x00, /* 6 - 11 */
225 /* 16: Vector */
86d5771a 226 0x00, 0x00, 0x00, 0x00, 0x80, 0x00, /* 12 - 17 */
9fb4541f 227 /* 18: Vec. Scalar, 20: Vec. XOR, 22: HTM */
9bf502fe 228 0x80, 0x00, 0x80, 0x00, 0x00, 0x00, /* 18 - 23 */
9fb4541f
SB
229 /* 24: Ext. Dec, 26: 64 bit ftrs, 28: PM ftrs */
230 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 24 - 29 */
231 /* 30: MMR, 32: LE atomic, 34: EBB + ext EBB */
232 0x80, 0x00, 0x80, 0x00, 0xC0, 0x00, /* 30 - 35 */
233 /* 36: SPR SO, 38: Copy/Paste, 40: Radix MMU */
234 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 36 - 41 */
235 /* 42: PM, 44: PC RA, 46: SC vec'd */
236 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 42 - 47 */
237 /* 48: SIMD, 50: QP BFP, 52: String */
238 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 48 - 53 */
239 /* 54: DecFP, 56: DecI, 58: SHA */
240 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 54 - 59 */
241 /* 60: NM atomic, 62: RNG */
242 0x80, 0x00, 0x80, 0x00, 0x00, 0x00, /* 60 - 65 */
243 };
7abd43ba 244 uint8_t *pa_features = NULL;
86d5771a
SB
245 size_t pa_size;
246
7abd43ba 247 if (ppc_check_compat(cpu, CPU_POWERPC_LOGICAL_2_06, 0, cpu->compat_pvr)) {
86d5771a
SB
248 pa_features = pa_features_206;
249 pa_size = sizeof(pa_features_206);
7abd43ba
SJS
250 }
251 if (ppc_check_compat(cpu, CPU_POWERPC_LOGICAL_2_07, 0, cpu->compat_pvr)) {
86d5771a
SB
252 pa_features = pa_features_207;
253 pa_size = sizeof(pa_features_207);
7abd43ba
SJS
254 }
255 if (ppc_check_compat(cpu, CPU_POWERPC_LOGICAL_3_00, 0, cpu->compat_pvr)) {
86d5771a
SB
256 pa_features = pa_features_300;
257 pa_size = sizeof(pa_features_300);
7abd43ba
SJS
258 }
259 if (!pa_features) {
86d5771a
SB
260 return;
261 }
262
26cd35b8 263 if (ppc_hash64_has(cpu, PPC_HASH64_CI_LARGEPAGE)) {
86d5771a
SB
264 /*
265 * Note: we keep CI large pages off by default because a 64K capable
266 * guest provisioned with large pages might otherwise try to map a qemu
267 * framebuffer (or other kind of memory mapped PCI BAR) using 64K pages
268 * even if that qemu runs on a 4k host.
269 * We dd this bit back here if we are confident this is not an issue
270 */
271 pa_features[3] |= 0x20;
272 }
4e5fe368 273 if ((spapr_get_cap(spapr, SPAPR_CAP_HTM) != 0) && pa_size > 24) {
86d5771a
SB
274 pa_features[24] |= 0x80; /* Transactional memory support */
275 }
e957f6a9
SB
276 if (legacy_guest && pa_size > 40) {
277 /* Workaround for broken kernels that attempt (guest) radix
278 * mode when they can't handle it, if they see the radix bit set
279 * in pa-features. So hide it from them. */
280 pa_features[40 + 2] &= ~0x80; /* Radix MMU */
281 }
86d5771a
SB
282
283 _FDT((fdt_setprop(fdt, offset, "ibm,pa-features", pa_features, pa_size)));
284}
285
28e02042 286static int spapr_fixup_cpu_dt(void *fdt, sPAPRMachineState *spapr)
6e806cc3 287{
82677ed2
AK
288 int ret = 0, offset, cpus_offset;
289 CPUState *cs;
6e806cc3 290 char cpu_model[32];
7f763a5d 291 uint32_t pft_size_prop[] = {0, cpu_to_be32(spapr->htab_shift)};
6e806cc3 292
82677ed2
AK
293 CPU_FOREACH(cs) {
294 PowerPCCPU *cpu = POWERPC_CPU(cs);
295 DeviceClass *dc = DEVICE_GET_CLASS(cs);
14bb4486 296 int index = spapr_get_vcpu_id(cpu);
abbc1247 297 int compat_smt = MIN(smp_threads, ppc_compat_max_vthreads(cpu));
6e806cc3 298
5d0fb150 299 if (!spapr_is_thread0_in_vcore(spapr, cpu)) {
6e806cc3
BR
300 continue;
301 }
302
82677ed2 303 snprintf(cpu_model, 32, "%s@%x", dc->fw_name, index);
6e806cc3 304
82677ed2
AK
305 cpus_offset = fdt_path_offset(fdt, "/cpus");
306 if (cpus_offset < 0) {
a4f3885c 307 cpus_offset = fdt_add_subnode(fdt, 0, "cpus");
82677ed2
AK
308 if (cpus_offset < 0) {
309 return cpus_offset;
310 }
311 }
312 offset = fdt_subnode_offset(fdt, cpus_offset, cpu_model);
6e806cc3 313 if (offset < 0) {
82677ed2
AK
314 offset = fdt_add_subnode(fdt, cpus_offset, cpu_model);
315 if (offset < 0) {
316 return offset;
317 }
6e806cc3
BR
318 }
319
7f763a5d
DG
320 ret = fdt_setprop(fdt, offset, "ibm,pft-size",
321 pft_size_prop, sizeof(pft_size_prop));
6e806cc3
BR
322 if (ret < 0) {
323 return ret;
324 }
833d4668 325
99861ecb
IM
326 if (nb_numa_nodes > 1) {
327 ret = spapr_fixup_cpu_numa_dt(fdt, offset, cpu);
328 if (ret < 0) {
329 return ret;
330 }
0da6f3fe
BR
331 }
332
12dbeb16 333 ret = spapr_fixup_cpu_smt_dt(fdt, offset, cpu, compat_smt);
833d4668
AK
334 if (ret < 0) {
335 return ret;
336 }
e957f6a9 337
ee76a09f
DG
338 spapr_populate_pa_features(spapr, cpu, fdt, offset,
339 spapr->cas_legacy_guest_workaround);
6e806cc3
BR
340 }
341 return ret;
342}
343
c86c1aff 344static hwaddr spapr_node0_size(MachineState *machine)
b082d65a
AK
345{
346 if (nb_numa_nodes) {
347 int i;
348 for (i = 0; i < nb_numa_nodes; ++i) {
349 if (numa_info[i].node_mem) {
fb164994
DG
350 return MIN(pow2floor(numa_info[i].node_mem),
351 machine->ram_size);
b082d65a
AK
352 }
353 }
354 }
fb164994 355 return machine->ram_size;
b082d65a
AK
356}
357
a1d59c0f
AK
358static void add_str(GString *s, const gchar *s1)
359{
360 g_string_append_len(s, s1, strlen(s1) + 1);
361}
7f763a5d 362
03d196b7 363static int spapr_populate_memory_node(void *fdt, int nodeid, hwaddr start,
26a8c353
AK
364 hwaddr size)
365{
366 uint32_t associativity[] = {
367 cpu_to_be32(0x4), /* length */
368 cpu_to_be32(0x0), cpu_to_be32(0x0),
c3b4f589 369 cpu_to_be32(0x0), cpu_to_be32(nodeid)
26a8c353
AK
370 };
371 char mem_name[32];
372 uint64_t mem_reg_property[2];
373 int off;
374
375 mem_reg_property[0] = cpu_to_be64(start);
376 mem_reg_property[1] = cpu_to_be64(size);
377
378 sprintf(mem_name, "memory@" TARGET_FMT_lx, start);
379 off = fdt_add_subnode(fdt, 0, mem_name);
380 _FDT(off);
381 _FDT((fdt_setprop_string(fdt, off, "device_type", "memory")));
382 _FDT((fdt_setprop(fdt, off, "reg", mem_reg_property,
383 sizeof(mem_reg_property))));
384 _FDT((fdt_setprop(fdt, off, "ibm,associativity", associativity,
385 sizeof(associativity))));
03d196b7 386 return off;
26a8c353
AK
387}
388
28e02042 389static int spapr_populate_memory(sPAPRMachineState *spapr, void *fdt)
7f763a5d 390{
fb164994 391 MachineState *machine = MACHINE(spapr);
7db8a127
AK
392 hwaddr mem_start, node_size;
393 int i, nb_nodes = nb_numa_nodes;
394 NodeInfo *nodes = numa_info;
395 NodeInfo ramnode;
396
397 /* No NUMA nodes, assume there is just one node with whole RAM */
398 if (!nb_numa_nodes) {
399 nb_nodes = 1;
fb164994 400 ramnode.node_mem = machine->ram_size;
7db8a127 401 nodes = &ramnode;
5fe269b1 402 }
7f763a5d 403
7db8a127
AK
404 for (i = 0, mem_start = 0; i < nb_nodes; ++i) {
405 if (!nodes[i].node_mem) {
406 continue;
407 }
fb164994 408 if (mem_start >= machine->ram_size) {
5fe269b1
PM
409 node_size = 0;
410 } else {
7db8a127 411 node_size = nodes[i].node_mem;
fb164994
DG
412 if (node_size > machine->ram_size - mem_start) {
413 node_size = machine->ram_size - mem_start;
5fe269b1
PM
414 }
415 }
7db8a127 416 if (!mem_start) {
b472b1a7
DHB
417 /* spapr_machine_init() checks for rma_size <= node0_size
418 * already */
e8f986fc 419 spapr_populate_memory_node(fdt, i, 0, spapr->rma_size);
7db8a127
AK
420 mem_start += spapr->rma_size;
421 node_size -= spapr->rma_size;
422 }
6010818c
AK
423 for ( ; node_size; ) {
424 hwaddr sizetmp = pow2floor(node_size);
425
426 /* mem_start != 0 here */
427 if (ctzl(mem_start) < ctzl(sizetmp)) {
428 sizetmp = 1ULL << ctzl(mem_start);
429 }
430
431 spapr_populate_memory_node(fdt, i, mem_start, sizetmp);
432 node_size -= sizetmp;
433 mem_start += sizetmp;
434 }
7f763a5d
DG
435 }
436
437 return 0;
438}
439
0da6f3fe
BR
440static void spapr_populate_cpu_dt(CPUState *cs, void *fdt, int offset,
441 sPAPRMachineState *spapr)
442{
443 PowerPCCPU *cpu = POWERPC_CPU(cs);
444 CPUPPCState *env = &cpu->env;
445 PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cs);
14bb4486 446 int index = spapr_get_vcpu_id(cpu);
0da6f3fe
BR
447 uint32_t segs[] = {cpu_to_be32(28), cpu_to_be32(40),
448 0xffffffff, 0xffffffff};
afd10a0f
BR
449 uint32_t tbfreq = kvm_enabled() ? kvmppc_get_tbfreq()
450 : SPAPR_TIMEBASE_FREQ;
0da6f3fe
BR
451 uint32_t cpufreq = kvm_enabled() ? kvmppc_get_clockfreq() : 1000000000;
452 uint32_t page_sizes_prop[64];
453 size_t page_sizes_prop_size;
22419c2a 454 uint32_t vcpus_per_socket = smp_threads * smp_cores;
0da6f3fe 455 uint32_t pft_size_prop[] = {0, cpu_to_be32(spapr->htab_shift)};
abbc1247 456 int compat_smt = MIN(smp_threads, ppc_compat_max_vthreads(cpu));
af81cf32 457 sPAPRDRConnector *drc;
af81cf32 458 int drc_index;
c64abd1f
SB
459 uint32_t radix_AP_encodings[PPC_PAGE_SIZES_MAX_SZ];
460 int i;
af81cf32 461
fbf55397 462 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_CPU, index);
af81cf32 463 if (drc) {
0b55aa91 464 drc_index = spapr_drc_index(drc);
af81cf32
BR
465 _FDT((fdt_setprop_cell(fdt, offset, "ibm,my-drc-index", drc_index)));
466 }
0da6f3fe
BR
467
468 _FDT((fdt_setprop_cell(fdt, offset, "reg", index)));
469 _FDT((fdt_setprop_string(fdt, offset, "device_type", "cpu")));
470
471 _FDT((fdt_setprop_cell(fdt, offset, "cpu-version", env->spr[SPR_PVR])));
472 _FDT((fdt_setprop_cell(fdt, offset, "d-cache-block-size",
473 env->dcache_line_size)));
474 _FDT((fdt_setprop_cell(fdt, offset, "d-cache-line-size",
475 env->dcache_line_size)));
476 _FDT((fdt_setprop_cell(fdt, offset, "i-cache-block-size",
477 env->icache_line_size)));
478 _FDT((fdt_setprop_cell(fdt, offset, "i-cache-line-size",
479 env->icache_line_size)));
480
481 if (pcc->l1_dcache_size) {
482 _FDT((fdt_setprop_cell(fdt, offset, "d-cache-size",
483 pcc->l1_dcache_size)));
484 } else {
3dc6f869 485 warn_report("Unknown L1 dcache size for cpu");
0da6f3fe
BR
486 }
487 if (pcc->l1_icache_size) {
488 _FDT((fdt_setprop_cell(fdt, offset, "i-cache-size",
489 pcc->l1_icache_size)));
490 } else {
3dc6f869 491 warn_report("Unknown L1 icache size for cpu");
0da6f3fe
BR
492 }
493
494 _FDT((fdt_setprop_cell(fdt, offset, "timebase-frequency", tbfreq)));
495 _FDT((fdt_setprop_cell(fdt, offset, "clock-frequency", cpufreq)));
67d7d66f
DG
496 _FDT((fdt_setprop_cell(fdt, offset, "slb-size", cpu->hash64_opts->slb_size)));
497 _FDT((fdt_setprop_cell(fdt, offset, "ibm,slb-size", cpu->hash64_opts->slb_size)));
0da6f3fe
BR
498 _FDT((fdt_setprop_string(fdt, offset, "status", "okay")));
499 _FDT((fdt_setprop(fdt, offset, "64-bit", NULL, 0)));
500
501 if (env->spr_cb[SPR_PURR].oea_read) {
502 _FDT((fdt_setprop(fdt, offset, "ibm,purr", NULL, 0)));
503 }
504
58969eee 505 if (ppc_hash64_has(cpu, PPC_HASH64_1TSEG)) {
0da6f3fe
BR
506 _FDT((fdt_setprop(fdt, offset, "ibm,processor-segment-sizes",
507 segs, sizeof(segs))));
508 }
509
29386642 510 /* Advertise VSX (vector extensions) if available
0da6f3fe 511 * 1 == VMX / Altivec available
29386642
DG
512 * 2 == VSX available
513 *
514 * Only CPUs for which we create core types in spapr_cpu_core.c
515 * are possible, and all of those have VMX */
4e5fe368 516 if (spapr_get_cap(spapr, SPAPR_CAP_VSX) != 0) {
29386642
DG
517 _FDT((fdt_setprop_cell(fdt, offset, "ibm,vmx", 2)));
518 } else {
519 _FDT((fdt_setprop_cell(fdt, offset, "ibm,vmx", 1)));
0da6f3fe
BR
520 }
521
522 /* Advertise DFP (Decimal Floating Point) if available
523 * 0 / no property == no DFP
524 * 1 == DFP available */
4e5fe368 525 if (spapr_get_cap(spapr, SPAPR_CAP_DFP) != 0) {
0da6f3fe
BR
526 _FDT((fdt_setprop_cell(fdt, offset, "ibm,dfp", 1)));
527 }
528
644a2c99
DG
529 page_sizes_prop_size = ppc_create_page_sizes_prop(cpu, page_sizes_prop,
530 sizeof(page_sizes_prop));
0da6f3fe
BR
531 if (page_sizes_prop_size) {
532 _FDT((fdt_setprop(fdt, offset, "ibm,segment-page-sizes",
533 page_sizes_prop, page_sizes_prop_size)));
534 }
535
ee76a09f 536 spapr_populate_pa_features(spapr, cpu, fdt, offset, false);
90da0d5a 537
0da6f3fe 538 _FDT((fdt_setprop_cell(fdt, offset, "ibm,chip-id",
22419c2a 539 cs->cpu_index / vcpus_per_socket)));
0da6f3fe
BR
540
541 _FDT((fdt_setprop(fdt, offset, "ibm,pft-size",
542 pft_size_prop, sizeof(pft_size_prop))));
543
99861ecb
IM
544 if (nb_numa_nodes > 1) {
545 _FDT(spapr_fixup_cpu_numa_dt(fdt, offset, cpu));
546 }
0da6f3fe 547
12dbeb16 548 _FDT(spapr_fixup_cpu_smt_dt(fdt, offset, cpu, compat_smt));
c64abd1f
SB
549
550 if (pcc->radix_page_info) {
551 for (i = 0; i < pcc->radix_page_info->count; i++) {
552 radix_AP_encodings[i] =
553 cpu_to_be32(pcc->radix_page_info->entries[i]);
554 }
555 _FDT((fdt_setprop(fdt, offset, "ibm,processor-radix-AP-encodings",
556 radix_AP_encodings,
557 pcc->radix_page_info->count *
558 sizeof(radix_AP_encodings[0]))));
559 }
0da6f3fe
BR
560}
561
562static void spapr_populate_cpus_dt_node(void *fdt, sPAPRMachineState *spapr)
563{
04d595b3 564 CPUState **rev;
0da6f3fe 565 CPUState *cs;
04d595b3 566 int n_cpus;
0da6f3fe
BR
567 int cpus_offset;
568 char *nodename;
04d595b3 569 int i;
0da6f3fe
BR
570
571 cpus_offset = fdt_add_subnode(fdt, 0, "cpus");
572 _FDT(cpus_offset);
573 _FDT((fdt_setprop_cell(fdt, cpus_offset, "#address-cells", 0x1)));
574 _FDT((fdt_setprop_cell(fdt, cpus_offset, "#size-cells", 0x0)));
575
576 /*
577 * We walk the CPUs in reverse order to ensure that CPU DT nodes
578 * created by fdt_add_subnode() end up in the right order in FDT
579 * for the guest kernel the enumerate the CPUs correctly.
04d595b3
EC
580 *
581 * The CPU list cannot be traversed in reverse order, so we need
582 * to do extra work.
0da6f3fe 583 */
04d595b3
EC
584 n_cpus = 0;
585 rev = NULL;
586 CPU_FOREACH(cs) {
587 rev = g_renew(CPUState *, rev, n_cpus + 1);
588 rev[n_cpus++] = cs;
589 }
590
591 for (i = n_cpus - 1; i >= 0; i--) {
592 CPUState *cs = rev[i];
0da6f3fe 593 PowerPCCPU *cpu = POWERPC_CPU(cs);
14bb4486 594 int index = spapr_get_vcpu_id(cpu);
0da6f3fe
BR
595 DeviceClass *dc = DEVICE_GET_CLASS(cs);
596 int offset;
597
5d0fb150 598 if (!spapr_is_thread0_in_vcore(spapr, cpu)) {
0da6f3fe
BR
599 continue;
600 }
601
602 nodename = g_strdup_printf("%s@%x", dc->fw_name, index);
603 offset = fdt_add_subnode(fdt, cpus_offset, nodename);
604 g_free(nodename);
605 _FDT(offset);
606 spapr_populate_cpu_dt(cs, fdt, offset, spapr);
607 }
608
eceba347 609 g_free(rev);
0da6f3fe
BR
610}
611
0e947a89
TH
612static int spapr_rng_populate_dt(void *fdt)
613{
614 int node;
615 int ret;
616
617 node = qemu_fdt_add_subnode(fdt, "/ibm,platform-facilities");
618 if (node <= 0) {
619 return -1;
620 }
621 ret = fdt_setprop_string(fdt, node, "device_type",
622 "ibm,platform-facilities");
623 ret |= fdt_setprop_cell(fdt, node, "#address-cells", 0x1);
624 ret |= fdt_setprop_cell(fdt, node, "#size-cells", 0x0);
625
626 node = fdt_add_subnode(fdt, node, "ibm,random-v1");
627 if (node <= 0) {
628 return -1;
629 }
630 ret |= fdt_setprop_string(fdt, node, "compatible", "ibm,random");
631
632 return ret ? -1 : 0;
633}
634
f47bd1c8
IM
635static uint32_t spapr_pc_dimm_node(MemoryDeviceInfoList *list, ram_addr_t addr)
636{
637 MemoryDeviceInfoList *info;
638
639 for (info = list; info; info = info->next) {
640 MemoryDeviceInfo *value = info->value;
641
642 if (value && value->type == MEMORY_DEVICE_INFO_KIND_DIMM) {
643 PCDIMMDeviceInfo *pcdimm_info = value->u.dimm.data;
644
ccc2cef8 645 if (addr >= pcdimm_info->addr &&
f47bd1c8
IM
646 addr < (pcdimm_info->addr + pcdimm_info->size)) {
647 return pcdimm_info->node;
648 }
649 }
650 }
651
652 return -1;
653}
654
a324d6f1
BR
655struct sPAPRDrconfCellV2 {
656 uint32_t seq_lmbs;
657 uint64_t base_addr;
658 uint32_t drc_index;
659 uint32_t aa_index;
660 uint32_t flags;
661} QEMU_PACKED;
662
663typedef struct DrconfCellQueue {
664 struct sPAPRDrconfCellV2 cell;
665 QSIMPLEQ_ENTRY(DrconfCellQueue) entry;
666} DrconfCellQueue;
667
668static DrconfCellQueue *
669spapr_get_drconf_cell(uint32_t seq_lmbs, uint64_t base_addr,
670 uint32_t drc_index, uint32_t aa_index,
671 uint32_t flags)
03d196b7 672{
a324d6f1
BR
673 DrconfCellQueue *elem;
674
675 elem = g_malloc0(sizeof(*elem));
676 elem->cell.seq_lmbs = cpu_to_be32(seq_lmbs);
677 elem->cell.base_addr = cpu_to_be64(base_addr);
678 elem->cell.drc_index = cpu_to_be32(drc_index);
679 elem->cell.aa_index = cpu_to_be32(aa_index);
680 elem->cell.flags = cpu_to_be32(flags);
681
682 return elem;
683}
684
685/* ibm,dynamic-memory-v2 */
686static int spapr_populate_drmem_v2(sPAPRMachineState *spapr, void *fdt,
687 int offset, MemoryDeviceInfoList *dimms)
688{
b0c14ec4 689 MachineState *machine = MACHINE(spapr);
cc941111 690 uint8_t *int_buf, *cur_index;
a324d6f1
BR
691 int ret;
692 uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE;
693 uint64_t addr, cur_addr, size;
b0c14ec4
DH
694 uint32_t nr_boot_lmbs = (machine->device_memory->base / lmb_size);
695 uint64_t mem_end = machine->device_memory->base +
696 memory_region_size(&machine->device_memory->mr);
cc941111 697 uint32_t node, buf_len, nr_entries = 0;
a324d6f1
BR
698 sPAPRDRConnector *drc;
699 DrconfCellQueue *elem, *next;
700 MemoryDeviceInfoList *info;
701 QSIMPLEQ_HEAD(, DrconfCellQueue) drconf_queue
702 = QSIMPLEQ_HEAD_INITIALIZER(drconf_queue);
703
704 /* Entry to cover RAM and the gap area */
705 elem = spapr_get_drconf_cell(nr_boot_lmbs, 0, 0, -1,
706 SPAPR_LMB_FLAGS_RESERVED |
707 SPAPR_LMB_FLAGS_DRC_INVALID);
708 QSIMPLEQ_INSERT_TAIL(&drconf_queue, elem, entry);
709 nr_entries++;
710
b0c14ec4 711 cur_addr = machine->device_memory->base;
a324d6f1
BR
712 for (info = dimms; info; info = info->next) {
713 PCDIMMDeviceInfo *di = info->value->u.dimm.data;
714
715 addr = di->addr;
716 size = di->size;
717 node = di->node;
718
719 /* Entry for hot-pluggable area */
720 if (cur_addr < addr) {
721 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, cur_addr / lmb_size);
722 g_assert(drc);
723 elem = spapr_get_drconf_cell((addr - cur_addr) / lmb_size,
724 cur_addr, spapr_drc_index(drc), -1, 0);
725 QSIMPLEQ_INSERT_TAIL(&drconf_queue, elem, entry);
726 nr_entries++;
727 }
728
729 /* Entry for DIMM */
730 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, addr / lmb_size);
731 g_assert(drc);
732 elem = spapr_get_drconf_cell(size / lmb_size, addr,
733 spapr_drc_index(drc), node,
734 SPAPR_LMB_FLAGS_ASSIGNED);
735 QSIMPLEQ_INSERT_TAIL(&drconf_queue, elem, entry);
736 nr_entries++;
737 cur_addr = addr + size;
738 }
739
740 /* Entry for remaining hotpluggable area */
741 if (cur_addr < mem_end) {
742 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, cur_addr / lmb_size);
743 g_assert(drc);
744 elem = spapr_get_drconf_cell((mem_end - cur_addr) / lmb_size,
745 cur_addr, spapr_drc_index(drc), -1, 0);
746 QSIMPLEQ_INSERT_TAIL(&drconf_queue, elem, entry);
747 nr_entries++;
748 }
749
750 buf_len = nr_entries * sizeof(struct sPAPRDrconfCellV2) + sizeof(uint32_t);
751 int_buf = cur_index = g_malloc0(buf_len);
752 *(uint32_t *)int_buf = cpu_to_be32(nr_entries);
753 cur_index += sizeof(nr_entries);
754
755 QSIMPLEQ_FOREACH_SAFE(elem, &drconf_queue, entry, next) {
756 memcpy(cur_index, &elem->cell, sizeof(elem->cell));
757 cur_index += sizeof(elem->cell);
758 QSIMPLEQ_REMOVE(&drconf_queue, elem, DrconfCellQueue, entry);
759 g_free(elem);
760 }
761
762 ret = fdt_setprop(fdt, offset, "ibm,dynamic-memory-v2", int_buf, buf_len);
763 g_free(int_buf);
764 if (ret < 0) {
765 return -1;
766 }
767 return 0;
768}
769
770/* ibm,dynamic-memory */
771static int spapr_populate_drmem_v1(sPAPRMachineState *spapr, void *fdt,
772 int offset, MemoryDeviceInfoList *dimms)
773{
b0c14ec4 774 MachineState *machine = MACHINE(spapr);
a324d6f1 775 int i, ret;
03d196b7 776 uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE;
0c9269a5 777 uint32_t device_lmb_start = machine->device_memory->base / lmb_size;
b0c14ec4
DH
778 uint32_t nr_lmbs = (machine->device_memory->base +
779 memory_region_size(&machine->device_memory->mr)) /
d0e5a8f2 780 lmb_size;
03d196b7 781 uint32_t *int_buf, *cur_index, buf_len;
16c25aef 782
ef001f06
TH
783 /*
784 * Allocate enough buffer size to fit in ibm,dynamic-memory
ef001f06 785 */
a324d6f1 786 buf_len = (nr_lmbs * SPAPR_DR_LMB_LIST_ENTRY_SIZE + 1) * sizeof(uint32_t);
03d196b7 787 cur_index = int_buf = g_malloc0(buf_len);
03d196b7
BR
788 int_buf[0] = cpu_to_be32(nr_lmbs);
789 cur_index++;
790 for (i = 0; i < nr_lmbs; i++) {
d0e5a8f2 791 uint64_t addr = i * lmb_size;
03d196b7
BR
792 uint32_t *dynamic_memory = cur_index;
793
0c9269a5 794 if (i >= device_lmb_start) {
d0e5a8f2 795 sPAPRDRConnector *drc;
d0e5a8f2 796
fbf55397 797 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, i);
d0e5a8f2 798 g_assert(drc);
d0e5a8f2
BR
799
800 dynamic_memory[0] = cpu_to_be32(addr >> 32);
801 dynamic_memory[1] = cpu_to_be32(addr & 0xffffffff);
0b55aa91 802 dynamic_memory[2] = cpu_to_be32(spapr_drc_index(drc));
d0e5a8f2 803 dynamic_memory[3] = cpu_to_be32(0); /* reserved */
f47bd1c8 804 dynamic_memory[4] = cpu_to_be32(spapr_pc_dimm_node(dimms, addr));
d0e5a8f2
BR
805 if (memory_region_present(get_system_memory(), addr)) {
806 dynamic_memory[5] = cpu_to_be32(SPAPR_LMB_FLAGS_ASSIGNED);
807 } else {
808 dynamic_memory[5] = cpu_to_be32(0);
809 }
03d196b7 810 } else {
d0e5a8f2
BR
811 /*
812 * LMB information for RMA, boot time RAM and gap b/n RAM and
0c9269a5 813 * device memory region -- all these are marked as reserved
d0e5a8f2
BR
814 * and as having no valid DRC.
815 */
816 dynamic_memory[0] = cpu_to_be32(addr >> 32);
817 dynamic_memory[1] = cpu_to_be32(addr & 0xffffffff);
818 dynamic_memory[2] = cpu_to_be32(0);
819 dynamic_memory[3] = cpu_to_be32(0); /* reserved */
820 dynamic_memory[4] = cpu_to_be32(-1);
821 dynamic_memory[5] = cpu_to_be32(SPAPR_LMB_FLAGS_RESERVED |
822 SPAPR_LMB_FLAGS_DRC_INVALID);
03d196b7
BR
823 }
824
825 cur_index += SPAPR_DR_LMB_LIST_ENTRY_SIZE;
826 }
827 ret = fdt_setprop(fdt, offset, "ibm,dynamic-memory", int_buf, buf_len);
a324d6f1 828 g_free(int_buf);
03d196b7 829 if (ret < 0) {
a324d6f1
BR
830 return -1;
831 }
832 return 0;
833}
834
835/*
836 * Adds ibm,dynamic-reconfiguration-memory node.
837 * Refer to docs/specs/ppc-spapr-hotplug.txt for the documentation
838 * of this device tree node.
839 */
840static int spapr_populate_drconf_memory(sPAPRMachineState *spapr, void *fdt)
841{
842 MachineState *machine = MACHINE(spapr);
843 int ret, i, offset;
844 uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE;
845 uint32_t prop_lmb_size[] = {0, cpu_to_be32(lmb_size)};
846 uint32_t *int_buf, *cur_index, buf_len;
847 int nr_nodes = nb_numa_nodes ? nb_numa_nodes : 1;
848 MemoryDeviceInfoList *dimms = NULL;
849
850 /*
0c9269a5 851 * Don't create the node if there is no device memory
a324d6f1
BR
852 */
853 if (machine->ram_size == machine->maxram_size) {
854 return 0;
855 }
856
857 offset = fdt_add_subnode(fdt, 0, "ibm,dynamic-reconfiguration-memory");
858
859 ret = fdt_setprop(fdt, offset, "ibm,lmb-size", prop_lmb_size,
860 sizeof(prop_lmb_size));
861 if (ret < 0) {
862 return ret;
863 }
864
865 ret = fdt_setprop_cell(fdt, offset, "ibm,memory-flags-mask", 0xff);
866 if (ret < 0) {
867 return ret;
868 }
869
870 ret = fdt_setprop_cell(fdt, offset, "ibm,memory-preservation-time", 0x0);
871 if (ret < 0) {
872 return ret;
873 }
874
875 /* ibm,dynamic-memory or ibm,dynamic-memory-v2 */
2cc0e2e8 876 dimms = qmp_memory_device_list();
a324d6f1
BR
877 if (spapr_ovec_test(spapr->ov5_cas, OV5_DRMEM_V2)) {
878 ret = spapr_populate_drmem_v2(spapr, fdt, offset, dimms);
879 } else {
880 ret = spapr_populate_drmem_v1(spapr, fdt, offset, dimms);
881 }
882 qapi_free_MemoryDeviceInfoList(dimms);
883
884 if (ret < 0) {
885 return ret;
03d196b7
BR
886 }
887
888 /* ibm,associativity-lookup-arrays */
a324d6f1
BR
889 buf_len = (nr_nodes * 4 + 2) * sizeof(uint32_t);
890 cur_index = int_buf = g_malloc0(buf_len);
6663864e 891 int_buf[0] = cpu_to_be32(nr_nodes);
03d196b7
BR
892 int_buf[1] = cpu_to_be32(4); /* Number of entries per associativity list */
893 cur_index += 2;
6663864e 894 for (i = 0; i < nr_nodes; i++) {
03d196b7
BR
895 uint32_t associativity[] = {
896 cpu_to_be32(0x0),
897 cpu_to_be32(0x0),
898 cpu_to_be32(0x0),
899 cpu_to_be32(i)
900 };
901 memcpy(cur_index, associativity, sizeof(associativity));
902 cur_index += 4;
903 }
904 ret = fdt_setprop(fdt, offset, "ibm,associativity-lookup-arrays", int_buf,
905 (cur_index - int_buf) * sizeof(uint32_t));
03d196b7 906 g_free(int_buf);
a324d6f1 907
03d196b7
BR
908 return ret;
909}
910
6787d27b
MR
911static int spapr_dt_cas_updates(sPAPRMachineState *spapr, void *fdt,
912 sPAPROptionVector *ov5_updates)
913{
914 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr);
417ece33 915 int ret = 0, offset;
6787d27b
MR
916
917 /* Generate ibm,dynamic-reconfiguration-memory node if required */
918 if (spapr_ovec_test(ov5_updates, OV5_DRCONF_MEMORY)) {
919 g_assert(smc->dr_lmb_enabled);
920 ret = spapr_populate_drconf_memory(spapr, fdt);
417ece33
MR
921 if (ret) {
922 goto out;
923 }
6787d27b
MR
924 }
925
417ece33
MR
926 offset = fdt_path_offset(fdt, "/chosen");
927 if (offset < 0) {
928 offset = fdt_add_subnode(fdt, 0, "chosen");
929 if (offset < 0) {
930 return offset;
931 }
932 }
933 ret = spapr_ovec_populate_dt(fdt, offset, spapr->ov5_cas,
934 "ibm,architecture-vec-5");
935
936out:
6787d27b
MR
937 return ret;
938}
939
10f12e64
DHB
940static bool spapr_hotplugged_dev_before_cas(void)
941{
942 Object *drc_container, *obj;
943 ObjectProperty *prop;
944 ObjectPropertyIterator iter;
945
946 drc_container = container_get(object_get_root(), "/dr-connector");
947 object_property_iter_init(&iter, drc_container);
948 while ((prop = object_property_iter_next(&iter))) {
949 if (!strstart(prop->type, "link<", NULL)) {
950 continue;
951 }
952 obj = object_property_get_link(drc_container, prop->name, NULL);
953 if (spapr_drc_needed(obj)) {
954 return true;
955 }
956 }
957 return false;
958}
959
03d196b7
BR
960int spapr_h_cas_compose_response(sPAPRMachineState *spapr,
961 target_ulong addr, target_ulong size,
6787d27b 962 sPAPROptionVector *ov5_updates)
03d196b7
BR
963{
964 void *fdt, *fdt_skel;
965 sPAPRDeviceTreeUpdateHeader hdr = { .version_id = 1 };
03d196b7 966
10f12e64
DHB
967 if (spapr_hotplugged_dev_before_cas()) {
968 return 1;
969 }
970
827b17c4
GK
971 if (size < sizeof(hdr) || size > FW_MAX_SIZE) {
972 error_report("SLOF provided an unexpected CAS buffer size "
973 TARGET_FMT_lu " (min: %zu, max: %u)",
974 size, sizeof(hdr), FW_MAX_SIZE);
975 exit(EXIT_FAILURE);
976 }
977
03d196b7
BR
978 size -= sizeof(hdr);
979
10f12e64 980 /* Create skeleton */
03d196b7
BR
981 fdt_skel = g_malloc0(size);
982 _FDT((fdt_create(fdt_skel, size)));
127f03e4 983 _FDT((fdt_finish_reservemap(fdt_skel)));
03d196b7
BR
984 _FDT((fdt_begin_node(fdt_skel, "")));
985 _FDT((fdt_end_node(fdt_skel)));
986 _FDT((fdt_finish(fdt_skel)));
987 fdt = g_malloc0(size);
988 _FDT((fdt_open_into(fdt_skel, fdt, size)));
989 g_free(fdt_skel);
990
991 /* Fixup cpu nodes */
5b120785 992 _FDT((spapr_fixup_cpu_dt(fdt, spapr)));
03d196b7 993
6787d27b
MR
994 if (spapr_dt_cas_updates(spapr, fdt, ov5_updates)) {
995 return -1;
03d196b7
BR
996 }
997
998 /* Pack resulting tree */
999 _FDT((fdt_pack(fdt)));
1000
1001 if (fdt_totalsize(fdt) + sizeof(hdr) > size) {
1002 trace_spapr_cas_failed(size);
1003 return -1;
1004 }
1005
1006 cpu_physical_memory_write(addr, &hdr, sizeof(hdr));
1007 cpu_physical_memory_write(addr + sizeof(hdr), fdt, fdt_totalsize(fdt));
1008 trace_spapr_cas_continue(fdt_totalsize(fdt) + sizeof(hdr));
1009 g_free(fdt);
1010
1011 return 0;
1012}
1013
3f5dabce
DG
1014static void spapr_dt_rtas(sPAPRMachineState *spapr, void *fdt)
1015{
1016 int rtas;
1017 GString *hypertas = g_string_sized_new(256);
1018 GString *qemu_hypertas = g_string_sized_new(256);
1019 uint32_t refpoints[] = { cpu_to_be32(0x4), cpu_to_be32(0x4) };
0c9269a5 1020 uint64_t max_device_addr = MACHINE(spapr)->device_memory->base +
b0c14ec4 1021 memory_region_size(&MACHINE(spapr)->device_memory->mr);
3f5dabce 1022 uint32_t lrdr_capacity[] = {
0c9269a5
DH
1023 cpu_to_be32(max_device_addr >> 32),
1024 cpu_to_be32(max_device_addr & 0xffffffff),
3f5dabce
DG
1025 0, cpu_to_be32(SPAPR_MEMORY_BLOCK_SIZE),
1026 cpu_to_be32(max_cpus / smp_threads),
1027 };
da9f80fb
SP
1028 uint32_t maxdomains[] = {
1029 cpu_to_be32(4),
1030 cpu_to_be32(0),
1031 cpu_to_be32(0),
1032 cpu_to_be32(0),
3908a24f 1033 cpu_to_be32(nb_numa_nodes ? nb_numa_nodes : 1),
da9f80fb 1034 };
3f5dabce
DG
1035
1036 _FDT(rtas = fdt_add_subnode(fdt, 0, "rtas"));
1037
1038 /* hypertas */
1039 add_str(hypertas, "hcall-pft");
1040 add_str(hypertas, "hcall-term");
1041 add_str(hypertas, "hcall-dabr");
1042 add_str(hypertas, "hcall-interrupt");
1043 add_str(hypertas, "hcall-tce");
1044 add_str(hypertas, "hcall-vio");
1045 add_str(hypertas, "hcall-splpar");
1046 add_str(hypertas, "hcall-bulk");
1047 add_str(hypertas, "hcall-set-mode");
1048 add_str(hypertas, "hcall-sprg0");
1049 add_str(hypertas, "hcall-copy");
1050 add_str(hypertas, "hcall-debug");
c24ba3d0 1051 add_str(hypertas, "hcall-vphn");
3f5dabce
DG
1052 add_str(qemu_hypertas, "hcall-memop1");
1053
1054 if (!kvm_enabled() || kvmppc_spapr_use_multitce()) {
1055 add_str(hypertas, "hcall-multi-tce");
1056 }
30f4b05b
DG
1057
1058 if (spapr->resize_hpt != SPAPR_RESIZE_HPT_DISABLED) {
1059 add_str(hypertas, "hcall-hpt-resize");
1060 }
1061
3f5dabce
DG
1062 _FDT(fdt_setprop(fdt, rtas, "ibm,hypertas-functions",
1063 hypertas->str, hypertas->len));
1064 g_string_free(hypertas, TRUE);
1065 _FDT(fdt_setprop(fdt, rtas, "qemu,hypertas-functions",
1066 qemu_hypertas->str, qemu_hypertas->len));
1067 g_string_free(qemu_hypertas, TRUE);
1068
1069 _FDT(fdt_setprop(fdt, rtas, "ibm,associativity-reference-points",
1070 refpoints, sizeof(refpoints)));
1071
da9f80fb
SP
1072 _FDT(fdt_setprop(fdt, rtas, "ibm,max-associativity-domains",
1073 maxdomains, sizeof(maxdomains)));
1074
3f5dabce
DG
1075 _FDT(fdt_setprop_cell(fdt, rtas, "rtas-error-log-max",
1076 RTAS_ERROR_LOG_MAX));
1077 _FDT(fdt_setprop_cell(fdt, rtas, "rtas-event-scan-rate",
1078 RTAS_EVENT_SCAN_RATE));
1079
4f441474
DG
1080 g_assert(msi_nonbroken);
1081 _FDT(fdt_setprop(fdt, rtas, "ibm,change-msix-capable", NULL, 0));
3f5dabce
DG
1082
1083 /*
1084 * According to PAPR, rtas ibm,os-term does not guarantee a return
1085 * back to the guest cpu.
1086 *
1087 * While an additional ibm,extended-os-term property indicates
1088 * that rtas call return will always occur. Set this property.
1089 */
1090 _FDT(fdt_setprop(fdt, rtas, "ibm,extended-os-term", NULL, 0));
1091
1092 _FDT(fdt_setprop(fdt, rtas, "ibm,lrdr-capacity",
1093 lrdr_capacity, sizeof(lrdr_capacity)));
1094
1095 spapr_dt_rtas_tokens(fdt, rtas);
1096}
1097
db592b5b
CLG
1098/*
1099 * Prepare ibm,arch-vec-5-platform-support, which indicates the MMU
1100 * and the XIVE features that the guest may request and thus the valid
1101 * values for bytes 23..26 of option vector 5:
1102 */
1103static void spapr_dt_ov5_platform_support(sPAPRMachineState *spapr, void *fdt,
1104 int chosen)
9fb4541f 1105{
545d6e2b
SJS
1106 PowerPCCPU *first_ppc_cpu = POWERPC_CPU(first_cpu);
1107
f2b14e3a 1108 char val[2 * 4] = {
3ba3d0bc 1109 23, spapr->irq->ov5, /* Xive mode. */
9fb4541f
SB
1110 24, 0x00, /* Hash/Radix, filled in below. */
1111 25, 0x00, /* Hash options: Segment Tables == no, GTSE == no. */
1112 26, 0x40, /* Radix options: GTSE == yes. */
1113 };
1114
7abd43ba
SJS
1115 if (!ppc_check_compat(first_ppc_cpu, CPU_POWERPC_LOGICAL_3_00, 0,
1116 first_ppc_cpu->compat_pvr)) {
db592b5b
CLG
1117 /*
1118 * If we're in a pre POWER9 compat mode then the guest should
1119 * do hash and use the legacy interrupt mode
1120 */
1121 val[1] = 0x00; /* XICS */
7abd43ba
SJS
1122 val[3] = 0x00; /* Hash */
1123 } else if (kvm_enabled()) {
9fb4541f 1124 if (kvmppc_has_cap_mmu_radix() && kvmppc_has_cap_mmu_hash_v3()) {
f2b14e3a 1125 val[3] = 0x80; /* OV5_MMU_BOTH */
9fb4541f 1126 } else if (kvmppc_has_cap_mmu_radix()) {
f2b14e3a 1127 val[3] = 0x40; /* OV5_MMU_RADIX_300 */
9fb4541f 1128 } else {
f2b14e3a 1129 val[3] = 0x00; /* Hash */
9fb4541f
SB
1130 }
1131 } else {
7abd43ba
SJS
1132 /* V3 MMU supports both hash and radix in tcg (with dynamic switching) */
1133 val[3] = 0xC0;
9fb4541f
SB
1134 }
1135 _FDT(fdt_setprop(fdt, chosen, "ibm,arch-vec-5-platform-support",
1136 val, sizeof(val)));
1137}
1138
7c866c6a
DG
1139static void spapr_dt_chosen(sPAPRMachineState *spapr, void *fdt)
1140{
1141 MachineState *machine = MACHINE(spapr);
1142 int chosen;
1143 const char *boot_device = machine->boot_order;
1144 char *stdout_path = spapr_vio_stdout_path(spapr->vio_bus);
1145 size_t cb = 0;
907aac2f 1146 char *bootlist = get_boot_devices_list(&cb);
7c866c6a
DG
1147
1148 _FDT(chosen = fdt_add_subnode(fdt, 0, "chosen"));
1149
7c866c6a
DG
1150 _FDT(fdt_setprop_string(fdt, chosen, "bootargs", machine->kernel_cmdline));
1151 _FDT(fdt_setprop_cell(fdt, chosen, "linux,initrd-start",
1152 spapr->initrd_base));
1153 _FDT(fdt_setprop_cell(fdt, chosen, "linux,initrd-end",
1154 spapr->initrd_base + spapr->initrd_size));
1155
1156 if (spapr->kernel_size) {
1157 uint64_t kprop[2] = { cpu_to_be64(KERNEL_LOAD_ADDR),
1158 cpu_to_be64(spapr->kernel_size) };
1159
1160 _FDT(fdt_setprop(fdt, chosen, "qemu,boot-kernel",
1161 &kprop, sizeof(kprop)));
1162 if (spapr->kernel_le) {
1163 _FDT(fdt_setprop(fdt, chosen, "qemu,boot-kernel-le", NULL, 0));
1164 }
1165 }
1166 if (boot_menu) {
1167 _FDT((fdt_setprop_cell(fdt, chosen, "qemu,boot-menu", boot_menu)));
1168 }
1169 _FDT(fdt_setprop_cell(fdt, chosen, "qemu,graphic-width", graphic_width));
1170 _FDT(fdt_setprop_cell(fdt, chosen, "qemu,graphic-height", graphic_height));
1171 _FDT(fdt_setprop_cell(fdt, chosen, "qemu,graphic-depth", graphic_depth));
1172
1173 if (cb && bootlist) {
1174 int i;
1175
1176 for (i = 0; i < cb; i++) {
1177 if (bootlist[i] == '\n') {
1178 bootlist[i] = ' ';
1179 }
1180 }
1181 _FDT(fdt_setprop_string(fdt, chosen, "qemu,boot-list", bootlist));
1182 }
1183
1184 if (boot_device && strlen(boot_device)) {
1185 _FDT(fdt_setprop_string(fdt, chosen, "qemu,boot-device", boot_device));
1186 }
1187
1188 if (!spapr->has_graphics && stdout_path) {
90ee4e01
ND
1189 /*
1190 * "linux,stdout-path" and "stdout" properties are deprecated by linux
1191 * kernel. New platforms should only use the "stdout-path" property. Set
1192 * the new property and continue using older property to remain
1193 * compatible with the existing firmware.
1194 */
7c866c6a 1195 _FDT(fdt_setprop_string(fdt, chosen, "linux,stdout-path", stdout_path));
90ee4e01 1196 _FDT(fdt_setprop_string(fdt, chosen, "stdout-path", stdout_path));
7c866c6a
DG
1197 }
1198
db592b5b 1199 spapr_dt_ov5_platform_support(spapr, fdt, chosen);
9fb4541f 1200
7c866c6a
DG
1201 g_free(stdout_path);
1202 g_free(bootlist);
1203}
1204
fca5f2dc
DG
1205static void spapr_dt_hypervisor(sPAPRMachineState *spapr, void *fdt)
1206{
1207 /* The /hypervisor node isn't in PAPR - this is a hack to allow PR
1208 * KVM to work under pHyp with some guest co-operation */
1209 int hypervisor;
1210 uint8_t hypercall[16];
1211
1212 _FDT(hypervisor = fdt_add_subnode(fdt, 0, "hypervisor"));
1213 /* indicate KVM hypercall interface */
1214 _FDT(fdt_setprop_string(fdt, hypervisor, "compatible", "linux,kvm"));
1215 if (kvmppc_has_cap_fixup_hcalls()) {
1216 /*
1217 * Older KVM versions with older guest kernels were broken
1218 * with the magic page, don't allow the guest to map it.
1219 */
1220 if (!kvmppc_get_hypercall(first_cpu->env_ptr, hypercall,
1221 sizeof(hypercall))) {
1222 _FDT(fdt_setprop(fdt, hypervisor, "hcall-instructions",
1223 hypercall, sizeof(hypercall)));
1224 }
1225 }
1226}
1227
df269271 1228static void *spapr_build_fdt(sPAPRMachineState *spapr)
a3467baa 1229{
c86c1aff 1230 MachineState *machine = MACHINE(spapr);
3c0c47e3 1231 MachineClass *mc = MACHINE_GET_CLASS(machine);
c20d332a 1232 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(machine);
7c866c6a 1233 int ret;
a3467baa 1234 void *fdt;
3384f95c 1235 sPAPRPHBState *phb;
398a0bd5 1236 char *buf;
a3467baa 1237
398a0bd5
DG
1238 fdt = g_malloc0(FDT_MAX_SIZE);
1239 _FDT((fdt_create_empty_tree(fdt, FDT_MAX_SIZE)));
a3467baa 1240
398a0bd5
DG
1241 /* Root node */
1242 _FDT(fdt_setprop_string(fdt, 0, "device_type", "chrp"));
1243 _FDT(fdt_setprop_string(fdt, 0, "model", "IBM pSeries (emulated by qemu)"));
1244 _FDT(fdt_setprop_string(fdt, 0, "compatible", "qemu,pseries"));
1245
1246 /*
1247 * Add info to guest to indentify which host is it being run on
1248 * and what is the uuid of the guest
1249 */
27461d69
PP
1250 if (spapr->host_model && !g_str_equal(spapr->host_model, "none")) {
1251 if (g_str_equal(spapr->host_model, "passthrough")) {
1252 /* -M host-model=passthrough */
1253 if (kvmppc_get_host_model(&buf)) {
1254 _FDT(fdt_setprop_string(fdt, 0, "host-model", buf));
1255 g_free(buf);
1256 }
1257 } else {
1258 /* -M host-model=<user-string> */
1259 _FDT(fdt_setprop_string(fdt, 0, "host-model", spapr->host_model));
1260 }
398a0bd5 1261 }
27461d69
PP
1262
1263 if (spapr->host_serial && !g_str_equal(spapr->host_serial, "none")) {
1264 if (g_str_equal(spapr->host_serial, "passthrough")) {
1265 /* -M host-serial=passthrough */
1266 if (kvmppc_get_host_serial(&buf)) {
1267 _FDT(fdt_setprop_string(fdt, 0, "host-serial", buf));
1268 g_free(buf);
1269 }
1270 } else {
1271 /* -M host-serial=<user-string> */
1272 _FDT(fdt_setprop_string(fdt, 0, "host-serial", spapr->host_serial));
1273 }
398a0bd5
DG
1274 }
1275
1276 buf = qemu_uuid_unparse_strdup(&qemu_uuid);
1277
1278 _FDT(fdt_setprop_string(fdt, 0, "vm,uuid", buf));
1279 if (qemu_uuid_set) {
1280 _FDT(fdt_setprop_string(fdt, 0, "system-id", buf));
1281 }
1282 g_free(buf);
1283
1284 if (qemu_get_vm_name()) {
1285 _FDT(fdt_setprop_string(fdt, 0, "ibm,partition-name",
1286 qemu_get_vm_name()));
1287 }
1288
1289 _FDT(fdt_setprop_cell(fdt, 0, "#address-cells", 2));
1290 _FDT(fdt_setprop_cell(fdt, 0, "#size-cells", 2));
4040ab72 1291
fc7e0765 1292 /* /interrupt controller */
3ba3d0bc 1293 spapr->irq->dt_populate(spapr, spapr_max_server_number(spapr), fdt,
5c7adcf4 1294 PHANDLE_INTC);
fc7e0765 1295
e8f986fc
BR
1296 ret = spapr_populate_memory(spapr, fdt);
1297 if (ret < 0) {
ce9863b7 1298 error_report("couldn't setup memory nodes in fdt");
e8f986fc 1299 exit(1);
7f763a5d
DG
1300 }
1301
bf5a6696
DG
1302 /* /vdevice */
1303 spapr_dt_vdevice(spapr->vio_bus, fdt);
4040ab72 1304
4d9392be
TH
1305 if (object_resolve_path_type("", TYPE_SPAPR_RNG, NULL)) {
1306 ret = spapr_rng_populate_dt(fdt);
1307 if (ret < 0) {
ce9863b7 1308 error_report("could not set up rng device in the fdt");
4d9392be
TH
1309 exit(1);
1310 }
1311 }
1312
3384f95c 1313 QLIST_FOREACH(phb, &spapr->phbs, list) {
5c7adcf4 1314 ret = spapr_populate_pci_dt(phb, PHANDLE_INTC, fdt,
3ba3d0bc 1315 spapr->irq->nr_msis);
da34fed7
TH
1316 if (ret < 0) {
1317 error_report("couldn't setup PCI devices in fdt");
1318 exit(1);
1319 }
3384f95c
DG
1320 }
1321
0da6f3fe
BR
1322 /* cpus */
1323 spapr_populate_cpus_dt_node(fdt, spapr);
6e806cc3 1324
c20d332a
BR
1325 if (smc->dr_lmb_enabled) {
1326 _FDT(spapr_drc_populate_dt(fdt, 0, NULL, SPAPR_DR_CONNECTOR_TYPE_LMB));
1327 }
1328
c5514d0e 1329 if (mc->has_hotpluggable_cpus) {
af81cf32
BR
1330 int offset = fdt_path_offset(fdt, "/cpus");
1331 ret = spapr_drc_populate_dt(fdt, offset, NULL,
1332 SPAPR_DR_CONNECTOR_TYPE_CPU);
1333 if (ret < 0) {
1334 error_report("Couldn't set up CPU DR device tree properties");
1335 exit(1);
1336 }
1337 }
1338
ffb1e275 1339 /* /event-sources */
ffbb1705 1340 spapr_dt_events(spapr, fdt);
ffb1e275 1341
3f5dabce
DG
1342 /* /rtas */
1343 spapr_dt_rtas(spapr, fdt);
1344
7c866c6a
DG
1345 /* /chosen */
1346 spapr_dt_chosen(spapr, fdt);
cf6e5223 1347
fca5f2dc
DG
1348 /* /hypervisor */
1349 if (kvm_enabled()) {
1350 spapr_dt_hypervisor(spapr, fdt);
1351 }
1352
cf6e5223
DG
1353 /* Build memory reserve map */
1354 if (spapr->kernel_size) {
1355 _FDT((fdt_add_mem_rsv(fdt, KERNEL_LOAD_ADDR, spapr->kernel_size)));
1356 }
1357 if (spapr->initrd_size) {
1358 _FDT((fdt_add_mem_rsv(fdt, spapr->initrd_base, spapr->initrd_size)));
1359 }
1360
6787d27b
MR
1361 /* ibm,client-architecture-support updates */
1362 ret = spapr_dt_cas_updates(spapr, fdt, spapr->ov5_cas);
1363 if (ret < 0) {
1364 error_report("couldn't setup CAS properties fdt");
1365 exit(1);
1366 }
1367
997b6cfc 1368 return fdt;
9fdf0c29
DG
1369}
1370
1371static uint64_t translate_kernel_address(void *opaque, uint64_t addr)
1372{
1373 return (addr & 0x0fffffff) + KERNEL_LOAD_ADDR;
1374}
1375
1d1be34d
DG
1376static void emulate_spapr_hypercall(PPCVirtualHypervisor *vhyp,
1377 PowerPCCPU *cpu)
9fdf0c29 1378{
1b14670a
AF
1379 CPUPPCState *env = &cpu->env;
1380
8d04fb55
JK
1381 /* The TCG path should also be holding the BQL at this point */
1382 g_assert(qemu_mutex_iothread_locked());
1383
efcb9383
DG
1384 if (msr_pr) {
1385 hcall_dprintf("Hypercall made with MSR[PR]=1\n");
1386 env->gpr[3] = H_PRIVILEGE;
1387 } else {
aa100fa4 1388 env->gpr[3] = spapr_hypercall(cpu, env->gpr[3], &env->gpr[4]);
efcb9383 1389 }
9fdf0c29
DG
1390}
1391
00fd075e
BH
1392struct LPCRSyncState {
1393 target_ulong value;
1394 target_ulong mask;
1395};
1396
1397static void do_lpcr_sync(CPUState *cs, run_on_cpu_data arg)
1398{
1399 struct LPCRSyncState *s = arg.host_ptr;
1400 PowerPCCPU *cpu = POWERPC_CPU(cs);
1401 CPUPPCState *env = &cpu->env;
1402 target_ulong lpcr;
1403
1404 cpu_synchronize_state(cs);
1405 lpcr = env->spr[SPR_LPCR];
1406 lpcr &= ~s->mask;
1407 lpcr |= s->value;
1408 ppc_store_lpcr(cpu, lpcr);
1409}
1410
1411void spapr_set_all_lpcrs(target_ulong value, target_ulong mask)
1412{
1413 CPUState *cs;
1414 struct LPCRSyncState s = {
1415 .value = value,
1416 .mask = mask
1417 };
1418 CPU_FOREACH(cs) {
1419 run_on_cpu(cs, do_lpcr_sync, RUN_ON_CPU_HOST_PTR(&s));
1420 }
1421}
1422
79825f4d 1423static void spapr_get_pate(PPCVirtualHypervisor *vhyp, ppc_v3_pate_t *entry)
9861bb3e
SJS
1424{
1425 sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);
1426
79825f4d
BH
1427 /* Copy PATE1:GR into PATE0:HR */
1428 entry->dw0 = spapr->patb_entry & PATE0_HR;
1429 entry->dw1 = spapr->patb_entry;
9861bb3e
SJS
1430}
1431
e6b8fd24
SMJ
1432#define HPTE(_table, _i) (void *)(((uint64_t *)(_table)) + ((_i) * 2))
1433#define HPTE_VALID(_hpte) (tswap64(*((uint64_t *)(_hpte))) & HPTE64_V_VALID)
1434#define HPTE_DIRTY(_hpte) (tswap64(*((uint64_t *)(_hpte))) & HPTE64_V_HPTE_DIRTY)
1435#define CLEAN_HPTE(_hpte) ((*(uint64_t *)(_hpte)) &= tswap64(~HPTE64_V_HPTE_DIRTY))
1436#define DIRTY_HPTE(_hpte) ((*(uint64_t *)(_hpte)) |= tswap64(HPTE64_V_HPTE_DIRTY))
1437
715c5407
DG
1438/*
1439 * Get the fd to access the kernel htab, re-opening it if necessary
1440 */
1441static int get_htab_fd(sPAPRMachineState *spapr)
1442{
14b0d748
GK
1443 Error *local_err = NULL;
1444
715c5407
DG
1445 if (spapr->htab_fd >= 0) {
1446 return spapr->htab_fd;
1447 }
1448
14b0d748 1449 spapr->htab_fd = kvmppc_get_htab_fd(false, 0, &local_err);
715c5407 1450 if (spapr->htab_fd < 0) {
14b0d748 1451 error_report_err(local_err);
715c5407
DG
1452 }
1453
1454 return spapr->htab_fd;
1455}
1456
b4db5413 1457void close_htab_fd(sPAPRMachineState *spapr)
715c5407
DG
1458{
1459 if (spapr->htab_fd >= 0) {
1460 close(spapr->htab_fd);
1461 }
1462 spapr->htab_fd = -1;
1463}
1464
e57ca75c
DG
1465static hwaddr spapr_hpt_mask(PPCVirtualHypervisor *vhyp)
1466{
1467 sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);
1468
1469 return HTAB_SIZE(spapr) / HASH_PTEG_SIZE_64 - 1;
1470}
1471
1ec26c75
GK
1472static target_ulong spapr_encode_hpt_for_kvm_pr(PPCVirtualHypervisor *vhyp)
1473{
1474 sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);
1475
1476 assert(kvm_enabled());
1477
1478 if (!spapr->htab) {
1479 return 0;
1480 }
1481
1482 return (target_ulong)(uintptr_t)spapr->htab | (spapr->htab_shift - 18);
1483}
1484
e57ca75c
DG
1485static const ppc_hash_pte64_t *spapr_map_hptes(PPCVirtualHypervisor *vhyp,
1486 hwaddr ptex, int n)
1487{
1488 sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);
1489 hwaddr pte_offset = ptex * HASH_PTE_SIZE_64;
1490
1491 if (!spapr->htab) {
1492 /*
1493 * HTAB is controlled by KVM. Fetch into temporary buffer
1494 */
1495 ppc_hash_pte64_t *hptes = g_malloc(n * HASH_PTE_SIZE_64);
1496 kvmppc_read_hptes(hptes, ptex, n);
1497 return hptes;
1498 }
1499
1500 /*
1501 * HTAB is controlled by QEMU. Just point to the internally
1502 * accessible PTEG.
1503 */
1504 return (const ppc_hash_pte64_t *)(spapr->htab + pte_offset);
1505}
1506
1507static void spapr_unmap_hptes(PPCVirtualHypervisor *vhyp,
1508 const ppc_hash_pte64_t *hptes,
1509 hwaddr ptex, int n)
1510{
1511 sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);
1512
1513 if (!spapr->htab) {
1514 g_free((void *)hptes);
1515 }
1516
1517 /* Nothing to do for qemu managed HPT */
1518}
1519
1520static void spapr_store_hpte(PPCVirtualHypervisor *vhyp, hwaddr ptex,
1521 uint64_t pte0, uint64_t pte1)
1522{
1523 sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);
1524 hwaddr offset = ptex * HASH_PTE_SIZE_64;
1525
1526 if (!spapr->htab) {
1527 kvmppc_write_hpte(ptex, pte0, pte1);
1528 } else {
3054b0ca
BH
1529 if (pte0 & HPTE64_V_VALID) {
1530 stq_p(spapr->htab + offset + HASH_PTE_SIZE_64 / 2, pte1);
1531 /*
1532 * When setting valid, we write PTE1 first. This ensures
1533 * proper synchronization with the reading code in
1534 * ppc_hash64_pteg_search()
1535 */
1536 smp_wmb();
1537 stq_p(spapr->htab + offset, pte0);
1538 } else {
1539 stq_p(spapr->htab + offset, pte0);
1540 /*
1541 * When clearing it we set PTE0 first. This ensures proper
1542 * synchronization with the reading code in
1543 * ppc_hash64_pteg_search()
1544 */
1545 smp_wmb();
1546 stq_p(spapr->htab + offset + HASH_PTE_SIZE_64 / 2, pte1);
1547 }
e57ca75c
DG
1548 }
1549}
1550
0b0b8310 1551int spapr_hpt_shift_for_ramsize(uint64_t ramsize)
8dfe8e7f
DG
1552{
1553 int shift;
1554
1555 /* We aim for a hash table of size 1/128 the size of RAM (rounded
1556 * up). The PAPR recommendation is actually 1/64 of RAM size, but
1557 * that's much more than is needed for Linux guests */
1558 shift = ctz64(pow2ceil(ramsize)) - 7;
1559 shift = MAX(shift, 18); /* Minimum architected size */
1560 shift = MIN(shift, 46); /* Maximum architected size */
1561 return shift;
1562}
1563
06ec79e8
BR
1564void spapr_free_hpt(sPAPRMachineState *spapr)
1565{
1566 g_free(spapr->htab);
1567 spapr->htab = NULL;
1568 spapr->htab_shift = 0;
1569 close_htab_fd(spapr);
1570}
1571
2772cf6b
DG
1572void spapr_reallocate_hpt(sPAPRMachineState *spapr, int shift,
1573 Error **errp)
7f763a5d 1574{
c5f54f3e
DG
1575 long rc;
1576
1577 /* Clean up any HPT info from a previous boot */
06ec79e8 1578 spapr_free_hpt(spapr);
c5f54f3e
DG
1579
1580 rc = kvmppc_reset_htab(shift);
1581 if (rc < 0) {
1582 /* kernel-side HPT needed, but couldn't allocate one */
1583 error_setg_errno(errp, errno,
1584 "Failed to allocate KVM HPT of order %d (try smaller maxmem?)",
1585 shift);
1586 /* This is almost certainly fatal, but if the caller really
1587 * wants to carry on with shift == 0, it's welcome to try */
1588 } else if (rc > 0) {
1589 /* kernel-side HPT allocated */
1590 if (rc != shift) {
1591 error_setg(errp,
1592 "Requested order %d HPT, but kernel allocated order %ld (try smaller maxmem?)",
1593 shift, rc);
7735feda
BR
1594 }
1595
7f763a5d 1596 spapr->htab_shift = shift;
c18ad9a5 1597 spapr->htab = NULL;
b817772a 1598 } else {
c5f54f3e
DG
1599 /* kernel-side HPT not needed, allocate in userspace instead */
1600 size_t size = 1ULL << shift;
1601 int i;
b817772a 1602
c5f54f3e
DG
1603 spapr->htab = qemu_memalign(size, size);
1604 if (!spapr->htab) {
1605 error_setg_errno(errp, errno,
1606 "Could not allocate HPT of order %d", shift);
1607 return;
7735feda
BR
1608 }
1609
c5f54f3e
DG
1610 memset(spapr->htab, 0, size);
1611 spapr->htab_shift = shift;
e6b8fd24 1612
c5f54f3e
DG
1613 for (i = 0; i < size / HASH_PTE_SIZE_64; i++) {
1614 DIRTY_HPTE(HPTE(spapr->htab, i));
e6b8fd24 1615 }
7f763a5d 1616 }
ee4d9ecc 1617 /* We're setting up a hash table, so that means we're not radix */
00fd075e 1618 spapr_set_all_lpcrs(0, LPCR_HR | LPCR_UPRT);
9fdf0c29
DG
1619}
1620
b4db5413
SJS
1621void spapr_setup_hpt_and_vrma(sPAPRMachineState *spapr)
1622{
2772cf6b
DG
1623 int hpt_shift;
1624
1625 if ((spapr->resize_hpt == SPAPR_RESIZE_HPT_DISABLED)
1626 || (spapr->cas_reboot
1627 && !spapr_ovec_test(spapr->ov5_cas, OV5_HPT_RESIZE))) {
1628 hpt_shift = spapr_hpt_shift_for_ramsize(MACHINE(spapr)->maxram_size);
1629 } else {
768a20f3
DG
1630 uint64_t current_ram_size;
1631
1632 current_ram_size = MACHINE(spapr)->ram_size + get_plugged_memory_size();
1633 hpt_shift = spapr_hpt_shift_for_ramsize(current_ram_size);
2772cf6b
DG
1634 }
1635 spapr_reallocate_hpt(spapr, hpt_shift, &error_fatal);
1636
b4db5413 1637 if (spapr->vrma_adjust) {
c86c1aff 1638 spapr->rma_size = kvmppc_rma_size(spapr_node0_size(MACHINE(spapr)),
b4db5413
SJS
1639 spapr->htab_shift);
1640 }
b4db5413
SJS
1641}
1642
82512483
GK
1643static int spapr_reset_drcs(Object *child, void *opaque)
1644{
1645 sPAPRDRConnector *drc =
1646 (sPAPRDRConnector *) object_dynamic_cast(child,
1647 TYPE_SPAPR_DR_CONNECTOR);
1648
1649 if (drc) {
1650 spapr_drc_reset(drc);
1651 }
1652
1653 return 0;
1654}
1655
bcb5ce08 1656static void spapr_machine_reset(void)
a3467baa 1657{
c5f54f3e
DG
1658 MachineState *machine = MACHINE(qdev_get_machine());
1659 sPAPRMachineState *spapr = SPAPR_MACHINE(machine);
182735ef 1660 PowerPCCPU *first_ppc_cpu;
b7d1f77a 1661 uint32_t rtas_limit;
cae172ab 1662 hwaddr rtas_addr, fdt_addr;
997b6cfc
DG
1663 void *fdt;
1664 int rc;
259186a7 1665
9f6edd06 1666 spapr_caps_apply(spapr);
33face6b 1667
1481fe5f
LV
1668 first_ppc_cpu = POWERPC_CPU(first_cpu);
1669 if (kvm_enabled() && kvmppc_has_cap_mmu_radix() &&
ad99d04c
DG
1670 ppc_type_check_compat(machine->cpu_type, CPU_POWERPC_LOGICAL_3_00, 0,
1671 spapr->max_compat_pvr)) {
79825f4d
BH
1672 /*
1673 * If using KVM with radix mode available, VCPUs can be started
b4db5413 1674 * without a HPT because KVM will start them in radix mode.
79825f4d
BH
1675 * Set the GR bit in PATE so that we know there is no HPT.
1676 */
1677 spapr->patb_entry = PATE1_GR;
00fd075e 1678 spapr_set_all_lpcrs(LPCR_HR | LPCR_UPRT, LPCR_HR | LPCR_UPRT);
b4db5413 1679 } else {
b4db5413 1680 spapr_setup_hpt_and_vrma(spapr);
c5f54f3e 1681 }
a3467baa 1682
79825f4d
BH
1683 /*
1684 * If this reset wasn't generated by CAS, we should reset our
1685 * negotiated options and start from scratch
1686 */
9012a53f
GK
1687 if (!spapr->cas_reboot) {
1688 spapr_ovec_cleanup(spapr->ov5_cas);
1689 spapr->ov5_cas = spapr_ovec_new();
1690
1691 ppc_set_compat(first_ppc_cpu, spapr->max_compat_pvr, &error_fatal);
1692 }
1693
82cffa2e
CLG
1694 if (!SPAPR_MACHINE_GET_CLASS(spapr)->legacy_irq_allocation) {
1695 spapr_irq_msi_reset(spapr);
1696 }
1697
c8787ad4 1698 qemu_devices_reset();
82512483 1699
b2e22477
CLG
1700 /*
1701 * This is fixing some of the default configuration of the XIVE
1702 * devices. To be called after the reset of the machine devices.
1703 */
1704 spapr_irq_reset(spapr, &error_fatal);
1705
82512483
GK
1706 /* DRC reset may cause a device to be unplugged. This will cause troubles
1707 * if this device is used by another device (eg, a running vhost backend
1708 * will crash QEMU if the DIMM holding the vring goes away). To avoid such
1709 * situations, we reset DRCs after all devices have been reset.
1710 */
1711 object_child_foreach_recursive(object_get_root(), spapr_reset_drcs, NULL);
1712
56258174 1713 spapr_clear_pending_events(spapr);
a3467baa 1714
b7d1f77a
BH
1715 /*
1716 * We place the device tree and RTAS just below either the top of the RMA,
df269271 1717 * or just below 2GB, whichever is lower, so that it can be
b7d1f77a
BH
1718 * processed with 32-bit real mode code if necessary
1719 */
1720 rtas_limit = MIN(spapr->rma_size, RTAS_MAX_ADDR);
cae172ab
DG
1721 rtas_addr = rtas_limit - RTAS_MAX_SIZE;
1722 fdt_addr = rtas_addr - FDT_MAX_SIZE;
b7d1f77a 1723
df269271 1724 fdt = spapr_build_fdt(spapr);
a3467baa 1725
2cac78c1 1726 spapr_load_rtas(spapr, fdt, rtas_addr);
b7d1f77a 1727
997b6cfc
DG
1728 rc = fdt_pack(fdt);
1729
1730 /* Should only fail if we've built a corrupted tree */
1731 assert(rc == 0);
1732
1733 if (fdt_totalsize(fdt) > FDT_MAX_SIZE) {
1734 error_report("FDT too big ! 0x%x bytes (max is 0x%x)",
1735 fdt_totalsize(fdt), FDT_MAX_SIZE);
1736 exit(1);
1737 }
1738
1739 /* Load the fdt */
1740 qemu_fdt_dumpdtb(fdt, fdt_totalsize(fdt));
cae172ab 1741 cpu_physical_memory_write(fdt_addr, fdt, fdt_totalsize(fdt));
fea35ca4
AK
1742 g_free(spapr->fdt_blob);
1743 spapr->fdt_size = fdt_totalsize(fdt);
1744 spapr->fdt_initial_size = spapr->fdt_size;
1745 spapr->fdt_blob = fdt;
997b6cfc 1746
a3467baa 1747 /* Set up the entry state */
84369f63 1748 spapr_cpu_set_entry_state(first_ppc_cpu, SPAPR_ENTRY_POINT, fdt_addr);
182735ef 1749 first_ppc_cpu->env.gpr[5] = 0;
a3467baa 1750
6787d27b 1751 spapr->cas_reboot = false;
a3467baa
DG
1752}
1753
28e02042 1754static void spapr_create_nvram(sPAPRMachineState *spapr)
639e8102 1755{
2ff3de68 1756 DeviceState *dev = qdev_create(&spapr->vio_bus->bus, "spapr-nvram");
3978b863 1757 DriveInfo *dinfo = drive_get(IF_PFLASH, 0, 0);
639e8102 1758
3978b863 1759 if (dinfo) {
6231a6da
MA
1760 qdev_prop_set_drive(dev, "drive", blk_by_legacy_dinfo(dinfo),
1761 &error_fatal);
639e8102
DG
1762 }
1763
1764 qdev_init_nofail(dev);
1765
1766 spapr->nvram = (struct sPAPRNVRAM *)dev;
1767}
1768
28e02042 1769static void spapr_rtc_create(sPAPRMachineState *spapr)
28df36a1 1770{
147ff807
CLG
1771 object_initialize(&spapr->rtc, sizeof(spapr->rtc), TYPE_SPAPR_RTC);
1772 object_property_add_child(OBJECT(spapr), "rtc", OBJECT(&spapr->rtc),
1773 &error_fatal);
1774 object_property_set_bool(OBJECT(&spapr->rtc), true, "realized",
1775 &error_fatal);
1776 object_property_add_alias(OBJECT(spapr), "rtc-time", OBJECT(&spapr->rtc),
1777 "date", &error_fatal);
28df36a1
DG
1778}
1779
8c57b867 1780/* Returns whether we want to use VGA or not */
14c6a894 1781static bool spapr_vga_init(PCIBus *pci_bus, Error **errp)
f28359d8 1782{
8c57b867 1783 switch (vga_interface_type) {
8c57b867 1784 case VGA_NONE:
7effdaa3
MW
1785 return false;
1786 case VGA_DEVICE:
1787 return true;
1ddcae82 1788 case VGA_STD:
b798c190 1789 case VGA_VIRTIO:
6e66d0c6 1790 case VGA_CIRRUS:
1ddcae82 1791 return pci_vga_init(pci_bus) != NULL;
8c57b867 1792 default:
14c6a894
DG
1793 error_setg(errp,
1794 "Unsupported VGA mode, only -vga std or -vga virtio is supported");
1795 return false;
f28359d8 1796 }
f28359d8
LZ
1797}
1798
4e5fe368
SJS
1799static int spapr_pre_load(void *opaque)
1800{
1801 int rc;
1802
1803 rc = spapr_caps_pre_load(opaque);
1804 if (rc) {
1805 return rc;
1806 }
1807
1808 return 0;
1809}
1810
880ae7de
DG
1811static int spapr_post_load(void *opaque, int version_id)
1812{
28e02042 1813 sPAPRMachineState *spapr = (sPAPRMachineState *)opaque;
880ae7de
DG
1814 int err = 0;
1815
be85537d
DG
1816 err = spapr_caps_post_migration(spapr);
1817 if (err) {
1818 return err;
1819 }
1820
e502202c
CLG
1821 /*
1822 * In earlier versions, there was no separate qdev for the PAPR
880ae7de
DG
1823 * RTC, so the RTC offset was stored directly in sPAPREnvironment.
1824 * So when migrating from those versions, poke the incoming offset
e502202c
CLG
1825 * value into the RTC device
1826 */
880ae7de 1827 if (version_id < 3) {
147ff807 1828 err = spapr_rtc_import_offset(&spapr->rtc, spapr->rtc_offset);
e502202c
CLG
1829 if (err) {
1830 return err;
1831 }
880ae7de
DG
1832 }
1833
0c86b2df 1834 if (kvm_enabled() && spapr->patb_entry) {
d39c90f5 1835 PowerPCCPU *cpu = POWERPC_CPU(first_cpu);
79825f4d 1836 bool radix = !!(spapr->patb_entry & PATE1_GR);
d39c90f5 1837 bool gtse = !!(cpu->env.spr[SPR_LPCR] & LPCR_GTSE);
00fd075e
BH
1838
1839 /*
1840 * Update LPCR:HR and UPRT as they may not be set properly in
1841 * the stream
1842 */
1843 spapr_set_all_lpcrs(radix ? (LPCR_HR | LPCR_UPRT) : 0,
1844 LPCR_HR | LPCR_UPRT);
d39c90f5
BR
1845
1846 err = kvmppc_configure_v3_mmu(cpu, radix, gtse, spapr->patb_entry);
1847 if (err) {
1848 error_report("Process table config unsupported by the host");
1849 return -EINVAL;
1850 }
1851 }
1852
1c53b06c
CLG
1853 err = spapr_irq_post_load(spapr, version_id);
1854 if (err) {
1855 return err;
1856 }
1857
880ae7de
DG
1858 return err;
1859}
1860
4e5fe368
SJS
1861static int spapr_pre_save(void *opaque)
1862{
1863 int rc;
1864
1865 rc = spapr_caps_pre_save(opaque);
1866 if (rc) {
1867 return rc;
1868 }
1869
1870 return 0;
1871}
1872
880ae7de
DG
1873static bool version_before_3(void *opaque, int version_id)
1874{
1875 return version_id < 3;
1876}
1877
fd38804b
DHB
1878static bool spapr_pending_events_needed(void *opaque)
1879{
1880 sPAPRMachineState *spapr = (sPAPRMachineState *)opaque;
1881 return !QTAILQ_EMPTY(&spapr->pending_events);
1882}
1883
1884static const VMStateDescription vmstate_spapr_event_entry = {
1885 .name = "spapr_event_log_entry",
1886 .version_id = 1,
1887 .minimum_version_id = 1,
1888 .fields = (VMStateField[]) {
5341258e
DG
1889 VMSTATE_UINT32(summary, sPAPREventLogEntry),
1890 VMSTATE_UINT32(extended_length, sPAPREventLogEntry),
fd38804b 1891 VMSTATE_VBUFFER_ALLOC_UINT32(extended_log, sPAPREventLogEntry, 0,
5341258e 1892 NULL, extended_length),
fd38804b
DHB
1893 VMSTATE_END_OF_LIST()
1894 },
1895};
1896
1897static const VMStateDescription vmstate_spapr_pending_events = {
1898 .name = "spapr_pending_events",
1899 .version_id = 1,
1900 .minimum_version_id = 1,
1901 .needed = spapr_pending_events_needed,
1902 .fields = (VMStateField[]) {
1903 VMSTATE_QTAILQ_V(pending_events, sPAPRMachineState, 1,
1904 vmstate_spapr_event_entry, sPAPREventLogEntry, next),
1905 VMSTATE_END_OF_LIST()
1906 },
1907};
1908
62ef3760
MR
1909static bool spapr_ov5_cas_needed(void *opaque)
1910{
1911 sPAPRMachineState *spapr = opaque;
1912 sPAPROptionVector *ov5_mask = spapr_ovec_new();
1913 sPAPROptionVector *ov5_legacy = spapr_ovec_new();
1914 sPAPROptionVector *ov5_removed = spapr_ovec_new();
1915 bool cas_needed;
1916
1917 /* Prior to the introduction of sPAPROptionVector, we had two option
1918 * vectors we dealt with: OV5_FORM1_AFFINITY, and OV5_DRCONF_MEMORY.
1919 * Both of these options encode machine topology into the device-tree
1920 * in such a way that the now-booted OS should still be able to interact
1921 * appropriately with QEMU regardless of what options were actually
1922 * negotiatied on the source side.
1923 *
1924 * As such, we can avoid migrating the CAS-negotiated options if these
1925 * are the only options available on the current machine/platform.
1926 * Since these are the only options available for pseries-2.7 and
1927 * earlier, this allows us to maintain old->new/new->old migration
1928 * compatibility.
1929 *
1930 * For QEMU 2.8+, there are additional CAS-negotiatable options available
1931 * via default pseries-2.8 machines and explicit command-line parameters.
1932 * Some of these options, like OV5_HP_EVT, *do* require QEMU to be aware
1933 * of the actual CAS-negotiated values to continue working properly. For
1934 * example, availability of memory unplug depends on knowing whether
1935 * OV5_HP_EVT was negotiated via CAS.
1936 *
1937 * Thus, for any cases where the set of available CAS-negotiatable
1938 * options extends beyond OV5_FORM1_AFFINITY and OV5_DRCONF_MEMORY, we
aef19c04
GK
1939 * include the CAS-negotiated options in the migration stream, unless
1940 * if they affect boot time behaviour only.
62ef3760
MR
1941 */
1942 spapr_ovec_set(ov5_mask, OV5_FORM1_AFFINITY);
1943 spapr_ovec_set(ov5_mask, OV5_DRCONF_MEMORY);
aef19c04 1944 spapr_ovec_set(ov5_mask, OV5_DRMEM_V2);
62ef3760
MR
1945
1946 /* spapr_ovec_diff returns true if bits were removed. we avoid using
1947 * the mask itself since in the future it's possible "legacy" bits may be
1948 * removed via machine options, which could generate a false positive
1949 * that breaks migration.
1950 */
1951 spapr_ovec_intersect(ov5_legacy, spapr->ov5, ov5_mask);
1952 cas_needed = spapr_ovec_diff(ov5_removed, spapr->ov5, ov5_legacy);
1953
1954 spapr_ovec_cleanup(ov5_mask);
1955 spapr_ovec_cleanup(ov5_legacy);
1956 spapr_ovec_cleanup(ov5_removed);
1957
1958 return cas_needed;
1959}
1960
1961static const VMStateDescription vmstate_spapr_ov5_cas = {
1962 .name = "spapr_option_vector_ov5_cas",
1963 .version_id = 1,
1964 .minimum_version_id = 1,
1965 .needed = spapr_ov5_cas_needed,
1966 .fields = (VMStateField[]) {
1967 VMSTATE_STRUCT_POINTER_V(ov5_cas, sPAPRMachineState, 1,
1968 vmstate_spapr_ovec, sPAPROptionVector),
1969 VMSTATE_END_OF_LIST()
1970 },
1971};
1972
9861bb3e
SJS
1973static bool spapr_patb_entry_needed(void *opaque)
1974{
1975 sPAPRMachineState *spapr = opaque;
1976
1977 return !!spapr->patb_entry;
1978}
1979
1980static const VMStateDescription vmstate_spapr_patb_entry = {
1981 .name = "spapr_patb_entry",
1982 .version_id = 1,
1983 .minimum_version_id = 1,
1984 .needed = spapr_patb_entry_needed,
1985 .fields = (VMStateField[]) {
1986 VMSTATE_UINT64(patb_entry, sPAPRMachineState),
1987 VMSTATE_END_OF_LIST()
1988 },
1989};
1990
82cffa2e
CLG
1991static bool spapr_irq_map_needed(void *opaque)
1992{
1993 sPAPRMachineState *spapr = opaque;
1994
1995 return spapr->irq_map && !bitmap_empty(spapr->irq_map, spapr->irq_map_nr);
1996}
1997
1998static const VMStateDescription vmstate_spapr_irq_map = {
1999 .name = "spapr_irq_map",
2000 .version_id = 1,
2001 .minimum_version_id = 1,
2002 .needed = spapr_irq_map_needed,
2003 .fields = (VMStateField[]) {
2004 VMSTATE_BITMAP(irq_map, sPAPRMachineState, 0, irq_map_nr),
2005 VMSTATE_END_OF_LIST()
2006 },
2007};
2008
fea35ca4
AK
2009static bool spapr_dtb_needed(void *opaque)
2010{
2011 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(opaque);
2012
2013 return smc->update_dt_enabled;
2014}
2015
2016static int spapr_dtb_pre_load(void *opaque)
2017{
2018 sPAPRMachineState *spapr = (sPAPRMachineState *)opaque;
2019
2020 g_free(spapr->fdt_blob);
2021 spapr->fdt_blob = NULL;
2022 spapr->fdt_size = 0;
2023
2024 return 0;
2025}
2026
2027static const VMStateDescription vmstate_spapr_dtb = {
2028 .name = "spapr_dtb",
2029 .version_id = 1,
2030 .minimum_version_id = 1,
2031 .needed = spapr_dtb_needed,
2032 .pre_load = spapr_dtb_pre_load,
2033 .fields = (VMStateField[]) {
2034 VMSTATE_UINT32(fdt_initial_size, sPAPRMachineState),
2035 VMSTATE_UINT32(fdt_size, sPAPRMachineState),
2036 VMSTATE_VBUFFER_ALLOC_UINT32(fdt_blob, sPAPRMachineState, 0, NULL,
2037 fdt_size),
2038 VMSTATE_END_OF_LIST()
2039 },
2040};
2041
4be21d56
DG
2042static const VMStateDescription vmstate_spapr = {
2043 .name = "spapr",
880ae7de 2044 .version_id = 3,
4be21d56 2045 .minimum_version_id = 1,
4e5fe368 2046 .pre_load = spapr_pre_load,
880ae7de 2047 .post_load = spapr_post_load,
4e5fe368 2048 .pre_save = spapr_pre_save,
3aff6c2f 2049 .fields = (VMStateField[]) {
880ae7de
DG
2050 /* used to be @next_irq */
2051 VMSTATE_UNUSED_BUFFER(version_before_3, 0, 4),
4be21d56
DG
2052
2053 /* RTC offset */
28e02042 2054 VMSTATE_UINT64_TEST(rtc_offset, sPAPRMachineState, version_before_3),
880ae7de 2055
28e02042 2056 VMSTATE_PPC_TIMEBASE_V(tb, sPAPRMachineState, 2),
4be21d56
DG
2057 VMSTATE_END_OF_LIST()
2058 },
62ef3760
MR
2059 .subsections = (const VMStateDescription*[]) {
2060 &vmstate_spapr_ov5_cas,
9861bb3e 2061 &vmstate_spapr_patb_entry,
fd38804b 2062 &vmstate_spapr_pending_events,
4e5fe368
SJS
2063 &vmstate_spapr_cap_htm,
2064 &vmstate_spapr_cap_vsx,
2065 &vmstate_spapr_cap_dfp,
8f38eaf8 2066 &vmstate_spapr_cap_cfpc,
09114fd8 2067 &vmstate_spapr_cap_sbbc,
4be8d4e7 2068 &vmstate_spapr_cap_ibs,
82cffa2e 2069 &vmstate_spapr_irq_map,
b9a477b7 2070 &vmstate_spapr_cap_nested_kvm_hv,
fea35ca4 2071 &vmstate_spapr_dtb,
62ef3760
MR
2072 NULL
2073 }
4be21d56
DG
2074};
2075
4be21d56
DG
2076static int htab_save_setup(QEMUFile *f, void *opaque)
2077{
28e02042 2078 sPAPRMachineState *spapr = opaque;
4be21d56 2079
4be21d56 2080 /* "Iteration" header */
3a384297
BR
2081 if (!spapr->htab_shift) {
2082 qemu_put_be32(f, -1);
2083 } else {
2084 qemu_put_be32(f, spapr->htab_shift);
2085 }
4be21d56 2086
e68cb8b4
AK
2087 if (spapr->htab) {
2088 spapr->htab_save_index = 0;
2089 spapr->htab_first_pass = true;
2090 } else {
3a384297
BR
2091 if (spapr->htab_shift) {
2092 assert(kvm_enabled());
2093 }
e68cb8b4
AK
2094 }
2095
2096
4be21d56
DG
2097 return 0;
2098}
2099
332f7721
GK
2100static void htab_save_chunk(QEMUFile *f, sPAPRMachineState *spapr,
2101 int chunkstart, int n_valid, int n_invalid)
2102{
2103 qemu_put_be32(f, chunkstart);
2104 qemu_put_be16(f, n_valid);
2105 qemu_put_be16(f, n_invalid);
2106 qemu_put_buffer(f, HPTE(spapr->htab, chunkstart),
2107 HASH_PTE_SIZE_64 * n_valid);
2108}
2109
2110static void htab_save_end_marker(QEMUFile *f)
2111{
2112 qemu_put_be32(f, 0);
2113 qemu_put_be16(f, 0);
2114 qemu_put_be16(f, 0);
2115}
2116
28e02042 2117static void htab_save_first_pass(QEMUFile *f, sPAPRMachineState *spapr,
4be21d56
DG
2118 int64_t max_ns)
2119{
378bc217 2120 bool has_timeout = max_ns != -1;
4be21d56
DG
2121 int htabslots = HTAB_SIZE(spapr) / HASH_PTE_SIZE_64;
2122 int index = spapr->htab_save_index;
bc72ad67 2123 int64_t starttime = qemu_clock_get_ns(QEMU_CLOCK_REALTIME);
4be21d56
DG
2124
2125 assert(spapr->htab_first_pass);
2126
2127 do {
2128 int chunkstart;
2129
2130 /* Consume invalid HPTEs */
2131 while ((index < htabslots)
2132 && !HPTE_VALID(HPTE(spapr->htab, index))) {
4be21d56 2133 CLEAN_HPTE(HPTE(spapr->htab, index));
24ec2863 2134 index++;
4be21d56
DG
2135 }
2136
2137 /* Consume valid HPTEs */
2138 chunkstart = index;
338c25b6 2139 while ((index < htabslots) && (index - chunkstart < USHRT_MAX)
4be21d56 2140 && HPTE_VALID(HPTE(spapr->htab, index))) {
4be21d56 2141 CLEAN_HPTE(HPTE(spapr->htab, index));
24ec2863 2142 index++;
4be21d56
DG
2143 }
2144
2145 if (index > chunkstart) {
2146 int n_valid = index - chunkstart;
2147
332f7721 2148 htab_save_chunk(f, spapr, chunkstart, n_valid, 0);
4be21d56 2149
378bc217
DG
2150 if (has_timeout &&
2151 (qemu_clock_get_ns(QEMU_CLOCK_REALTIME) - starttime) > max_ns) {
4be21d56
DG
2152 break;
2153 }
2154 }
2155 } while ((index < htabslots) && !qemu_file_rate_limit(f));
2156
2157 if (index >= htabslots) {
2158 assert(index == htabslots);
2159 index = 0;
2160 spapr->htab_first_pass = false;
2161 }
2162 spapr->htab_save_index = index;
2163}
2164
28e02042 2165static int htab_save_later_pass(QEMUFile *f, sPAPRMachineState *spapr,
e68cb8b4 2166 int64_t max_ns)
4be21d56
DG
2167{
2168 bool final = max_ns < 0;
2169 int htabslots = HTAB_SIZE(spapr) / HASH_PTE_SIZE_64;
2170 int examined = 0, sent = 0;
2171 int index = spapr->htab_save_index;
bc72ad67 2172 int64_t starttime = qemu_clock_get_ns(QEMU_CLOCK_REALTIME);
4be21d56
DG
2173
2174 assert(!spapr->htab_first_pass);
2175
2176 do {
2177 int chunkstart, invalidstart;
2178
2179 /* Consume non-dirty HPTEs */
2180 while ((index < htabslots)
2181 && !HPTE_DIRTY(HPTE(spapr->htab, index))) {
2182 index++;
2183 examined++;
2184 }
2185
2186 chunkstart = index;
2187 /* Consume valid dirty HPTEs */
338c25b6 2188 while ((index < htabslots) && (index - chunkstart < USHRT_MAX)
4be21d56
DG
2189 && HPTE_DIRTY(HPTE(spapr->htab, index))
2190 && HPTE_VALID(HPTE(spapr->htab, index))) {
2191 CLEAN_HPTE(HPTE(spapr->htab, index));
2192 index++;
2193 examined++;
2194 }
2195
2196 invalidstart = index;
2197 /* Consume invalid dirty HPTEs */
338c25b6 2198 while ((index < htabslots) && (index - invalidstart < USHRT_MAX)
4be21d56
DG
2199 && HPTE_DIRTY(HPTE(spapr->htab, index))
2200 && !HPTE_VALID(HPTE(spapr->htab, index))) {
2201 CLEAN_HPTE(HPTE(spapr->htab, index));
2202 index++;
2203 examined++;
2204 }
2205
2206 if (index > chunkstart) {
2207 int n_valid = invalidstart - chunkstart;
2208 int n_invalid = index - invalidstart;
2209
332f7721 2210 htab_save_chunk(f, spapr, chunkstart, n_valid, n_invalid);
4be21d56
DG
2211 sent += index - chunkstart;
2212
bc72ad67 2213 if (!final && (qemu_clock_get_ns(QEMU_CLOCK_REALTIME) - starttime) > max_ns) {
4be21d56
DG
2214 break;
2215 }
2216 }
2217
2218 if (examined >= htabslots) {
2219 break;
2220 }
2221
2222 if (index >= htabslots) {
2223 assert(index == htabslots);
2224 index = 0;
2225 }
2226 } while ((examined < htabslots) && (!qemu_file_rate_limit(f) || final));
2227
2228 if (index >= htabslots) {
2229 assert(index == htabslots);
2230 index = 0;
2231 }
2232
2233 spapr->htab_save_index = index;
2234
e68cb8b4 2235 return (examined >= htabslots) && (sent == 0) ? 1 : 0;
4be21d56
DG
2236}
2237
e68cb8b4
AK
2238#define MAX_ITERATION_NS 5000000 /* 5 ms */
2239#define MAX_KVM_BUF_SIZE 2048
2240
4be21d56
DG
2241static int htab_save_iterate(QEMUFile *f, void *opaque)
2242{
28e02042 2243 sPAPRMachineState *spapr = opaque;
715c5407 2244 int fd;
e68cb8b4 2245 int rc = 0;
4be21d56
DG
2246
2247 /* Iteration header */
3a384297
BR
2248 if (!spapr->htab_shift) {
2249 qemu_put_be32(f, -1);
e8cd4247 2250 return 1;
3a384297
BR
2251 } else {
2252 qemu_put_be32(f, 0);
2253 }
4be21d56 2254
e68cb8b4
AK
2255 if (!spapr->htab) {
2256 assert(kvm_enabled());
2257
715c5407
DG
2258 fd = get_htab_fd(spapr);
2259 if (fd < 0) {
2260 return fd;
01a57972
SMJ
2261 }
2262
715c5407 2263 rc = kvmppc_save_htab(f, fd, MAX_KVM_BUF_SIZE, MAX_ITERATION_NS);
e68cb8b4
AK
2264 if (rc < 0) {
2265 return rc;
2266 }
2267 } else if (spapr->htab_first_pass) {
4be21d56
DG
2268 htab_save_first_pass(f, spapr, MAX_ITERATION_NS);
2269 } else {
e68cb8b4 2270 rc = htab_save_later_pass(f, spapr, MAX_ITERATION_NS);
4be21d56
DG
2271 }
2272
332f7721 2273 htab_save_end_marker(f);
4be21d56 2274
e68cb8b4 2275 return rc;
4be21d56
DG
2276}
2277
2278static int htab_save_complete(QEMUFile *f, void *opaque)
2279{
28e02042 2280 sPAPRMachineState *spapr = opaque;
715c5407 2281 int fd;
4be21d56
DG
2282
2283 /* Iteration header */
3a384297
BR
2284 if (!spapr->htab_shift) {
2285 qemu_put_be32(f, -1);
2286 return 0;
2287 } else {
2288 qemu_put_be32(f, 0);
2289 }
4be21d56 2290
e68cb8b4
AK
2291 if (!spapr->htab) {
2292 int rc;
2293
2294 assert(kvm_enabled());
2295
715c5407
DG
2296 fd = get_htab_fd(spapr);
2297 if (fd < 0) {
2298 return fd;
01a57972
SMJ
2299 }
2300
715c5407 2301 rc = kvmppc_save_htab(f, fd, MAX_KVM_BUF_SIZE, -1);
e68cb8b4
AK
2302 if (rc < 0) {
2303 return rc;
2304 }
e68cb8b4 2305 } else {
378bc217
DG
2306 if (spapr->htab_first_pass) {
2307 htab_save_first_pass(f, spapr, -1);
2308 }
e68cb8b4
AK
2309 htab_save_later_pass(f, spapr, -1);
2310 }
4be21d56
DG
2311
2312 /* End marker */
332f7721 2313 htab_save_end_marker(f);
4be21d56
DG
2314
2315 return 0;
2316}
2317
2318static int htab_load(QEMUFile *f, void *opaque, int version_id)
2319{
28e02042 2320 sPAPRMachineState *spapr = opaque;
4be21d56 2321 uint32_t section_hdr;
e68cb8b4 2322 int fd = -1;
14b0d748 2323 Error *local_err = NULL;
4be21d56
DG
2324
2325 if (version_id < 1 || version_id > 1) {
98a5d100 2326 error_report("htab_load() bad version");
4be21d56
DG
2327 return -EINVAL;
2328 }
2329
2330 section_hdr = qemu_get_be32(f);
2331
3a384297
BR
2332 if (section_hdr == -1) {
2333 spapr_free_hpt(spapr);
2334 return 0;
2335 }
2336
4be21d56 2337 if (section_hdr) {
c5f54f3e
DG
2338 /* First section gives the htab size */
2339 spapr_reallocate_hpt(spapr, section_hdr, &local_err);
2340 if (local_err) {
2341 error_report_err(local_err);
4be21d56
DG
2342 return -EINVAL;
2343 }
2344 return 0;
2345 }
2346
e68cb8b4
AK
2347 if (!spapr->htab) {
2348 assert(kvm_enabled());
2349
14b0d748 2350 fd = kvmppc_get_htab_fd(true, 0, &local_err);
e68cb8b4 2351 if (fd < 0) {
14b0d748 2352 error_report_err(local_err);
82be8e73 2353 return fd;
e68cb8b4
AK
2354 }
2355 }
2356
4be21d56
DG
2357 while (true) {
2358 uint32_t index;
2359 uint16_t n_valid, n_invalid;
2360
2361 index = qemu_get_be32(f);
2362 n_valid = qemu_get_be16(f);
2363 n_invalid = qemu_get_be16(f);
2364
2365 if ((index == 0) && (n_valid == 0) && (n_invalid == 0)) {
2366 /* End of Stream */
2367 break;
2368 }
2369
e68cb8b4 2370 if ((index + n_valid + n_invalid) >
4be21d56
DG
2371 (HTAB_SIZE(spapr) / HASH_PTE_SIZE_64)) {
2372 /* Bad index in stream */
98a5d100
DG
2373 error_report(
2374 "htab_load() bad index %d (%hd+%hd entries) in htab stream (htab_shift=%d)",
2375 index, n_valid, n_invalid, spapr->htab_shift);
4be21d56
DG
2376 return -EINVAL;
2377 }
2378
e68cb8b4
AK
2379 if (spapr->htab) {
2380 if (n_valid) {
2381 qemu_get_buffer(f, HPTE(spapr->htab, index),
2382 HASH_PTE_SIZE_64 * n_valid);
2383 }
2384 if (n_invalid) {
2385 memset(HPTE(spapr->htab, index + n_valid), 0,
2386 HASH_PTE_SIZE_64 * n_invalid);
2387 }
2388 } else {
2389 int rc;
2390
2391 assert(fd >= 0);
2392
2393 rc = kvmppc_load_htab_chunk(f, fd, index, n_valid, n_invalid);
2394 if (rc < 0) {
2395 return rc;
2396 }
4be21d56
DG
2397 }
2398 }
2399
e68cb8b4
AK
2400 if (!spapr->htab) {
2401 assert(fd >= 0);
2402 close(fd);
2403 }
2404
4be21d56
DG
2405 return 0;
2406}
2407
70f794fc 2408static void htab_save_cleanup(void *opaque)
c573fc03
TH
2409{
2410 sPAPRMachineState *spapr = opaque;
2411
2412 close_htab_fd(spapr);
2413}
2414
4be21d56 2415static SaveVMHandlers savevm_htab_handlers = {
9907e842 2416 .save_setup = htab_save_setup,
4be21d56 2417 .save_live_iterate = htab_save_iterate,
a3e06c3d 2418 .save_live_complete_precopy = htab_save_complete,
70f794fc 2419 .save_cleanup = htab_save_cleanup,
4be21d56
DG
2420 .load_state = htab_load,
2421};
2422
5b2128d2
AG
2423static void spapr_boot_set(void *opaque, const char *boot_device,
2424 Error **errp)
2425{
c86c1aff 2426 MachineState *machine = MACHINE(opaque);
5b2128d2
AG
2427 machine->boot_order = g_strdup(boot_device);
2428}
2429
224245bf
DG
2430static void spapr_create_lmb_dr_connectors(sPAPRMachineState *spapr)
2431{
2432 MachineState *machine = MACHINE(spapr);
2433 uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE;
e8f986fc 2434 uint32_t nr_lmbs = (machine->maxram_size - machine->ram_size)/lmb_size;
224245bf
DG
2435 int i;
2436
2437 for (i = 0; i < nr_lmbs; i++) {
224245bf
DG
2438 uint64_t addr;
2439
b0c14ec4 2440 addr = i * lmb_size + machine->device_memory->base;
6caf3ac6
DG
2441 spapr_dr_connector_new(OBJECT(spapr), TYPE_SPAPR_DRC_LMB,
2442 addr / lmb_size);
224245bf
DG
2443 }
2444}
2445
2446/*
2447 * If RAM size, maxmem size and individual node mem sizes aren't aligned
2448 * to SPAPR_MEMORY_BLOCK_SIZE(256MB), then refuse to start the guest
2449 * since we can't support such unaligned sizes with DRCONF_MEMORY.
2450 */
7c150d6f 2451static void spapr_validate_node_memory(MachineState *machine, Error **errp)
224245bf
DG
2452{
2453 int i;
2454
7c150d6f
DG
2455 if (machine->ram_size % SPAPR_MEMORY_BLOCK_SIZE) {
2456 error_setg(errp, "Memory size 0x" RAM_ADDR_FMT
ab3dd749 2457 " is not aligned to %" PRIu64 " MiB",
7c150d6f 2458 machine->ram_size,
d23b6caa 2459 SPAPR_MEMORY_BLOCK_SIZE / MiB);
7c150d6f
DG
2460 return;
2461 }
2462
2463 if (machine->maxram_size % SPAPR_MEMORY_BLOCK_SIZE) {
2464 error_setg(errp, "Maximum memory size 0x" RAM_ADDR_FMT
ab3dd749 2465 " is not aligned to %" PRIu64 " MiB",
7c150d6f 2466 machine->ram_size,
d23b6caa 2467 SPAPR_MEMORY_BLOCK_SIZE / MiB);
7c150d6f 2468 return;
224245bf
DG
2469 }
2470
2471 for (i = 0; i < nb_numa_nodes; i++) {
2472 if (numa_info[i].node_mem % SPAPR_MEMORY_BLOCK_SIZE) {
7c150d6f
DG
2473 error_setg(errp,
2474 "Node %d memory size 0x%" PRIx64
ab3dd749 2475 " is not aligned to %" PRIu64 " MiB",
7c150d6f 2476 i, numa_info[i].node_mem,
d23b6caa 2477 SPAPR_MEMORY_BLOCK_SIZE / MiB);
7c150d6f 2478 return;
224245bf
DG
2479 }
2480 }
2481}
2482
535455fd
IM
2483/* find cpu slot in machine->possible_cpus by core_id */
2484static CPUArchId *spapr_find_cpu_slot(MachineState *ms, uint32_t id, int *idx)
2485{
2486 int index = id / smp_threads;
2487
2488 if (index >= ms->possible_cpus->len) {
2489 return NULL;
2490 }
2491 if (idx) {
2492 *idx = index;
2493 }
2494 return &ms->possible_cpus->cpus[index];
2495}
2496
fa98fbfc
SB
2497static void spapr_set_vsmt_mode(sPAPRMachineState *spapr, Error **errp)
2498{
2499 Error *local_err = NULL;
2500 bool vsmt_user = !!spapr->vsmt;
2501 int kvm_smt = kvmppc_smt_threads();
2502 int ret;
2503
2504 if (!kvm_enabled() && (smp_threads > 1)) {
2505 error_setg(&local_err, "TCG cannot support more than 1 thread/core "
2506 "on a pseries machine");
2507 goto out;
2508 }
2509 if (!is_power_of_2(smp_threads)) {
2510 error_setg(&local_err, "Cannot support %d threads/core on a pseries "
2511 "machine because it must be a power of 2", smp_threads);
2512 goto out;
2513 }
2514
2515 /* Detemine the VSMT mode to use: */
2516 if (vsmt_user) {
2517 if (spapr->vsmt < smp_threads) {
2518 error_setg(&local_err, "Cannot support VSMT mode %d"
2519 " because it must be >= threads/core (%d)",
2520 spapr->vsmt, smp_threads);
2521 goto out;
2522 }
2523 /* In this case, spapr->vsmt has been set by the command line */
2524 } else {
8904e5a7
DG
2525 /*
2526 * Default VSMT value is tricky, because we need it to be as
2527 * consistent as possible (for migration), but this requires
2528 * changing it for at least some existing cases. We pick 8 as
2529 * the value that we'd get with KVM on POWER8, the
2530 * overwhelmingly common case in production systems.
2531 */
4ad64cbd 2532 spapr->vsmt = MAX(8, smp_threads);
fa98fbfc
SB
2533 }
2534
2535 /* KVM: If necessary, set the SMT mode: */
2536 if (kvm_enabled() && (spapr->vsmt != kvm_smt)) {
2537 ret = kvmppc_set_smt_threads(spapr->vsmt);
2538 if (ret) {
1f20f2e0 2539 /* Looks like KVM isn't able to change VSMT mode */
fa98fbfc
SB
2540 error_setg(&local_err,
2541 "Failed to set KVM's VSMT mode to %d (errno %d)",
2542 spapr->vsmt, ret);
1f20f2e0
DG
2543 /* We can live with that if the default one is big enough
2544 * for the number of threads, and a submultiple of the one
2545 * we want. In this case we'll waste some vcpu ids, but
2546 * behaviour will be correct */
2547 if ((kvm_smt >= smp_threads) && ((spapr->vsmt % kvm_smt) == 0)) {
2548 warn_report_err(local_err);
2549 local_err = NULL;
2550 goto out;
2551 } else {
2552 if (!vsmt_user) {
2553 error_append_hint(&local_err,
2554 "On PPC, a VM with %d threads/core"
2555 " on a host with %d threads/core"
2556 " requires the use of VSMT mode %d.\n",
2557 smp_threads, kvm_smt, spapr->vsmt);
2558 }
2559 kvmppc_hint_smt_possible(&local_err);
2560 goto out;
fa98fbfc 2561 }
fa98fbfc
SB
2562 }
2563 }
2564 /* else TCG: nothing to do currently */
2565out:
2566 error_propagate(errp, local_err);
2567}
2568
1a5008fc
GK
2569static void spapr_init_cpus(sPAPRMachineState *spapr)
2570{
2571 MachineState *machine = MACHINE(spapr);
2572 MachineClass *mc = MACHINE_GET_CLASS(machine);
2573 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(machine);
2574 const char *type = spapr_get_cpu_core_type(machine->cpu_type);
2575 const CPUArchIdList *possible_cpus;
2576 int boot_cores_nr = smp_cpus / smp_threads;
2577 int i;
2578
2579 possible_cpus = mc->possible_cpu_arch_ids(machine);
2580 if (mc->has_hotpluggable_cpus) {
2581 if (smp_cpus % smp_threads) {
2582 error_report("smp_cpus (%u) must be multiple of threads (%u)",
2583 smp_cpus, smp_threads);
2584 exit(1);
2585 }
2586 if (max_cpus % smp_threads) {
2587 error_report("max_cpus (%u) must be multiple of threads (%u)",
2588 max_cpus, smp_threads);
2589 exit(1);
2590 }
2591 } else {
2592 if (max_cpus != smp_cpus) {
2593 error_report("This machine version does not support CPU hotplug");
2594 exit(1);
2595 }
2596 boot_cores_nr = possible_cpus->len;
2597 }
2598
1a5008fc
GK
2599 if (smc->pre_2_10_has_unused_icps) {
2600 int i;
2601
1a518e76 2602 for (i = 0; i < spapr_max_server_number(spapr); i++) {
1a5008fc
GK
2603 /* Dummy entries get deregistered when real ICPState objects
2604 * are registered during CPU core hotplug.
2605 */
2606 pre_2_10_vmstate_register_dummy_icp(i);
2607 }
2608 }
2609
2610 for (i = 0; i < possible_cpus->len; i++) {
2611 int core_id = i * smp_threads;
2612
2613 if (mc->has_hotpluggable_cpus) {
2614 spapr_dr_connector_new(OBJECT(spapr), TYPE_SPAPR_DRC_CPU,
2615 spapr_vcpu_id(spapr, core_id));
2616 }
2617
2618 if (i < boot_cores_nr) {
2619 Object *core = object_new(type);
2620 int nr_threads = smp_threads;
2621
2622 /* Handle the partially filled core for older machine types */
2623 if ((i + 1) * smp_threads >= smp_cpus) {
2624 nr_threads = smp_cpus - i * smp_threads;
2625 }
2626
2627 object_property_set_int(core, nr_threads, "nr-threads",
2628 &error_fatal);
2629 object_property_set_int(core, core_id, CPU_CORE_PROP_CORE_ID,
2630 &error_fatal);
2631 object_property_set_bool(core, true, "realized", &error_fatal);
ecda255e
SB
2632
2633 object_unref(core);
1a5008fc
GK
2634 }
2635 }
2636}
2637
999c9caf
GK
2638static PCIHostState *spapr_create_default_phb(void)
2639{
2640 DeviceState *dev;
2641
2642 dev = qdev_create(NULL, TYPE_SPAPR_PCI_HOST_BRIDGE);
2643 qdev_prop_set_uint32(dev, "index", 0);
2644 qdev_init_nofail(dev);
2645
2646 return PCI_HOST_BRIDGE(dev);
2647}
2648
9fdf0c29 2649/* pSeries LPAR / sPAPR hardware init */
bcb5ce08 2650static void spapr_machine_init(MachineState *machine)
9fdf0c29 2651{
28e02042 2652 sPAPRMachineState *spapr = SPAPR_MACHINE(machine);
224245bf 2653 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(machine);
3ef96221 2654 const char *kernel_filename = machine->kernel_filename;
3ef96221 2655 const char *initrd_filename = machine->initrd_filename;
8c9f64df 2656 PCIHostState *phb;
9fdf0c29 2657 int i;
890c2b77
AK
2658 MemoryRegion *sysmem = get_system_memory();
2659 MemoryRegion *ram = g_new(MemoryRegion, 1);
c86c1aff 2660 hwaddr node0_size = spapr_node0_size(machine);
b7d1f77a 2661 long load_limit, fw_size;
39ac8455 2662 char *filename;
30f4b05b 2663 Error *resize_hpt_err = NULL;
9fdf0c29 2664
226419d6 2665 msi_nonbroken = true;
0ee2c058 2666
d43b45e2 2667 QLIST_INIT(&spapr->phbs);
0cffce56 2668 QTAILQ_INIT(&spapr->pending_dimm_unplugs);
d43b45e2 2669
9f6edd06
DG
2670 /* Determine capabilities to run with */
2671 spapr_caps_init(spapr);
2672
30f4b05b
DG
2673 kvmppc_check_papr_resize_hpt(&resize_hpt_err);
2674 if (spapr->resize_hpt == SPAPR_RESIZE_HPT_DEFAULT) {
2675 /*
2676 * If the user explicitly requested a mode we should either
2677 * supply it, or fail completely (which we do below). But if
2678 * it's not set explicitly, we reset our mode to something
2679 * that works
2680 */
2681 if (resize_hpt_err) {
2682 spapr->resize_hpt = SPAPR_RESIZE_HPT_DISABLED;
2683 error_free(resize_hpt_err);
2684 resize_hpt_err = NULL;
2685 } else {
2686 spapr->resize_hpt = smc->resize_hpt_default;
2687 }
2688 }
2689
2690 assert(spapr->resize_hpt != SPAPR_RESIZE_HPT_DEFAULT);
2691
2692 if ((spapr->resize_hpt != SPAPR_RESIZE_HPT_DISABLED) && resize_hpt_err) {
2693 /*
2694 * User requested HPT resize, but this host can't supply it. Bail out
2695 */
2696 error_report_err(resize_hpt_err);
2697 exit(1);
2698 }
2699
090052aa 2700 spapr->rma_size = node0_size;
354ac20a 2701
090052aa
DG
2702 /* With KVM, we don't actually know whether KVM supports an
2703 * unbounded RMA (PR KVM) or is limited by the hash table size
2704 * (HV KVM using VRMA), so we always assume the latter
2705 *
2706 * In that case, we also limit the initial allocations for RTAS
2707 * etc... to 256M since we have no way to know what the VRMA size
2708 * is going to be as it depends on the size of the hash table
2709 * which isn't determined yet.
2710 */
2711 if (kvm_enabled()) {
2712 spapr->vrma_adjust = 1;
2713 spapr->rma_size = MIN(spapr->rma_size, 0x10000000);
354ac20a 2714 }
7f763a5d 2715
090052aa
DG
2716 /* Actually we don't support unbounded RMA anymore since we added
2717 * proper emulation of HV mode. The max we can get is 16G which
2718 * also happens to be what we configure for PAPR mode so make sure
2719 * we don't do anything bigger than that
2720 */
2721 spapr->rma_size = MIN(spapr->rma_size, 0x400000000ull);
354ac20a 2722
c4177479 2723 if (spapr->rma_size > node0_size) {
d54e4d76
DG
2724 error_report("Numa node 0 has to span the RMA (%#08"HWADDR_PRIx")",
2725 spapr->rma_size);
c4177479
AK
2726 exit(1);
2727 }
2728
b7d1f77a
BH
2729 /* Setup a load limit for the ramdisk leaving room for SLOF and FDT */
2730 load_limit = MIN(spapr->rma_size, RTAS_MAX_ADDR) - FW_OVERHEAD;
9fdf0c29 2731
482969d6
CLG
2732 /*
2733 * VSMT must be set in order to be able to compute VCPU ids, ie to
1a518e76 2734 * call spapr_max_server_number() or spapr_vcpu_id().
482969d6
CLG
2735 */
2736 spapr_set_vsmt_mode(spapr, &error_fatal);
2737
7b565160 2738 /* Set up Interrupt Controller before we create the VCPUs */
fab397d8 2739 spapr_irq_init(spapr, &error_fatal);
7b565160 2740
dc1b5eee
GK
2741 /* Set up containers for ibm,client-architecture-support negotiated options
2742 */
facdb8b6
MR
2743 spapr->ov5 = spapr_ovec_new();
2744 spapr->ov5_cas = spapr_ovec_new();
2745
224245bf 2746 if (smc->dr_lmb_enabled) {
facdb8b6 2747 spapr_ovec_set(spapr->ov5, OV5_DRCONF_MEMORY);
7c150d6f 2748 spapr_validate_node_memory(machine, &error_fatal);
224245bf
DG
2749 }
2750
417ece33
MR
2751 spapr_ovec_set(spapr->ov5, OV5_FORM1_AFFINITY);
2752
ffbb1705
MR
2753 /* advertise support for dedicated HP event source to guests */
2754 if (spapr->use_hotplug_event_source) {
2755 spapr_ovec_set(spapr->ov5, OV5_HP_EVT);
2756 }
2757
2772cf6b
DG
2758 /* advertise support for HPT resizing */
2759 if (spapr->resize_hpt != SPAPR_RESIZE_HPT_DISABLED) {
2760 spapr_ovec_set(spapr->ov5, OV5_HPT_RESIZE);
2761 }
2762
a324d6f1
BR
2763 /* advertise support for ibm,dyamic-memory-v2 */
2764 spapr_ovec_set(spapr->ov5, OV5_DRMEM_V2);
2765
db592b5b 2766 /* advertise XIVE on POWER9 machines */
13db0cd9 2767 if (spapr->irq->ov5 & (SPAPR_OV5_XIVE_EXPLOIT | SPAPR_OV5_XIVE_BOTH)) {
db592b5b
CLG
2768 if (ppc_type_check_compat(machine->cpu_type, CPU_POWERPC_LOGICAL_3_00,
2769 0, spapr->max_compat_pvr)) {
2770 spapr_ovec_set(spapr->ov5, OV5_XIVE_EXPLOIT);
13db0cd9 2771 } else if (spapr->irq->ov5 & SPAPR_OV5_XIVE_EXPLOIT) {
db592b5b
CLG
2772 error_report("XIVE-only machines require a POWER9 CPU");
2773 exit(1);
2774 }
2775 }
2776
9fdf0c29 2777 /* init CPUs */
0c86d0fd 2778 spapr_init_cpus(spapr);
9fdf0c29 2779
0550b120 2780 if ((!kvm_enabled() || kvmppc_has_cap_mmu_radix()) &&
ad99d04c
DG
2781 ppc_type_check_compat(machine->cpu_type, CPU_POWERPC_LOGICAL_3_00, 0,
2782 spapr->max_compat_pvr)) {
0550b120
GK
2783 /* KVM and TCG always allow GTSE with radix... */
2784 spapr_ovec_set(spapr->ov5, OV5_MMU_RADIX_GTSE);
2785 }
2786 /* ... but not with hash (currently). */
2787
026bfd89
DG
2788 if (kvm_enabled()) {
2789 /* Enable H_LOGICAL_CI_* so SLOF can talk to in-kernel devices */
2790 kvmppc_enable_logical_ci_hcalls();
ef9971dd 2791 kvmppc_enable_set_mode_hcall();
5145ad4f
NW
2792
2793 /* H_CLEAR_MOD/_REF are mandatory in PAPR, but off by default */
2794 kvmppc_enable_clear_ref_mod_hcalls();
026bfd89
DG
2795 }
2796
9fdf0c29 2797 /* allocate RAM */
f92f5da1 2798 memory_region_allocate_system_memory(ram, NULL, "ppc_spapr.ram",
fb164994 2799 machine->ram_size);
f92f5da1 2800 memory_region_add_subregion(sysmem, 0, ram);
9fdf0c29 2801
b0c14ec4
DH
2802 /* always allocate the device memory information */
2803 machine->device_memory = g_malloc0(sizeof(*machine->device_memory));
2804
4a1c9cf0
BR
2805 /* initialize hotplug memory address space */
2806 if (machine->ram_size < machine->maxram_size) {
0c9269a5 2807 ram_addr_t device_mem_size = machine->maxram_size - machine->ram_size;
71c9a3dd
BR
2808 /*
2809 * Limit the number of hotpluggable memory slots to half the number
2810 * slots that KVM supports, leaving the other half for PCI and other
2811 * devices. However ensure that number of slots doesn't drop below 32.
2812 */
2813 int max_memslots = kvm_enabled() ? kvm_get_max_memslots() / 2 :
2814 SPAPR_MAX_RAM_SLOTS;
4a1c9cf0 2815
71c9a3dd
BR
2816 if (max_memslots < SPAPR_MAX_RAM_SLOTS) {
2817 max_memslots = SPAPR_MAX_RAM_SLOTS;
2818 }
2819 if (machine->ram_slots > max_memslots) {
d54e4d76
DG
2820 error_report("Specified number of memory slots %"
2821 PRIu64" exceeds max supported %d",
71c9a3dd 2822 machine->ram_slots, max_memslots);
d54e4d76 2823 exit(1);
4a1c9cf0
BR
2824 }
2825
b0c14ec4 2826 machine->device_memory->base = ROUND_UP(machine->ram_size,
0c9269a5 2827 SPAPR_DEVICE_MEM_ALIGN);
b0c14ec4 2828 memory_region_init(&machine->device_memory->mr, OBJECT(spapr),
0c9269a5 2829 "device-memory", device_mem_size);
b0c14ec4
DH
2830 memory_region_add_subregion(sysmem, machine->device_memory->base,
2831 &machine->device_memory->mr);
4a1c9cf0
BR
2832 }
2833
224245bf
DG
2834 if (smc->dr_lmb_enabled) {
2835 spapr_create_lmb_dr_connectors(spapr);
2836 }
2837
39ac8455 2838 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, "spapr-rtas.bin");
4c56440d 2839 if (!filename) {
730fce59 2840 error_report("Could not find LPAR rtas '%s'", "spapr-rtas.bin");
4c56440d
SW
2841 exit(1);
2842 }
b7d1f77a 2843 spapr->rtas_size = get_image_size(filename);
8afc22a2
ZJ
2844 if (spapr->rtas_size < 0) {
2845 error_report("Could not get size of LPAR rtas '%s'", filename);
2846 exit(1);
2847 }
b7d1f77a
BH
2848 spapr->rtas_blob = g_malloc(spapr->rtas_size);
2849 if (load_image_size(filename, spapr->rtas_blob, spapr->rtas_size) < 0) {
730fce59 2850 error_report("Could not load LPAR rtas '%s'", filename);
39ac8455
DG
2851 exit(1);
2852 }
4d8d5467 2853 if (spapr->rtas_size > RTAS_MAX_SIZE) {
730fce59
TH
2854 error_report("RTAS too big ! 0x%zx bytes (max is 0x%x)",
2855 (size_t)spapr->rtas_size, RTAS_MAX_SIZE);
4d8d5467
BH
2856 exit(1);
2857 }
7267c094 2858 g_free(filename);
39ac8455 2859
ffbb1705 2860 /* Set up RTAS event infrastructure */
74d042e5
DG
2861 spapr_events_init(spapr);
2862
12f42174 2863 /* Set up the RTC RTAS interfaces */
28df36a1 2864 spapr_rtc_create(spapr);
12f42174 2865
b5cec4c5 2866 /* Set up VIO bus */
4040ab72
DG
2867 spapr->vio_bus = spapr_vio_bus_init();
2868
b8846a4d 2869 for (i = 0; i < serial_max_hds(); i++) {
9bca0edb
PM
2870 if (serial_hd(i)) {
2871 spapr_vty_create(spapr->vio_bus, serial_hd(i));
4040ab72
DG
2872 }
2873 }
9fdf0c29 2874
639e8102
DG
2875 /* We always have at least the nvram device on VIO */
2876 spapr_create_nvram(spapr);
2877
3384f95c 2878 /* Set up PCI */
fa28f71b
AK
2879 spapr_pci_rtas_init();
2880
999c9caf 2881 phb = spapr_create_default_phb();
3384f95c 2882
277f9acf 2883 for (i = 0; i < nb_nics; i++) {
8d90ad90
DG
2884 NICInfo *nd = &nd_table[i];
2885
2886 if (!nd->model) {
3c3a4e7a 2887 nd->model = g_strdup("spapr-vlan");
8d90ad90
DG
2888 }
2889
3c3a4e7a
TH
2890 if (g_str_equal(nd->model, "spapr-vlan") ||
2891 g_str_equal(nd->model, "ibmveth")) {
d601fac4 2892 spapr_vlan_create(spapr->vio_bus, nd);
8d90ad90 2893 } else {
29b358f9 2894 pci_nic_init_nofail(&nd_table[i], phb->bus, nd->model, NULL);
8d90ad90
DG
2895 }
2896 }
2897
6e270446 2898 for (i = 0; i <= drive_get_max_bus(IF_SCSI); i++) {
d601fac4 2899 spapr_vscsi_create(spapr->vio_bus);
6e270446
BH
2900 }
2901
f28359d8 2902 /* Graphics */
14c6a894 2903 if (spapr_vga_init(phb->bus, &error_fatal)) {
3fc5acde 2904 spapr->has_graphics = true;
c6e76503 2905 machine->usb |= defaults_enabled() && !machine->usb_disabled;
f28359d8
LZ
2906 }
2907
4ee9ced9 2908 if (machine->usb) {
57040d45
TH
2909 if (smc->use_ohci_by_default) {
2910 pci_create_simple(phb->bus, -1, "pci-ohci");
2911 } else {
2912 pci_create_simple(phb->bus, -1, "nec-usb-xhci");
2913 }
c86580b8 2914
35139a59 2915 if (spapr->has_graphics) {
c86580b8
MA
2916 USBBus *usb_bus = usb_bus_find(-1);
2917
2918 usb_create_simple(usb_bus, "usb-kbd");
2919 usb_create_simple(usb_bus, "usb-mouse");
35139a59
DG
2920 }
2921 }
2922
ab3dd749 2923 if (spapr->rma_size < (MIN_RMA_SLOF * MiB)) {
d54e4d76
DG
2924 error_report(
2925 "pSeries SLOF firmware requires >= %ldM guest RMA (Real Mode Area memory)",
2926 MIN_RMA_SLOF);
4d8d5467
BH
2927 exit(1);
2928 }
2929
9fdf0c29
DG
2930 if (kernel_filename) {
2931 uint64_t lowaddr = 0;
2932
4366e1db
LM
2933 spapr->kernel_size = load_elf(kernel_filename, NULL,
2934 translate_kernel_address, NULL,
2935 NULL, &lowaddr, NULL, 1,
a19f7fb0
DG
2936 PPC_ELF_MACHINE, 0, 0);
2937 if (spapr->kernel_size == ELF_LOAD_WRONG_ENDIAN) {
4366e1db 2938 spapr->kernel_size = load_elf(kernel_filename, NULL,
a19f7fb0
DG
2939 translate_kernel_address, NULL, NULL,
2940 &lowaddr, NULL, 0, PPC_ELF_MACHINE,
2941 0, 0);
2942 spapr->kernel_le = spapr->kernel_size > 0;
16457e7f 2943 }
a19f7fb0
DG
2944 if (spapr->kernel_size < 0) {
2945 error_report("error loading %s: %s", kernel_filename,
2946 load_elf_strerror(spapr->kernel_size));
9fdf0c29
DG
2947 exit(1);
2948 }
2949
2950 /* load initrd */
2951 if (initrd_filename) {
4d8d5467
BH
2952 /* Try to locate the initrd in the gap between the kernel
2953 * and the firmware. Add a bit of space just in case
2954 */
a19f7fb0
DG
2955 spapr->initrd_base = (KERNEL_LOAD_ADDR + spapr->kernel_size
2956 + 0x1ffff) & ~0xffff;
2957 spapr->initrd_size = load_image_targphys(initrd_filename,
2958 spapr->initrd_base,
2959 load_limit
2960 - spapr->initrd_base);
2961 if (spapr->initrd_size < 0) {
d54e4d76
DG
2962 error_report("could not load initial ram disk '%s'",
2963 initrd_filename);
9fdf0c29
DG
2964 exit(1);
2965 }
9fdf0c29 2966 }
4d8d5467 2967 }
a3467baa 2968
8e7ea787
AF
2969 if (bios_name == NULL) {
2970 bios_name = FW_FILE_NAME;
2971 }
2972 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
4c56440d 2973 if (!filename) {
68fea5a0 2974 error_report("Could not find LPAR firmware '%s'", bios_name);
4c56440d
SW
2975 exit(1);
2976 }
4d8d5467 2977 fw_size = load_image_targphys(filename, 0, FW_MAX_SIZE);
68fea5a0
TH
2978 if (fw_size <= 0) {
2979 error_report("Could not load LPAR firmware '%s'", filename);
4d8d5467
BH
2980 exit(1);
2981 }
2982 g_free(filename);
4d8d5467 2983
28e02042
DG
2984 /* FIXME: Should register things through the MachineState's qdev
2985 * interface, this is a legacy from the sPAPREnvironment structure
2986 * which predated MachineState but had a similar function */
4be21d56
DG
2987 vmstate_register(NULL, 0, &vmstate_spapr, spapr);
2988 register_savevm_live(NULL, "spapr/htab", -1, 1,
2989 &savevm_htab_handlers, spapr);
2990
5b2128d2 2991 qemu_register_boot_set(spapr_boot_set, spapr);
42043e4f 2992
42043e4f 2993 if (kvm_enabled()) {
3dc410ae 2994 /* to stop and start vmclock */
42043e4f
LV
2995 qemu_add_vm_change_state_handler(cpu_ppc_clock_vm_state_change,
2996 &spapr->tb);
3dc410ae
AK
2997
2998 kvmppc_spapr_enable_inkernel_multitce();
42043e4f 2999 }
9fdf0c29
DG
3000}
3001
135a129a
AK
3002static int spapr_kvm_type(const char *vm_type)
3003{
3004 if (!vm_type) {
3005 return 0;
3006 }
3007
3008 if (!strcmp(vm_type, "HV")) {
3009 return 1;
3010 }
3011
3012 if (!strcmp(vm_type, "PR")) {
3013 return 2;
3014 }
3015
3016 error_report("Unknown kvm-type specified '%s'", vm_type);
3017 exit(1);
3018}
3019
71461b0f 3020/*
627b84f4 3021 * Implementation of an interface to adjust firmware path
71461b0f
AK
3022 * for the bootindex property handling.
3023 */
3024static char *spapr_get_fw_dev_path(FWPathProvider *p, BusState *bus,
3025 DeviceState *dev)
3026{
3027#define CAST(type, obj, name) \
3028 ((type *)object_dynamic_cast(OBJECT(obj), (name)))
3029 SCSIDevice *d = CAST(SCSIDevice, dev, TYPE_SCSI_DEVICE);
3030 sPAPRPHBState *phb = CAST(sPAPRPHBState, dev, TYPE_SPAPR_PCI_HOST_BRIDGE);
c4e13492 3031 VHostSCSICommon *vsc = CAST(VHostSCSICommon, dev, TYPE_VHOST_SCSI_COMMON);
71461b0f
AK
3032
3033 if (d) {
3034 void *spapr = CAST(void, bus->parent, "spapr-vscsi");
3035 VirtIOSCSI *virtio = CAST(VirtIOSCSI, bus->parent, TYPE_VIRTIO_SCSI);
3036 USBDevice *usb = CAST(USBDevice, bus->parent, TYPE_USB_DEVICE);
3037
3038 if (spapr) {
3039 /*
3040 * Replace "channel@0/disk@0,0" with "disk@8000000000000000":
1ac24c91
TH
3041 * In the top 16 bits of the 64-bit LUN, we use SRP luns of the form
3042 * 0x8000 | (target << 8) | (bus << 5) | lun
3043 * (see the "Logical unit addressing format" table in SAM5)
71461b0f 3044 */
1ac24c91 3045 unsigned id = 0x8000 | (d->id << 8) | (d->channel << 5) | d->lun;
71461b0f
AK
3046 return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev),
3047 (uint64_t)id << 48);
3048 } else if (virtio) {
3049 /*
3050 * We use SRP luns of the form 01000000 | (target << 8) | lun
3051 * in the top 32 bits of the 64-bit LUN
3052 * Note: the quote above is from SLOF and it is wrong,
3053 * the actual binding is:
3054 * swap 0100 or 10 << or 20 << ( target lun-id -- srplun )
3055 */
3056 unsigned id = 0x1000000 | (d->id << 16) | d->lun;
bac658d1
TH
3057 if (d->lun >= 256) {
3058 /* Use the LUN "flat space addressing method" */
3059 id |= 0x4000;
3060 }
71461b0f
AK
3061 return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev),
3062 (uint64_t)id << 32);
3063 } else if (usb) {
3064 /*
3065 * We use SRP luns of the form 01000000 | (usb-port << 16) | lun
3066 * in the top 32 bits of the 64-bit LUN
3067 */
3068 unsigned usb_port = atoi(usb->port->path);
3069 unsigned id = 0x1000000 | (usb_port << 16) | d->lun;
3070 return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev),
3071 (uint64_t)id << 32);
3072 }
3073 }
3074
b99260eb
TH
3075 /*
3076 * SLOF probes the USB devices, and if it recognizes that the device is a
3077 * storage device, it changes its name to "storage" instead of "usb-host",
3078 * and additionally adds a child node for the SCSI LUN, so the correct
3079 * boot path in SLOF is something like .../storage@1/disk@xxx" instead.
3080 */
3081 if (strcmp("usb-host", qdev_fw_name(dev)) == 0) {
3082 USBDevice *usbdev = CAST(USBDevice, dev, TYPE_USB_DEVICE);
3083 if (usb_host_dev_is_scsi_storage(usbdev)) {
3084 return g_strdup_printf("storage@%s/disk", usbdev->port->path);
3085 }
3086 }
3087
71461b0f
AK
3088 if (phb) {
3089 /* Replace "pci" with "pci@800000020000000" */
3090 return g_strdup_printf("pci@%"PRIX64, phb->buid);
3091 }
3092
c4e13492
FF
3093 if (vsc) {
3094 /* Same logic as virtio above */
3095 unsigned id = 0x1000000 | (vsc->target << 16) | vsc->lun;
3096 return g_strdup_printf("disk@%"PRIX64, (uint64_t)id << 32);
3097 }
3098
4871dd4c
TH
3099 if (g_str_equal("pci-bridge", qdev_fw_name(dev))) {
3100 /* SLOF uses "pci" instead of "pci-bridge" for PCI bridges */
3101 PCIDevice *pcidev = CAST(PCIDevice, dev, TYPE_PCI_DEVICE);
3102 return g_strdup_printf("pci@%x", PCI_SLOT(pcidev->devfn));
3103 }
3104
71461b0f
AK
3105 return NULL;
3106}
3107
23825581
EH
3108static char *spapr_get_kvm_type(Object *obj, Error **errp)
3109{
28e02042 3110 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
23825581 3111
28e02042 3112 return g_strdup(spapr->kvm_type);
23825581
EH
3113}
3114
3115static void spapr_set_kvm_type(Object *obj, const char *value, Error **errp)
3116{
28e02042 3117 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
23825581 3118
28e02042
DG
3119 g_free(spapr->kvm_type);
3120 spapr->kvm_type = g_strdup(value);
23825581
EH
3121}
3122
f6229214
MR
3123static bool spapr_get_modern_hotplug_events(Object *obj, Error **errp)
3124{
3125 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
3126
3127 return spapr->use_hotplug_event_source;
3128}
3129
3130static void spapr_set_modern_hotplug_events(Object *obj, bool value,
3131 Error **errp)
3132{
3133 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
3134
3135 spapr->use_hotplug_event_source = value;
3136}
3137
fcad0d21
AK
3138static bool spapr_get_msix_emulation(Object *obj, Error **errp)
3139{
3140 return true;
3141}
3142
30f4b05b
DG
3143static char *spapr_get_resize_hpt(Object *obj, Error **errp)
3144{
3145 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
3146
3147 switch (spapr->resize_hpt) {
3148 case SPAPR_RESIZE_HPT_DEFAULT:
3149 return g_strdup("default");
3150 case SPAPR_RESIZE_HPT_DISABLED:
3151 return g_strdup("disabled");
3152 case SPAPR_RESIZE_HPT_ENABLED:
3153 return g_strdup("enabled");
3154 case SPAPR_RESIZE_HPT_REQUIRED:
3155 return g_strdup("required");
3156 }
3157 g_assert_not_reached();
3158}
3159
3160static void spapr_set_resize_hpt(Object *obj, const char *value, Error **errp)
3161{
3162 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
3163
3164 if (strcmp(value, "default") == 0) {
3165 spapr->resize_hpt = SPAPR_RESIZE_HPT_DEFAULT;
3166 } else if (strcmp(value, "disabled") == 0) {
3167 spapr->resize_hpt = SPAPR_RESIZE_HPT_DISABLED;
3168 } else if (strcmp(value, "enabled") == 0) {
3169 spapr->resize_hpt = SPAPR_RESIZE_HPT_ENABLED;
3170 } else if (strcmp(value, "required") == 0) {
3171 spapr->resize_hpt = SPAPR_RESIZE_HPT_REQUIRED;
3172 } else {
3173 error_setg(errp, "Bad value for \"resize-hpt\" property");
3174 }
3175}
3176
fa98fbfc
SB
3177static void spapr_get_vsmt(Object *obj, Visitor *v, const char *name,
3178 void *opaque, Error **errp)
3179{
3180 visit_type_uint32(v, name, (uint32_t *)opaque, errp);
3181}
3182
3183static void spapr_set_vsmt(Object *obj, Visitor *v, const char *name,
3184 void *opaque, Error **errp)
3185{
3186 visit_type_uint32(v, name, (uint32_t *)opaque, errp);
3187}
3188
3ba3d0bc
CLG
3189static char *spapr_get_ic_mode(Object *obj, Error **errp)
3190{
3191 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
3192
3193 if (spapr->irq == &spapr_irq_xics_legacy) {
3194 return g_strdup("legacy");
3195 } else if (spapr->irq == &spapr_irq_xics) {
3196 return g_strdup("xics");
3197 } else if (spapr->irq == &spapr_irq_xive) {
3198 return g_strdup("xive");
13db0cd9
CLG
3199 } else if (spapr->irq == &spapr_irq_dual) {
3200 return g_strdup("dual");
3ba3d0bc
CLG
3201 }
3202 g_assert_not_reached();
3203}
3204
3205static void spapr_set_ic_mode(Object *obj, const char *value, Error **errp)
3206{
3207 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
3208
21df5e4f
GK
3209 if (SPAPR_MACHINE_GET_CLASS(spapr)->legacy_irq_allocation) {
3210 error_setg(errp, "This machine only uses the legacy XICS backend, don't pass ic-mode");
3211 return;
3212 }
3213
3ba3d0bc
CLG
3214 /* The legacy IRQ backend can not be set */
3215 if (strcmp(value, "xics") == 0) {
3216 spapr->irq = &spapr_irq_xics;
3217 } else if (strcmp(value, "xive") == 0) {
3218 spapr->irq = &spapr_irq_xive;
13db0cd9
CLG
3219 } else if (strcmp(value, "dual") == 0) {
3220 spapr->irq = &spapr_irq_dual;
3ba3d0bc
CLG
3221 } else {
3222 error_setg(errp, "Bad value for \"ic-mode\" property");
3223 }
3224}
3225
27461d69
PP
3226static char *spapr_get_host_model(Object *obj, Error **errp)
3227{
3228 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
3229
3230 return g_strdup(spapr->host_model);
3231}
3232
3233static void spapr_set_host_model(Object *obj, const char *value, Error **errp)
3234{
3235 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
3236
3237 g_free(spapr->host_model);
3238 spapr->host_model = g_strdup(value);
3239}
3240
3241static char *spapr_get_host_serial(Object *obj, Error **errp)
3242{
3243 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
3244
3245 return g_strdup(spapr->host_serial);
3246}
3247
3248static void spapr_set_host_serial(Object *obj, const char *value, Error **errp)
3249{
3250 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
3251
3252 g_free(spapr->host_serial);
3253 spapr->host_serial = g_strdup(value);
3254}
3255
bcb5ce08 3256static void spapr_instance_init(Object *obj)
23825581 3257{
715c5407 3258 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
3ba3d0bc 3259 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr);
715c5407
DG
3260
3261 spapr->htab_fd = -1;
f6229214 3262 spapr->use_hotplug_event_source = true;
23825581
EH
3263 object_property_add_str(obj, "kvm-type",
3264 spapr_get_kvm_type, spapr_set_kvm_type, NULL);
49d2e648
MA
3265 object_property_set_description(obj, "kvm-type",
3266 "Specifies the KVM virtualization mode (HV, PR)",
3267 NULL);
f6229214
MR
3268 object_property_add_bool(obj, "modern-hotplug-events",
3269 spapr_get_modern_hotplug_events,
3270 spapr_set_modern_hotplug_events,
3271 NULL);
3272 object_property_set_description(obj, "modern-hotplug-events",
3273 "Use dedicated hotplug event mechanism in"
3274 " place of standard EPOW events when possible"
3275 " (required for memory hot-unplug support)",
3276 NULL);
7843c0d6
DG
3277 ppc_compat_add_property(obj, "max-cpu-compat", &spapr->max_compat_pvr,
3278 "Maximum permitted CPU compatibility mode",
3279 &error_fatal);
30f4b05b
DG
3280
3281 object_property_add_str(obj, "resize-hpt",
3282 spapr_get_resize_hpt, spapr_set_resize_hpt, NULL);
3283 object_property_set_description(obj, "resize-hpt",
3284 "Resizing of the Hash Page Table (enabled, disabled, required)",
3285 NULL);
fa98fbfc
SB
3286 object_property_add(obj, "vsmt", "uint32", spapr_get_vsmt,
3287 spapr_set_vsmt, NULL, &spapr->vsmt, &error_abort);
3288 object_property_set_description(obj, "vsmt",
3289 "Virtual SMT: KVM behaves as if this were"
3290 " the host's SMT mode", &error_abort);
fcad0d21
AK
3291 object_property_add_bool(obj, "vfio-no-msix-emulation",
3292 spapr_get_msix_emulation, NULL, NULL);
3ba3d0bc
CLG
3293
3294 /* The machine class defines the default interrupt controller mode */
3295 spapr->irq = smc->irq;
3296 object_property_add_str(obj, "ic-mode", spapr_get_ic_mode,
3297 spapr_set_ic_mode, NULL);
3298 object_property_set_description(obj, "ic-mode",
13db0cd9 3299 "Specifies the interrupt controller mode (xics, xive, dual)",
3ba3d0bc 3300 NULL);
27461d69
PP
3301
3302 object_property_add_str(obj, "host-model",
3303 spapr_get_host_model, spapr_set_host_model,
3304 &error_abort);
3305 object_property_set_description(obj, "host-model",
3306 "Set host's model-id to use - none|passthrough|string", &error_abort);
3307 object_property_add_str(obj, "host-serial",
3308 spapr_get_host_serial, spapr_set_host_serial,
3309 &error_abort);
3310 object_property_set_description(obj, "host-serial",
3311 "Set host's system-id to use - none|passthrough|string", &error_abort);
23825581
EH
3312}
3313
87bbdd9c
DG
3314static void spapr_machine_finalizefn(Object *obj)
3315{
3316 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
3317
3318 g_free(spapr->kvm_type);
3319}
3320
1c7ad77e 3321void spapr_do_system_reset_on_cpu(CPUState *cs, run_on_cpu_data arg)
34316482 3322{
34316482
AK
3323 cpu_synchronize_state(cs);
3324 ppc_cpu_do_system_reset(cs);
3325}
3326
3327static void spapr_nmi(NMIState *n, int cpu_index, Error **errp)
3328{
3329 CPUState *cs;
3330
3331 CPU_FOREACH(cs) {
1c7ad77e 3332 async_run_on_cpu(cs, spapr_do_system_reset_on_cpu, RUN_ON_CPU_NULL);
34316482
AK
3333 }
3334}
3335
62d38c9b
GK
3336int spapr_lmb_dt_populate(sPAPRDRConnector *drc, sPAPRMachineState *spapr,
3337 void *fdt, int *fdt_start_offset, Error **errp)
3338{
3339 uint64_t addr;
3340 uint32_t node;
3341
3342 addr = spapr_drc_index(drc) * SPAPR_MEMORY_BLOCK_SIZE;
3343 node = object_property_get_uint(OBJECT(drc->dev), PC_DIMM_NODE_PROP,
3344 &error_abort);
3345 *fdt_start_offset = spapr_populate_memory_node(fdt, node, addr,
3346 SPAPR_MEMORY_BLOCK_SIZE);
3347 return 0;
3348}
3349
79b78a6b 3350static void spapr_add_lmbs(DeviceState *dev, uint64_t addr_start, uint64_t size,
62d38c9b 3351 bool dedicated_hp_event_source, Error **errp)
c20d332a
BR
3352{
3353 sPAPRDRConnector *drc;
c20d332a 3354 uint32_t nr_lmbs = size/SPAPR_MEMORY_BLOCK_SIZE;
62d38c9b 3355 int i;
79b78a6b 3356 uint64_t addr = addr_start;
94fd9cba 3357 bool hotplugged = spapr_drc_hotplugged(dev);
160bb678 3358 Error *local_err = NULL;
c20d332a 3359
c20d332a 3360 for (i = 0; i < nr_lmbs; i++) {
fbf55397
DG
3361 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3362 addr / SPAPR_MEMORY_BLOCK_SIZE);
c20d332a
BR
3363 g_assert(drc);
3364
62d38c9b 3365 spapr_drc_attach(drc, dev, NULL, 0, &local_err);
160bb678
GK
3366 if (local_err) {
3367 while (addr > addr_start) {
3368 addr -= SPAPR_MEMORY_BLOCK_SIZE;
3369 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3370 addr / SPAPR_MEMORY_BLOCK_SIZE);
a8dc47fd 3371 spapr_drc_detach(drc);
160bb678 3372 }
160bb678
GK
3373 error_propagate(errp, local_err);
3374 return;
3375 }
94fd9cba
LV
3376 if (!hotplugged) {
3377 spapr_drc_reset(drc);
3378 }
c20d332a
BR
3379 addr += SPAPR_MEMORY_BLOCK_SIZE;
3380 }
5dd5238c
JD
3381 /* send hotplug notification to the
3382 * guest only in case of hotplugged memory
3383 */
94fd9cba 3384 if (hotplugged) {
79b78a6b 3385 if (dedicated_hp_event_source) {
fbf55397
DG
3386 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3387 addr_start / SPAPR_MEMORY_BLOCK_SIZE);
79b78a6b
MR
3388 spapr_hotplug_req_add_by_count_indexed(SPAPR_DR_CONNECTOR_TYPE_LMB,
3389 nr_lmbs,
0b55aa91 3390 spapr_drc_index(drc));
79b78a6b
MR
3391 } else {
3392 spapr_hotplug_req_add_by_count(SPAPR_DR_CONNECTOR_TYPE_LMB,
3393 nr_lmbs);
3394 }
5dd5238c 3395 }
c20d332a
BR
3396}
3397
3398static void spapr_memory_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
81985f3b 3399 Error **errp)
c20d332a
BR
3400{
3401 Error *local_err = NULL;
3402 sPAPRMachineState *ms = SPAPR_MACHINE(hotplug_dev);
3403 PCDIMMDevice *dimm = PC_DIMM(dev);
b0e62443 3404 uint64_t size, addr;
04790978 3405
946d6154 3406 size = memory_device_get_region_size(MEMORY_DEVICE(dev), &error_abort);
df587133 3407
fd3416f5 3408 pc_dimm_plug(dimm, MACHINE(ms), &local_err);
c20d332a
BR
3409 if (local_err) {
3410 goto out;
3411 }
3412
9ed442b8
MAL
3413 addr = object_property_get_uint(OBJECT(dimm),
3414 PC_DIMM_ADDR_PROP, &local_err);
c20d332a 3415 if (local_err) {
160bb678 3416 goto out_unplug;
c20d332a
BR
3417 }
3418
62d38c9b 3419 spapr_add_lmbs(dev, addr, size, spapr_ovec_test(ms->ov5_cas, OV5_HP_EVT),
160bb678
GK
3420 &local_err);
3421 if (local_err) {
3422 goto out_unplug;
3423 }
3424
3425 return;
c20d332a 3426
160bb678 3427out_unplug:
fd3416f5 3428 pc_dimm_unplug(dimm, MACHINE(ms));
c20d332a
BR
3429out:
3430 error_propagate(errp, local_err);
3431}
3432
c871bc70
LV
3433static void spapr_memory_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
3434 Error **errp)
3435{
4e8a01bd 3436 const sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(hotplug_dev);
123eec65 3437 sPAPRMachineState *spapr = SPAPR_MACHINE(hotplug_dev);
c871bc70 3438 PCDIMMDevice *dimm = PC_DIMM(dev);
8f1ffe5b 3439 Error *local_err = NULL;
04790978 3440 uint64_t size;
123eec65
DG
3441 Object *memdev;
3442 hwaddr pagesize;
c871bc70 3443
4e8a01bd
DH
3444 if (!smc->dr_lmb_enabled) {
3445 error_setg(errp, "Memory hotplug not supported for this machine");
3446 return;
3447 }
3448
946d6154
DH
3449 size = memory_device_get_region_size(MEMORY_DEVICE(dimm), &local_err);
3450 if (local_err) {
3451 error_propagate(errp, local_err);
04790978
TH
3452 return;
3453 }
04790978 3454
c871bc70
LV
3455 if (size % SPAPR_MEMORY_BLOCK_SIZE) {
3456 error_setg(errp, "Hotplugged memory size must be a multiple of "
ab3dd749 3457 "%" PRIu64 " MB", SPAPR_MEMORY_BLOCK_SIZE / MiB);
c871bc70
LV
3458 return;
3459 }
3460
123eec65
DG
3461 memdev = object_property_get_link(OBJECT(dimm), PC_DIMM_MEMDEV_PROP,
3462 &error_abort);
3463 pagesize = host_memory_backend_pagesize(MEMORY_BACKEND(memdev));
8f1ffe5b
DH
3464 spapr_check_pagesize(spapr, pagesize, &local_err);
3465 if (local_err) {
3466 error_propagate(errp, local_err);
3467 return;
3468 }
3469
fd3416f5 3470 pc_dimm_pre_plug(dimm, MACHINE(hotplug_dev), NULL, errp);
c871bc70
LV
3471}
3472
0cffce56
DG
3473struct sPAPRDIMMState {
3474 PCDIMMDevice *dimm;
cf632463 3475 uint32_t nr_lmbs;
0cffce56
DG
3476 QTAILQ_ENTRY(sPAPRDIMMState) next;
3477};
3478
3479static sPAPRDIMMState *spapr_pending_dimm_unplugs_find(sPAPRMachineState *s,
3480 PCDIMMDevice *dimm)
3481{
3482 sPAPRDIMMState *dimm_state = NULL;
3483
3484 QTAILQ_FOREACH(dimm_state, &s->pending_dimm_unplugs, next) {
3485 if (dimm_state->dimm == dimm) {
3486 break;
3487 }
3488 }
3489 return dimm_state;
3490}
3491
8d5981c4
BR
3492static sPAPRDIMMState *spapr_pending_dimm_unplugs_add(sPAPRMachineState *spapr,
3493 uint32_t nr_lmbs,
3494 PCDIMMDevice *dimm)
0cffce56 3495{
8d5981c4
BR
3496 sPAPRDIMMState *ds = NULL;
3497
3498 /*
3499 * If this request is for a DIMM whose removal had failed earlier
3500 * (due to guest's refusal to remove the LMBs), we would have this
3501 * dimm already in the pending_dimm_unplugs list. In that
3502 * case don't add again.
3503 */
3504 ds = spapr_pending_dimm_unplugs_find(spapr, dimm);
3505 if (!ds) {
3506 ds = g_malloc0(sizeof(sPAPRDIMMState));
3507 ds->nr_lmbs = nr_lmbs;
3508 ds->dimm = dimm;
3509 QTAILQ_INSERT_HEAD(&spapr->pending_dimm_unplugs, ds, next);
3510 }
3511 return ds;
0cffce56
DG
3512}
3513
3514static void spapr_pending_dimm_unplugs_remove(sPAPRMachineState *spapr,
3515 sPAPRDIMMState *dimm_state)
3516{
3517 QTAILQ_REMOVE(&spapr->pending_dimm_unplugs, dimm_state, next);
3518 g_free(dimm_state);
3519}
cf632463 3520
16ee9980
DHB
3521static sPAPRDIMMState *spapr_recover_pending_dimm_state(sPAPRMachineState *ms,
3522 PCDIMMDevice *dimm)
3523{
3524 sPAPRDRConnector *drc;
946d6154
DH
3525 uint64_t size = memory_device_get_region_size(MEMORY_DEVICE(dimm),
3526 &error_abort);
16ee9980
DHB
3527 uint32_t nr_lmbs = size / SPAPR_MEMORY_BLOCK_SIZE;
3528 uint32_t avail_lmbs = 0;
3529 uint64_t addr_start, addr;
3530 int i;
16ee9980
DHB
3531
3532 addr_start = object_property_get_int(OBJECT(dimm), PC_DIMM_ADDR_PROP,
3533 &error_abort);
3534
3535 addr = addr_start;
3536 for (i = 0; i < nr_lmbs; i++) {
fbf55397
DG
3537 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3538 addr / SPAPR_MEMORY_BLOCK_SIZE);
16ee9980 3539 g_assert(drc);
454b580a 3540 if (drc->dev) {
16ee9980
DHB
3541 avail_lmbs++;
3542 }
3543 addr += SPAPR_MEMORY_BLOCK_SIZE;
3544 }
3545
8d5981c4 3546 return spapr_pending_dimm_unplugs_add(ms, avail_lmbs, dimm);
16ee9980
DHB
3547}
3548
31834723
DHB
3549/* Callback to be called during DRC release. */
3550void spapr_lmb_release(DeviceState *dev)
cf632463 3551{
3ec71474
DH
3552 HotplugHandler *hotplug_ctrl = qdev_get_hotplug_handler(dev);
3553 sPAPRMachineState *spapr = SPAPR_MACHINE(hotplug_ctrl);
0cffce56 3554 sPAPRDIMMState *ds = spapr_pending_dimm_unplugs_find(spapr, PC_DIMM(dev));
cf632463 3555
16ee9980
DHB
3556 /* This information will get lost if a migration occurs
3557 * during the unplug process. In this case recover it. */
3558 if (ds == NULL) {
3559 ds = spapr_recover_pending_dimm_state(spapr, PC_DIMM(dev));
8d5981c4 3560 g_assert(ds);
454b580a
DG
3561 /* The DRC being examined by the caller at least must be counted */
3562 g_assert(ds->nr_lmbs);
3563 }
3564
3565 if (--ds->nr_lmbs) {
cf632463
BR
3566 return;
3567 }
3568
cf632463
BR
3569 /*
3570 * Now that all the LMBs have been removed by the guest, call the
3ec71474 3571 * unplug handler chain. This can never fail.
cf632463 3572 */
3ec71474
DH
3573 hotplug_handler_unplug(hotplug_ctrl, dev, &error_abort);
3574}
3575
3576static void spapr_memory_unplug(HotplugHandler *hotplug_dev, DeviceState *dev)
3577{
3578 sPAPRMachineState *spapr = SPAPR_MACHINE(hotplug_dev);
3579 sPAPRDIMMState *ds = spapr_pending_dimm_unplugs_find(spapr, PC_DIMM(dev));
3580
fd3416f5 3581 pc_dimm_unplug(PC_DIMM(dev), MACHINE(hotplug_dev));
cf632463 3582 object_unparent(OBJECT(dev));
2a129767 3583 spapr_pending_dimm_unplugs_remove(spapr, ds);
cf632463
BR
3584}
3585
3586static void spapr_memory_unplug_request(HotplugHandler *hotplug_dev,
3587 DeviceState *dev, Error **errp)
3588{
0cffce56 3589 sPAPRMachineState *spapr = SPAPR_MACHINE(hotplug_dev);
cf632463
BR
3590 Error *local_err = NULL;
3591 PCDIMMDevice *dimm = PC_DIMM(dev);
04790978
TH
3592 uint32_t nr_lmbs;
3593 uint64_t size, addr_start, addr;
0cffce56
DG
3594 int i;
3595 sPAPRDRConnector *drc;
04790978 3596
946d6154 3597 size = memory_device_get_region_size(MEMORY_DEVICE(dimm), &error_abort);
04790978
TH
3598 nr_lmbs = size / SPAPR_MEMORY_BLOCK_SIZE;
3599
9ed442b8 3600 addr_start = object_property_get_uint(OBJECT(dimm), PC_DIMM_ADDR_PROP,
0cffce56 3601 &local_err);
cf632463
BR
3602 if (local_err) {
3603 goto out;
3604 }
3605
2a129767
DHB
3606 /*
3607 * An existing pending dimm state for this DIMM means that there is an
3608 * unplug operation in progress, waiting for the spapr_lmb_release
3609 * callback to complete the job (BQL can't cover that far). In this case,
3610 * bail out to avoid detaching DRCs that were already released.
3611 */
3612 if (spapr_pending_dimm_unplugs_find(spapr, dimm)) {
3613 error_setg(&local_err,
3614 "Memory unplug already in progress for device %s",
3615 dev->id);
3616 goto out;
3617 }
3618
8d5981c4 3619 spapr_pending_dimm_unplugs_add(spapr, nr_lmbs, dimm);
0cffce56
DG
3620
3621 addr = addr_start;
3622 for (i = 0; i < nr_lmbs; i++) {
fbf55397
DG
3623 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3624 addr / SPAPR_MEMORY_BLOCK_SIZE);
0cffce56
DG
3625 g_assert(drc);
3626
a8dc47fd 3627 spapr_drc_detach(drc);
0cffce56
DG
3628 addr += SPAPR_MEMORY_BLOCK_SIZE;
3629 }
3630
fbf55397
DG
3631 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3632 addr_start / SPAPR_MEMORY_BLOCK_SIZE);
0cffce56 3633 spapr_hotplug_req_remove_by_count_indexed(SPAPR_DR_CONNECTOR_TYPE_LMB,
0b55aa91 3634 nr_lmbs, spapr_drc_index(drc));
cf632463
BR
3635out:
3636 error_propagate(errp, local_err);
3637}
3638
765d1bdd
DG
3639/* Callback to be called during DRC release. */
3640void spapr_core_release(DeviceState *dev)
ff9006dd 3641{
a4261be1
DH
3642 HotplugHandler *hotplug_ctrl = qdev_get_hotplug_handler(dev);
3643
3644 /* Call the unplug handler chain. This can never fail. */
3645 hotplug_handler_unplug(hotplug_ctrl, dev, &error_abort);
3646}
3647
3648static void spapr_core_unplug(HotplugHandler *hotplug_dev, DeviceState *dev)
3649{
3650 MachineState *ms = MACHINE(hotplug_dev);
46f7afa3 3651 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(ms);
ff9006dd 3652 CPUCore *cc = CPU_CORE(dev);
535455fd 3653 CPUArchId *core_slot = spapr_find_cpu_slot(ms, cc->core_id, NULL);
ff9006dd 3654
46f7afa3
GK
3655 if (smc->pre_2_10_has_unused_icps) {
3656 sPAPRCPUCore *sc = SPAPR_CPU_CORE(OBJECT(dev));
46f7afa3
GK
3657 int i;
3658
3659 for (i = 0; i < cc->nr_threads; i++) {
94ad93bd 3660 CPUState *cs = CPU(sc->threads[i]);
46f7afa3
GK
3661
3662 pre_2_10_vmstate_register_dummy_icp(cs->cpu_index);
3663 }
3664 }
3665
07572c06 3666 assert(core_slot);
535455fd 3667 core_slot->cpu = NULL;
ff9006dd
IM
3668 object_unparent(OBJECT(dev));
3669}
3670
115debf2
IM
3671static
3672void spapr_core_unplug_request(HotplugHandler *hotplug_dev, DeviceState *dev,
3673 Error **errp)
ff9006dd 3674{
72194664 3675 sPAPRMachineState *spapr = SPAPR_MACHINE(OBJECT(hotplug_dev));
535455fd
IM
3676 int index;
3677 sPAPRDRConnector *drc;
535455fd 3678 CPUCore *cc = CPU_CORE(dev);
ff9006dd 3679
535455fd
IM
3680 if (!spapr_find_cpu_slot(MACHINE(hotplug_dev), cc->core_id, &index)) {
3681 error_setg(errp, "Unable to find CPU core with core-id: %d",
3682 cc->core_id);
3683 return;
3684 }
ff9006dd
IM
3685 if (index == 0) {
3686 error_setg(errp, "Boot CPU core may not be unplugged");
3687 return;
3688 }
3689
5d0fb150
GK
3690 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_CPU,
3691 spapr_vcpu_id(spapr, cc->core_id));
ff9006dd
IM
3692 g_assert(drc);
3693
a8dc47fd 3694 spapr_drc_detach(drc);
ff9006dd
IM
3695
3696 spapr_hotplug_req_remove_by_index(drc);
3697}
3698
345b12b9
GK
3699int spapr_core_dt_populate(sPAPRDRConnector *drc, sPAPRMachineState *spapr,
3700 void *fdt, int *fdt_start_offset, Error **errp)
3701{
3702 sPAPRCPUCore *core = SPAPR_CPU_CORE(drc->dev);
3703 CPUState *cs = CPU(core->threads[0]);
3704 PowerPCCPU *cpu = POWERPC_CPU(cs);
3705 DeviceClass *dc = DEVICE_GET_CLASS(cs);
3706 int id = spapr_get_vcpu_id(cpu);
3707 char *nodename;
3708 int offset;
3709
3710 nodename = g_strdup_printf("%s@%x", dc->fw_name, id);
3711 offset = fdt_add_subnode(fdt, 0, nodename);
3712 g_free(nodename);
3713
3714 spapr_populate_cpu_dt(cs, fdt, offset, spapr);
3715
3716 *fdt_start_offset = offset;
3717 return 0;
3718}
3719
ff9006dd
IM
3720static void spapr_core_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
3721 Error **errp)
3722{
3723 sPAPRMachineState *spapr = SPAPR_MACHINE(OBJECT(hotplug_dev));
3724 MachineClass *mc = MACHINE_GET_CLASS(spapr);
46f7afa3 3725 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
ff9006dd
IM
3726 sPAPRCPUCore *core = SPAPR_CPU_CORE(OBJECT(dev));
3727 CPUCore *cc = CPU_CORE(dev);
345b12b9 3728 CPUState *cs;
ff9006dd
IM
3729 sPAPRDRConnector *drc;
3730 Error *local_err = NULL;
535455fd
IM
3731 CPUArchId *core_slot;
3732 int index;
94fd9cba 3733 bool hotplugged = spapr_drc_hotplugged(dev);
ff9006dd 3734
535455fd
IM
3735 core_slot = spapr_find_cpu_slot(MACHINE(hotplug_dev), cc->core_id, &index);
3736 if (!core_slot) {
3737 error_setg(errp, "Unable to find CPU core with core-id: %d",
3738 cc->core_id);
3739 return;
3740 }
5d0fb150
GK
3741 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_CPU,
3742 spapr_vcpu_id(spapr, cc->core_id));
ff9006dd 3743
c5514d0e 3744 g_assert(drc || !mc->has_hotpluggable_cpus);
ff9006dd 3745
ff9006dd 3746 if (drc) {
345b12b9 3747 spapr_drc_attach(drc, dev, NULL, 0, &local_err);
ff9006dd 3748 if (local_err) {
ff9006dd
IM
3749 error_propagate(errp, local_err);
3750 return;
3751 }
ff9006dd 3752
94fd9cba
LV
3753 if (hotplugged) {
3754 /*
3755 * Send hotplug notification interrupt to the guest only
3756 * in case of hotplugged CPUs.
3757 */
3758 spapr_hotplug_req_add_by_index(drc);
3759 } else {
3760 spapr_drc_reset(drc);
3761 }
ff9006dd 3762 }
94fd9cba 3763
535455fd 3764 core_slot->cpu = OBJECT(dev);
46f7afa3
GK
3765
3766 if (smc->pre_2_10_has_unused_icps) {
46f7afa3
GK
3767 int i;
3768
3769 for (i = 0; i < cc->nr_threads; i++) {
bc877283 3770 cs = CPU(core->threads[i]);
46f7afa3
GK
3771 pre_2_10_vmstate_unregister_dummy_icp(cs->cpu_index);
3772 }
3773 }
ff9006dd
IM
3774}
3775
3776static void spapr_core_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
3777 Error **errp)
3778{
3779 MachineState *machine = MACHINE(OBJECT(hotplug_dev));
3780 MachineClass *mc = MACHINE_GET_CLASS(hotplug_dev);
ff9006dd
IM
3781 Error *local_err = NULL;
3782 CPUCore *cc = CPU_CORE(dev);
2e9c10eb 3783 const char *base_core_type = spapr_get_cpu_core_type(machine->cpu_type);
ff9006dd 3784 const char *type = object_get_typename(OBJECT(dev));
535455fd
IM
3785 CPUArchId *core_slot;
3786 int index;
ff9006dd 3787
c5514d0e 3788 if (dev->hotplugged && !mc->has_hotpluggable_cpus) {
ff9006dd
IM
3789 error_setg(&local_err, "CPU hotplug not supported for this machine");
3790 goto out;
3791 }
3792
3793 if (strcmp(base_core_type, type)) {
3794 error_setg(&local_err, "CPU core type should be %s", base_core_type);
3795 goto out;
3796 }
3797
3798 if (cc->core_id % smp_threads) {
3799 error_setg(&local_err, "invalid core id %d", cc->core_id);
3800 goto out;
3801 }
3802
459264ef
DG
3803 /*
3804 * In general we should have homogeneous threads-per-core, but old
3805 * (pre hotplug support) machine types allow the last core to have
3806 * reduced threads as a compatibility hack for when we allowed
3807 * total vcpus not a multiple of threads-per-core.
3808 */
3809 if (mc->has_hotpluggable_cpus && (cc->nr_threads != smp_threads)) {
df8658de 3810 error_setg(&local_err, "invalid nr-threads %d, must be %d",
8149e299 3811 cc->nr_threads, smp_threads);
df8658de 3812 goto out;
8149e299
DG
3813 }
3814
535455fd
IM
3815 core_slot = spapr_find_cpu_slot(MACHINE(hotplug_dev), cc->core_id, &index);
3816 if (!core_slot) {
ff9006dd
IM
3817 error_setg(&local_err, "core id %d out of range", cc->core_id);
3818 goto out;
3819 }
3820
535455fd 3821 if (core_slot->cpu) {
ff9006dd
IM
3822 error_setg(&local_err, "core %d already populated", cc->core_id);
3823 goto out;
3824 }
3825
a0ceb640 3826 numa_cpu_pre_plug(core_slot, dev, &local_err);
0b8497f0 3827
ff9006dd 3828out:
ff9006dd
IM
3829 error_propagate(errp, local_err);
3830}
3831
c20d332a
BR
3832static void spapr_machine_device_plug(HotplugHandler *hotplug_dev,
3833 DeviceState *dev, Error **errp)
3834{
c20d332a 3835 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
81985f3b 3836 spapr_memory_plug(hotplug_dev, dev, errp);
af81cf32
BR
3837 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
3838 spapr_core_plug(hotplug_dev, dev, errp);
c20d332a
BR
3839 }
3840}
3841
88432f44
DH
3842static void spapr_machine_device_unplug(HotplugHandler *hotplug_dev,
3843 DeviceState *dev, Error **errp)
3844{
3ec71474
DH
3845 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
3846 spapr_memory_unplug(hotplug_dev, dev);
a4261be1
DH
3847 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
3848 spapr_core_unplug(hotplug_dev, dev);
3ec71474 3849 }
88432f44
DH
3850}
3851
cf632463
BR
3852static void spapr_machine_device_unplug_request(HotplugHandler *hotplug_dev,
3853 DeviceState *dev, Error **errp)
3854{
c86c1aff
DHB
3855 sPAPRMachineState *sms = SPAPR_MACHINE(OBJECT(hotplug_dev));
3856 MachineClass *mc = MACHINE_GET_CLASS(sms);
cf632463
BR
3857
3858 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
3859 if (spapr_ovec_test(sms->ov5_cas, OV5_HP_EVT)) {
3860 spapr_memory_unplug_request(hotplug_dev, dev, errp);
3861 } else {
3862 /* NOTE: this means there is a window after guest reset, prior to
3863 * CAS negotiation, where unplug requests will fail due to the
3864 * capability not being detected yet. This is a bit different than
3865 * the case with PCI unplug, where the events will be queued and
3866 * eventually handled by the guest after boot
3867 */
3868 error_setg(errp, "Memory hot unplug not supported for this guest");
3869 }
6f4b5c3e 3870 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
c5514d0e 3871 if (!mc->has_hotpluggable_cpus) {
6f4b5c3e
BR
3872 error_setg(errp, "CPU hot unplug not supported on this machine");
3873 return;
3874 }
115debf2 3875 spapr_core_unplug_request(hotplug_dev, dev, errp);
c20d332a
BR
3876 }
3877}
3878
94a94e4c
BR
3879static void spapr_machine_device_pre_plug(HotplugHandler *hotplug_dev,
3880 DeviceState *dev, Error **errp)
3881{
c871bc70
LV
3882 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
3883 spapr_memory_pre_plug(hotplug_dev, dev, errp);
3884 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
94a94e4c
BR
3885 spapr_core_pre_plug(hotplug_dev, dev, errp);
3886 }
3887}
3888
7ebaf795
BR
3889static HotplugHandler *spapr_get_hotplug_handler(MachineState *machine,
3890 DeviceState *dev)
c20d332a 3891{
94a94e4c
BR
3892 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM) ||
3893 object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
c20d332a
BR
3894 return HOTPLUG_HANDLER(machine);
3895 }
3896 return NULL;
3897}
3898
ea089eeb
IM
3899static CpuInstanceProperties
3900spapr_cpu_index_to_props(MachineState *machine, unsigned cpu_index)
20bb648d 3901{
ea089eeb
IM
3902 CPUArchId *core_slot;
3903 MachineClass *mc = MACHINE_GET_CLASS(machine);
3904
3905 /* make sure possible_cpu are intialized */
3906 mc->possible_cpu_arch_ids(machine);
3907 /* get CPU core slot containing thread that matches cpu_index */
3908 core_slot = spapr_find_cpu_slot(machine, cpu_index, NULL);
3909 assert(core_slot);
3910 return core_slot->props;
20bb648d
DG
3911}
3912
79e07936
IM
3913static int64_t spapr_get_default_cpu_node_id(const MachineState *ms, int idx)
3914{
3915 return idx / smp_cores % nb_numa_nodes;
3916}
3917
535455fd
IM
3918static const CPUArchIdList *spapr_possible_cpu_arch_ids(MachineState *machine)
3919{
3920 int i;
d342eb76 3921 const char *core_type;
535455fd
IM
3922 int spapr_max_cores = max_cpus / smp_threads;
3923 MachineClass *mc = MACHINE_GET_CLASS(machine);
3924
c5514d0e 3925 if (!mc->has_hotpluggable_cpus) {
535455fd
IM
3926 spapr_max_cores = QEMU_ALIGN_UP(smp_cpus, smp_threads) / smp_threads;
3927 }
3928 if (machine->possible_cpus) {
3929 assert(machine->possible_cpus->len == spapr_max_cores);
3930 return machine->possible_cpus;
3931 }
3932
d342eb76
IM
3933 core_type = spapr_get_cpu_core_type(machine->cpu_type);
3934 if (!core_type) {
3935 error_report("Unable to find sPAPR CPU Core definition");
3936 exit(1);
3937 }
3938
535455fd
IM
3939 machine->possible_cpus = g_malloc0(sizeof(CPUArchIdList) +
3940 sizeof(CPUArchId) * spapr_max_cores);
3941 machine->possible_cpus->len = spapr_max_cores;
3942 for (i = 0; i < machine->possible_cpus->len; i++) {
3943 int core_id = i * smp_threads;
3944
d342eb76 3945 machine->possible_cpus->cpus[i].type = core_type;
f2d672c2 3946 machine->possible_cpus->cpus[i].vcpus_count = smp_threads;
535455fd
IM
3947 machine->possible_cpus->cpus[i].arch_id = core_id;
3948 machine->possible_cpus->cpus[i].props.has_core_id = true;
3949 machine->possible_cpus->cpus[i].props.core_id = core_id;
535455fd
IM
3950 }
3951 return machine->possible_cpus;
3952}
3953
6737d9ad 3954static void spapr_phb_placement(sPAPRMachineState *spapr, uint32_t index,
daa23699
DG
3955 uint64_t *buid, hwaddr *pio,
3956 hwaddr *mmio32, hwaddr *mmio64,
6737d9ad
DG
3957 unsigned n_dma, uint32_t *liobns, Error **errp)
3958{
357d1e3b
DG
3959 /*
3960 * New-style PHB window placement.
3961 *
3962 * Goals: Gives large (1TiB), naturally aligned 64-bit MMIO window
3963 * for each PHB, in addition to 2GiB 32-bit MMIO and 64kiB PIO
3964 * windows.
3965 *
3966 * Some guest kernels can't work with MMIO windows above 1<<46
3967 * (64TiB), so we place up to 31 PHBs in the area 32TiB..64TiB
3968 *
3969 * 32TiB..(33TiB+1984kiB) contains the 64kiB PIO windows for each
3970 * PHB stacked together. (32TiB+2GiB)..(32TiB+64GiB) contains the
3971 * 2GiB 32-bit MMIO windows for each PHB. Then 33..64TiB has the
3972 * 1TiB 64-bit MMIO windows for each PHB.
3973 */
6737d9ad 3974 const uint64_t base_buid = 0x800000020000000ULL;
6737d9ad
DG
3975 int i;
3976
357d1e3b
DG
3977 /* Sanity check natural alignments */
3978 QEMU_BUILD_BUG_ON((SPAPR_PCI_BASE % SPAPR_PCI_MEM64_WIN_SIZE) != 0);
3979 QEMU_BUILD_BUG_ON((SPAPR_PCI_LIMIT % SPAPR_PCI_MEM64_WIN_SIZE) != 0);
3980 QEMU_BUILD_BUG_ON((SPAPR_PCI_MEM64_WIN_SIZE % SPAPR_PCI_MEM32_WIN_SIZE) != 0);
3981 QEMU_BUILD_BUG_ON((SPAPR_PCI_MEM32_WIN_SIZE % SPAPR_PCI_IO_WIN_SIZE) != 0);
3982 /* Sanity check bounds */
25e6a118
MT
3983 QEMU_BUILD_BUG_ON((SPAPR_MAX_PHBS * SPAPR_PCI_IO_WIN_SIZE) >
3984 SPAPR_PCI_MEM32_WIN_SIZE);
3985 QEMU_BUILD_BUG_ON((SPAPR_MAX_PHBS * SPAPR_PCI_MEM32_WIN_SIZE) >
3986 SPAPR_PCI_MEM64_WIN_SIZE);
3987
3988 if (index >= SPAPR_MAX_PHBS) {
3989 error_setg(errp, "\"index\" for PAPR PHB is too large (max %llu)",
3990 SPAPR_MAX_PHBS - 1);
6737d9ad
DG
3991 return;
3992 }
3993
3994 *buid = base_buid + index;
3995 for (i = 0; i < n_dma; ++i) {
3996 liobns[i] = SPAPR_PCI_LIOBN(index, i);
3997 }
3998
357d1e3b
DG
3999 *pio = SPAPR_PCI_BASE + index * SPAPR_PCI_IO_WIN_SIZE;
4000 *mmio32 = SPAPR_PCI_BASE + (index + 1) * SPAPR_PCI_MEM32_WIN_SIZE;
4001 *mmio64 = SPAPR_PCI_BASE + (index + 1) * SPAPR_PCI_MEM64_WIN_SIZE;
6737d9ad
DG
4002}
4003
7844e12b
CLG
4004static ICSState *spapr_ics_get(XICSFabric *dev, int irq)
4005{
4006 sPAPRMachineState *spapr = SPAPR_MACHINE(dev);
4007
4008 return ics_valid_irq(spapr->ics, irq) ? spapr->ics : NULL;
4009}
4010
4011static void spapr_ics_resend(XICSFabric *dev)
4012{
4013 sPAPRMachineState *spapr = SPAPR_MACHINE(dev);
4014
4015 ics_resend(spapr->ics);
4016}
4017
81210c20 4018static ICPState *spapr_icp_get(XICSFabric *xi, int vcpu_id)
b2fc59aa 4019{
2e886fb3 4020 PowerPCCPU *cpu = spapr_find_cpu(vcpu_id);
b2fc59aa 4021
a28b9a5a 4022 return cpu ? spapr_cpu_state(cpu)->icp : NULL;
b2fc59aa
CLG
4023}
4024
6449da45
CLG
4025static void spapr_pic_print_info(InterruptStatsProvider *obj,
4026 Monitor *mon)
4027{
4028 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
6449da45 4029
3ba3d0bc 4030 spapr->irq->print_info(spapr, mon);
6449da45
CLG
4031}
4032
14bb4486 4033int spapr_get_vcpu_id(PowerPCCPU *cpu)
2e886fb3 4034{
b1a568c1 4035 return cpu->vcpu_id;
2e886fb3
SB
4036}
4037
648edb64
GK
4038void spapr_set_vcpu_id(PowerPCCPU *cpu, int cpu_index, Error **errp)
4039{
4040 sPAPRMachineState *spapr = SPAPR_MACHINE(qdev_get_machine());
4041 int vcpu_id;
4042
5d0fb150 4043 vcpu_id = spapr_vcpu_id(spapr, cpu_index);
648edb64
GK
4044
4045 if (kvm_enabled() && !kvm_vcpu_id_is_valid(vcpu_id)) {
4046 error_setg(errp, "Can't create CPU with id %d in KVM", vcpu_id);
4047 error_append_hint(errp, "Adjust the number of cpus to %d "
4048 "or try to raise the number of threads per core\n",
4049 vcpu_id * smp_threads / spapr->vsmt);
4050 return;
4051 }
4052
4053 cpu->vcpu_id = vcpu_id;
4054}
4055
2e886fb3
SB
4056PowerPCCPU *spapr_find_cpu(int vcpu_id)
4057{
4058 CPUState *cs;
4059
4060 CPU_FOREACH(cs) {
4061 PowerPCCPU *cpu = POWERPC_CPU(cs);
4062
14bb4486 4063 if (spapr_get_vcpu_id(cpu) == vcpu_id) {
2e886fb3
SB
4064 return cpu;
4065 }
4066 }
4067
4068 return NULL;
4069}
4070
29ee3247
AK
4071static void spapr_machine_class_init(ObjectClass *oc, void *data)
4072{
4073 MachineClass *mc = MACHINE_CLASS(oc);
224245bf 4074 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(oc);
71461b0f 4075 FWPathProviderClass *fwc = FW_PATH_PROVIDER_CLASS(oc);
34316482 4076 NMIClass *nc = NMI_CLASS(oc);
c20d332a 4077 HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
1d1be34d 4078 PPCVirtualHypervisorClass *vhc = PPC_VIRTUAL_HYPERVISOR_CLASS(oc);
7844e12b 4079 XICSFabricClass *xic = XICS_FABRIC_CLASS(oc);
6449da45 4080 InterruptStatsProviderClass *ispc = INTERRUPT_STATS_PROVIDER_CLASS(oc);
958db90c 4081
0eb9054c 4082 mc->desc = "pSeries Logical Partition (PAPR compliant)";
907aac2f 4083 mc->ignore_boot_device_suffixes = true;
fc9f38c3
DG
4084
4085 /*
4086 * We set up the default / latest behaviour here. The class_init
4087 * functions for the specific versioned machine types can override
4088 * these details for backwards compatibility
4089 */
bcb5ce08
DG
4090 mc->init = spapr_machine_init;
4091 mc->reset = spapr_machine_reset;
958db90c 4092 mc->block_default_type = IF_SCSI;
6244bb7e 4093 mc->max_cpus = 1024;
958db90c 4094 mc->no_parallel = 1;
5b2128d2 4095 mc->default_boot_order = "";
d23b6caa 4096 mc->default_ram_size = 512 * MiB;
29f9cef3 4097 mc->default_display = "std";
958db90c 4098 mc->kvm_type = spapr_kvm_type;
7da79a16 4099 machine_class_allow_dynamic_sysbus_dev(mc, TYPE_SPAPR_PCI_HOST_BRIDGE);
e4024630 4100 mc->pci_allow_0_address = true;
debbdc00 4101 assert(!mc->get_hotplug_handler);
7ebaf795 4102 mc->get_hotplug_handler = spapr_get_hotplug_handler;
94a94e4c 4103 hc->pre_plug = spapr_machine_device_pre_plug;
c20d332a 4104 hc->plug = spapr_machine_device_plug;
ea089eeb 4105 mc->cpu_index_to_instance_props = spapr_cpu_index_to_props;
79e07936 4106 mc->get_default_cpu_node_id = spapr_get_default_cpu_node_id;
535455fd 4107 mc->possible_cpu_arch_ids = spapr_possible_cpu_arch_ids;
cf632463 4108 hc->unplug_request = spapr_machine_device_unplug_request;
88432f44 4109 hc->unplug = spapr_machine_device_unplug;
00b4fbe2 4110
fc9f38c3 4111 smc->dr_lmb_enabled = true;
fea35ca4 4112 smc->update_dt_enabled = true;
34a6b015 4113 mc->default_cpu_type = POWERPC_CPU_TYPE_NAME("power9_v2.0");
c5514d0e 4114 mc->has_hotpluggable_cpus = true;
52b81ab5 4115 smc->resize_hpt_default = SPAPR_RESIZE_HPT_ENABLED;
71461b0f 4116 fwc->get_dev_path = spapr_get_fw_dev_path;
34316482 4117 nc->nmi_monitor_handler = spapr_nmi;
6737d9ad 4118 smc->phb_placement = spapr_phb_placement;
1d1be34d 4119 vhc->hypercall = emulate_spapr_hypercall;
e57ca75c
DG
4120 vhc->hpt_mask = spapr_hpt_mask;
4121 vhc->map_hptes = spapr_map_hptes;
4122 vhc->unmap_hptes = spapr_unmap_hptes;
4123 vhc->store_hpte = spapr_store_hpte;
79825f4d 4124 vhc->get_pate = spapr_get_pate;
1ec26c75 4125 vhc->encode_hpt_for_kvm_pr = spapr_encode_hpt_for_kvm_pr;
7844e12b
CLG
4126 xic->ics_get = spapr_ics_get;
4127 xic->ics_resend = spapr_ics_resend;
b2fc59aa 4128 xic->icp_get = spapr_icp_get;
6449da45 4129 ispc->print_info = spapr_pic_print_info;
55641213
LV
4130 /* Force NUMA node memory size to be a multiple of
4131 * SPAPR_MEMORY_BLOCK_SIZE (256M) since that's the granularity
4132 * in which LMBs are represented and hot-added
4133 */
4134 mc->numa_mem_align_shift = 28;
33face6b 4135
4e5fe368
SJS
4136 smc->default_caps.caps[SPAPR_CAP_HTM] = SPAPR_CAP_OFF;
4137 smc->default_caps.caps[SPAPR_CAP_VSX] = SPAPR_CAP_ON;
4138 smc->default_caps.caps[SPAPR_CAP_DFP] = SPAPR_CAP_ON;
8f38eaf8 4139 smc->default_caps.caps[SPAPR_CAP_CFPC] = SPAPR_CAP_BROKEN;
09114fd8 4140 smc->default_caps.caps[SPAPR_CAP_SBBC] = SPAPR_CAP_BROKEN;
4be8d4e7 4141 smc->default_caps.caps[SPAPR_CAP_IBS] = SPAPR_CAP_BROKEN;
2309832a 4142 smc->default_caps.caps[SPAPR_CAP_HPT_MAXPAGESIZE] = 16; /* 64kiB */
b9a477b7 4143 smc->default_caps.caps[SPAPR_CAP_NESTED_KVM_HV] = SPAPR_CAP_OFF;
33face6b 4144 spapr_caps_add_properties(smc, &error_abort);
ef01ed9d 4145 smc->irq = &spapr_irq_xics;
29ee3247
AK
4146}
4147
4148static const TypeInfo spapr_machine_info = {
4149 .name = TYPE_SPAPR_MACHINE,
4150 .parent = TYPE_MACHINE,
4aee7362 4151 .abstract = true,
6ca1502e 4152 .instance_size = sizeof(sPAPRMachineState),
bcb5ce08 4153 .instance_init = spapr_instance_init,
87bbdd9c 4154 .instance_finalize = spapr_machine_finalizefn,
183930c0 4155 .class_size = sizeof(sPAPRMachineClass),
29ee3247 4156 .class_init = spapr_machine_class_init,
71461b0f
AK
4157 .interfaces = (InterfaceInfo[]) {
4158 { TYPE_FW_PATH_PROVIDER },
34316482 4159 { TYPE_NMI },
c20d332a 4160 { TYPE_HOTPLUG_HANDLER },
1d1be34d 4161 { TYPE_PPC_VIRTUAL_HYPERVISOR },
7844e12b 4162 { TYPE_XICS_FABRIC },
6449da45 4163 { TYPE_INTERRUPT_STATS_PROVIDER },
71461b0f
AK
4164 { }
4165 },
29ee3247
AK
4166};
4167
fccbc785 4168#define DEFINE_SPAPR_MACHINE(suffix, verstr, latest) \
5013c547
DG
4169 static void spapr_machine_##suffix##_class_init(ObjectClass *oc, \
4170 void *data) \
4171 { \
4172 MachineClass *mc = MACHINE_CLASS(oc); \
4173 spapr_machine_##suffix##_class_options(mc); \
fccbc785
DG
4174 if (latest) { \
4175 mc->alias = "pseries"; \
4176 mc->is_default = 1; \
4177 } \
5013c547 4178 } \
5013c547
DG
4179 static const TypeInfo spapr_machine_##suffix##_info = { \
4180 .name = MACHINE_TYPE_NAME("pseries-" verstr), \
4181 .parent = TYPE_SPAPR_MACHINE, \
4182 .class_init = spapr_machine_##suffix##_class_init, \
5013c547
DG
4183 }; \
4184 static void spapr_machine_register_##suffix(void) \
4185 { \
4186 type_register(&spapr_machine_##suffix##_info); \
4187 } \
0e6aac87 4188 type_init(spapr_machine_register_##suffix)
5013c547 4189
84e060bf
AW
4190/*
4191 * pseries-4.0
4192 */
84e060bf
AW
4193static void spapr_machine_4_0_class_options(MachineClass *mc)
4194{
4195 /* Defaults for the latest behaviour inherited from the base class */
4196}
4197
4198DEFINE_SPAPR_MACHINE(4_0, "4.0", true);
4199
4200/*
d45360d9
CLG
4201 * pseries-3.1
4202 */
d45360d9
CLG
4203static void spapr_machine_3_1_class_options(MachineClass *mc)
4204{
fea35ca4 4205 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
27461d69
PP
4206 static GlobalProperty compat[] = {
4207 { TYPE_SPAPR_MACHINE, "host-model", "passthrough" },
4208 { TYPE_SPAPR_MACHINE, "host-serial", "passthrough" },
4209 };
fea35ca4 4210
84e060bf 4211 spapr_machine_4_0_class_options(mc);
abd93cc7 4212 compat_props_add(mc->compat_props, hw_compat_3_1, hw_compat_3_1_len);
27461d69
PP
4213 compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
4214
34a6b015 4215 mc->default_cpu_type = POWERPC_CPU_TYPE_NAME("power8_v2.0");
fea35ca4 4216 smc->update_dt_enabled = false;
d45360d9
CLG
4217}
4218
84e060bf 4219DEFINE_SPAPR_MACHINE(3_1, "3.1", false);
d45360d9 4220
8a4fd427 4221/*
d8c0c7af 4222 * pseries-3.0
8a4fd427 4223 */
d45360d9 4224
d8c0c7af 4225static void spapr_machine_3_0_class_options(MachineClass *mc)
8a4fd427 4226{
82cffa2e
CLG
4227 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4228
d45360d9 4229 spapr_machine_3_1_class_options(mc);
ddb3235d 4230 compat_props_add(mc->compat_props, hw_compat_3_0, hw_compat_3_0_len);
82cffa2e
CLG
4231
4232 smc->legacy_irq_allocation = true;
ae837402 4233 smc->irq = &spapr_irq_xics_legacy;
8a4fd427
DG
4234}
4235
d45360d9 4236DEFINE_SPAPR_MACHINE(3_0, "3.0", false);
8a4fd427 4237
2b615412
DG
4238/*
4239 * pseries-2.12
4240 */
2b615412
DG
4241static void spapr_machine_2_12_class_options(MachineClass *mc)
4242{
2309832a 4243 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
88cbe073 4244 static GlobalProperty compat[] = {
6c36bddf
EH
4245 { TYPE_POWERPC_CPU, "pre-3.0-migration", "on" },
4246 { TYPE_SPAPR_CPU_CORE, "pre-3.0-migration", "on" },
88cbe073 4247 };
2309832a 4248
d8c0c7af 4249 spapr_machine_3_0_class_options(mc);
0d47310b 4250 compat_props_add(mc->compat_props, hw_compat_2_12, hw_compat_2_12_len);
88cbe073 4251 compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
2309832a 4252
e8937295
GK
4253 /* We depend on kvm_enabled() to choose a default value for the
4254 * hpt-max-page-size capability. Of course we can't do it here
4255 * because this is too early and the HW accelerator isn't initialzed
4256 * yet. Postpone this to machine init (see default_caps_with_cpu()).
4257 */
4258 smc->default_caps.caps[SPAPR_CAP_HPT_MAXPAGESIZE] = 0;
2b615412
DG
4259}
4260
8a4fd427 4261DEFINE_SPAPR_MACHINE(2_12, "2.12", false);
2b615412 4262
813f3cf6
SJS
4263static void spapr_machine_2_12_sxxm_class_options(MachineClass *mc)
4264{
4265 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4266
4267 spapr_machine_2_12_class_options(mc);
4268 smc->default_caps.caps[SPAPR_CAP_CFPC] = SPAPR_CAP_WORKAROUND;
4269 smc->default_caps.caps[SPAPR_CAP_SBBC] = SPAPR_CAP_WORKAROUND;
4270 smc->default_caps.caps[SPAPR_CAP_IBS] = SPAPR_CAP_FIXED_CCD;
4271}
4272
4273DEFINE_SPAPR_MACHINE(2_12_sxxm, "2.12-sxxm", false);
4274
e2676b16
GK
4275/*
4276 * pseries-2.11
4277 */
2b615412 4278
e2676b16
GK
4279static void spapr_machine_2_11_class_options(MachineClass *mc)
4280{
ee76a09f
DG
4281 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4282
2b615412 4283 spapr_machine_2_12_class_options(mc);
4e5fe368 4284 smc->default_caps.caps[SPAPR_CAP_HTM] = SPAPR_CAP_ON;
43df70a9 4285 compat_props_add(mc->compat_props, hw_compat_2_11, hw_compat_2_11_len);
e2676b16
GK
4286}
4287
2b615412 4288DEFINE_SPAPR_MACHINE(2_11, "2.11", false);
e2676b16 4289
3fa14fbe
DG
4290/*
4291 * pseries-2.10
4292 */
e2676b16 4293
3fa14fbe
DG
4294static void spapr_machine_2_10_class_options(MachineClass *mc)
4295{
e2676b16 4296 spapr_machine_2_11_class_options(mc);
503224f4 4297 compat_props_add(mc->compat_props, hw_compat_2_10, hw_compat_2_10_len);
3fa14fbe
DG
4298}
4299
e2676b16 4300DEFINE_SPAPR_MACHINE(2_10, "2.10", false);
3fa14fbe 4301
fa325e6c
DG
4302/*
4303 * pseries-2.9
4304 */
3fa14fbe 4305
fa325e6c
DG
4306static void spapr_machine_2_9_class_options(MachineClass *mc)
4307{
46f7afa3 4308 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
88cbe073 4309 static GlobalProperty compat[] = {
6c36bddf 4310 { TYPE_POWERPC_CPU, "pre-2.10-migration", "on" },
88cbe073 4311 };
46f7afa3 4312
3fa14fbe 4313 spapr_machine_2_10_class_options(mc);
3e803152 4314 compat_props_add(mc->compat_props, hw_compat_2_9, hw_compat_2_9_len);
88cbe073 4315 compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
3bfe5716 4316 mc->numa_auto_assign_ram = numa_legacy_auto_assign_ram;
46f7afa3 4317 smc->pre_2_10_has_unused_icps = true;
52b81ab5 4318 smc->resize_hpt_default = SPAPR_RESIZE_HPT_DISABLED;
fa325e6c
DG
4319}
4320
3fa14fbe 4321DEFINE_SPAPR_MACHINE(2_9, "2.9", false);
fa325e6c 4322
db800b21
DG
4323/*
4324 * pseries-2.8
4325 */
fa325e6c 4326
db800b21
DG
4327static void spapr_machine_2_8_class_options(MachineClass *mc)
4328{
88cbe073 4329 static GlobalProperty compat[] = {
6c36bddf 4330 { TYPE_SPAPR_PCI_HOST_BRIDGE, "pcie-extended-configuration-space", "off" },
88cbe073
MAL
4331 };
4332
fa325e6c 4333 spapr_machine_2_9_class_options(mc);
edc24ccd 4334 compat_props_add(mc->compat_props, hw_compat_2_8, hw_compat_2_8_len);
88cbe073 4335 compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
55641213 4336 mc->numa_mem_align_shift = 23;
db800b21
DG
4337}
4338
fa325e6c 4339DEFINE_SPAPR_MACHINE(2_8, "2.8", false);
db800b21 4340
1ea1eefc
BR
4341/*
4342 * pseries-2.7
4343 */
357d1e3b
DG
4344
4345static void phb_placement_2_7(sPAPRMachineState *spapr, uint32_t index,
4346 uint64_t *buid, hwaddr *pio,
4347 hwaddr *mmio32, hwaddr *mmio64,
4348 unsigned n_dma, uint32_t *liobns, Error **errp)
4349{
4350 /* Legacy PHB placement for pseries-2.7 and earlier machine types */
4351 const uint64_t base_buid = 0x800000020000000ULL;
4352 const hwaddr phb_spacing = 0x1000000000ULL; /* 64 GiB */
4353 const hwaddr mmio_offset = 0xa0000000; /* 2 GiB + 512 MiB */
4354 const hwaddr pio_offset = 0x80000000; /* 2 GiB */
4355 const uint32_t max_index = 255;
4356 const hwaddr phb0_alignment = 0x10000000000ULL; /* 1 TiB */
4357
4358 uint64_t ram_top = MACHINE(spapr)->ram_size;
4359 hwaddr phb0_base, phb_base;
4360 int i;
4361
0c9269a5 4362 /* Do we have device memory? */
357d1e3b
DG
4363 if (MACHINE(spapr)->maxram_size > ram_top) {
4364 /* Can't just use maxram_size, because there may be an
0c9269a5
DH
4365 * alignment gap between normal and device memory regions
4366 */
b0c14ec4
DH
4367 ram_top = MACHINE(spapr)->device_memory->base +
4368 memory_region_size(&MACHINE(spapr)->device_memory->mr);
357d1e3b
DG
4369 }
4370
4371 phb0_base = QEMU_ALIGN_UP(ram_top, phb0_alignment);
4372
4373 if (index > max_index) {
4374 error_setg(errp, "\"index\" for PAPR PHB is too large (max %u)",
4375 max_index);
4376 return;
4377 }
4378
4379 *buid = base_buid + index;
4380 for (i = 0; i < n_dma; ++i) {
4381 liobns[i] = SPAPR_PCI_LIOBN(index, i);
4382 }
4383
4384 phb_base = phb0_base + index * phb_spacing;
4385 *pio = phb_base + pio_offset;
4386 *mmio32 = phb_base + mmio_offset;
4387 /*
4388 * We don't set the 64-bit MMIO window, relying on the PHB's
4389 * fallback behaviour of automatically splitting a large "32-bit"
4390 * window into contiguous 32-bit and 64-bit windows
4391 */
4392}
db800b21 4393
1ea1eefc
BR
4394static void spapr_machine_2_7_class_options(MachineClass *mc)
4395{
3daa4a9f 4396 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
88cbe073 4397 static GlobalProperty compat[] = {
6c36bddf
EH
4398 { TYPE_SPAPR_PCI_HOST_BRIDGE, "mem_win_size", "0xf80000000", },
4399 { TYPE_SPAPR_PCI_HOST_BRIDGE, "mem64_win_size", "0", },
4400 { TYPE_POWERPC_CPU, "pre-2.8-migration", "on", },
4401 { TYPE_SPAPR_PCI_HOST_BRIDGE, "pre-2.8-migration", "on", },
88cbe073 4402 };
3daa4a9f 4403
db800b21 4404 spapr_machine_2_8_class_options(mc);
2e9c10eb 4405 mc->default_cpu_type = POWERPC_CPU_TYPE_NAME("power7_v2.3");
a140c199 4406 mc->default_machine_opts = "modern-hotplug-events=off";
5a995064 4407 compat_props_add(mc->compat_props, hw_compat_2_7, hw_compat_2_7_len);
88cbe073 4408 compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
357d1e3b 4409 smc->phb_placement = phb_placement_2_7;
1ea1eefc
BR
4410}
4411
db800b21 4412DEFINE_SPAPR_MACHINE(2_7, "2.7", false);
1ea1eefc 4413
4b23699c
DG
4414/*
4415 * pseries-2.6
4416 */
1ea1eefc 4417
4b23699c
DG
4418static void spapr_machine_2_6_class_options(MachineClass *mc)
4419{
88cbe073 4420 static GlobalProperty compat[] = {
6c36bddf 4421 { TYPE_SPAPR_PCI_HOST_BRIDGE, "ddw", "off" },
88cbe073
MAL
4422 };
4423
1ea1eefc 4424 spapr_machine_2_7_class_options(mc);
c5514d0e 4425 mc->has_hotpluggable_cpus = false;
ff8f261f 4426 compat_props_add(mc->compat_props, hw_compat_2_6, hw_compat_2_6_len);
88cbe073 4427 compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
4b23699c
DG
4428}
4429
1ea1eefc 4430DEFINE_SPAPR_MACHINE(2_6, "2.6", false);
4b23699c 4431
1c5f29bb
DG
4432/*
4433 * pseries-2.5
4434 */
4b23699c 4435
5013c547
DG
4436static void spapr_machine_2_5_class_options(MachineClass *mc)
4437{
57040d45 4438 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
88cbe073 4439 static GlobalProperty compat[] = {
6c36bddf 4440 { "spapr-vlan", "use-rx-buffer-pools", "off" },
88cbe073 4441 };
57040d45 4442
4b23699c 4443 spapr_machine_2_6_class_options(mc);
57040d45 4444 smc->use_ohci_by_default = true;
fe759610 4445 compat_props_add(mc->compat_props, hw_compat_2_5, hw_compat_2_5_len);
88cbe073 4446 compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
1c5f29bb
DG
4447}
4448
4b23699c 4449DEFINE_SPAPR_MACHINE(2_5, "2.5", false);
1c5f29bb
DG
4450
4451/*
4452 * pseries-2.4
4453 */
80fd50f9 4454
5013c547
DG
4455static void spapr_machine_2_4_class_options(MachineClass *mc)
4456{
fc9f38c3
DG
4457 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4458
4459 spapr_machine_2_5_class_options(mc);
fc9f38c3 4460 smc->dr_lmb_enabled = false;
2f99b9c2 4461 compat_props_add(mc->compat_props, hw_compat_2_4, hw_compat_2_4_len);
1c5f29bb
DG
4462}
4463
fccbc785 4464DEFINE_SPAPR_MACHINE(2_4, "2.4", false);
1c5f29bb
DG
4465
4466/*
4467 * pseries-2.3
4468 */
38ff32c6 4469
5013c547 4470static void spapr_machine_2_3_class_options(MachineClass *mc)
6026db45 4471{
88cbe073 4472 static GlobalProperty compat[] = {
6c36bddf 4473 { "spapr-pci-host-bridge", "dynamic-reconfiguration", "off" },
88cbe073 4474 };
fc9f38c3 4475 spapr_machine_2_4_class_options(mc);
8995dd90 4476 compat_props_add(mc->compat_props, hw_compat_2_3, hw_compat_2_3_len);
88cbe073 4477 compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
6026db45 4478}
fccbc785 4479DEFINE_SPAPR_MACHINE(2_3, "2.3", false);
6026db45 4480
1c5f29bb
DG
4481/*
4482 * pseries-2.2
4483 */
1c5f29bb 4484
5013c547 4485static void spapr_machine_2_2_class_options(MachineClass *mc)
4aee7362 4486{
88cbe073 4487 static GlobalProperty compat[] = {
6c36bddf 4488 { TYPE_SPAPR_PCI_HOST_BRIDGE, "mem_win_size", "0x20000000" },
88cbe073
MAL
4489 };
4490
fc9f38c3 4491 spapr_machine_2_3_class_options(mc);
1c30044e 4492 compat_props_add(mc->compat_props, hw_compat_2_2, hw_compat_2_2_len);
88cbe073 4493 compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
f6d0656b 4494 mc->default_machine_opts = "modern-hotplug-events=off,suppress-vmdesc=on";
4aee7362 4495}
fccbc785 4496DEFINE_SPAPR_MACHINE(2_2, "2.2", false);
4aee7362 4497
1c5f29bb
DG
4498/*
4499 * pseries-2.1
4500 */
3dab0244 4501
5013c547 4502static void spapr_machine_2_1_class_options(MachineClass *mc)
d25228e7 4503{
fc9f38c3 4504 spapr_machine_2_2_class_options(mc);
c4fc5695 4505 compat_props_add(mc->compat_props, hw_compat_2_1, hw_compat_2_1_len);
d25228e7 4506}
fccbc785 4507DEFINE_SPAPR_MACHINE(2_1, "2.1", false);
fb0fc8f6 4508
29ee3247 4509static void spapr_machine_register_types(void)
9fdf0c29 4510{
29ee3247 4511 type_register_static(&spapr_machine_info);
9fdf0c29
DG
4512}
4513
29ee3247 4514type_init(spapr_machine_register_types)