]> git.proxmox.com Git - mirror_qemu.git/blame - hw/ppc/spapr.c
pc-dimm: factor out MemoryDevice interface
[mirror_qemu.git] / hw / ppc / spapr.c
CommitLineData
9fdf0c29
DG
1/*
2 * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator
3 *
4 * Copyright (c) 2004-2007 Fabrice Bellard
5 * Copyright (c) 2007 Jocelyn Mayer
6 * Copyright (c) 2010 David Gibson, IBM Corporation.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a copy
9 * of this software and associated documentation files (the "Software"), to deal
10 * in the Software without restriction, including without limitation the rights
11 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12 * copies of the Software, and to permit persons to whom the Software is
13 * furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice shall be included in
16 * all copies or substantial portions of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24 * THE SOFTWARE.
25 *
26 */
0d75590d 27#include "qemu/osdep.h"
da34e65c 28#include "qapi/error.h"
fa98fbfc 29#include "qapi/visitor.h"
9c17d615 30#include "sysemu/sysemu.h"
e35704ba 31#include "sysemu/numa.h"
83c9f4ca 32#include "hw/hw.h"
03dd024f 33#include "qemu/log.h"
71461b0f 34#include "hw/fw-path-provider.h"
9fdf0c29 35#include "elf.h"
1422e32d 36#include "net/net.h"
ad440b4a 37#include "sysemu/device_tree.h"
fa1d36df 38#include "sysemu/block-backend.h"
9c17d615 39#include "sysemu/cpus.h"
b3946626 40#include "sysemu/hw_accel.h"
e97c3636 41#include "kvm_ppc.h"
c4b63b7c 42#include "migration/misc.h"
84a899de 43#include "migration/global_state.h"
f2a8f0a6 44#include "migration/register.h"
4be21d56 45#include "mmu-hash64.h"
b4db5413 46#include "mmu-book3s-v3.h"
7abd43ba 47#include "cpu-models.h"
3794d548 48#include "qom/cpu.h"
9fdf0c29
DG
49
50#include "hw/boards.h"
0d09e41a 51#include "hw/ppc/ppc.h"
9fdf0c29
DG
52#include "hw/loader.h"
53
7804c353 54#include "hw/ppc/fdt.h"
0d09e41a
PB
55#include "hw/ppc/spapr.h"
56#include "hw/ppc/spapr_vio.h"
57#include "hw/pci-host/spapr.h"
58#include "hw/ppc/xics.h"
a2cb15b0 59#include "hw/pci/msi.h"
9fdf0c29 60
83c9f4ca 61#include "hw/pci/pci.h"
71461b0f
AK
62#include "hw/scsi/scsi.h"
63#include "hw/virtio/virtio-scsi.h"
c4e13492 64#include "hw/virtio/vhost-scsi-common.h"
f61b4bed 65
022c62cb 66#include "exec/address-spaces.h"
35139a59 67#include "hw/usb.h"
1de7afc9 68#include "qemu/config-file.h"
135a129a 69#include "qemu/error-report.h"
2a6593cb 70#include "trace.h"
34316482 71#include "hw/nmi.h"
6449da45 72#include "hw/intc/intc.h"
890c2b77 73
68a27b20 74#include "hw/compat.h"
f348b6d1 75#include "qemu/cutils.h"
94a94e4c 76#include "hw/ppc/spapr_cpu_core.h"
2cc0e2e8 77#include "hw/mem/memory-device.h"
68a27b20 78
9fdf0c29
DG
79#include <libfdt.h>
80
4d8d5467
BH
81/* SLOF memory layout:
82 *
83 * SLOF raw image loaded at 0, copies its romfs right below the flat
84 * device-tree, then position SLOF itself 31M below that
85 *
86 * So we set FW_OVERHEAD to 40MB which should account for all of that
87 * and more
88 *
89 * We load our kernel at 4M, leaving space for SLOF initial image
90 */
38b02bd8 91#define FDT_MAX_SIZE 0x100000
39ac8455 92#define RTAS_MAX_SIZE 0x10000
b7d1f77a 93#define RTAS_MAX_ADDR 0x80000000 /* RTAS must stay below that */
a9f8ad8f
DG
94#define FW_MAX_SIZE 0x400000
95#define FW_FILE_NAME "slof.bin"
4d8d5467
BH
96#define FW_OVERHEAD 0x2800000
97#define KERNEL_LOAD_ADDR FW_MAX_SIZE
a9f8ad8f 98
4d8d5467 99#define MIN_RMA_SLOF 128UL
9fdf0c29 100
0c103f8e
DG
101#define PHANDLE_XICP 0x00001111
102
5d0fb150
GK
103/* These two functions implement the VCPU id numbering: one to compute them
104 * all and one to identify thread 0 of a VCORE. Any change to the first one
105 * is likely to have an impact on the second one, so let's keep them close.
106 */
107static int spapr_vcpu_id(sPAPRMachineState *spapr, int cpu_index)
108{
1a5008fc 109 assert(spapr->vsmt);
5d0fb150
GK
110 return
111 (cpu_index / smp_threads) * spapr->vsmt + cpu_index % smp_threads;
112}
113static bool spapr_is_thread0_in_vcore(sPAPRMachineState *spapr,
114 PowerPCCPU *cpu)
115{
1a5008fc 116 assert(spapr->vsmt);
5d0fb150
GK
117 return spapr_get_vcpu_id(cpu) % spapr->vsmt == 0;
118}
119
71cd4dac
CLG
120static ICSState *spapr_ics_create(sPAPRMachineState *spapr,
121 const char *type_ics,
122 int nr_irqs, Error **errp)
c04d6cfa 123{
175d2aa0 124 Error *local_err = NULL;
71cd4dac 125 Object *obj;
4e4169f7 126
71cd4dac 127 obj = object_new(type_ics);
175d2aa0 128 object_property_add_child(OBJECT(spapr), "ics", obj, &error_abort);
ad265631
GK
129 object_property_add_const_link(obj, ICS_PROP_XICS, OBJECT(spapr),
130 &error_abort);
175d2aa0
GK
131 object_property_set_int(obj, nr_irqs, "nr-irqs", &local_err);
132 if (local_err) {
133 goto error;
134 }
71cd4dac 135 object_property_set_bool(obj, true, "realized", &local_err);
175d2aa0
GK
136 if (local_err) {
137 goto error;
4e4169f7 138 }
4e4169f7 139
71cd4dac 140 return ICS_SIMPLE(obj);
175d2aa0
GK
141
142error:
143 error_propagate(errp, local_err);
144 return NULL;
c04d6cfa
AL
145}
146
46f7afa3
GK
147static bool pre_2_10_vmstate_dummy_icp_needed(void *opaque)
148{
149 /* Dummy entries correspond to unused ICPState objects in older QEMUs,
150 * and newer QEMUs don't even have them. In both cases, we don't want
151 * to send anything on the wire.
152 */
153 return false;
154}
155
156static const VMStateDescription pre_2_10_vmstate_dummy_icp = {
157 .name = "icp/server",
158 .version_id = 1,
159 .minimum_version_id = 1,
160 .needed = pre_2_10_vmstate_dummy_icp_needed,
161 .fields = (VMStateField[]) {
162 VMSTATE_UNUSED(4), /* uint32_t xirr */
163 VMSTATE_UNUSED(1), /* uint8_t pending_priority */
164 VMSTATE_UNUSED(1), /* uint8_t mfrr */
165 VMSTATE_END_OF_LIST()
166 },
167};
168
169static void pre_2_10_vmstate_register_dummy_icp(int i)
170{
171 vmstate_register(NULL, i, &pre_2_10_vmstate_dummy_icp,
172 (void *)(uintptr_t) i);
173}
174
175static void pre_2_10_vmstate_unregister_dummy_icp(int i)
176{
177 vmstate_unregister(NULL, &pre_2_10_vmstate_dummy_icp,
178 (void *)(uintptr_t) i);
179}
180
72194664 181static int xics_max_server_number(sPAPRMachineState *spapr)
46f7afa3 182{
1a5008fc 183 assert(spapr->vsmt);
72194664 184 return DIV_ROUND_UP(max_cpus * spapr->vsmt, smp_threads);
46f7afa3
GK
185}
186
71cd4dac 187static void xics_system_init(MachineState *machine, int nr_irqs, Error **errp)
c04d6cfa 188{
71cd4dac 189 sPAPRMachineState *spapr = SPAPR_MACHINE(machine);
c04d6cfa 190
11ad93f6 191 if (kvm_enabled()) {
2192a930 192 if (machine_kernel_irqchip_allowed(machine) &&
71cd4dac
CLG
193 !xics_kvm_init(spapr, errp)) {
194 spapr->icp_type = TYPE_KVM_ICP;
3d85885a 195 spapr->ics = spapr_ics_create(spapr, TYPE_ICS_KVM, nr_irqs, errp);
11ad93f6 196 }
71cd4dac 197 if (machine_kernel_irqchip_required(machine) && !spapr->ics) {
3d85885a
GK
198 error_prepend(errp, "kernel_irqchip requested but unavailable: ");
199 return;
11ad93f6
DG
200 }
201 }
202
71cd4dac 203 if (!spapr->ics) {
f63ebfe0 204 xics_spapr_init(spapr);
71cd4dac
CLG
205 spapr->icp_type = TYPE_ICP;
206 spapr->ics = spapr_ics_create(spapr, TYPE_ICS_SIMPLE, nr_irqs, errp);
3d85885a
GK
207 if (!spapr->ics) {
208 return;
209 }
c04d6cfa 210 }
c04d6cfa
AL
211}
212
833d4668
AK
213static int spapr_fixup_cpu_smt_dt(void *fdt, int offset, PowerPCCPU *cpu,
214 int smt_threads)
215{
216 int i, ret = 0;
217 uint32_t servers_prop[smt_threads];
218 uint32_t gservers_prop[smt_threads * 2];
14bb4486 219 int index = spapr_get_vcpu_id(cpu);
833d4668 220
d6e166c0
DG
221 if (cpu->compat_pvr) {
222 ret = fdt_setprop_cell(fdt, offset, "cpu-version", cpu->compat_pvr);
6d9412ea
AK
223 if (ret < 0) {
224 return ret;
225 }
226 }
227
833d4668
AK
228 /* Build interrupt servers and gservers properties */
229 for (i = 0; i < smt_threads; i++) {
230 servers_prop[i] = cpu_to_be32(index + i);
231 /* Hack, direct the group queues back to cpu 0 */
232 gservers_prop[i*2] = cpu_to_be32(index + i);
233 gservers_prop[i*2 + 1] = 0;
234 }
235 ret = fdt_setprop(fdt, offset, "ibm,ppc-interrupt-server#s",
236 servers_prop, sizeof(servers_prop));
237 if (ret < 0) {
238 return ret;
239 }
240 ret = fdt_setprop(fdt, offset, "ibm,ppc-interrupt-gserver#s",
241 gservers_prop, sizeof(gservers_prop));
242
243 return ret;
244}
245
99861ecb 246static int spapr_fixup_cpu_numa_dt(void *fdt, int offset, PowerPCCPU *cpu)
0da6f3fe 247{
14bb4486 248 int index = spapr_get_vcpu_id(cpu);
0da6f3fe
BR
249 uint32_t associativity[] = {cpu_to_be32(0x5),
250 cpu_to_be32(0x0),
251 cpu_to_be32(0x0),
252 cpu_to_be32(0x0),
15f8b142 253 cpu_to_be32(cpu->node_id),
0da6f3fe
BR
254 cpu_to_be32(index)};
255
256 /* Advertise NUMA via ibm,associativity */
99861ecb 257 return fdt_setprop(fdt, offset, "ibm,associativity", associativity,
0da6f3fe 258 sizeof(associativity));
0da6f3fe
BR
259}
260
86d5771a 261/* Populate the "ibm,pa-features" property */
ee76a09f
DG
262static void spapr_populate_pa_features(sPAPRMachineState *spapr,
263 PowerPCCPU *cpu,
264 void *fdt, int offset,
7abd43ba 265 bool legacy_guest)
86d5771a
SB
266{
267 uint8_t pa_features_206[] = { 6, 0,
268 0xf6, 0x1f, 0xc7, 0x00, 0x80, 0xc0 };
269 uint8_t pa_features_207[] = { 24, 0,
270 0xf6, 0x1f, 0xc7, 0xc0, 0x80, 0xf0,
271 0x80, 0x00, 0x00, 0x00, 0x00, 0x00,
272 0x00, 0x00, 0x00, 0x00, 0x80, 0x00,
273 0x80, 0x00, 0x80, 0x00, 0x00, 0x00 };
9fb4541f
SB
274 uint8_t pa_features_300[] = { 66, 0,
275 /* 0: MMU|FPU|SLB|RUN|DABR|NX, 1: fri[nzpm]|DABRX|SPRG3|SLB0|PP110 */
276 /* 2: VPM|DS205|PPR|DS202|DS206, 3: LSD|URG, SSO, 5: LE|CFAR|EB|LSQ */
277 0xf6, 0x1f, 0xc7, 0xc0, 0x80, 0xf0, /* 0 - 5 */
278 /* 6: DS207 */
279 0x80, 0x00, 0x00, 0x00, 0x00, 0x00, /* 6 - 11 */
280 /* 16: Vector */
86d5771a 281 0x00, 0x00, 0x00, 0x00, 0x80, 0x00, /* 12 - 17 */
9fb4541f 282 /* 18: Vec. Scalar, 20: Vec. XOR, 22: HTM */
9bf502fe 283 0x80, 0x00, 0x80, 0x00, 0x00, 0x00, /* 18 - 23 */
9fb4541f
SB
284 /* 24: Ext. Dec, 26: 64 bit ftrs, 28: PM ftrs */
285 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 24 - 29 */
286 /* 30: MMR, 32: LE atomic, 34: EBB + ext EBB */
287 0x80, 0x00, 0x80, 0x00, 0xC0, 0x00, /* 30 - 35 */
288 /* 36: SPR SO, 38: Copy/Paste, 40: Radix MMU */
289 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 36 - 41 */
290 /* 42: PM, 44: PC RA, 46: SC vec'd */
291 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 42 - 47 */
292 /* 48: SIMD, 50: QP BFP, 52: String */
293 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 48 - 53 */
294 /* 54: DecFP, 56: DecI, 58: SHA */
295 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 54 - 59 */
296 /* 60: NM atomic, 62: RNG */
297 0x80, 0x00, 0x80, 0x00, 0x00, 0x00, /* 60 - 65 */
298 };
7abd43ba 299 uint8_t *pa_features = NULL;
86d5771a
SB
300 size_t pa_size;
301
7abd43ba 302 if (ppc_check_compat(cpu, CPU_POWERPC_LOGICAL_2_06, 0, cpu->compat_pvr)) {
86d5771a
SB
303 pa_features = pa_features_206;
304 pa_size = sizeof(pa_features_206);
7abd43ba
SJS
305 }
306 if (ppc_check_compat(cpu, CPU_POWERPC_LOGICAL_2_07, 0, cpu->compat_pvr)) {
86d5771a
SB
307 pa_features = pa_features_207;
308 pa_size = sizeof(pa_features_207);
7abd43ba
SJS
309 }
310 if (ppc_check_compat(cpu, CPU_POWERPC_LOGICAL_3_00, 0, cpu->compat_pvr)) {
86d5771a
SB
311 pa_features = pa_features_300;
312 pa_size = sizeof(pa_features_300);
7abd43ba
SJS
313 }
314 if (!pa_features) {
86d5771a
SB
315 return;
316 }
317
26cd35b8 318 if (ppc_hash64_has(cpu, PPC_HASH64_CI_LARGEPAGE)) {
86d5771a
SB
319 /*
320 * Note: we keep CI large pages off by default because a 64K capable
321 * guest provisioned with large pages might otherwise try to map a qemu
322 * framebuffer (or other kind of memory mapped PCI BAR) using 64K pages
323 * even if that qemu runs on a 4k host.
324 * We dd this bit back here if we are confident this is not an issue
325 */
326 pa_features[3] |= 0x20;
327 }
4e5fe368 328 if ((spapr_get_cap(spapr, SPAPR_CAP_HTM) != 0) && pa_size > 24) {
86d5771a
SB
329 pa_features[24] |= 0x80; /* Transactional memory support */
330 }
e957f6a9
SB
331 if (legacy_guest && pa_size > 40) {
332 /* Workaround for broken kernels that attempt (guest) radix
333 * mode when they can't handle it, if they see the radix bit set
334 * in pa-features. So hide it from them. */
335 pa_features[40 + 2] &= ~0x80; /* Radix MMU */
336 }
86d5771a
SB
337
338 _FDT((fdt_setprop(fdt, offset, "ibm,pa-features", pa_features, pa_size)));
339}
340
28e02042 341static int spapr_fixup_cpu_dt(void *fdt, sPAPRMachineState *spapr)
6e806cc3 342{
82677ed2
AK
343 int ret = 0, offset, cpus_offset;
344 CPUState *cs;
6e806cc3 345 char cpu_model[32];
7f763a5d 346 uint32_t pft_size_prop[] = {0, cpu_to_be32(spapr->htab_shift)};
6e806cc3 347
82677ed2
AK
348 CPU_FOREACH(cs) {
349 PowerPCCPU *cpu = POWERPC_CPU(cs);
350 DeviceClass *dc = DEVICE_GET_CLASS(cs);
14bb4486 351 int index = spapr_get_vcpu_id(cpu);
abbc1247 352 int compat_smt = MIN(smp_threads, ppc_compat_max_vthreads(cpu));
6e806cc3 353
5d0fb150 354 if (!spapr_is_thread0_in_vcore(spapr, cpu)) {
6e806cc3
BR
355 continue;
356 }
357
82677ed2 358 snprintf(cpu_model, 32, "%s@%x", dc->fw_name, index);
6e806cc3 359
82677ed2
AK
360 cpus_offset = fdt_path_offset(fdt, "/cpus");
361 if (cpus_offset < 0) {
a4f3885c 362 cpus_offset = fdt_add_subnode(fdt, 0, "cpus");
82677ed2
AK
363 if (cpus_offset < 0) {
364 return cpus_offset;
365 }
366 }
367 offset = fdt_subnode_offset(fdt, cpus_offset, cpu_model);
6e806cc3 368 if (offset < 0) {
82677ed2
AK
369 offset = fdt_add_subnode(fdt, cpus_offset, cpu_model);
370 if (offset < 0) {
371 return offset;
372 }
6e806cc3
BR
373 }
374
7f763a5d
DG
375 ret = fdt_setprop(fdt, offset, "ibm,pft-size",
376 pft_size_prop, sizeof(pft_size_prop));
6e806cc3
BR
377 if (ret < 0) {
378 return ret;
379 }
833d4668 380
99861ecb
IM
381 if (nb_numa_nodes > 1) {
382 ret = spapr_fixup_cpu_numa_dt(fdt, offset, cpu);
383 if (ret < 0) {
384 return ret;
385 }
0da6f3fe
BR
386 }
387
12dbeb16 388 ret = spapr_fixup_cpu_smt_dt(fdt, offset, cpu, compat_smt);
833d4668
AK
389 if (ret < 0) {
390 return ret;
391 }
e957f6a9 392
ee76a09f
DG
393 spapr_populate_pa_features(spapr, cpu, fdt, offset,
394 spapr->cas_legacy_guest_workaround);
6e806cc3
BR
395 }
396 return ret;
397}
398
c86c1aff 399static hwaddr spapr_node0_size(MachineState *machine)
b082d65a
AK
400{
401 if (nb_numa_nodes) {
402 int i;
403 for (i = 0; i < nb_numa_nodes; ++i) {
404 if (numa_info[i].node_mem) {
fb164994
DG
405 return MIN(pow2floor(numa_info[i].node_mem),
406 machine->ram_size);
b082d65a
AK
407 }
408 }
409 }
fb164994 410 return machine->ram_size;
b082d65a
AK
411}
412
a1d59c0f
AK
413static void add_str(GString *s, const gchar *s1)
414{
415 g_string_append_len(s, s1, strlen(s1) + 1);
416}
7f763a5d 417
03d196b7 418static int spapr_populate_memory_node(void *fdt, int nodeid, hwaddr start,
26a8c353
AK
419 hwaddr size)
420{
421 uint32_t associativity[] = {
422 cpu_to_be32(0x4), /* length */
423 cpu_to_be32(0x0), cpu_to_be32(0x0),
c3b4f589 424 cpu_to_be32(0x0), cpu_to_be32(nodeid)
26a8c353
AK
425 };
426 char mem_name[32];
427 uint64_t mem_reg_property[2];
428 int off;
429
430 mem_reg_property[0] = cpu_to_be64(start);
431 mem_reg_property[1] = cpu_to_be64(size);
432
433 sprintf(mem_name, "memory@" TARGET_FMT_lx, start);
434 off = fdt_add_subnode(fdt, 0, mem_name);
435 _FDT(off);
436 _FDT((fdt_setprop_string(fdt, off, "device_type", "memory")));
437 _FDT((fdt_setprop(fdt, off, "reg", mem_reg_property,
438 sizeof(mem_reg_property))));
439 _FDT((fdt_setprop(fdt, off, "ibm,associativity", associativity,
440 sizeof(associativity))));
03d196b7 441 return off;
26a8c353
AK
442}
443
28e02042 444static int spapr_populate_memory(sPAPRMachineState *spapr, void *fdt)
7f763a5d 445{
fb164994 446 MachineState *machine = MACHINE(spapr);
7db8a127
AK
447 hwaddr mem_start, node_size;
448 int i, nb_nodes = nb_numa_nodes;
449 NodeInfo *nodes = numa_info;
450 NodeInfo ramnode;
451
452 /* No NUMA nodes, assume there is just one node with whole RAM */
453 if (!nb_numa_nodes) {
454 nb_nodes = 1;
fb164994 455 ramnode.node_mem = machine->ram_size;
7db8a127 456 nodes = &ramnode;
5fe269b1 457 }
7f763a5d 458
7db8a127
AK
459 for (i = 0, mem_start = 0; i < nb_nodes; ++i) {
460 if (!nodes[i].node_mem) {
461 continue;
462 }
fb164994 463 if (mem_start >= machine->ram_size) {
5fe269b1
PM
464 node_size = 0;
465 } else {
7db8a127 466 node_size = nodes[i].node_mem;
fb164994
DG
467 if (node_size > machine->ram_size - mem_start) {
468 node_size = machine->ram_size - mem_start;
5fe269b1
PM
469 }
470 }
7db8a127 471 if (!mem_start) {
b472b1a7
DHB
472 /* spapr_machine_init() checks for rma_size <= node0_size
473 * already */
e8f986fc 474 spapr_populate_memory_node(fdt, i, 0, spapr->rma_size);
7db8a127
AK
475 mem_start += spapr->rma_size;
476 node_size -= spapr->rma_size;
477 }
6010818c
AK
478 for ( ; node_size; ) {
479 hwaddr sizetmp = pow2floor(node_size);
480
481 /* mem_start != 0 here */
482 if (ctzl(mem_start) < ctzl(sizetmp)) {
483 sizetmp = 1ULL << ctzl(mem_start);
484 }
485
486 spapr_populate_memory_node(fdt, i, mem_start, sizetmp);
487 node_size -= sizetmp;
488 mem_start += sizetmp;
489 }
7f763a5d
DG
490 }
491
492 return 0;
493}
494
0da6f3fe
BR
495static void spapr_populate_cpu_dt(CPUState *cs, void *fdt, int offset,
496 sPAPRMachineState *spapr)
497{
498 PowerPCCPU *cpu = POWERPC_CPU(cs);
499 CPUPPCState *env = &cpu->env;
500 PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cs);
14bb4486 501 int index = spapr_get_vcpu_id(cpu);
0da6f3fe
BR
502 uint32_t segs[] = {cpu_to_be32(28), cpu_to_be32(40),
503 0xffffffff, 0xffffffff};
afd10a0f
BR
504 uint32_t tbfreq = kvm_enabled() ? kvmppc_get_tbfreq()
505 : SPAPR_TIMEBASE_FREQ;
0da6f3fe
BR
506 uint32_t cpufreq = kvm_enabled() ? kvmppc_get_clockfreq() : 1000000000;
507 uint32_t page_sizes_prop[64];
508 size_t page_sizes_prop_size;
22419c2a 509 uint32_t vcpus_per_socket = smp_threads * smp_cores;
0da6f3fe 510 uint32_t pft_size_prop[] = {0, cpu_to_be32(spapr->htab_shift)};
abbc1247 511 int compat_smt = MIN(smp_threads, ppc_compat_max_vthreads(cpu));
af81cf32 512 sPAPRDRConnector *drc;
af81cf32 513 int drc_index;
c64abd1f
SB
514 uint32_t radix_AP_encodings[PPC_PAGE_SIZES_MAX_SZ];
515 int i;
af81cf32 516
fbf55397 517 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_CPU, index);
af81cf32 518 if (drc) {
0b55aa91 519 drc_index = spapr_drc_index(drc);
af81cf32
BR
520 _FDT((fdt_setprop_cell(fdt, offset, "ibm,my-drc-index", drc_index)));
521 }
0da6f3fe
BR
522
523 _FDT((fdt_setprop_cell(fdt, offset, "reg", index)));
524 _FDT((fdt_setprop_string(fdt, offset, "device_type", "cpu")));
525
526 _FDT((fdt_setprop_cell(fdt, offset, "cpu-version", env->spr[SPR_PVR])));
527 _FDT((fdt_setprop_cell(fdt, offset, "d-cache-block-size",
528 env->dcache_line_size)));
529 _FDT((fdt_setprop_cell(fdt, offset, "d-cache-line-size",
530 env->dcache_line_size)));
531 _FDT((fdt_setprop_cell(fdt, offset, "i-cache-block-size",
532 env->icache_line_size)));
533 _FDT((fdt_setprop_cell(fdt, offset, "i-cache-line-size",
534 env->icache_line_size)));
535
536 if (pcc->l1_dcache_size) {
537 _FDT((fdt_setprop_cell(fdt, offset, "d-cache-size",
538 pcc->l1_dcache_size)));
539 } else {
3dc6f869 540 warn_report("Unknown L1 dcache size for cpu");
0da6f3fe
BR
541 }
542 if (pcc->l1_icache_size) {
543 _FDT((fdt_setprop_cell(fdt, offset, "i-cache-size",
544 pcc->l1_icache_size)));
545 } else {
3dc6f869 546 warn_report("Unknown L1 icache size for cpu");
0da6f3fe
BR
547 }
548
549 _FDT((fdt_setprop_cell(fdt, offset, "timebase-frequency", tbfreq)));
550 _FDT((fdt_setprop_cell(fdt, offset, "clock-frequency", cpufreq)));
67d7d66f
DG
551 _FDT((fdt_setprop_cell(fdt, offset, "slb-size", cpu->hash64_opts->slb_size)));
552 _FDT((fdt_setprop_cell(fdt, offset, "ibm,slb-size", cpu->hash64_opts->slb_size)));
0da6f3fe
BR
553 _FDT((fdt_setprop_string(fdt, offset, "status", "okay")));
554 _FDT((fdt_setprop(fdt, offset, "64-bit", NULL, 0)));
555
556 if (env->spr_cb[SPR_PURR].oea_read) {
557 _FDT((fdt_setprop(fdt, offset, "ibm,purr", NULL, 0)));
558 }
559
58969eee 560 if (ppc_hash64_has(cpu, PPC_HASH64_1TSEG)) {
0da6f3fe
BR
561 _FDT((fdt_setprop(fdt, offset, "ibm,processor-segment-sizes",
562 segs, sizeof(segs))));
563 }
564
29386642 565 /* Advertise VSX (vector extensions) if available
0da6f3fe 566 * 1 == VMX / Altivec available
29386642
DG
567 * 2 == VSX available
568 *
569 * Only CPUs for which we create core types in spapr_cpu_core.c
570 * are possible, and all of those have VMX */
4e5fe368 571 if (spapr_get_cap(spapr, SPAPR_CAP_VSX) != 0) {
29386642
DG
572 _FDT((fdt_setprop_cell(fdt, offset, "ibm,vmx", 2)));
573 } else {
574 _FDT((fdt_setprop_cell(fdt, offset, "ibm,vmx", 1)));
0da6f3fe
BR
575 }
576
577 /* Advertise DFP (Decimal Floating Point) if available
578 * 0 / no property == no DFP
579 * 1 == DFP available */
4e5fe368 580 if (spapr_get_cap(spapr, SPAPR_CAP_DFP) != 0) {
0da6f3fe
BR
581 _FDT((fdt_setprop_cell(fdt, offset, "ibm,dfp", 1)));
582 }
583
644a2c99
DG
584 page_sizes_prop_size = ppc_create_page_sizes_prop(cpu, page_sizes_prop,
585 sizeof(page_sizes_prop));
0da6f3fe
BR
586 if (page_sizes_prop_size) {
587 _FDT((fdt_setprop(fdt, offset, "ibm,segment-page-sizes",
588 page_sizes_prop, page_sizes_prop_size)));
589 }
590
ee76a09f 591 spapr_populate_pa_features(spapr, cpu, fdt, offset, false);
90da0d5a 592
0da6f3fe 593 _FDT((fdt_setprop_cell(fdt, offset, "ibm,chip-id",
22419c2a 594 cs->cpu_index / vcpus_per_socket)));
0da6f3fe
BR
595
596 _FDT((fdt_setprop(fdt, offset, "ibm,pft-size",
597 pft_size_prop, sizeof(pft_size_prop))));
598
99861ecb
IM
599 if (nb_numa_nodes > 1) {
600 _FDT(spapr_fixup_cpu_numa_dt(fdt, offset, cpu));
601 }
0da6f3fe 602
12dbeb16 603 _FDT(spapr_fixup_cpu_smt_dt(fdt, offset, cpu, compat_smt));
c64abd1f
SB
604
605 if (pcc->radix_page_info) {
606 for (i = 0; i < pcc->radix_page_info->count; i++) {
607 radix_AP_encodings[i] =
608 cpu_to_be32(pcc->radix_page_info->entries[i]);
609 }
610 _FDT((fdt_setprop(fdt, offset, "ibm,processor-radix-AP-encodings",
611 radix_AP_encodings,
612 pcc->radix_page_info->count *
613 sizeof(radix_AP_encodings[0]))));
614 }
0da6f3fe
BR
615}
616
617static void spapr_populate_cpus_dt_node(void *fdt, sPAPRMachineState *spapr)
618{
619 CPUState *cs;
620 int cpus_offset;
621 char *nodename;
0da6f3fe
BR
622
623 cpus_offset = fdt_add_subnode(fdt, 0, "cpus");
624 _FDT(cpus_offset);
625 _FDT((fdt_setprop_cell(fdt, cpus_offset, "#address-cells", 0x1)));
626 _FDT((fdt_setprop_cell(fdt, cpus_offset, "#size-cells", 0x0)));
627
628 /*
629 * We walk the CPUs in reverse order to ensure that CPU DT nodes
630 * created by fdt_add_subnode() end up in the right order in FDT
631 * for the guest kernel the enumerate the CPUs correctly.
632 */
633 CPU_FOREACH_REVERSE(cs) {
634 PowerPCCPU *cpu = POWERPC_CPU(cs);
14bb4486 635 int index = spapr_get_vcpu_id(cpu);
0da6f3fe
BR
636 DeviceClass *dc = DEVICE_GET_CLASS(cs);
637 int offset;
638
5d0fb150 639 if (!spapr_is_thread0_in_vcore(spapr, cpu)) {
0da6f3fe
BR
640 continue;
641 }
642
643 nodename = g_strdup_printf("%s@%x", dc->fw_name, index);
644 offset = fdt_add_subnode(fdt, cpus_offset, nodename);
645 g_free(nodename);
646 _FDT(offset);
647 spapr_populate_cpu_dt(cs, fdt, offset, spapr);
648 }
649
650}
651
f47bd1c8
IM
652static uint32_t spapr_pc_dimm_node(MemoryDeviceInfoList *list, ram_addr_t addr)
653{
654 MemoryDeviceInfoList *info;
655
656 for (info = list; info; info = info->next) {
657 MemoryDeviceInfo *value = info->value;
658
659 if (value && value->type == MEMORY_DEVICE_INFO_KIND_DIMM) {
660 PCDIMMDeviceInfo *pcdimm_info = value->u.dimm.data;
661
662 if (pcdimm_info->addr >= addr &&
663 addr < (pcdimm_info->addr + pcdimm_info->size)) {
664 return pcdimm_info->node;
665 }
666 }
667 }
668
669 return -1;
670}
671
a324d6f1
BR
672struct sPAPRDrconfCellV2 {
673 uint32_t seq_lmbs;
674 uint64_t base_addr;
675 uint32_t drc_index;
676 uint32_t aa_index;
677 uint32_t flags;
678} QEMU_PACKED;
679
680typedef struct DrconfCellQueue {
681 struct sPAPRDrconfCellV2 cell;
682 QSIMPLEQ_ENTRY(DrconfCellQueue) entry;
683} DrconfCellQueue;
684
685static DrconfCellQueue *
686spapr_get_drconf_cell(uint32_t seq_lmbs, uint64_t base_addr,
687 uint32_t drc_index, uint32_t aa_index,
688 uint32_t flags)
03d196b7 689{
a324d6f1
BR
690 DrconfCellQueue *elem;
691
692 elem = g_malloc0(sizeof(*elem));
693 elem->cell.seq_lmbs = cpu_to_be32(seq_lmbs);
694 elem->cell.base_addr = cpu_to_be64(base_addr);
695 elem->cell.drc_index = cpu_to_be32(drc_index);
696 elem->cell.aa_index = cpu_to_be32(aa_index);
697 elem->cell.flags = cpu_to_be32(flags);
698
699 return elem;
700}
701
702/* ibm,dynamic-memory-v2 */
703static int spapr_populate_drmem_v2(sPAPRMachineState *spapr, void *fdt,
704 int offset, MemoryDeviceInfoList *dimms)
705{
706 uint8_t *int_buf, *cur_index, buf_len;
707 int ret;
708 uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE;
709 uint64_t addr, cur_addr, size;
710 uint32_t nr_boot_lmbs = (spapr->hotplug_memory.base / lmb_size);
711 uint64_t mem_end = spapr->hotplug_memory.base +
712 memory_region_size(&spapr->hotplug_memory.mr);
713 uint32_t node, nr_entries = 0;
714 sPAPRDRConnector *drc;
715 DrconfCellQueue *elem, *next;
716 MemoryDeviceInfoList *info;
717 QSIMPLEQ_HEAD(, DrconfCellQueue) drconf_queue
718 = QSIMPLEQ_HEAD_INITIALIZER(drconf_queue);
719
720 /* Entry to cover RAM and the gap area */
721 elem = spapr_get_drconf_cell(nr_boot_lmbs, 0, 0, -1,
722 SPAPR_LMB_FLAGS_RESERVED |
723 SPAPR_LMB_FLAGS_DRC_INVALID);
724 QSIMPLEQ_INSERT_TAIL(&drconf_queue, elem, entry);
725 nr_entries++;
726
727 cur_addr = spapr->hotplug_memory.base;
728 for (info = dimms; info; info = info->next) {
729 PCDIMMDeviceInfo *di = info->value->u.dimm.data;
730
731 addr = di->addr;
732 size = di->size;
733 node = di->node;
734
735 /* Entry for hot-pluggable area */
736 if (cur_addr < addr) {
737 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, cur_addr / lmb_size);
738 g_assert(drc);
739 elem = spapr_get_drconf_cell((addr - cur_addr) / lmb_size,
740 cur_addr, spapr_drc_index(drc), -1, 0);
741 QSIMPLEQ_INSERT_TAIL(&drconf_queue, elem, entry);
742 nr_entries++;
743 }
744
745 /* Entry for DIMM */
746 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, addr / lmb_size);
747 g_assert(drc);
748 elem = spapr_get_drconf_cell(size / lmb_size, addr,
749 spapr_drc_index(drc), node,
750 SPAPR_LMB_FLAGS_ASSIGNED);
751 QSIMPLEQ_INSERT_TAIL(&drconf_queue, elem, entry);
752 nr_entries++;
753 cur_addr = addr + size;
754 }
755
756 /* Entry for remaining hotpluggable area */
757 if (cur_addr < mem_end) {
758 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, cur_addr / lmb_size);
759 g_assert(drc);
760 elem = spapr_get_drconf_cell((mem_end - cur_addr) / lmb_size,
761 cur_addr, spapr_drc_index(drc), -1, 0);
762 QSIMPLEQ_INSERT_TAIL(&drconf_queue, elem, entry);
763 nr_entries++;
764 }
765
766 buf_len = nr_entries * sizeof(struct sPAPRDrconfCellV2) + sizeof(uint32_t);
767 int_buf = cur_index = g_malloc0(buf_len);
768 *(uint32_t *)int_buf = cpu_to_be32(nr_entries);
769 cur_index += sizeof(nr_entries);
770
771 QSIMPLEQ_FOREACH_SAFE(elem, &drconf_queue, entry, next) {
772 memcpy(cur_index, &elem->cell, sizeof(elem->cell));
773 cur_index += sizeof(elem->cell);
774 QSIMPLEQ_REMOVE(&drconf_queue, elem, DrconfCellQueue, entry);
775 g_free(elem);
776 }
777
778 ret = fdt_setprop(fdt, offset, "ibm,dynamic-memory-v2", int_buf, buf_len);
779 g_free(int_buf);
780 if (ret < 0) {
781 return -1;
782 }
783 return 0;
784}
785
786/* ibm,dynamic-memory */
787static int spapr_populate_drmem_v1(sPAPRMachineState *spapr, void *fdt,
788 int offset, MemoryDeviceInfoList *dimms)
789{
790 int i, ret;
03d196b7 791 uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE;
d0e5a8f2
BR
792 uint32_t hotplug_lmb_start = spapr->hotplug_memory.base / lmb_size;
793 uint32_t nr_lmbs = (spapr->hotplug_memory.base +
794 memory_region_size(&spapr->hotplug_memory.mr)) /
795 lmb_size;
03d196b7 796 uint32_t *int_buf, *cur_index, buf_len;
16c25aef 797
ef001f06
TH
798 /*
799 * Allocate enough buffer size to fit in ibm,dynamic-memory
ef001f06 800 */
a324d6f1 801 buf_len = (nr_lmbs * SPAPR_DR_LMB_LIST_ENTRY_SIZE + 1) * sizeof(uint32_t);
03d196b7 802 cur_index = int_buf = g_malloc0(buf_len);
03d196b7
BR
803 int_buf[0] = cpu_to_be32(nr_lmbs);
804 cur_index++;
805 for (i = 0; i < nr_lmbs; i++) {
d0e5a8f2 806 uint64_t addr = i * lmb_size;
03d196b7
BR
807 uint32_t *dynamic_memory = cur_index;
808
d0e5a8f2
BR
809 if (i >= hotplug_lmb_start) {
810 sPAPRDRConnector *drc;
d0e5a8f2 811
fbf55397 812 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, i);
d0e5a8f2 813 g_assert(drc);
d0e5a8f2
BR
814
815 dynamic_memory[0] = cpu_to_be32(addr >> 32);
816 dynamic_memory[1] = cpu_to_be32(addr & 0xffffffff);
0b55aa91 817 dynamic_memory[2] = cpu_to_be32(spapr_drc_index(drc));
d0e5a8f2 818 dynamic_memory[3] = cpu_to_be32(0); /* reserved */
f47bd1c8 819 dynamic_memory[4] = cpu_to_be32(spapr_pc_dimm_node(dimms, addr));
d0e5a8f2
BR
820 if (memory_region_present(get_system_memory(), addr)) {
821 dynamic_memory[5] = cpu_to_be32(SPAPR_LMB_FLAGS_ASSIGNED);
822 } else {
823 dynamic_memory[5] = cpu_to_be32(0);
824 }
03d196b7 825 } else {
d0e5a8f2
BR
826 /*
827 * LMB information for RMA, boot time RAM and gap b/n RAM and
828 * hotplug memory region -- all these are marked as reserved
829 * and as having no valid DRC.
830 */
831 dynamic_memory[0] = cpu_to_be32(addr >> 32);
832 dynamic_memory[1] = cpu_to_be32(addr & 0xffffffff);
833 dynamic_memory[2] = cpu_to_be32(0);
834 dynamic_memory[3] = cpu_to_be32(0); /* reserved */
835 dynamic_memory[4] = cpu_to_be32(-1);
836 dynamic_memory[5] = cpu_to_be32(SPAPR_LMB_FLAGS_RESERVED |
837 SPAPR_LMB_FLAGS_DRC_INVALID);
03d196b7
BR
838 }
839
840 cur_index += SPAPR_DR_LMB_LIST_ENTRY_SIZE;
841 }
842 ret = fdt_setprop(fdt, offset, "ibm,dynamic-memory", int_buf, buf_len);
a324d6f1 843 g_free(int_buf);
03d196b7 844 if (ret < 0) {
a324d6f1
BR
845 return -1;
846 }
847 return 0;
848}
849
850/*
851 * Adds ibm,dynamic-reconfiguration-memory node.
852 * Refer to docs/specs/ppc-spapr-hotplug.txt for the documentation
853 * of this device tree node.
854 */
855static int spapr_populate_drconf_memory(sPAPRMachineState *spapr, void *fdt)
856{
857 MachineState *machine = MACHINE(spapr);
858 int ret, i, offset;
859 uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE;
860 uint32_t prop_lmb_size[] = {0, cpu_to_be32(lmb_size)};
861 uint32_t *int_buf, *cur_index, buf_len;
862 int nr_nodes = nb_numa_nodes ? nb_numa_nodes : 1;
863 MemoryDeviceInfoList *dimms = NULL;
864
865 /*
866 * Don't create the node if there is no hotpluggable memory
867 */
868 if (machine->ram_size == machine->maxram_size) {
869 return 0;
870 }
871
872 offset = fdt_add_subnode(fdt, 0, "ibm,dynamic-reconfiguration-memory");
873
874 ret = fdt_setprop(fdt, offset, "ibm,lmb-size", prop_lmb_size,
875 sizeof(prop_lmb_size));
876 if (ret < 0) {
877 return ret;
878 }
879
880 ret = fdt_setprop_cell(fdt, offset, "ibm,memory-flags-mask", 0xff);
881 if (ret < 0) {
882 return ret;
883 }
884
885 ret = fdt_setprop_cell(fdt, offset, "ibm,memory-preservation-time", 0x0);
886 if (ret < 0) {
887 return ret;
888 }
889
890 /* ibm,dynamic-memory or ibm,dynamic-memory-v2 */
2cc0e2e8 891 dimms = qmp_memory_device_list();
a324d6f1
BR
892 if (spapr_ovec_test(spapr->ov5_cas, OV5_DRMEM_V2)) {
893 ret = spapr_populate_drmem_v2(spapr, fdt, offset, dimms);
894 } else {
895 ret = spapr_populate_drmem_v1(spapr, fdt, offset, dimms);
896 }
897 qapi_free_MemoryDeviceInfoList(dimms);
898
899 if (ret < 0) {
900 return ret;
03d196b7
BR
901 }
902
903 /* ibm,associativity-lookup-arrays */
a324d6f1
BR
904 buf_len = (nr_nodes * 4 + 2) * sizeof(uint32_t);
905 cur_index = int_buf = g_malloc0(buf_len);
906
03d196b7 907 cur_index = int_buf;
6663864e 908 int_buf[0] = cpu_to_be32(nr_nodes);
03d196b7
BR
909 int_buf[1] = cpu_to_be32(4); /* Number of entries per associativity list */
910 cur_index += 2;
6663864e 911 for (i = 0; i < nr_nodes; i++) {
03d196b7
BR
912 uint32_t associativity[] = {
913 cpu_to_be32(0x0),
914 cpu_to_be32(0x0),
915 cpu_to_be32(0x0),
916 cpu_to_be32(i)
917 };
918 memcpy(cur_index, associativity, sizeof(associativity));
919 cur_index += 4;
920 }
921 ret = fdt_setprop(fdt, offset, "ibm,associativity-lookup-arrays", int_buf,
922 (cur_index - int_buf) * sizeof(uint32_t));
03d196b7 923 g_free(int_buf);
a324d6f1 924
03d196b7
BR
925 return ret;
926}
927
6787d27b
MR
928static int spapr_dt_cas_updates(sPAPRMachineState *spapr, void *fdt,
929 sPAPROptionVector *ov5_updates)
930{
931 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr);
417ece33 932 int ret = 0, offset;
6787d27b
MR
933
934 /* Generate ibm,dynamic-reconfiguration-memory node if required */
935 if (spapr_ovec_test(ov5_updates, OV5_DRCONF_MEMORY)) {
936 g_assert(smc->dr_lmb_enabled);
937 ret = spapr_populate_drconf_memory(spapr, fdt);
417ece33
MR
938 if (ret) {
939 goto out;
940 }
6787d27b
MR
941 }
942
417ece33
MR
943 offset = fdt_path_offset(fdt, "/chosen");
944 if (offset < 0) {
945 offset = fdt_add_subnode(fdt, 0, "chosen");
946 if (offset < 0) {
947 return offset;
948 }
949 }
950 ret = spapr_ovec_populate_dt(fdt, offset, spapr->ov5_cas,
951 "ibm,architecture-vec-5");
952
953out:
6787d27b
MR
954 return ret;
955}
956
10f12e64
DHB
957static bool spapr_hotplugged_dev_before_cas(void)
958{
959 Object *drc_container, *obj;
960 ObjectProperty *prop;
961 ObjectPropertyIterator iter;
962
963 drc_container = container_get(object_get_root(), "/dr-connector");
964 object_property_iter_init(&iter, drc_container);
965 while ((prop = object_property_iter_next(&iter))) {
966 if (!strstart(prop->type, "link<", NULL)) {
967 continue;
968 }
969 obj = object_property_get_link(drc_container, prop->name, NULL);
970 if (spapr_drc_needed(obj)) {
971 return true;
972 }
973 }
974 return false;
975}
976
03d196b7
BR
977int spapr_h_cas_compose_response(sPAPRMachineState *spapr,
978 target_ulong addr, target_ulong size,
6787d27b 979 sPAPROptionVector *ov5_updates)
03d196b7
BR
980{
981 void *fdt, *fdt_skel;
982 sPAPRDeviceTreeUpdateHeader hdr = { .version_id = 1 };
03d196b7 983
10f12e64
DHB
984 if (spapr_hotplugged_dev_before_cas()) {
985 return 1;
986 }
987
827b17c4
GK
988 if (size < sizeof(hdr) || size > FW_MAX_SIZE) {
989 error_report("SLOF provided an unexpected CAS buffer size "
990 TARGET_FMT_lu " (min: %zu, max: %u)",
991 size, sizeof(hdr), FW_MAX_SIZE);
992 exit(EXIT_FAILURE);
993 }
994
03d196b7
BR
995 size -= sizeof(hdr);
996
10f12e64 997 /* Create skeleton */
03d196b7
BR
998 fdt_skel = g_malloc0(size);
999 _FDT((fdt_create(fdt_skel, size)));
127f03e4 1000 _FDT((fdt_finish_reservemap(fdt_skel)));
03d196b7
BR
1001 _FDT((fdt_begin_node(fdt_skel, "")));
1002 _FDT((fdt_end_node(fdt_skel)));
1003 _FDT((fdt_finish(fdt_skel)));
1004 fdt = g_malloc0(size);
1005 _FDT((fdt_open_into(fdt_skel, fdt, size)));
1006 g_free(fdt_skel);
1007
1008 /* Fixup cpu nodes */
5b120785 1009 _FDT((spapr_fixup_cpu_dt(fdt, spapr)));
03d196b7 1010
6787d27b
MR
1011 if (spapr_dt_cas_updates(spapr, fdt, ov5_updates)) {
1012 return -1;
03d196b7
BR
1013 }
1014
1015 /* Pack resulting tree */
1016 _FDT((fdt_pack(fdt)));
1017
1018 if (fdt_totalsize(fdt) + sizeof(hdr) > size) {
1019 trace_spapr_cas_failed(size);
1020 return -1;
1021 }
1022
1023 cpu_physical_memory_write(addr, &hdr, sizeof(hdr));
1024 cpu_physical_memory_write(addr + sizeof(hdr), fdt, fdt_totalsize(fdt));
1025 trace_spapr_cas_continue(fdt_totalsize(fdt) + sizeof(hdr));
1026 g_free(fdt);
1027
1028 return 0;
1029}
1030
3f5dabce
DG
1031static void spapr_dt_rtas(sPAPRMachineState *spapr, void *fdt)
1032{
1033 int rtas;
1034 GString *hypertas = g_string_sized_new(256);
1035 GString *qemu_hypertas = g_string_sized_new(256);
1036 uint32_t refpoints[] = { cpu_to_be32(0x4), cpu_to_be32(0x4) };
1037 uint64_t max_hotplug_addr = spapr->hotplug_memory.base +
1038 memory_region_size(&spapr->hotplug_memory.mr);
1039 uint32_t lrdr_capacity[] = {
1040 cpu_to_be32(max_hotplug_addr >> 32),
1041 cpu_to_be32(max_hotplug_addr & 0xffffffff),
1042 0, cpu_to_be32(SPAPR_MEMORY_BLOCK_SIZE),
1043 cpu_to_be32(max_cpus / smp_threads),
1044 };
da9f80fb
SP
1045 uint32_t maxdomains[] = {
1046 cpu_to_be32(4),
1047 cpu_to_be32(0),
1048 cpu_to_be32(0),
1049 cpu_to_be32(0),
1050 cpu_to_be32(nb_numa_nodes ? nb_numa_nodes - 1 : 0),
1051 };
3f5dabce
DG
1052
1053 _FDT(rtas = fdt_add_subnode(fdt, 0, "rtas"));
1054
1055 /* hypertas */
1056 add_str(hypertas, "hcall-pft");
1057 add_str(hypertas, "hcall-term");
1058 add_str(hypertas, "hcall-dabr");
1059 add_str(hypertas, "hcall-interrupt");
1060 add_str(hypertas, "hcall-tce");
1061 add_str(hypertas, "hcall-vio");
1062 add_str(hypertas, "hcall-splpar");
1063 add_str(hypertas, "hcall-bulk");
1064 add_str(hypertas, "hcall-set-mode");
1065 add_str(hypertas, "hcall-sprg0");
1066 add_str(hypertas, "hcall-copy");
1067 add_str(hypertas, "hcall-debug");
1068 add_str(qemu_hypertas, "hcall-memop1");
1069
1070 if (!kvm_enabled() || kvmppc_spapr_use_multitce()) {
1071 add_str(hypertas, "hcall-multi-tce");
1072 }
30f4b05b
DG
1073
1074 if (spapr->resize_hpt != SPAPR_RESIZE_HPT_DISABLED) {
1075 add_str(hypertas, "hcall-hpt-resize");
1076 }
1077
3f5dabce
DG
1078 _FDT(fdt_setprop(fdt, rtas, "ibm,hypertas-functions",
1079 hypertas->str, hypertas->len));
1080 g_string_free(hypertas, TRUE);
1081 _FDT(fdt_setprop(fdt, rtas, "qemu,hypertas-functions",
1082 qemu_hypertas->str, qemu_hypertas->len));
1083 g_string_free(qemu_hypertas, TRUE);
1084
1085 _FDT(fdt_setprop(fdt, rtas, "ibm,associativity-reference-points",
1086 refpoints, sizeof(refpoints)));
1087
da9f80fb
SP
1088 _FDT(fdt_setprop(fdt, rtas, "ibm,max-associativity-domains",
1089 maxdomains, sizeof(maxdomains)));
1090
3f5dabce
DG
1091 _FDT(fdt_setprop_cell(fdt, rtas, "rtas-error-log-max",
1092 RTAS_ERROR_LOG_MAX));
1093 _FDT(fdt_setprop_cell(fdt, rtas, "rtas-event-scan-rate",
1094 RTAS_EVENT_SCAN_RATE));
1095
4f441474
DG
1096 g_assert(msi_nonbroken);
1097 _FDT(fdt_setprop(fdt, rtas, "ibm,change-msix-capable", NULL, 0));
3f5dabce
DG
1098
1099 /*
1100 * According to PAPR, rtas ibm,os-term does not guarantee a return
1101 * back to the guest cpu.
1102 *
1103 * While an additional ibm,extended-os-term property indicates
1104 * that rtas call return will always occur. Set this property.
1105 */
1106 _FDT(fdt_setprop(fdt, rtas, "ibm,extended-os-term", NULL, 0));
1107
1108 _FDT(fdt_setprop(fdt, rtas, "ibm,lrdr-capacity",
1109 lrdr_capacity, sizeof(lrdr_capacity)));
1110
1111 spapr_dt_rtas_tokens(fdt, rtas);
1112}
1113
9fb4541f
SB
1114/* Prepare ibm,arch-vec-5-platform-support, which indicates the MMU features
1115 * that the guest may request and thus the valid values for bytes 24..26 of
1116 * option vector 5: */
1117static void spapr_dt_ov5_platform_support(void *fdt, int chosen)
1118{
545d6e2b
SJS
1119 PowerPCCPU *first_ppc_cpu = POWERPC_CPU(first_cpu);
1120
f2b14e3a 1121 char val[2 * 4] = {
21f3f8db 1122 23, 0x00, /* Xive mode, filled in below. */
9fb4541f
SB
1123 24, 0x00, /* Hash/Radix, filled in below. */
1124 25, 0x00, /* Hash options: Segment Tables == no, GTSE == no. */
1125 26, 0x40, /* Radix options: GTSE == yes. */
1126 };
1127
7abd43ba
SJS
1128 if (!ppc_check_compat(first_ppc_cpu, CPU_POWERPC_LOGICAL_3_00, 0,
1129 first_ppc_cpu->compat_pvr)) {
1130 /* If we're in a pre POWER9 compat mode then the guest should do hash */
1131 val[3] = 0x00; /* Hash */
1132 } else if (kvm_enabled()) {
9fb4541f 1133 if (kvmppc_has_cap_mmu_radix() && kvmppc_has_cap_mmu_hash_v3()) {
f2b14e3a 1134 val[3] = 0x80; /* OV5_MMU_BOTH */
9fb4541f 1135 } else if (kvmppc_has_cap_mmu_radix()) {
f2b14e3a 1136 val[3] = 0x40; /* OV5_MMU_RADIX_300 */
9fb4541f 1137 } else {
f2b14e3a 1138 val[3] = 0x00; /* Hash */
9fb4541f
SB
1139 }
1140 } else {
7abd43ba
SJS
1141 /* V3 MMU supports both hash and radix in tcg (with dynamic switching) */
1142 val[3] = 0xC0;
9fb4541f
SB
1143 }
1144 _FDT(fdt_setprop(fdt, chosen, "ibm,arch-vec-5-platform-support",
1145 val, sizeof(val)));
1146}
1147
7c866c6a
DG
1148static void spapr_dt_chosen(sPAPRMachineState *spapr, void *fdt)
1149{
1150 MachineState *machine = MACHINE(spapr);
1151 int chosen;
1152 const char *boot_device = machine->boot_order;
1153 char *stdout_path = spapr_vio_stdout_path(spapr->vio_bus);
1154 size_t cb = 0;
1155 char *bootlist = get_boot_devices_list(&cb, true);
7c866c6a
DG
1156
1157 _FDT(chosen = fdt_add_subnode(fdt, 0, "chosen"));
1158
7c866c6a
DG
1159 _FDT(fdt_setprop_string(fdt, chosen, "bootargs", machine->kernel_cmdline));
1160 _FDT(fdt_setprop_cell(fdt, chosen, "linux,initrd-start",
1161 spapr->initrd_base));
1162 _FDT(fdt_setprop_cell(fdt, chosen, "linux,initrd-end",
1163 spapr->initrd_base + spapr->initrd_size));
1164
1165 if (spapr->kernel_size) {
1166 uint64_t kprop[2] = { cpu_to_be64(KERNEL_LOAD_ADDR),
1167 cpu_to_be64(spapr->kernel_size) };
1168
1169 _FDT(fdt_setprop(fdt, chosen, "qemu,boot-kernel",
1170 &kprop, sizeof(kprop)));
1171 if (spapr->kernel_le) {
1172 _FDT(fdt_setprop(fdt, chosen, "qemu,boot-kernel-le", NULL, 0));
1173 }
1174 }
1175 if (boot_menu) {
1176 _FDT((fdt_setprop_cell(fdt, chosen, "qemu,boot-menu", boot_menu)));
1177 }
1178 _FDT(fdt_setprop_cell(fdt, chosen, "qemu,graphic-width", graphic_width));
1179 _FDT(fdt_setprop_cell(fdt, chosen, "qemu,graphic-height", graphic_height));
1180 _FDT(fdt_setprop_cell(fdt, chosen, "qemu,graphic-depth", graphic_depth));
1181
1182 if (cb && bootlist) {
1183 int i;
1184
1185 for (i = 0; i < cb; i++) {
1186 if (bootlist[i] == '\n') {
1187 bootlist[i] = ' ';
1188 }
1189 }
1190 _FDT(fdt_setprop_string(fdt, chosen, "qemu,boot-list", bootlist));
1191 }
1192
1193 if (boot_device && strlen(boot_device)) {
1194 _FDT(fdt_setprop_string(fdt, chosen, "qemu,boot-device", boot_device));
1195 }
1196
1197 if (!spapr->has_graphics && stdout_path) {
90ee4e01
ND
1198 /*
1199 * "linux,stdout-path" and "stdout" properties are deprecated by linux
1200 * kernel. New platforms should only use the "stdout-path" property. Set
1201 * the new property and continue using older property to remain
1202 * compatible with the existing firmware.
1203 */
7c866c6a 1204 _FDT(fdt_setprop_string(fdt, chosen, "linux,stdout-path", stdout_path));
90ee4e01 1205 _FDT(fdt_setprop_string(fdt, chosen, "stdout-path", stdout_path));
7c866c6a
DG
1206 }
1207
9fb4541f
SB
1208 spapr_dt_ov5_platform_support(fdt, chosen);
1209
7c866c6a
DG
1210 g_free(stdout_path);
1211 g_free(bootlist);
1212}
1213
fca5f2dc
DG
1214static void spapr_dt_hypervisor(sPAPRMachineState *spapr, void *fdt)
1215{
1216 /* The /hypervisor node isn't in PAPR - this is a hack to allow PR
1217 * KVM to work under pHyp with some guest co-operation */
1218 int hypervisor;
1219 uint8_t hypercall[16];
1220
1221 _FDT(hypervisor = fdt_add_subnode(fdt, 0, "hypervisor"));
1222 /* indicate KVM hypercall interface */
1223 _FDT(fdt_setprop_string(fdt, hypervisor, "compatible", "linux,kvm"));
1224 if (kvmppc_has_cap_fixup_hcalls()) {
1225 /*
1226 * Older KVM versions with older guest kernels were broken
1227 * with the magic page, don't allow the guest to map it.
1228 */
1229 if (!kvmppc_get_hypercall(first_cpu->env_ptr, hypercall,
1230 sizeof(hypercall))) {
1231 _FDT(fdt_setprop(fdt, hypervisor, "hcall-instructions",
1232 hypercall, sizeof(hypercall)));
1233 }
1234 }
1235}
1236
997b6cfc
DG
1237static void *spapr_build_fdt(sPAPRMachineState *spapr,
1238 hwaddr rtas_addr,
1239 hwaddr rtas_size)
a3467baa 1240{
c86c1aff 1241 MachineState *machine = MACHINE(spapr);
3c0c47e3 1242 MachineClass *mc = MACHINE_GET_CLASS(machine);
c20d332a 1243 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(machine);
7c866c6a 1244 int ret;
a3467baa 1245 void *fdt;
3384f95c 1246 sPAPRPHBState *phb;
398a0bd5 1247 char *buf;
a3467baa 1248
398a0bd5
DG
1249 fdt = g_malloc0(FDT_MAX_SIZE);
1250 _FDT((fdt_create_empty_tree(fdt, FDT_MAX_SIZE)));
a3467baa 1251
398a0bd5
DG
1252 /* Root node */
1253 _FDT(fdt_setprop_string(fdt, 0, "device_type", "chrp"));
1254 _FDT(fdt_setprop_string(fdt, 0, "model", "IBM pSeries (emulated by qemu)"));
1255 _FDT(fdt_setprop_string(fdt, 0, "compatible", "qemu,pseries"));
1256
1257 /*
1258 * Add info to guest to indentify which host is it being run on
1259 * and what is the uuid of the guest
1260 */
1261 if (kvmppc_get_host_model(&buf)) {
1262 _FDT(fdt_setprop_string(fdt, 0, "host-model", buf));
1263 g_free(buf);
1264 }
1265 if (kvmppc_get_host_serial(&buf)) {
1266 _FDT(fdt_setprop_string(fdt, 0, "host-serial", buf));
1267 g_free(buf);
1268 }
1269
1270 buf = qemu_uuid_unparse_strdup(&qemu_uuid);
1271
1272 _FDT(fdt_setprop_string(fdt, 0, "vm,uuid", buf));
1273 if (qemu_uuid_set) {
1274 _FDT(fdt_setprop_string(fdt, 0, "system-id", buf));
1275 }
1276 g_free(buf);
1277
1278 if (qemu_get_vm_name()) {
1279 _FDT(fdt_setprop_string(fdt, 0, "ibm,partition-name",
1280 qemu_get_vm_name()));
1281 }
1282
1283 _FDT(fdt_setprop_cell(fdt, 0, "#address-cells", 2));
1284 _FDT(fdt_setprop_cell(fdt, 0, "#size-cells", 2));
4040ab72 1285
fc7e0765 1286 /* /interrupt controller */
72194664 1287 spapr_dt_xics(xics_max_server_number(spapr), fdt, PHANDLE_XICP);
fc7e0765 1288
e8f986fc
BR
1289 ret = spapr_populate_memory(spapr, fdt);
1290 if (ret < 0) {
ce9863b7 1291 error_report("couldn't setup memory nodes in fdt");
e8f986fc 1292 exit(1);
7f763a5d
DG
1293 }
1294
bf5a6696
DG
1295 /* /vdevice */
1296 spapr_dt_vdevice(spapr->vio_bus, fdt);
4040ab72 1297
4d9392be
TH
1298 if (object_resolve_path_type("", TYPE_SPAPR_RNG, NULL)) {
1299 ret = spapr_rng_populate_dt(fdt);
1300 if (ret < 0) {
ce9863b7 1301 error_report("could not set up rng device in the fdt");
4d9392be
TH
1302 exit(1);
1303 }
1304 }
1305
3384f95c 1306 QLIST_FOREACH(phb, &spapr->phbs, list) {
e0fdbd7c 1307 ret = spapr_populate_pci_dt(phb, PHANDLE_XICP, fdt);
da34fed7
TH
1308 if (ret < 0) {
1309 error_report("couldn't setup PCI devices in fdt");
1310 exit(1);
1311 }
3384f95c
DG
1312 }
1313
0da6f3fe
BR
1314 /* cpus */
1315 spapr_populate_cpus_dt_node(fdt, spapr);
6e806cc3 1316
c20d332a
BR
1317 if (smc->dr_lmb_enabled) {
1318 _FDT(spapr_drc_populate_dt(fdt, 0, NULL, SPAPR_DR_CONNECTOR_TYPE_LMB));
1319 }
1320
c5514d0e 1321 if (mc->has_hotpluggable_cpus) {
af81cf32
BR
1322 int offset = fdt_path_offset(fdt, "/cpus");
1323 ret = spapr_drc_populate_dt(fdt, offset, NULL,
1324 SPAPR_DR_CONNECTOR_TYPE_CPU);
1325 if (ret < 0) {
1326 error_report("Couldn't set up CPU DR device tree properties");
1327 exit(1);
1328 }
1329 }
1330
ffb1e275 1331 /* /event-sources */
ffbb1705 1332 spapr_dt_events(spapr, fdt);
ffb1e275 1333
3f5dabce
DG
1334 /* /rtas */
1335 spapr_dt_rtas(spapr, fdt);
1336
7c866c6a
DG
1337 /* /chosen */
1338 spapr_dt_chosen(spapr, fdt);
cf6e5223 1339
fca5f2dc
DG
1340 /* /hypervisor */
1341 if (kvm_enabled()) {
1342 spapr_dt_hypervisor(spapr, fdt);
1343 }
1344
cf6e5223
DG
1345 /* Build memory reserve map */
1346 if (spapr->kernel_size) {
1347 _FDT((fdt_add_mem_rsv(fdt, KERNEL_LOAD_ADDR, spapr->kernel_size)));
1348 }
1349 if (spapr->initrd_size) {
1350 _FDT((fdt_add_mem_rsv(fdt, spapr->initrd_base, spapr->initrd_size)));
1351 }
1352
6787d27b
MR
1353 /* ibm,client-architecture-support updates */
1354 ret = spapr_dt_cas_updates(spapr, fdt, spapr->ov5_cas);
1355 if (ret < 0) {
1356 error_report("couldn't setup CAS properties fdt");
1357 exit(1);
1358 }
1359
997b6cfc 1360 return fdt;
9fdf0c29
DG
1361}
1362
1363static uint64_t translate_kernel_address(void *opaque, uint64_t addr)
1364{
1365 return (addr & 0x0fffffff) + KERNEL_LOAD_ADDR;
1366}
1367
1d1be34d
DG
1368static void emulate_spapr_hypercall(PPCVirtualHypervisor *vhyp,
1369 PowerPCCPU *cpu)
9fdf0c29 1370{
1b14670a
AF
1371 CPUPPCState *env = &cpu->env;
1372
8d04fb55
JK
1373 /* The TCG path should also be holding the BQL at this point */
1374 g_assert(qemu_mutex_iothread_locked());
1375
efcb9383
DG
1376 if (msr_pr) {
1377 hcall_dprintf("Hypercall made with MSR[PR]=1\n");
1378 env->gpr[3] = H_PRIVILEGE;
1379 } else {
aa100fa4 1380 env->gpr[3] = spapr_hypercall(cpu, env->gpr[3], &env->gpr[4]);
efcb9383 1381 }
9fdf0c29
DG
1382}
1383
9861bb3e
SJS
1384static uint64_t spapr_get_patbe(PPCVirtualHypervisor *vhyp)
1385{
1386 sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);
1387
1388 return spapr->patb_entry;
1389}
1390
e6b8fd24
SMJ
1391#define HPTE(_table, _i) (void *)(((uint64_t *)(_table)) + ((_i) * 2))
1392#define HPTE_VALID(_hpte) (tswap64(*((uint64_t *)(_hpte))) & HPTE64_V_VALID)
1393#define HPTE_DIRTY(_hpte) (tswap64(*((uint64_t *)(_hpte))) & HPTE64_V_HPTE_DIRTY)
1394#define CLEAN_HPTE(_hpte) ((*(uint64_t *)(_hpte)) &= tswap64(~HPTE64_V_HPTE_DIRTY))
1395#define DIRTY_HPTE(_hpte) ((*(uint64_t *)(_hpte)) |= tswap64(HPTE64_V_HPTE_DIRTY))
1396
715c5407
DG
1397/*
1398 * Get the fd to access the kernel htab, re-opening it if necessary
1399 */
1400static int get_htab_fd(sPAPRMachineState *spapr)
1401{
14b0d748
GK
1402 Error *local_err = NULL;
1403
715c5407
DG
1404 if (spapr->htab_fd >= 0) {
1405 return spapr->htab_fd;
1406 }
1407
14b0d748 1408 spapr->htab_fd = kvmppc_get_htab_fd(false, 0, &local_err);
715c5407 1409 if (spapr->htab_fd < 0) {
14b0d748 1410 error_report_err(local_err);
715c5407
DG
1411 }
1412
1413 return spapr->htab_fd;
1414}
1415
b4db5413 1416void close_htab_fd(sPAPRMachineState *spapr)
715c5407
DG
1417{
1418 if (spapr->htab_fd >= 0) {
1419 close(spapr->htab_fd);
1420 }
1421 spapr->htab_fd = -1;
1422}
1423
e57ca75c
DG
1424static hwaddr spapr_hpt_mask(PPCVirtualHypervisor *vhyp)
1425{
1426 sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);
1427
1428 return HTAB_SIZE(spapr) / HASH_PTEG_SIZE_64 - 1;
1429}
1430
1ec26c75
GK
1431static target_ulong spapr_encode_hpt_for_kvm_pr(PPCVirtualHypervisor *vhyp)
1432{
1433 sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);
1434
1435 assert(kvm_enabled());
1436
1437 if (!spapr->htab) {
1438 return 0;
1439 }
1440
1441 return (target_ulong)(uintptr_t)spapr->htab | (spapr->htab_shift - 18);
1442}
1443
e57ca75c
DG
1444static const ppc_hash_pte64_t *spapr_map_hptes(PPCVirtualHypervisor *vhyp,
1445 hwaddr ptex, int n)
1446{
1447 sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);
1448 hwaddr pte_offset = ptex * HASH_PTE_SIZE_64;
1449
1450 if (!spapr->htab) {
1451 /*
1452 * HTAB is controlled by KVM. Fetch into temporary buffer
1453 */
1454 ppc_hash_pte64_t *hptes = g_malloc(n * HASH_PTE_SIZE_64);
1455 kvmppc_read_hptes(hptes, ptex, n);
1456 return hptes;
1457 }
1458
1459 /*
1460 * HTAB is controlled by QEMU. Just point to the internally
1461 * accessible PTEG.
1462 */
1463 return (const ppc_hash_pte64_t *)(spapr->htab + pte_offset);
1464}
1465
1466static void spapr_unmap_hptes(PPCVirtualHypervisor *vhyp,
1467 const ppc_hash_pte64_t *hptes,
1468 hwaddr ptex, int n)
1469{
1470 sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);
1471
1472 if (!spapr->htab) {
1473 g_free((void *)hptes);
1474 }
1475
1476 /* Nothing to do for qemu managed HPT */
1477}
1478
1479static void spapr_store_hpte(PPCVirtualHypervisor *vhyp, hwaddr ptex,
1480 uint64_t pte0, uint64_t pte1)
1481{
1482 sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);
1483 hwaddr offset = ptex * HASH_PTE_SIZE_64;
1484
1485 if (!spapr->htab) {
1486 kvmppc_write_hpte(ptex, pte0, pte1);
1487 } else {
1488 stq_p(spapr->htab + offset, pte0);
1489 stq_p(spapr->htab + offset + HASH_PTE_SIZE_64 / 2, pte1);
1490 }
1491}
1492
0b0b8310 1493int spapr_hpt_shift_for_ramsize(uint64_t ramsize)
8dfe8e7f
DG
1494{
1495 int shift;
1496
1497 /* We aim for a hash table of size 1/128 the size of RAM (rounded
1498 * up). The PAPR recommendation is actually 1/64 of RAM size, but
1499 * that's much more than is needed for Linux guests */
1500 shift = ctz64(pow2ceil(ramsize)) - 7;
1501 shift = MAX(shift, 18); /* Minimum architected size */
1502 shift = MIN(shift, 46); /* Maximum architected size */
1503 return shift;
1504}
1505
06ec79e8
BR
1506void spapr_free_hpt(sPAPRMachineState *spapr)
1507{
1508 g_free(spapr->htab);
1509 spapr->htab = NULL;
1510 spapr->htab_shift = 0;
1511 close_htab_fd(spapr);
1512}
1513
2772cf6b
DG
1514void spapr_reallocate_hpt(sPAPRMachineState *spapr, int shift,
1515 Error **errp)
7f763a5d 1516{
c5f54f3e
DG
1517 long rc;
1518
1519 /* Clean up any HPT info from a previous boot */
06ec79e8 1520 spapr_free_hpt(spapr);
c5f54f3e
DG
1521
1522 rc = kvmppc_reset_htab(shift);
1523 if (rc < 0) {
1524 /* kernel-side HPT needed, but couldn't allocate one */
1525 error_setg_errno(errp, errno,
1526 "Failed to allocate KVM HPT of order %d (try smaller maxmem?)",
1527 shift);
1528 /* This is almost certainly fatal, but if the caller really
1529 * wants to carry on with shift == 0, it's welcome to try */
1530 } else if (rc > 0) {
1531 /* kernel-side HPT allocated */
1532 if (rc != shift) {
1533 error_setg(errp,
1534 "Requested order %d HPT, but kernel allocated order %ld (try smaller maxmem?)",
1535 shift, rc);
7735feda
BR
1536 }
1537
7f763a5d 1538 spapr->htab_shift = shift;
c18ad9a5 1539 spapr->htab = NULL;
b817772a 1540 } else {
c5f54f3e
DG
1541 /* kernel-side HPT not needed, allocate in userspace instead */
1542 size_t size = 1ULL << shift;
1543 int i;
b817772a 1544
c5f54f3e
DG
1545 spapr->htab = qemu_memalign(size, size);
1546 if (!spapr->htab) {
1547 error_setg_errno(errp, errno,
1548 "Could not allocate HPT of order %d", shift);
1549 return;
7735feda
BR
1550 }
1551
c5f54f3e
DG
1552 memset(spapr->htab, 0, size);
1553 spapr->htab_shift = shift;
e6b8fd24 1554
c5f54f3e
DG
1555 for (i = 0; i < size / HASH_PTE_SIZE_64; i++) {
1556 DIRTY_HPTE(HPTE(spapr->htab, i));
e6b8fd24 1557 }
7f763a5d 1558 }
ee4d9ecc
SJS
1559 /* We're setting up a hash table, so that means we're not radix */
1560 spapr->patb_entry = 0;
9fdf0c29
DG
1561}
1562
b4db5413
SJS
1563void spapr_setup_hpt_and_vrma(sPAPRMachineState *spapr)
1564{
2772cf6b
DG
1565 int hpt_shift;
1566
1567 if ((spapr->resize_hpt == SPAPR_RESIZE_HPT_DISABLED)
1568 || (spapr->cas_reboot
1569 && !spapr_ovec_test(spapr->ov5_cas, OV5_HPT_RESIZE))) {
1570 hpt_shift = spapr_hpt_shift_for_ramsize(MACHINE(spapr)->maxram_size);
1571 } else {
768a20f3
DG
1572 uint64_t current_ram_size;
1573
1574 current_ram_size = MACHINE(spapr)->ram_size + get_plugged_memory_size();
1575 hpt_shift = spapr_hpt_shift_for_ramsize(current_ram_size);
2772cf6b
DG
1576 }
1577 spapr_reallocate_hpt(spapr, hpt_shift, &error_fatal);
1578
b4db5413 1579 if (spapr->vrma_adjust) {
c86c1aff 1580 spapr->rma_size = kvmppc_rma_size(spapr_node0_size(MACHINE(spapr)),
b4db5413
SJS
1581 spapr->htab_shift);
1582 }
b4db5413
SJS
1583}
1584
82512483
GK
1585static int spapr_reset_drcs(Object *child, void *opaque)
1586{
1587 sPAPRDRConnector *drc =
1588 (sPAPRDRConnector *) object_dynamic_cast(child,
1589 TYPE_SPAPR_DR_CONNECTOR);
1590
1591 if (drc) {
1592 spapr_drc_reset(drc);
1593 }
1594
1595 return 0;
1596}
1597
bcb5ce08 1598static void spapr_machine_reset(void)
a3467baa 1599{
c5f54f3e
DG
1600 MachineState *machine = MACHINE(qdev_get_machine());
1601 sPAPRMachineState *spapr = SPAPR_MACHINE(machine);
182735ef 1602 PowerPCCPU *first_ppc_cpu;
b7d1f77a 1603 uint32_t rtas_limit;
cae172ab 1604 hwaddr rtas_addr, fdt_addr;
997b6cfc
DG
1605 void *fdt;
1606 int rc;
259186a7 1607
33face6b
DG
1608 spapr_caps_reset(spapr);
1609
1481fe5f
LV
1610 first_ppc_cpu = POWERPC_CPU(first_cpu);
1611 if (kvm_enabled() && kvmppc_has_cap_mmu_radix() &&
1612 ppc_check_compat(first_ppc_cpu, CPU_POWERPC_LOGICAL_3_00, 0,
1613 spapr->max_compat_pvr)) {
b4db5413
SJS
1614 /* If using KVM with radix mode available, VCPUs can be started
1615 * without a HPT because KVM will start them in radix mode.
1616 * Set the GR bit in PATB so that we know there is no HPT. */
1617 spapr->patb_entry = PATBE1_GR;
1618 } else {
b4db5413 1619 spapr_setup_hpt_and_vrma(spapr);
c5f54f3e 1620 }
a3467baa 1621
9012a53f
GK
1622 /* if this reset wasn't generated by CAS, we should reset our
1623 * negotiated options and start from scratch */
1624 if (!spapr->cas_reboot) {
1625 spapr_ovec_cleanup(spapr->ov5_cas);
1626 spapr->ov5_cas = spapr_ovec_new();
1627
1628 ppc_set_compat(first_ppc_cpu, spapr->max_compat_pvr, &error_fatal);
1629 }
1630
c8787ad4 1631 qemu_devices_reset();
82512483
GK
1632
1633 /* DRC reset may cause a device to be unplugged. This will cause troubles
1634 * if this device is used by another device (eg, a running vhost backend
1635 * will crash QEMU if the DIMM holding the vring goes away). To avoid such
1636 * situations, we reset DRCs after all devices have been reset.
1637 */
1638 object_child_foreach_recursive(object_get_root(), spapr_reset_drcs, NULL);
1639
56258174 1640 spapr_clear_pending_events(spapr);
a3467baa 1641
b7d1f77a
BH
1642 /*
1643 * We place the device tree and RTAS just below either the top of the RMA,
1644 * or just below 2GB, whichever is lowere, so that it can be
1645 * processed with 32-bit real mode code if necessary
1646 */
1647 rtas_limit = MIN(spapr->rma_size, RTAS_MAX_ADDR);
cae172ab
DG
1648 rtas_addr = rtas_limit - RTAS_MAX_SIZE;
1649 fdt_addr = rtas_addr - FDT_MAX_SIZE;
b7d1f77a 1650
cae172ab 1651 fdt = spapr_build_fdt(spapr, rtas_addr, spapr->rtas_size);
a3467baa 1652
2cac78c1 1653 spapr_load_rtas(spapr, fdt, rtas_addr);
b7d1f77a 1654
997b6cfc
DG
1655 rc = fdt_pack(fdt);
1656
1657 /* Should only fail if we've built a corrupted tree */
1658 assert(rc == 0);
1659
1660 if (fdt_totalsize(fdt) > FDT_MAX_SIZE) {
1661 error_report("FDT too big ! 0x%x bytes (max is 0x%x)",
1662 fdt_totalsize(fdt), FDT_MAX_SIZE);
1663 exit(1);
1664 }
1665
1666 /* Load the fdt */
1667 qemu_fdt_dumpdtb(fdt, fdt_totalsize(fdt));
cae172ab 1668 cpu_physical_memory_write(fdt_addr, fdt, fdt_totalsize(fdt));
997b6cfc
DG
1669 g_free(fdt);
1670
a3467baa 1671 /* Set up the entry state */
84369f63 1672 spapr_cpu_set_entry_state(first_ppc_cpu, SPAPR_ENTRY_POINT, fdt_addr);
182735ef 1673 first_ppc_cpu->env.gpr[5] = 0;
a3467baa 1674
6787d27b 1675 spapr->cas_reboot = false;
a3467baa
DG
1676}
1677
28e02042 1678static void spapr_create_nvram(sPAPRMachineState *spapr)
639e8102 1679{
2ff3de68 1680 DeviceState *dev = qdev_create(&spapr->vio_bus->bus, "spapr-nvram");
3978b863 1681 DriveInfo *dinfo = drive_get(IF_PFLASH, 0, 0);
639e8102 1682
3978b863 1683 if (dinfo) {
6231a6da
MA
1684 qdev_prop_set_drive(dev, "drive", blk_by_legacy_dinfo(dinfo),
1685 &error_fatal);
639e8102
DG
1686 }
1687
1688 qdev_init_nofail(dev);
1689
1690 spapr->nvram = (struct sPAPRNVRAM *)dev;
1691}
1692
28e02042 1693static void spapr_rtc_create(sPAPRMachineState *spapr)
28df36a1 1694{
147ff807
CLG
1695 object_initialize(&spapr->rtc, sizeof(spapr->rtc), TYPE_SPAPR_RTC);
1696 object_property_add_child(OBJECT(spapr), "rtc", OBJECT(&spapr->rtc),
1697 &error_fatal);
1698 object_property_set_bool(OBJECT(&spapr->rtc), true, "realized",
1699 &error_fatal);
1700 object_property_add_alias(OBJECT(spapr), "rtc-time", OBJECT(&spapr->rtc),
1701 "date", &error_fatal);
28df36a1
DG
1702}
1703
8c57b867 1704/* Returns whether we want to use VGA or not */
14c6a894 1705static bool spapr_vga_init(PCIBus *pci_bus, Error **errp)
f28359d8 1706{
8c57b867 1707 switch (vga_interface_type) {
8c57b867 1708 case VGA_NONE:
7effdaa3
MW
1709 return false;
1710 case VGA_DEVICE:
1711 return true;
1ddcae82 1712 case VGA_STD:
b798c190 1713 case VGA_VIRTIO:
1ddcae82 1714 return pci_vga_init(pci_bus) != NULL;
8c57b867 1715 default:
14c6a894
DG
1716 error_setg(errp,
1717 "Unsupported VGA mode, only -vga std or -vga virtio is supported");
1718 return false;
f28359d8 1719 }
f28359d8
LZ
1720}
1721
4e5fe368
SJS
1722static int spapr_pre_load(void *opaque)
1723{
1724 int rc;
1725
1726 rc = spapr_caps_pre_load(opaque);
1727 if (rc) {
1728 return rc;
1729 }
1730
1731 return 0;
1732}
1733
880ae7de
DG
1734static int spapr_post_load(void *opaque, int version_id)
1735{
28e02042 1736 sPAPRMachineState *spapr = (sPAPRMachineState *)opaque;
880ae7de
DG
1737 int err = 0;
1738
be85537d
DG
1739 err = spapr_caps_post_migration(spapr);
1740 if (err) {
1741 return err;
1742 }
1743
a7ff1212 1744 if (!object_dynamic_cast(OBJECT(spapr->ics), TYPE_ICS_KVM)) {
5bc8d26d
CLG
1745 CPUState *cs;
1746 CPU_FOREACH(cs) {
1747 PowerPCCPU *cpu = POWERPC_CPU(cs);
1748 icp_resend(ICP(cpu->intc));
a7ff1212
CLG
1749 }
1750 }
1751
631b22ea 1752 /* In earlier versions, there was no separate qdev for the PAPR
880ae7de
DG
1753 * RTC, so the RTC offset was stored directly in sPAPREnvironment.
1754 * So when migrating from those versions, poke the incoming offset
1755 * value into the RTC device */
1756 if (version_id < 3) {
147ff807 1757 err = spapr_rtc_import_offset(&spapr->rtc, spapr->rtc_offset);
880ae7de
DG
1758 }
1759
0c86b2df 1760 if (kvm_enabled() && spapr->patb_entry) {
d39c90f5
BR
1761 PowerPCCPU *cpu = POWERPC_CPU(first_cpu);
1762 bool radix = !!(spapr->patb_entry & PATBE1_GR);
1763 bool gtse = !!(cpu->env.spr[SPR_LPCR] & LPCR_GTSE);
1764
1765 err = kvmppc_configure_v3_mmu(cpu, radix, gtse, spapr->patb_entry);
1766 if (err) {
1767 error_report("Process table config unsupported by the host");
1768 return -EINVAL;
1769 }
1770 }
1771
880ae7de
DG
1772 return err;
1773}
1774
4e5fe368
SJS
1775static int spapr_pre_save(void *opaque)
1776{
1777 int rc;
1778
1779 rc = spapr_caps_pre_save(opaque);
1780 if (rc) {
1781 return rc;
1782 }
1783
1784 return 0;
1785}
1786
880ae7de
DG
1787static bool version_before_3(void *opaque, int version_id)
1788{
1789 return version_id < 3;
1790}
1791
fd38804b
DHB
1792static bool spapr_pending_events_needed(void *opaque)
1793{
1794 sPAPRMachineState *spapr = (sPAPRMachineState *)opaque;
1795 return !QTAILQ_EMPTY(&spapr->pending_events);
1796}
1797
1798static const VMStateDescription vmstate_spapr_event_entry = {
1799 .name = "spapr_event_log_entry",
1800 .version_id = 1,
1801 .minimum_version_id = 1,
1802 .fields = (VMStateField[]) {
5341258e
DG
1803 VMSTATE_UINT32(summary, sPAPREventLogEntry),
1804 VMSTATE_UINT32(extended_length, sPAPREventLogEntry),
fd38804b 1805 VMSTATE_VBUFFER_ALLOC_UINT32(extended_log, sPAPREventLogEntry, 0,
5341258e 1806 NULL, extended_length),
fd38804b
DHB
1807 VMSTATE_END_OF_LIST()
1808 },
1809};
1810
1811static const VMStateDescription vmstate_spapr_pending_events = {
1812 .name = "spapr_pending_events",
1813 .version_id = 1,
1814 .minimum_version_id = 1,
1815 .needed = spapr_pending_events_needed,
1816 .fields = (VMStateField[]) {
1817 VMSTATE_QTAILQ_V(pending_events, sPAPRMachineState, 1,
1818 vmstate_spapr_event_entry, sPAPREventLogEntry, next),
1819 VMSTATE_END_OF_LIST()
1820 },
1821};
1822
62ef3760
MR
1823static bool spapr_ov5_cas_needed(void *opaque)
1824{
1825 sPAPRMachineState *spapr = opaque;
1826 sPAPROptionVector *ov5_mask = spapr_ovec_new();
1827 sPAPROptionVector *ov5_legacy = spapr_ovec_new();
1828 sPAPROptionVector *ov5_removed = spapr_ovec_new();
1829 bool cas_needed;
1830
1831 /* Prior to the introduction of sPAPROptionVector, we had two option
1832 * vectors we dealt with: OV5_FORM1_AFFINITY, and OV5_DRCONF_MEMORY.
1833 * Both of these options encode machine topology into the device-tree
1834 * in such a way that the now-booted OS should still be able to interact
1835 * appropriately with QEMU regardless of what options were actually
1836 * negotiatied on the source side.
1837 *
1838 * As such, we can avoid migrating the CAS-negotiated options if these
1839 * are the only options available on the current machine/platform.
1840 * Since these are the only options available for pseries-2.7 and
1841 * earlier, this allows us to maintain old->new/new->old migration
1842 * compatibility.
1843 *
1844 * For QEMU 2.8+, there are additional CAS-negotiatable options available
1845 * via default pseries-2.8 machines and explicit command-line parameters.
1846 * Some of these options, like OV5_HP_EVT, *do* require QEMU to be aware
1847 * of the actual CAS-negotiated values to continue working properly. For
1848 * example, availability of memory unplug depends on knowing whether
1849 * OV5_HP_EVT was negotiated via CAS.
1850 *
1851 * Thus, for any cases where the set of available CAS-negotiatable
1852 * options extends beyond OV5_FORM1_AFFINITY and OV5_DRCONF_MEMORY, we
aef19c04
GK
1853 * include the CAS-negotiated options in the migration stream, unless
1854 * if they affect boot time behaviour only.
62ef3760
MR
1855 */
1856 spapr_ovec_set(ov5_mask, OV5_FORM1_AFFINITY);
1857 spapr_ovec_set(ov5_mask, OV5_DRCONF_MEMORY);
aef19c04 1858 spapr_ovec_set(ov5_mask, OV5_DRMEM_V2);
62ef3760
MR
1859
1860 /* spapr_ovec_diff returns true if bits were removed. we avoid using
1861 * the mask itself since in the future it's possible "legacy" bits may be
1862 * removed via machine options, which could generate a false positive
1863 * that breaks migration.
1864 */
1865 spapr_ovec_intersect(ov5_legacy, spapr->ov5, ov5_mask);
1866 cas_needed = spapr_ovec_diff(ov5_removed, spapr->ov5, ov5_legacy);
1867
1868 spapr_ovec_cleanup(ov5_mask);
1869 spapr_ovec_cleanup(ov5_legacy);
1870 spapr_ovec_cleanup(ov5_removed);
1871
1872 return cas_needed;
1873}
1874
1875static const VMStateDescription vmstate_spapr_ov5_cas = {
1876 .name = "spapr_option_vector_ov5_cas",
1877 .version_id = 1,
1878 .minimum_version_id = 1,
1879 .needed = spapr_ov5_cas_needed,
1880 .fields = (VMStateField[]) {
1881 VMSTATE_STRUCT_POINTER_V(ov5_cas, sPAPRMachineState, 1,
1882 vmstate_spapr_ovec, sPAPROptionVector),
1883 VMSTATE_END_OF_LIST()
1884 },
1885};
1886
9861bb3e
SJS
1887static bool spapr_patb_entry_needed(void *opaque)
1888{
1889 sPAPRMachineState *spapr = opaque;
1890
1891 return !!spapr->patb_entry;
1892}
1893
1894static const VMStateDescription vmstate_spapr_patb_entry = {
1895 .name = "spapr_patb_entry",
1896 .version_id = 1,
1897 .minimum_version_id = 1,
1898 .needed = spapr_patb_entry_needed,
1899 .fields = (VMStateField[]) {
1900 VMSTATE_UINT64(patb_entry, sPAPRMachineState),
1901 VMSTATE_END_OF_LIST()
1902 },
1903};
1904
4be21d56
DG
1905static const VMStateDescription vmstate_spapr = {
1906 .name = "spapr",
880ae7de 1907 .version_id = 3,
4be21d56 1908 .minimum_version_id = 1,
4e5fe368 1909 .pre_load = spapr_pre_load,
880ae7de 1910 .post_load = spapr_post_load,
4e5fe368 1911 .pre_save = spapr_pre_save,
3aff6c2f 1912 .fields = (VMStateField[]) {
880ae7de
DG
1913 /* used to be @next_irq */
1914 VMSTATE_UNUSED_BUFFER(version_before_3, 0, 4),
4be21d56
DG
1915
1916 /* RTC offset */
28e02042 1917 VMSTATE_UINT64_TEST(rtc_offset, sPAPRMachineState, version_before_3),
880ae7de 1918
28e02042 1919 VMSTATE_PPC_TIMEBASE_V(tb, sPAPRMachineState, 2),
4be21d56
DG
1920 VMSTATE_END_OF_LIST()
1921 },
62ef3760
MR
1922 .subsections = (const VMStateDescription*[]) {
1923 &vmstate_spapr_ov5_cas,
9861bb3e 1924 &vmstate_spapr_patb_entry,
fd38804b 1925 &vmstate_spapr_pending_events,
4e5fe368
SJS
1926 &vmstate_spapr_cap_htm,
1927 &vmstate_spapr_cap_vsx,
1928 &vmstate_spapr_cap_dfp,
8f38eaf8 1929 &vmstate_spapr_cap_cfpc,
09114fd8 1930 &vmstate_spapr_cap_sbbc,
4be8d4e7 1931 &vmstate_spapr_cap_ibs,
62ef3760
MR
1932 NULL
1933 }
4be21d56
DG
1934};
1935
4be21d56
DG
1936static int htab_save_setup(QEMUFile *f, void *opaque)
1937{
28e02042 1938 sPAPRMachineState *spapr = opaque;
4be21d56 1939
4be21d56 1940 /* "Iteration" header */
3a384297
BR
1941 if (!spapr->htab_shift) {
1942 qemu_put_be32(f, -1);
1943 } else {
1944 qemu_put_be32(f, spapr->htab_shift);
1945 }
4be21d56 1946
e68cb8b4
AK
1947 if (spapr->htab) {
1948 spapr->htab_save_index = 0;
1949 spapr->htab_first_pass = true;
1950 } else {
3a384297
BR
1951 if (spapr->htab_shift) {
1952 assert(kvm_enabled());
1953 }
e68cb8b4
AK
1954 }
1955
1956
4be21d56
DG
1957 return 0;
1958}
1959
332f7721
GK
1960static void htab_save_chunk(QEMUFile *f, sPAPRMachineState *spapr,
1961 int chunkstart, int n_valid, int n_invalid)
1962{
1963 qemu_put_be32(f, chunkstart);
1964 qemu_put_be16(f, n_valid);
1965 qemu_put_be16(f, n_invalid);
1966 qemu_put_buffer(f, HPTE(spapr->htab, chunkstart),
1967 HASH_PTE_SIZE_64 * n_valid);
1968}
1969
1970static void htab_save_end_marker(QEMUFile *f)
1971{
1972 qemu_put_be32(f, 0);
1973 qemu_put_be16(f, 0);
1974 qemu_put_be16(f, 0);
1975}
1976
28e02042 1977static void htab_save_first_pass(QEMUFile *f, sPAPRMachineState *spapr,
4be21d56
DG
1978 int64_t max_ns)
1979{
378bc217 1980 bool has_timeout = max_ns != -1;
4be21d56
DG
1981 int htabslots = HTAB_SIZE(spapr) / HASH_PTE_SIZE_64;
1982 int index = spapr->htab_save_index;
bc72ad67 1983 int64_t starttime = qemu_clock_get_ns(QEMU_CLOCK_REALTIME);
4be21d56
DG
1984
1985 assert(spapr->htab_first_pass);
1986
1987 do {
1988 int chunkstart;
1989
1990 /* Consume invalid HPTEs */
1991 while ((index < htabslots)
1992 && !HPTE_VALID(HPTE(spapr->htab, index))) {
4be21d56 1993 CLEAN_HPTE(HPTE(spapr->htab, index));
24ec2863 1994 index++;
4be21d56
DG
1995 }
1996
1997 /* Consume valid HPTEs */
1998 chunkstart = index;
338c25b6 1999 while ((index < htabslots) && (index - chunkstart < USHRT_MAX)
4be21d56 2000 && HPTE_VALID(HPTE(spapr->htab, index))) {
4be21d56 2001 CLEAN_HPTE(HPTE(spapr->htab, index));
24ec2863 2002 index++;
4be21d56
DG
2003 }
2004
2005 if (index > chunkstart) {
2006 int n_valid = index - chunkstart;
2007
332f7721 2008 htab_save_chunk(f, spapr, chunkstart, n_valid, 0);
4be21d56 2009
378bc217
DG
2010 if (has_timeout &&
2011 (qemu_clock_get_ns(QEMU_CLOCK_REALTIME) - starttime) > max_ns) {
4be21d56
DG
2012 break;
2013 }
2014 }
2015 } while ((index < htabslots) && !qemu_file_rate_limit(f));
2016
2017 if (index >= htabslots) {
2018 assert(index == htabslots);
2019 index = 0;
2020 spapr->htab_first_pass = false;
2021 }
2022 spapr->htab_save_index = index;
2023}
2024
28e02042 2025static int htab_save_later_pass(QEMUFile *f, sPAPRMachineState *spapr,
e68cb8b4 2026 int64_t max_ns)
4be21d56
DG
2027{
2028 bool final = max_ns < 0;
2029 int htabslots = HTAB_SIZE(spapr) / HASH_PTE_SIZE_64;
2030 int examined = 0, sent = 0;
2031 int index = spapr->htab_save_index;
bc72ad67 2032 int64_t starttime = qemu_clock_get_ns(QEMU_CLOCK_REALTIME);
4be21d56
DG
2033
2034 assert(!spapr->htab_first_pass);
2035
2036 do {
2037 int chunkstart, invalidstart;
2038
2039 /* Consume non-dirty HPTEs */
2040 while ((index < htabslots)
2041 && !HPTE_DIRTY(HPTE(spapr->htab, index))) {
2042 index++;
2043 examined++;
2044 }
2045
2046 chunkstart = index;
2047 /* Consume valid dirty HPTEs */
338c25b6 2048 while ((index < htabslots) && (index - chunkstart < USHRT_MAX)
4be21d56
DG
2049 && HPTE_DIRTY(HPTE(spapr->htab, index))
2050 && HPTE_VALID(HPTE(spapr->htab, index))) {
2051 CLEAN_HPTE(HPTE(spapr->htab, index));
2052 index++;
2053 examined++;
2054 }
2055
2056 invalidstart = index;
2057 /* Consume invalid dirty HPTEs */
338c25b6 2058 while ((index < htabslots) && (index - invalidstart < USHRT_MAX)
4be21d56
DG
2059 && HPTE_DIRTY(HPTE(spapr->htab, index))
2060 && !HPTE_VALID(HPTE(spapr->htab, index))) {
2061 CLEAN_HPTE(HPTE(spapr->htab, index));
2062 index++;
2063 examined++;
2064 }
2065
2066 if (index > chunkstart) {
2067 int n_valid = invalidstart - chunkstart;
2068 int n_invalid = index - invalidstart;
2069
332f7721 2070 htab_save_chunk(f, spapr, chunkstart, n_valid, n_invalid);
4be21d56
DG
2071 sent += index - chunkstart;
2072
bc72ad67 2073 if (!final && (qemu_clock_get_ns(QEMU_CLOCK_REALTIME) - starttime) > max_ns) {
4be21d56
DG
2074 break;
2075 }
2076 }
2077
2078 if (examined >= htabslots) {
2079 break;
2080 }
2081
2082 if (index >= htabslots) {
2083 assert(index == htabslots);
2084 index = 0;
2085 }
2086 } while ((examined < htabslots) && (!qemu_file_rate_limit(f) || final));
2087
2088 if (index >= htabslots) {
2089 assert(index == htabslots);
2090 index = 0;
2091 }
2092
2093 spapr->htab_save_index = index;
2094
e68cb8b4 2095 return (examined >= htabslots) && (sent == 0) ? 1 : 0;
4be21d56
DG
2096}
2097
e68cb8b4
AK
2098#define MAX_ITERATION_NS 5000000 /* 5 ms */
2099#define MAX_KVM_BUF_SIZE 2048
2100
4be21d56
DG
2101static int htab_save_iterate(QEMUFile *f, void *opaque)
2102{
28e02042 2103 sPAPRMachineState *spapr = opaque;
715c5407 2104 int fd;
e68cb8b4 2105 int rc = 0;
4be21d56
DG
2106
2107 /* Iteration header */
3a384297
BR
2108 if (!spapr->htab_shift) {
2109 qemu_put_be32(f, -1);
e8cd4247 2110 return 1;
3a384297
BR
2111 } else {
2112 qemu_put_be32(f, 0);
2113 }
4be21d56 2114
e68cb8b4
AK
2115 if (!spapr->htab) {
2116 assert(kvm_enabled());
2117
715c5407
DG
2118 fd = get_htab_fd(spapr);
2119 if (fd < 0) {
2120 return fd;
01a57972
SMJ
2121 }
2122
715c5407 2123 rc = kvmppc_save_htab(f, fd, MAX_KVM_BUF_SIZE, MAX_ITERATION_NS);
e68cb8b4
AK
2124 if (rc < 0) {
2125 return rc;
2126 }
2127 } else if (spapr->htab_first_pass) {
4be21d56
DG
2128 htab_save_first_pass(f, spapr, MAX_ITERATION_NS);
2129 } else {
e68cb8b4 2130 rc = htab_save_later_pass(f, spapr, MAX_ITERATION_NS);
4be21d56
DG
2131 }
2132
332f7721 2133 htab_save_end_marker(f);
4be21d56 2134
e68cb8b4 2135 return rc;
4be21d56
DG
2136}
2137
2138static int htab_save_complete(QEMUFile *f, void *opaque)
2139{
28e02042 2140 sPAPRMachineState *spapr = opaque;
715c5407 2141 int fd;
4be21d56
DG
2142
2143 /* Iteration header */
3a384297
BR
2144 if (!spapr->htab_shift) {
2145 qemu_put_be32(f, -1);
2146 return 0;
2147 } else {
2148 qemu_put_be32(f, 0);
2149 }
4be21d56 2150
e68cb8b4
AK
2151 if (!spapr->htab) {
2152 int rc;
2153
2154 assert(kvm_enabled());
2155
715c5407
DG
2156 fd = get_htab_fd(spapr);
2157 if (fd < 0) {
2158 return fd;
01a57972
SMJ
2159 }
2160
715c5407 2161 rc = kvmppc_save_htab(f, fd, MAX_KVM_BUF_SIZE, -1);
e68cb8b4
AK
2162 if (rc < 0) {
2163 return rc;
2164 }
e68cb8b4 2165 } else {
378bc217
DG
2166 if (spapr->htab_first_pass) {
2167 htab_save_first_pass(f, spapr, -1);
2168 }
e68cb8b4
AK
2169 htab_save_later_pass(f, spapr, -1);
2170 }
4be21d56
DG
2171
2172 /* End marker */
332f7721 2173 htab_save_end_marker(f);
4be21d56
DG
2174
2175 return 0;
2176}
2177
2178static int htab_load(QEMUFile *f, void *opaque, int version_id)
2179{
28e02042 2180 sPAPRMachineState *spapr = opaque;
4be21d56 2181 uint32_t section_hdr;
e68cb8b4 2182 int fd = -1;
14b0d748 2183 Error *local_err = NULL;
4be21d56
DG
2184
2185 if (version_id < 1 || version_id > 1) {
98a5d100 2186 error_report("htab_load() bad version");
4be21d56
DG
2187 return -EINVAL;
2188 }
2189
2190 section_hdr = qemu_get_be32(f);
2191
3a384297
BR
2192 if (section_hdr == -1) {
2193 spapr_free_hpt(spapr);
2194 return 0;
2195 }
2196
4be21d56 2197 if (section_hdr) {
c5f54f3e
DG
2198 /* First section gives the htab size */
2199 spapr_reallocate_hpt(spapr, section_hdr, &local_err);
2200 if (local_err) {
2201 error_report_err(local_err);
4be21d56
DG
2202 return -EINVAL;
2203 }
2204 return 0;
2205 }
2206
e68cb8b4
AK
2207 if (!spapr->htab) {
2208 assert(kvm_enabled());
2209
14b0d748 2210 fd = kvmppc_get_htab_fd(true, 0, &local_err);
e68cb8b4 2211 if (fd < 0) {
14b0d748 2212 error_report_err(local_err);
82be8e73 2213 return fd;
e68cb8b4
AK
2214 }
2215 }
2216
4be21d56
DG
2217 while (true) {
2218 uint32_t index;
2219 uint16_t n_valid, n_invalid;
2220
2221 index = qemu_get_be32(f);
2222 n_valid = qemu_get_be16(f);
2223 n_invalid = qemu_get_be16(f);
2224
2225 if ((index == 0) && (n_valid == 0) && (n_invalid == 0)) {
2226 /* End of Stream */
2227 break;
2228 }
2229
e68cb8b4 2230 if ((index + n_valid + n_invalid) >
4be21d56
DG
2231 (HTAB_SIZE(spapr) / HASH_PTE_SIZE_64)) {
2232 /* Bad index in stream */
98a5d100
DG
2233 error_report(
2234 "htab_load() bad index %d (%hd+%hd entries) in htab stream (htab_shift=%d)",
2235 index, n_valid, n_invalid, spapr->htab_shift);
4be21d56
DG
2236 return -EINVAL;
2237 }
2238
e68cb8b4
AK
2239 if (spapr->htab) {
2240 if (n_valid) {
2241 qemu_get_buffer(f, HPTE(spapr->htab, index),
2242 HASH_PTE_SIZE_64 * n_valid);
2243 }
2244 if (n_invalid) {
2245 memset(HPTE(spapr->htab, index + n_valid), 0,
2246 HASH_PTE_SIZE_64 * n_invalid);
2247 }
2248 } else {
2249 int rc;
2250
2251 assert(fd >= 0);
2252
2253 rc = kvmppc_load_htab_chunk(f, fd, index, n_valid, n_invalid);
2254 if (rc < 0) {
2255 return rc;
2256 }
4be21d56
DG
2257 }
2258 }
2259
e68cb8b4
AK
2260 if (!spapr->htab) {
2261 assert(fd >= 0);
2262 close(fd);
2263 }
2264
4be21d56
DG
2265 return 0;
2266}
2267
70f794fc 2268static void htab_save_cleanup(void *opaque)
c573fc03
TH
2269{
2270 sPAPRMachineState *spapr = opaque;
2271
2272 close_htab_fd(spapr);
2273}
2274
4be21d56 2275static SaveVMHandlers savevm_htab_handlers = {
9907e842 2276 .save_setup = htab_save_setup,
4be21d56 2277 .save_live_iterate = htab_save_iterate,
a3e06c3d 2278 .save_live_complete_precopy = htab_save_complete,
70f794fc 2279 .save_cleanup = htab_save_cleanup,
4be21d56
DG
2280 .load_state = htab_load,
2281};
2282
5b2128d2
AG
2283static void spapr_boot_set(void *opaque, const char *boot_device,
2284 Error **errp)
2285{
c86c1aff 2286 MachineState *machine = MACHINE(opaque);
5b2128d2
AG
2287 machine->boot_order = g_strdup(boot_device);
2288}
2289
224245bf
DG
2290static void spapr_create_lmb_dr_connectors(sPAPRMachineState *spapr)
2291{
2292 MachineState *machine = MACHINE(spapr);
2293 uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE;
e8f986fc 2294 uint32_t nr_lmbs = (machine->maxram_size - machine->ram_size)/lmb_size;
224245bf
DG
2295 int i;
2296
2297 for (i = 0; i < nr_lmbs; i++) {
224245bf
DG
2298 uint64_t addr;
2299
e8f986fc 2300 addr = i * lmb_size + spapr->hotplug_memory.base;
6caf3ac6
DG
2301 spapr_dr_connector_new(OBJECT(spapr), TYPE_SPAPR_DRC_LMB,
2302 addr / lmb_size);
224245bf
DG
2303 }
2304}
2305
2306/*
2307 * If RAM size, maxmem size and individual node mem sizes aren't aligned
2308 * to SPAPR_MEMORY_BLOCK_SIZE(256MB), then refuse to start the guest
2309 * since we can't support such unaligned sizes with DRCONF_MEMORY.
2310 */
7c150d6f 2311static void spapr_validate_node_memory(MachineState *machine, Error **errp)
224245bf
DG
2312{
2313 int i;
2314
7c150d6f
DG
2315 if (machine->ram_size % SPAPR_MEMORY_BLOCK_SIZE) {
2316 error_setg(errp, "Memory size 0x" RAM_ADDR_FMT
2317 " is not aligned to %llu MiB",
2318 machine->ram_size,
2319 SPAPR_MEMORY_BLOCK_SIZE / M_BYTE);
2320 return;
2321 }
2322
2323 if (machine->maxram_size % SPAPR_MEMORY_BLOCK_SIZE) {
2324 error_setg(errp, "Maximum memory size 0x" RAM_ADDR_FMT
2325 " is not aligned to %llu MiB",
2326 machine->ram_size,
2327 SPAPR_MEMORY_BLOCK_SIZE / M_BYTE);
2328 return;
224245bf
DG
2329 }
2330
2331 for (i = 0; i < nb_numa_nodes; i++) {
2332 if (numa_info[i].node_mem % SPAPR_MEMORY_BLOCK_SIZE) {
7c150d6f
DG
2333 error_setg(errp,
2334 "Node %d memory size 0x%" PRIx64
2335 " is not aligned to %llu MiB",
2336 i, numa_info[i].node_mem,
2337 SPAPR_MEMORY_BLOCK_SIZE / M_BYTE);
2338 return;
224245bf
DG
2339 }
2340 }
2341}
2342
535455fd
IM
2343/* find cpu slot in machine->possible_cpus by core_id */
2344static CPUArchId *spapr_find_cpu_slot(MachineState *ms, uint32_t id, int *idx)
2345{
2346 int index = id / smp_threads;
2347
2348 if (index >= ms->possible_cpus->len) {
2349 return NULL;
2350 }
2351 if (idx) {
2352 *idx = index;
2353 }
2354 return &ms->possible_cpus->cpus[index];
2355}
2356
fa98fbfc
SB
2357static void spapr_set_vsmt_mode(sPAPRMachineState *spapr, Error **errp)
2358{
2359 Error *local_err = NULL;
2360 bool vsmt_user = !!spapr->vsmt;
2361 int kvm_smt = kvmppc_smt_threads();
2362 int ret;
2363
2364 if (!kvm_enabled() && (smp_threads > 1)) {
2365 error_setg(&local_err, "TCG cannot support more than 1 thread/core "
2366 "on a pseries machine");
2367 goto out;
2368 }
2369 if (!is_power_of_2(smp_threads)) {
2370 error_setg(&local_err, "Cannot support %d threads/core on a pseries "
2371 "machine because it must be a power of 2", smp_threads);
2372 goto out;
2373 }
2374
2375 /* Detemine the VSMT mode to use: */
2376 if (vsmt_user) {
2377 if (spapr->vsmt < smp_threads) {
2378 error_setg(&local_err, "Cannot support VSMT mode %d"
2379 " because it must be >= threads/core (%d)",
2380 spapr->vsmt, smp_threads);
2381 goto out;
2382 }
2383 /* In this case, spapr->vsmt has been set by the command line */
2384 } else {
8904e5a7
DG
2385 /*
2386 * Default VSMT value is tricky, because we need it to be as
2387 * consistent as possible (for migration), but this requires
2388 * changing it for at least some existing cases. We pick 8 as
2389 * the value that we'd get with KVM on POWER8, the
2390 * overwhelmingly common case in production systems.
2391 */
4ad64cbd 2392 spapr->vsmt = MAX(8, smp_threads);
fa98fbfc
SB
2393 }
2394
2395 /* KVM: If necessary, set the SMT mode: */
2396 if (kvm_enabled() && (spapr->vsmt != kvm_smt)) {
2397 ret = kvmppc_set_smt_threads(spapr->vsmt);
2398 if (ret) {
1f20f2e0 2399 /* Looks like KVM isn't able to change VSMT mode */
fa98fbfc
SB
2400 error_setg(&local_err,
2401 "Failed to set KVM's VSMT mode to %d (errno %d)",
2402 spapr->vsmt, ret);
1f20f2e0
DG
2403 /* We can live with that if the default one is big enough
2404 * for the number of threads, and a submultiple of the one
2405 * we want. In this case we'll waste some vcpu ids, but
2406 * behaviour will be correct */
2407 if ((kvm_smt >= smp_threads) && ((spapr->vsmt % kvm_smt) == 0)) {
2408 warn_report_err(local_err);
2409 local_err = NULL;
2410 goto out;
2411 } else {
2412 if (!vsmt_user) {
2413 error_append_hint(&local_err,
2414 "On PPC, a VM with %d threads/core"
2415 " on a host with %d threads/core"
2416 " requires the use of VSMT mode %d.\n",
2417 smp_threads, kvm_smt, spapr->vsmt);
2418 }
2419 kvmppc_hint_smt_possible(&local_err);
2420 goto out;
fa98fbfc 2421 }
fa98fbfc
SB
2422 }
2423 }
2424 /* else TCG: nothing to do currently */
2425out:
2426 error_propagate(errp, local_err);
2427}
2428
1a5008fc
GK
2429static void spapr_init_cpus(sPAPRMachineState *spapr)
2430{
2431 MachineState *machine = MACHINE(spapr);
2432 MachineClass *mc = MACHINE_GET_CLASS(machine);
2433 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(machine);
2434 const char *type = spapr_get_cpu_core_type(machine->cpu_type);
2435 const CPUArchIdList *possible_cpus;
2436 int boot_cores_nr = smp_cpus / smp_threads;
2437 int i;
2438
2439 possible_cpus = mc->possible_cpu_arch_ids(machine);
2440 if (mc->has_hotpluggable_cpus) {
2441 if (smp_cpus % smp_threads) {
2442 error_report("smp_cpus (%u) must be multiple of threads (%u)",
2443 smp_cpus, smp_threads);
2444 exit(1);
2445 }
2446 if (max_cpus % smp_threads) {
2447 error_report("max_cpus (%u) must be multiple of threads (%u)",
2448 max_cpus, smp_threads);
2449 exit(1);
2450 }
2451 } else {
2452 if (max_cpus != smp_cpus) {
2453 error_report("This machine version does not support CPU hotplug");
2454 exit(1);
2455 }
2456 boot_cores_nr = possible_cpus->len;
2457 }
2458
2459 /* VSMT must be set in order to be able to compute VCPU ids, ie to
2460 * call xics_max_server_number() or spapr_vcpu_id().
2461 */
2462 spapr_set_vsmt_mode(spapr, &error_fatal);
2463
2464 if (smc->pre_2_10_has_unused_icps) {
2465 int i;
2466
2467 for (i = 0; i < xics_max_server_number(spapr); i++) {
2468 /* Dummy entries get deregistered when real ICPState objects
2469 * are registered during CPU core hotplug.
2470 */
2471 pre_2_10_vmstate_register_dummy_icp(i);
2472 }
2473 }
2474
2475 for (i = 0; i < possible_cpus->len; i++) {
2476 int core_id = i * smp_threads;
2477
2478 if (mc->has_hotpluggable_cpus) {
2479 spapr_dr_connector_new(OBJECT(spapr), TYPE_SPAPR_DRC_CPU,
2480 spapr_vcpu_id(spapr, core_id));
2481 }
2482
2483 if (i < boot_cores_nr) {
2484 Object *core = object_new(type);
2485 int nr_threads = smp_threads;
2486
2487 /* Handle the partially filled core for older machine types */
2488 if ((i + 1) * smp_threads >= smp_cpus) {
2489 nr_threads = smp_cpus - i * smp_threads;
2490 }
2491
2492 object_property_set_int(core, nr_threads, "nr-threads",
2493 &error_fatal);
2494 object_property_set_int(core, core_id, CPU_CORE_PROP_CORE_ID,
2495 &error_fatal);
2496 object_property_set_bool(core, true, "realized", &error_fatal);
2497 }
2498 }
2499}
2500
9fdf0c29 2501/* pSeries LPAR / sPAPR hardware init */
bcb5ce08 2502static void spapr_machine_init(MachineState *machine)
9fdf0c29 2503{
28e02042 2504 sPAPRMachineState *spapr = SPAPR_MACHINE(machine);
224245bf 2505 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(machine);
3ef96221 2506 const char *kernel_filename = machine->kernel_filename;
3ef96221 2507 const char *initrd_filename = machine->initrd_filename;
8c9f64df 2508 PCIHostState *phb;
9fdf0c29 2509 int i;
890c2b77
AK
2510 MemoryRegion *sysmem = get_system_memory();
2511 MemoryRegion *ram = g_new(MemoryRegion, 1);
c86c1aff 2512 hwaddr node0_size = spapr_node0_size(machine);
b7d1f77a 2513 long load_limit, fw_size;
39ac8455 2514 char *filename;
30f4b05b 2515 Error *resize_hpt_err = NULL;
0550b120 2516 PowerPCCPU *first_ppc_cpu;
9fdf0c29 2517
226419d6 2518 msi_nonbroken = true;
0ee2c058 2519
d43b45e2 2520 QLIST_INIT(&spapr->phbs);
0cffce56 2521 QTAILQ_INIT(&spapr->pending_dimm_unplugs);
d43b45e2 2522
30f4b05b
DG
2523 /* Check HPT resizing availability */
2524 kvmppc_check_papr_resize_hpt(&resize_hpt_err);
2525 if (spapr->resize_hpt == SPAPR_RESIZE_HPT_DEFAULT) {
2526 /*
2527 * If the user explicitly requested a mode we should either
2528 * supply it, or fail completely (which we do below). But if
2529 * it's not set explicitly, we reset our mode to something
2530 * that works
2531 */
2532 if (resize_hpt_err) {
2533 spapr->resize_hpt = SPAPR_RESIZE_HPT_DISABLED;
2534 error_free(resize_hpt_err);
2535 resize_hpt_err = NULL;
2536 } else {
2537 spapr->resize_hpt = smc->resize_hpt_default;
2538 }
2539 }
2540
2541 assert(spapr->resize_hpt != SPAPR_RESIZE_HPT_DEFAULT);
2542
2543 if ((spapr->resize_hpt != SPAPR_RESIZE_HPT_DISABLED) && resize_hpt_err) {
2544 /*
2545 * User requested HPT resize, but this host can't supply it. Bail out
2546 */
2547 error_report_err(resize_hpt_err);
2548 exit(1);
2549 }
2550
090052aa 2551 spapr->rma_size = node0_size;
354ac20a 2552
090052aa
DG
2553 /* With KVM, we don't actually know whether KVM supports an
2554 * unbounded RMA (PR KVM) or is limited by the hash table size
2555 * (HV KVM using VRMA), so we always assume the latter
2556 *
2557 * In that case, we also limit the initial allocations for RTAS
2558 * etc... to 256M since we have no way to know what the VRMA size
2559 * is going to be as it depends on the size of the hash table
2560 * which isn't determined yet.
2561 */
2562 if (kvm_enabled()) {
2563 spapr->vrma_adjust = 1;
2564 spapr->rma_size = MIN(spapr->rma_size, 0x10000000);
354ac20a 2565 }
7f763a5d 2566
090052aa
DG
2567 /* Actually we don't support unbounded RMA anymore since we added
2568 * proper emulation of HV mode. The max we can get is 16G which
2569 * also happens to be what we configure for PAPR mode so make sure
2570 * we don't do anything bigger than that
2571 */
2572 spapr->rma_size = MIN(spapr->rma_size, 0x400000000ull);
354ac20a 2573
c4177479 2574 if (spapr->rma_size > node0_size) {
d54e4d76
DG
2575 error_report("Numa node 0 has to span the RMA (%#08"HWADDR_PRIx")",
2576 spapr->rma_size);
c4177479
AK
2577 exit(1);
2578 }
2579
b7d1f77a
BH
2580 /* Setup a load limit for the ramdisk leaving room for SLOF and FDT */
2581 load_limit = MIN(spapr->rma_size, RTAS_MAX_ADDR) - FW_OVERHEAD;
9fdf0c29 2582
7b565160 2583 /* Set up Interrupt Controller before we create the VCPUs */
71cd4dac 2584 xics_system_init(machine, XICS_IRQS_SPAPR, &error_fatal);
7b565160 2585
dc1b5eee
GK
2586 /* Set up containers for ibm,client-architecture-support negotiated options
2587 */
facdb8b6
MR
2588 spapr->ov5 = spapr_ovec_new();
2589 spapr->ov5_cas = spapr_ovec_new();
2590
224245bf 2591 if (smc->dr_lmb_enabled) {
facdb8b6 2592 spapr_ovec_set(spapr->ov5, OV5_DRCONF_MEMORY);
7c150d6f 2593 spapr_validate_node_memory(machine, &error_fatal);
224245bf
DG
2594 }
2595
417ece33
MR
2596 spapr_ovec_set(spapr->ov5, OV5_FORM1_AFFINITY);
2597
ffbb1705
MR
2598 /* advertise support for dedicated HP event source to guests */
2599 if (spapr->use_hotplug_event_source) {
2600 spapr_ovec_set(spapr->ov5, OV5_HP_EVT);
2601 }
2602
2772cf6b
DG
2603 /* advertise support for HPT resizing */
2604 if (spapr->resize_hpt != SPAPR_RESIZE_HPT_DISABLED) {
2605 spapr_ovec_set(spapr->ov5, OV5_HPT_RESIZE);
2606 }
2607
a324d6f1
BR
2608 /* advertise support for ibm,dyamic-memory-v2 */
2609 spapr_ovec_set(spapr->ov5, OV5_DRMEM_V2);
2610
9fdf0c29 2611 /* init CPUs */
0c86d0fd 2612 spapr_init_cpus(spapr);
9fdf0c29 2613
0550b120
GK
2614 first_ppc_cpu = POWERPC_CPU(first_cpu);
2615 if ((!kvm_enabled() || kvmppc_has_cap_mmu_radix()) &&
2616 ppc_check_compat(first_ppc_cpu, CPU_POWERPC_LOGICAL_3_00, 0,
2617 spapr->max_compat_pvr)) {
2618 /* KVM and TCG always allow GTSE with radix... */
2619 spapr_ovec_set(spapr->ov5, OV5_MMU_RADIX_GTSE);
2620 }
2621 /* ... but not with hash (currently). */
2622
026bfd89
DG
2623 if (kvm_enabled()) {
2624 /* Enable H_LOGICAL_CI_* so SLOF can talk to in-kernel devices */
2625 kvmppc_enable_logical_ci_hcalls();
ef9971dd 2626 kvmppc_enable_set_mode_hcall();
5145ad4f
NW
2627
2628 /* H_CLEAR_MOD/_REF are mandatory in PAPR, but off by default */
2629 kvmppc_enable_clear_ref_mod_hcalls();
026bfd89
DG
2630 }
2631
9fdf0c29 2632 /* allocate RAM */
f92f5da1 2633 memory_region_allocate_system_memory(ram, NULL, "ppc_spapr.ram",
fb164994 2634 machine->ram_size);
f92f5da1 2635 memory_region_add_subregion(sysmem, 0, ram);
9fdf0c29 2636
4a1c9cf0
BR
2637 /* initialize hotplug memory address space */
2638 if (machine->ram_size < machine->maxram_size) {
2639 ram_addr_t hotplug_mem_size = machine->maxram_size - machine->ram_size;
71c9a3dd
BR
2640 /*
2641 * Limit the number of hotpluggable memory slots to half the number
2642 * slots that KVM supports, leaving the other half for PCI and other
2643 * devices. However ensure that number of slots doesn't drop below 32.
2644 */
2645 int max_memslots = kvm_enabled() ? kvm_get_max_memslots() / 2 :
2646 SPAPR_MAX_RAM_SLOTS;
4a1c9cf0 2647
71c9a3dd
BR
2648 if (max_memslots < SPAPR_MAX_RAM_SLOTS) {
2649 max_memslots = SPAPR_MAX_RAM_SLOTS;
2650 }
2651 if (machine->ram_slots > max_memslots) {
d54e4d76
DG
2652 error_report("Specified number of memory slots %"
2653 PRIu64" exceeds max supported %d",
71c9a3dd 2654 machine->ram_slots, max_memslots);
d54e4d76 2655 exit(1);
4a1c9cf0
BR
2656 }
2657
2658 spapr->hotplug_memory.base = ROUND_UP(machine->ram_size,
2659 SPAPR_HOTPLUG_MEM_ALIGN);
2660 memory_region_init(&spapr->hotplug_memory.mr, OBJECT(spapr),
2661 "hotplug-memory", hotplug_mem_size);
2662 memory_region_add_subregion(sysmem, spapr->hotplug_memory.base,
2663 &spapr->hotplug_memory.mr);
2664 }
2665
224245bf
DG
2666 if (smc->dr_lmb_enabled) {
2667 spapr_create_lmb_dr_connectors(spapr);
2668 }
2669
39ac8455 2670 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, "spapr-rtas.bin");
4c56440d 2671 if (!filename) {
730fce59 2672 error_report("Could not find LPAR rtas '%s'", "spapr-rtas.bin");
4c56440d
SW
2673 exit(1);
2674 }
b7d1f77a 2675 spapr->rtas_size = get_image_size(filename);
8afc22a2
ZJ
2676 if (spapr->rtas_size < 0) {
2677 error_report("Could not get size of LPAR rtas '%s'", filename);
2678 exit(1);
2679 }
b7d1f77a
BH
2680 spapr->rtas_blob = g_malloc(spapr->rtas_size);
2681 if (load_image_size(filename, spapr->rtas_blob, spapr->rtas_size) < 0) {
730fce59 2682 error_report("Could not load LPAR rtas '%s'", filename);
39ac8455
DG
2683 exit(1);
2684 }
4d8d5467 2685 if (spapr->rtas_size > RTAS_MAX_SIZE) {
730fce59
TH
2686 error_report("RTAS too big ! 0x%zx bytes (max is 0x%x)",
2687 (size_t)spapr->rtas_size, RTAS_MAX_SIZE);
4d8d5467
BH
2688 exit(1);
2689 }
7267c094 2690 g_free(filename);
39ac8455 2691
ffbb1705 2692 /* Set up RTAS event infrastructure */
74d042e5
DG
2693 spapr_events_init(spapr);
2694
12f42174 2695 /* Set up the RTC RTAS interfaces */
28df36a1 2696 spapr_rtc_create(spapr);
12f42174 2697
b5cec4c5 2698 /* Set up VIO bus */
4040ab72
DG
2699 spapr->vio_bus = spapr_vio_bus_init();
2700
b8846a4d 2701 for (i = 0; i < serial_max_hds(); i++) {
9bca0edb
PM
2702 if (serial_hd(i)) {
2703 spapr_vty_create(spapr->vio_bus, serial_hd(i));
4040ab72
DG
2704 }
2705 }
9fdf0c29 2706
639e8102
DG
2707 /* We always have at least the nvram device on VIO */
2708 spapr_create_nvram(spapr);
2709
3384f95c 2710 /* Set up PCI */
fa28f71b
AK
2711 spapr_pci_rtas_init();
2712
89dfd6e1 2713 phb = spapr_create_phb(spapr, 0);
3384f95c 2714
277f9acf 2715 for (i = 0; i < nb_nics; i++) {
8d90ad90
DG
2716 NICInfo *nd = &nd_table[i];
2717
2718 if (!nd->model) {
3c3a4e7a 2719 nd->model = g_strdup("spapr-vlan");
8d90ad90
DG
2720 }
2721
3c3a4e7a
TH
2722 if (g_str_equal(nd->model, "spapr-vlan") ||
2723 g_str_equal(nd->model, "ibmveth")) {
d601fac4 2724 spapr_vlan_create(spapr->vio_bus, nd);
8d90ad90 2725 } else {
29b358f9 2726 pci_nic_init_nofail(&nd_table[i], phb->bus, nd->model, NULL);
8d90ad90
DG
2727 }
2728 }
2729
6e270446 2730 for (i = 0; i <= drive_get_max_bus(IF_SCSI); i++) {
d601fac4 2731 spapr_vscsi_create(spapr->vio_bus);
6e270446
BH
2732 }
2733
f28359d8 2734 /* Graphics */
14c6a894 2735 if (spapr_vga_init(phb->bus, &error_fatal)) {
3fc5acde 2736 spapr->has_graphics = true;
c6e76503 2737 machine->usb |= defaults_enabled() && !machine->usb_disabled;
f28359d8
LZ
2738 }
2739
4ee9ced9 2740 if (machine->usb) {
57040d45
TH
2741 if (smc->use_ohci_by_default) {
2742 pci_create_simple(phb->bus, -1, "pci-ohci");
2743 } else {
2744 pci_create_simple(phb->bus, -1, "nec-usb-xhci");
2745 }
c86580b8 2746
35139a59 2747 if (spapr->has_graphics) {
c86580b8
MA
2748 USBBus *usb_bus = usb_bus_find(-1);
2749
2750 usb_create_simple(usb_bus, "usb-kbd");
2751 usb_create_simple(usb_bus, "usb-mouse");
35139a59
DG
2752 }
2753 }
2754
7f763a5d 2755 if (spapr->rma_size < (MIN_RMA_SLOF << 20)) {
d54e4d76
DG
2756 error_report(
2757 "pSeries SLOF firmware requires >= %ldM guest RMA (Real Mode Area memory)",
2758 MIN_RMA_SLOF);
4d8d5467
BH
2759 exit(1);
2760 }
2761
9fdf0c29
DG
2762 if (kernel_filename) {
2763 uint64_t lowaddr = 0;
2764
a19f7fb0
DG
2765 spapr->kernel_size = load_elf(kernel_filename, translate_kernel_address,
2766 NULL, NULL, &lowaddr, NULL, 1,
2767 PPC_ELF_MACHINE, 0, 0);
2768 if (spapr->kernel_size == ELF_LOAD_WRONG_ENDIAN) {
2769 spapr->kernel_size = load_elf(kernel_filename,
2770 translate_kernel_address, NULL, NULL,
2771 &lowaddr, NULL, 0, PPC_ELF_MACHINE,
2772 0, 0);
2773 spapr->kernel_le = spapr->kernel_size > 0;
16457e7f 2774 }
a19f7fb0
DG
2775 if (spapr->kernel_size < 0) {
2776 error_report("error loading %s: %s", kernel_filename,
2777 load_elf_strerror(spapr->kernel_size));
9fdf0c29
DG
2778 exit(1);
2779 }
2780
2781 /* load initrd */
2782 if (initrd_filename) {
4d8d5467
BH
2783 /* Try to locate the initrd in the gap between the kernel
2784 * and the firmware. Add a bit of space just in case
2785 */
a19f7fb0
DG
2786 spapr->initrd_base = (KERNEL_LOAD_ADDR + spapr->kernel_size
2787 + 0x1ffff) & ~0xffff;
2788 spapr->initrd_size = load_image_targphys(initrd_filename,
2789 spapr->initrd_base,
2790 load_limit
2791 - spapr->initrd_base);
2792 if (spapr->initrd_size < 0) {
d54e4d76
DG
2793 error_report("could not load initial ram disk '%s'",
2794 initrd_filename);
9fdf0c29
DG
2795 exit(1);
2796 }
9fdf0c29 2797 }
4d8d5467 2798 }
a3467baa 2799
8e7ea787
AF
2800 if (bios_name == NULL) {
2801 bios_name = FW_FILE_NAME;
2802 }
2803 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
4c56440d 2804 if (!filename) {
68fea5a0 2805 error_report("Could not find LPAR firmware '%s'", bios_name);
4c56440d
SW
2806 exit(1);
2807 }
4d8d5467 2808 fw_size = load_image_targphys(filename, 0, FW_MAX_SIZE);
68fea5a0
TH
2809 if (fw_size <= 0) {
2810 error_report("Could not load LPAR firmware '%s'", filename);
4d8d5467
BH
2811 exit(1);
2812 }
2813 g_free(filename);
4d8d5467 2814
28e02042
DG
2815 /* FIXME: Should register things through the MachineState's qdev
2816 * interface, this is a legacy from the sPAPREnvironment structure
2817 * which predated MachineState but had a similar function */
4be21d56
DG
2818 vmstate_register(NULL, 0, &vmstate_spapr, spapr);
2819 register_savevm_live(NULL, "spapr/htab", -1, 1,
2820 &savevm_htab_handlers, spapr);
2821
5b2128d2 2822 qemu_register_boot_set(spapr_boot_set, spapr);
42043e4f 2823
42043e4f 2824 if (kvm_enabled()) {
3dc410ae 2825 /* to stop and start vmclock */
42043e4f
LV
2826 qemu_add_vm_change_state_handler(cpu_ppc_clock_vm_state_change,
2827 &spapr->tb);
3dc410ae
AK
2828
2829 kvmppc_spapr_enable_inkernel_multitce();
42043e4f 2830 }
9fdf0c29
DG
2831}
2832
135a129a
AK
2833static int spapr_kvm_type(const char *vm_type)
2834{
2835 if (!vm_type) {
2836 return 0;
2837 }
2838
2839 if (!strcmp(vm_type, "HV")) {
2840 return 1;
2841 }
2842
2843 if (!strcmp(vm_type, "PR")) {
2844 return 2;
2845 }
2846
2847 error_report("Unknown kvm-type specified '%s'", vm_type);
2848 exit(1);
2849}
2850
71461b0f 2851/*
627b84f4 2852 * Implementation of an interface to adjust firmware path
71461b0f
AK
2853 * for the bootindex property handling.
2854 */
2855static char *spapr_get_fw_dev_path(FWPathProvider *p, BusState *bus,
2856 DeviceState *dev)
2857{
2858#define CAST(type, obj, name) \
2859 ((type *)object_dynamic_cast(OBJECT(obj), (name)))
2860 SCSIDevice *d = CAST(SCSIDevice, dev, TYPE_SCSI_DEVICE);
2861 sPAPRPHBState *phb = CAST(sPAPRPHBState, dev, TYPE_SPAPR_PCI_HOST_BRIDGE);
c4e13492 2862 VHostSCSICommon *vsc = CAST(VHostSCSICommon, dev, TYPE_VHOST_SCSI_COMMON);
71461b0f
AK
2863
2864 if (d) {
2865 void *spapr = CAST(void, bus->parent, "spapr-vscsi");
2866 VirtIOSCSI *virtio = CAST(VirtIOSCSI, bus->parent, TYPE_VIRTIO_SCSI);
2867 USBDevice *usb = CAST(USBDevice, bus->parent, TYPE_USB_DEVICE);
2868
2869 if (spapr) {
2870 /*
2871 * Replace "channel@0/disk@0,0" with "disk@8000000000000000":
2872 * We use SRP luns of the form 8000 | (bus << 8) | (id << 5) | lun
2873 * in the top 16 bits of the 64-bit LUN
2874 */
2875 unsigned id = 0x8000 | (d->id << 8) | d->lun;
2876 return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev),
2877 (uint64_t)id << 48);
2878 } else if (virtio) {
2879 /*
2880 * We use SRP luns of the form 01000000 | (target << 8) | lun
2881 * in the top 32 bits of the 64-bit LUN
2882 * Note: the quote above is from SLOF and it is wrong,
2883 * the actual binding is:
2884 * swap 0100 or 10 << or 20 << ( target lun-id -- srplun )
2885 */
2886 unsigned id = 0x1000000 | (d->id << 16) | d->lun;
bac658d1
TH
2887 if (d->lun >= 256) {
2888 /* Use the LUN "flat space addressing method" */
2889 id |= 0x4000;
2890 }
71461b0f
AK
2891 return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev),
2892 (uint64_t)id << 32);
2893 } else if (usb) {
2894 /*
2895 * We use SRP luns of the form 01000000 | (usb-port << 16) | lun
2896 * in the top 32 bits of the 64-bit LUN
2897 */
2898 unsigned usb_port = atoi(usb->port->path);
2899 unsigned id = 0x1000000 | (usb_port << 16) | d->lun;
2900 return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev),
2901 (uint64_t)id << 32);
2902 }
2903 }
2904
b99260eb
TH
2905 /*
2906 * SLOF probes the USB devices, and if it recognizes that the device is a
2907 * storage device, it changes its name to "storage" instead of "usb-host",
2908 * and additionally adds a child node for the SCSI LUN, so the correct
2909 * boot path in SLOF is something like .../storage@1/disk@xxx" instead.
2910 */
2911 if (strcmp("usb-host", qdev_fw_name(dev)) == 0) {
2912 USBDevice *usbdev = CAST(USBDevice, dev, TYPE_USB_DEVICE);
2913 if (usb_host_dev_is_scsi_storage(usbdev)) {
2914 return g_strdup_printf("storage@%s/disk", usbdev->port->path);
2915 }
2916 }
2917
71461b0f
AK
2918 if (phb) {
2919 /* Replace "pci" with "pci@800000020000000" */
2920 return g_strdup_printf("pci@%"PRIX64, phb->buid);
2921 }
2922
c4e13492
FF
2923 if (vsc) {
2924 /* Same logic as virtio above */
2925 unsigned id = 0x1000000 | (vsc->target << 16) | vsc->lun;
2926 return g_strdup_printf("disk@%"PRIX64, (uint64_t)id << 32);
2927 }
2928
4871dd4c
TH
2929 if (g_str_equal("pci-bridge", qdev_fw_name(dev))) {
2930 /* SLOF uses "pci" instead of "pci-bridge" for PCI bridges */
2931 PCIDevice *pcidev = CAST(PCIDevice, dev, TYPE_PCI_DEVICE);
2932 return g_strdup_printf("pci@%x", PCI_SLOT(pcidev->devfn));
2933 }
2934
71461b0f
AK
2935 return NULL;
2936}
2937
23825581
EH
2938static char *spapr_get_kvm_type(Object *obj, Error **errp)
2939{
28e02042 2940 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
23825581 2941
28e02042 2942 return g_strdup(spapr->kvm_type);
23825581
EH
2943}
2944
2945static void spapr_set_kvm_type(Object *obj, const char *value, Error **errp)
2946{
28e02042 2947 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
23825581 2948
28e02042
DG
2949 g_free(spapr->kvm_type);
2950 spapr->kvm_type = g_strdup(value);
23825581
EH
2951}
2952
f6229214
MR
2953static bool spapr_get_modern_hotplug_events(Object *obj, Error **errp)
2954{
2955 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
2956
2957 return spapr->use_hotplug_event_source;
2958}
2959
2960static void spapr_set_modern_hotplug_events(Object *obj, bool value,
2961 Error **errp)
2962{
2963 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
2964
2965 spapr->use_hotplug_event_source = value;
2966}
2967
fcad0d21
AK
2968static bool spapr_get_msix_emulation(Object *obj, Error **errp)
2969{
2970 return true;
2971}
2972
30f4b05b
DG
2973static char *spapr_get_resize_hpt(Object *obj, Error **errp)
2974{
2975 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
2976
2977 switch (spapr->resize_hpt) {
2978 case SPAPR_RESIZE_HPT_DEFAULT:
2979 return g_strdup("default");
2980 case SPAPR_RESIZE_HPT_DISABLED:
2981 return g_strdup("disabled");
2982 case SPAPR_RESIZE_HPT_ENABLED:
2983 return g_strdup("enabled");
2984 case SPAPR_RESIZE_HPT_REQUIRED:
2985 return g_strdup("required");
2986 }
2987 g_assert_not_reached();
2988}
2989
2990static void spapr_set_resize_hpt(Object *obj, const char *value, Error **errp)
2991{
2992 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
2993
2994 if (strcmp(value, "default") == 0) {
2995 spapr->resize_hpt = SPAPR_RESIZE_HPT_DEFAULT;
2996 } else if (strcmp(value, "disabled") == 0) {
2997 spapr->resize_hpt = SPAPR_RESIZE_HPT_DISABLED;
2998 } else if (strcmp(value, "enabled") == 0) {
2999 spapr->resize_hpt = SPAPR_RESIZE_HPT_ENABLED;
3000 } else if (strcmp(value, "required") == 0) {
3001 spapr->resize_hpt = SPAPR_RESIZE_HPT_REQUIRED;
3002 } else {
3003 error_setg(errp, "Bad value for \"resize-hpt\" property");
3004 }
3005}
3006
fa98fbfc
SB
3007static void spapr_get_vsmt(Object *obj, Visitor *v, const char *name,
3008 void *opaque, Error **errp)
3009{
3010 visit_type_uint32(v, name, (uint32_t *)opaque, errp);
3011}
3012
3013static void spapr_set_vsmt(Object *obj, Visitor *v, const char *name,
3014 void *opaque, Error **errp)
3015{
3016 visit_type_uint32(v, name, (uint32_t *)opaque, errp);
3017}
3018
bcb5ce08 3019static void spapr_instance_init(Object *obj)
23825581 3020{
715c5407
DG
3021 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
3022
3023 spapr->htab_fd = -1;
f6229214 3024 spapr->use_hotplug_event_source = true;
23825581
EH
3025 object_property_add_str(obj, "kvm-type",
3026 spapr_get_kvm_type, spapr_set_kvm_type, NULL);
49d2e648
MA
3027 object_property_set_description(obj, "kvm-type",
3028 "Specifies the KVM virtualization mode (HV, PR)",
3029 NULL);
f6229214
MR
3030 object_property_add_bool(obj, "modern-hotplug-events",
3031 spapr_get_modern_hotplug_events,
3032 spapr_set_modern_hotplug_events,
3033 NULL);
3034 object_property_set_description(obj, "modern-hotplug-events",
3035 "Use dedicated hotplug event mechanism in"
3036 " place of standard EPOW events when possible"
3037 " (required for memory hot-unplug support)",
3038 NULL);
7843c0d6
DG
3039 ppc_compat_add_property(obj, "max-cpu-compat", &spapr->max_compat_pvr,
3040 "Maximum permitted CPU compatibility mode",
3041 &error_fatal);
30f4b05b
DG
3042
3043 object_property_add_str(obj, "resize-hpt",
3044 spapr_get_resize_hpt, spapr_set_resize_hpt, NULL);
3045 object_property_set_description(obj, "resize-hpt",
3046 "Resizing of the Hash Page Table (enabled, disabled, required)",
3047 NULL);
fa98fbfc
SB
3048 object_property_add(obj, "vsmt", "uint32", spapr_get_vsmt,
3049 spapr_set_vsmt, NULL, &spapr->vsmt, &error_abort);
3050 object_property_set_description(obj, "vsmt",
3051 "Virtual SMT: KVM behaves as if this were"
3052 " the host's SMT mode", &error_abort);
fcad0d21
AK
3053 object_property_add_bool(obj, "vfio-no-msix-emulation",
3054 spapr_get_msix_emulation, NULL, NULL);
23825581
EH
3055}
3056
87bbdd9c
DG
3057static void spapr_machine_finalizefn(Object *obj)
3058{
3059 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
3060
3061 g_free(spapr->kvm_type);
3062}
3063
1c7ad77e 3064void spapr_do_system_reset_on_cpu(CPUState *cs, run_on_cpu_data arg)
34316482 3065{
34316482
AK
3066 cpu_synchronize_state(cs);
3067 ppc_cpu_do_system_reset(cs);
3068}
3069
3070static void spapr_nmi(NMIState *n, int cpu_index, Error **errp)
3071{
3072 CPUState *cs;
3073
3074 CPU_FOREACH(cs) {
1c7ad77e 3075 async_run_on_cpu(cs, spapr_do_system_reset_on_cpu, RUN_ON_CPU_NULL);
34316482
AK
3076 }
3077}
3078
79b78a6b
MR
3079static void spapr_add_lmbs(DeviceState *dev, uint64_t addr_start, uint64_t size,
3080 uint32_t node, bool dedicated_hp_event_source,
3081 Error **errp)
c20d332a
BR
3082{
3083 sPAPRDRConnector *drc;
c20d332a
BR
3084 uint32_t nr_lmbs = size/SPAPR_MEMORY_BLOCK_SIZE;
3085 int i, fdt_offset, fdt_size;
3086 void *fdt;
79b78a6b 3087 uint64_t addr = addr_start;
94fd9cba 3088 bool hotplugged = spapr_drc_hotplugged(dev);
160bb678 3089 Error *local_err = NULL;
c20d332a 3090
c20d332a 3091 for (i = 0; i < nr_lmbs; i++) {
fbf55397
DG
3092 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3093 addr / SPAPR_MEMORY_BLOCK_SIZE);
c20d332a
BR
3094 g_assert(drc);
3095
3096 fdt = create_device_tree(&fdt_size);
3097 fdt_offset = spapr_populate_memory_node(fdt, node, addr,
3098 SPAPR_MEMORY_BLOCK_SIZE);
3099
160bb678
GK
3100 spapr_drc_attach(drc, dev, fdt, fdt_offset, &local_err);
3101 if (local_err) {
3102 while (addr > addr_start) {
3103 addr -= SPAPR_MEMORY_BLOCK_SIZE;
3104 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3105 addr / SPAPR_MEMORY_BLOCK_SIZE);
a8dc47fd 3106 spapr_drc_detach(drc);
160bb678
GK
3107 }
3108 g_free(fdt);
3109 error_propagate(errp, local_err);
3110 return;
3111 }
94fd9cba
LV
3112 if (!hotplugged) {
3113 spapr_drc_reset(drc);
3114 }
c20d332a
BR
3115 addr += SPAPR_MEMORY_BLOCK_SIZE;
3116 }
5dd5238c
JD
3117 /* send hotplug notification to the
3118 * guest only in case of hotplugged memory
3119 */
94fd9cba 3120 if (hotplugged) {
79b78a6b 3121 if (dedicated_hp_event_source) {
fbf55397
DG
3122 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3123 addr_start / SPAPR_MEMORY_BLOCK_SIZE);
79b78a6b
MR
3124 spapr_hotplug_req_add_by_count_indexed(SPAPR_DR_CONNECTOR_TYPE_LMB,
3125 nr_lmbs,
0b55aa91 3126 spapr_drc_index(drc));
79b78a6b
MR
3127 } else {
3128 spapr_hotplug_req_add_by_count(SPAPR_DR_CONNECTOR_TYPE_LMB,
3129 nr_lmbs);
3130 }
5dd5238c 3131 }
c20d332a
BR
3132}
3133
3134static void spapr_memory_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
3135 uint32_t node, Error **errp)
3136{
3137 Error *local_err = NULL;
3138 sPAPRMachineState *ms = SPAPR_MACHINE(hotplug_dev);
3139 PCDIMMDevice *dimm = PC_DIMM(dev);
3140 PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
04790978
TH
3141 MemoryRegion *mr;
3142 uint64_t align, size, addr;
3143
3144 mr = ddc->get_memory_region(dimm, &local_err);
3145 if (local_err) {
3146 goto out;
3147 }
3148 align = memory_region_get_alignment(mr);
3149 size = memory_region_size(mr);
df587133 3150
d6a9b0b8 3151 pc_dimm_memory_plug(dev, &ms->hotplug_memory, mr, align, &local_err);
c20d332a
BR
3152 if (local_err) {
3153 goto out;
3154 }
3155
9ed442b8
MAL
3156 addr = object_property_get_uint(OBJECT(dimm),
3157 PC_DIMM_ADDR_PROP, &local_err);
c20d332a 3158 if (local_err) {
160bb678 3159 goto out_unplug;
c20d332a
BR
3160 }
3161
79b78a6b
MR
3162 spapr_add_lmbs(dev, addr, size, node,
3163 spapr_ovec_test(ms->ov5_cas, OV5_HP_EVT),
160bb678
GK
3164 &local_err);
3165 if (local_err) {
3166 goto out_unplug;
3167 }
3168
3169 return;
c20d332a 3170
160bb678
GK
3171out_unplug:
3172 pc_dimm_memory_unplug(dev, &ms->hotplug_memory, mr);
c20d332a
BR
3173out:
3174 error_propagate(errp, local_err);
3175}
3176
c871bc70
LV
3177static void spapr_memory_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
3178 Error **errp)
3179{
3180 PCDIMMDevice *dimm = PC_DIMM(dev);
3181 PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
04790978
TH
3182 MemoryRegion *mr;
3183 uint64_t size;
c871bc70
LV
3184 char *mem_dev;
3185
04790978
TH
3186 mr = ddc->get_memory_region(dimm, errp);
3187 if (!mr) {
3188 return;
3189 }
3190 size = memory_region_size(mr);
3191
c871bc70
LV
3192 if (size % SPAPR_MEMORY_BLOCK_SIZE) {
3193 error_setg(errp, "Hotplugged memory size must be a multiple of "
3194 "%lld MB", SPAPR_MEMORY_BLOCK_SIZE / M_BYTE);
3195 return;
3196 }
3197
3198 mem_dev = object_property_get_str(OBJECT(dimm), PC_DIMM_MEMDEV_PROP, NULL);
3199 if (mem_dev && !kvmppc_is_mem_backend_page_size_ok(mem_dev)) {
3200 error_setg(errp, "Memory backend has bad page size. "
3201 "Use 'memory-backend-file' with correct mem-path.");
8a9e0e7b 3202 goto out;
c871bc70 3203 }
8a9e0e7b
GK
3204
3205out:
3206 g_free(mem_dev);
c871bc70
LV
3207}
3208
0cffce56
DG
3209struct sPAPRDIMMState {
3210 PCDIMMDevice *dimm;
cf632463 3211 uint32_t nr_lmbs;
0cffce56
DG
3212 QTAILQ_ENTRY(sPAPRDIMMState) next;
3213};
3214
3215static sPAPRDIMMState *spapr_pending_dimm_unplugs_find(sPAPRMachineState *s,
3216 PCDIMMDevice *dimm)
3217{
3218 sPAPRDIMMState *dimm_state = NULL;
3219
3220 QTAILQ_FOREACH(dimm_state, &s->pending_dimm_unplugs, next) {
3221 if (dimm_state->dimm == dimm) {
3222 break;
3223 }
3224 }
3225 return dimm_state;
3226}
3227
8d5981c4
BR
3228static sPAPRDIMMState *spapr_pending_dimm_unplugs_add(sPAPRMachineState *spapr,
3229 uint32_t nr_lmbs,
3230 PCDIMMDevice *dimm)
0cffce56 3231{
8d5981c4
BR
3232 sPAPRDIMMState *ds = NULL;
3233
3234 /*
3235 * If this request is for a DIMM whose removal had failed earlier
3236 * (due to guest's refusal to remove the LMBs), we would have this
3237 * dimm already in the pending_dimm_unplugs list. In that
3238 * case don't add again.
3239 */
3240 ds = spapr_pending_dimm_unplugs_find(spapr, dimm);
3241 if (!ds) {
3242 ds = g_malloc0(sizeof(sPAPRDIMMState));
3243 ds->nr_lmbs = nr_lmbs;
3244 ds->dimm = dimm;
3245 QTAILQ_INSERT_HEAD(&spapr->pending_dimm_unplugs, ds, next);
3246 }
3247 return ds;
0cffce56
DG
3248}
3249
3250static void spapr_pending_dimm_unplugs_remove(sPAPRMachineState *spapr,
3251 sPAPRDIMMState *dimm_state)
3252{
3253 QTAILQ_REMOVE(&spapr->pending_dimm_unplugs, dimm_state, next);
3254 g_free(dimm_state);
3255}
cf632463 3256
16ee9980
DHB
3257static sPAPRDIMMState *spapr_recover_pending_dimm_state(sPAPRMachineState *ms,
3258 PCDIMMDevice *dimm)
3259{
3260 sPAPRDRConnector *drc;
3261 PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
04790978 3262 MemoryRegion *mr = ddc->get_memory_region(dimm, &error_abort);
16ee9980
DHB
3263 uint64_t size = memory_region_size(mr);
3264 uint32_t nr_lmbs = size / SPAPR_MEMORY_BLOCK_SIZE;
3265 uint32_t avail_lmbs = 0;
3266 uint64_t addr_start, addr;
3267 int i;
16ee9980
DHB
3268
3269 addr_start = object_property_get_int(OBJECT(dimm), PC_DIMM_ADDR_PROP,
3270 &error_abort);
3271
3272 addr = addr_start;
3273 for (i = 0; i < nr_lmbs; i++) {
fbf55397
DG
3274 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3275 addr / SPAPR_MEMORY_BLOCK_SIZE);
16ee9980 3276 g_assert(drc);
454b580a 3277 if (drc->dev) {
16ee9980
DHB
3278 avail_lmbs++;
3279 }
3280 addr += SPAPR_MEMORY_BLOCK_SIZE;
3281 }
3282
8d5981c4 3283 return spapr_pending_dimm_unplugs_add(ms, avail_lmbs, dimm);
16ee9980
DHB
3284}
3285
31834723
DHB
3286/* Callback to be called during DRC release. */
3287void spapr_lmb_release(DeviceState *dev)
cf632463 3288{
765d1bdd
DG
3289 sPAPRMachineState *spapr = SPAPR_MACHINE(qdev_get_hotplug_handler(dev));
3290 PCDIMMDevice *dimm = PC_DIMM(dev);
3291 PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
04790978 3292 MemoryRegion *mr = ddc->get_memory_region(dimm, &error_abort);
0cffce56 3293 sPAPRDIMMState *ds = spapr_pending_dimm_unplugs_find(spapr, PC_DIMM(dev));
cf632463 3294
16ee9980
DHB
3295 /* This information will get lost if a migration occurs
3296 * during the unplug process. In this case recover it. */
3297 if (ds == NULL) {
3298 ds = spapr_recover_pending_dimm_state(spapr, PC_DIMM(dev));
8d5981c4 3299 g_assert(ds);
454b580a
DG
3300 /* The DRC being examined by the caller at least must be counted */
3301 g_assert(ds->nr_lmbs);
3302 }
3303
3304 if (--ds->nr_lmbs) {
cf632463
BR
3305 return;
3306 }
3307
cf632463
BR
3308 /*
3309 * Now that all the LMBs have been removed by the guest, call the
3310 * pc-dimm unplug handler to cleanup up the pc-dimm device.
3311 */
765d1bdd 3312 pc_dimm_memory_unplug(dev, &spapr->hotplug_memory, mr);
cf632463 3313 object_unparent(OBJECT(dev));
2a129767 3314 spapr_pending_dimm_unplugs_remove(spapr, ds);
cf632463
BR
3315}
3316
3317static void spapr_memory_unplug_request(HotplugHandler *hotplug_dev,
3318 DeviceState *dev, Error **errp)
3319{
0cffce56 3320 sPAPRMachineState *spapr = SPAPR_MACHINE(hotplug_dev);
cf632463
BR
3321 Error *local_err = NULL;
3322 PCDIMMDevice *dimm = PC_DIMM(dev);
3323 PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
04790978
TH
3324 MemoryRegion *mr;
3325 uint32_t nr_lmbs;
3326 uint64_t size, addr_start, addr;
0cffce56
DG
3327 int i;
3328 sPAPRDRConnector *drc;
04790978
TH
3329
3330 mr = ddc->get_memory_region(dimm, &local_err);
3331 if (local_err) {
3332 goto out;
3333 }
3334 size = memory_region_size(mr);
3335 nr_lmbs = size / SPAPR_MEMORY_BLOCK_SIZE;
3336
9ed442b8 3337 addr_start = object_property_get_uint(OBJECT(dimm), PC_DIMM_ADDR_PROP,
0cffce56 3338 &local_err);
cf632463
BR
3339 if (local_err) {
3340 goto out;
3341 }
3342
2a129767
DHB
3343 /*
3344 * An existing pending dimm state for this DIMM means that there is an
3345 * unplug operation in progress, waiting for the spapr_lmb_release
3346 * callback to complete the job (BQL can't cover that far). In this case,
3347 * bail out to avoid detaching DRCs that were already released.
3348 */
3349 if (spapr_pending_dimm_unplugs_find(spapr, dimm)) {
3350 error_setg(&local_err,
3351 "Memory unplug already in progress for device %s",
3352 dev->id);
3353 goto out;
3354 }
3355
8d5981c4 3356 spapr_pending_dimm_unplugs_add(spapr, nr_lmbs, dimm);
0cffce56
DG
3357
3358 addr = addr_start;
3359 for (i = 0; i < nr_lmbs; i++) {
fbf55397
DG
3360 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3361 addr / SPAPR_MEMORY_BLOCK_SIZE);
0cffce56
DG
3362 g_assert(drc);
3363
a8dc47fd 3364 spapr_drc_detach(drc);
0cffce56
DG
3365 addr += SPAPR_MEMORY_BLOCK_SIZE;
3366 }
3367
fbf55397
DG
3368 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3369 addr_start / SPAPR_MEMORY_BLOCK_SIZE);
0cffce56 3370 spapr_hotplug_req_remove_by_count_indexed(SPAPR_DR_CONNECTOR_TYPE_LMB,
0b55aa91 3371 nr_lmbs, spapr_drc_index(drc));
cf632463
BR
3372out:
3373 error_propagate(errp, local_err);
3374}
3375
04d0ffbd
GK
3376static void *spapr_populate_hotplug_cpu_dt(CPUState *cs, int *fdt_offset,
3377 sPAPRMachineState *spapr)
af81cf32
BR
3378{
3379 PowerPCCPU *cpu = POWERPC_CPU(cs);
3380 DeviceClass *dc = DEVICE_GET_CLASS(cs);
14bb4486 3381 int id = spapr_get_vcpu_id(cpu);
af81cf32
BR
3382 void *fdt;
3383 int offset, fdt_size;
3384 char *nodename;
3385
3386 fdt = create_device_tree(&fdt_size);
3387 nodename = g_strdup_printf("%s@%x", dc->fw_name, id);
3388 offset = fdt_add_subnode(fdt, 0, nodename);
3389
3390 spapr_populate_cpu_dt(cs, fdt, offset, spapr);
3391 g_free(nodename);
3392
3393 *fdt_offset = offset;
3394 return fdt;
3395}
3396
765d1bdd
DG
3397/* Callback to be called during DRC release. */
3398void spapr_core_release(DeviceState *dev)
ff9006dd 3399{
765d1bdd 3400 MachineState *ms = MACHINE(qdev_get_hotplug_handler(dev));
46f7afa3 3401 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(ms);
ff9006dd 3402 CPUCore *cc = CPU_CORE(dev);
535455fd 3403 CPUArchId *core_slot = spapr_find_cpu_slot(ms, cc->core_id, NULL);
ff9006dd 3404
46f7afa3
GK
3405 if (smc->pre_2_10_has_unused_icps) {
3406 sPAPRCPUCore *sc = SPAPR_CPU_CORE(OBJECT(dev));
46f7afa3
GK
3407 int i;
3408
3409 for (i = 0; i < cc->nr_threads; i++) {
94ad93bd 3410 CPUState *cs = CPU(sc->threads[i]);
46f7afa3
GK
3411
3412 pre_2_10_vmstate_register_dummy_icp(cs->cpu_index);
3413 }
3414 }
3415
07572c06 3416 assert(core_slot);
535455fd 3417 core_slot->cpu = NULL;
ff9006dd
IM
3418 object_unparent(OBJECT(dev));
3419}
3420
115debf2
IM
3421static
3422void spapr_core_unplug_request(HotplugHandler *hotplug_dev, DeviceState *dev,
3423 Error **errp)
ff9006dd 3424{
72194664 3425 sPAPRMachineState *spapr = SPAPR_MACHINE(OBJECT(hotplug_dev));
535455fd
IM
3426 int index;
3427 sPAPRDRConnector *drc;
535455fd 3428 CPUCore *cc = CPU_CORE(dev);
ff9006dd 3429
535455fd
IM
3430 if (!spapr_find_cpu_slot(MACHINE(hotplug_dev), cc->core_id, &index)) {
3431 error_setg(errp, "Unable to find CPU core with core-id: %d",
3432 cc->core_id);
3433 return;
3434 }
ff9006dd
IM
3435 if (index == 0) {
3436 error_setg(errp, "Boot CPU core may not be unplugged");
3437 return;
3438 }
3439
5d0fb150
GK
3440 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_CPU,
3441 spapr_vcpu_id(spapr, cc->core_id));
ff9006dd
IM
3442 g_assert(drc);
3443
a8dc47fd 3444 spapr_drc_detach(drc);
ff9006dd
IM
3445
3446 spapr_hotplug_req_remove_by_index(drc);
3447}
3448
3449static void spapr_core_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
3450 Error **errp)
3451{
3452 sPAPRMachineState *spapr = SPAPR_MACHINE(OBJECT(hotplug_dev));
3453 MachineClass *mc = MACHINE_GET_CLASS(spapr);
46f7afa3 3454 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
ff9006dd
IM
3455 sPAPRCPUCore *core = SPAPR_CPU_CORE(OBJECT(dev));
3456 CPUCore *cc = CPU_CORE(dev);
94ad93bd 3457 CPUState *cs = CPU(core->threads[0]);
ff9006dd
IM
3458 sPAPRDRConnector *drc;
3459 Error *local_err = NULL;
535455fd
IM
3460 CPUArchId *core_slot;
3461 int index;
94fd9cba 3462 bool hotplugged = spapr_drc_hotplugged(dev);
ff9006dd 3463
535455fd
IM
3464 core_slot = spapr_find_cpu_slot(MACHINE(hotplug_dev), cc->core_id, &index);
3465 if (!core_slot) {
3466 error_setg(errp, "Unable to find CPU core with core-id: %d",
3467 cc->core_id);
3468 return;
3469 }
5d0fb150
GK
3470 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_CPU,
3471 spapr_vcpu_id(spapr, cc->core_id));
ff9006dd 3472
c5514d0e 3473 g_assert(drc || !mc->has_hotpluggable_cpus);
ff9006dd 3474
ff9006dd 3475 if (drc) {
e49c63d5
GK
3476 void *fdt;
3477 int fdt_offset;
3478
3479 fdt = spapr_populate_hotplug_cpu_dt(cs, &fdt_offset, spapr);
3480
5c1da812 3481 spapr_drc_attach(drc, dev, fdt, fdt_offset, &local_err);
ff9006dd
IM
3482 if (local_err) {
3483 g_free(fdt);
ff9006dd
IM
3484 error_propagate(errp, local_err);
3485 return;
3486 }
ff9006dd 3487
94fd9cba
LV
3488 if (hotplugged) {
3489 /*
3490 * Send hotplug notification interrupt to the guest only
3491 * in case of hotplugged CPUs.
3492 */
3493 spapr_hotplug_req_add_by_index(drc);
3494 } else {
3495 spapr_drc_reset(drc);
3496 }
ff9006dd 3497 }
94fd9cba 3498
535455fd 3499 core_slot->cpu = OBJECT(dev);
46f7afa3
GK
3500
3501 if (smc->pre_2_10_has_unused_icps) {
46f7afa3
GK
3502 int i;
3503
3504 for (i = 0; i < cc->nr_threads; i++) {
bc877283 3505 cs = CPU(core->threads[i]);
46f7afa3
GK
3506 pre_2_10_vmstate_unregister_dummy_icp(cs->cpu_index);
3507 }
3508 }
ff9006dd
IM
3509}
3510
3511static void spapr_core_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
3512 Error **errp)
3513{
3514 MachineState *machine = MACHINE(OBJECT(hotplug_dev));
3515 MachineClass *mc = MACHINE_GET_CLASS(hotplug_dev);
ff9006dd
IM
3516 Error *local_err = NULL;
3517 CPUCore *cc = CPU_CORE(dev);
2e9c10eb 3518 const char *base_core_type = spapr_get_cpu_core_type(machine->cpu_type);
ff9006dd 3519 const char *type = object_get_typename(OBJECT(dev));
535455fd
IM
3520 CPUArchId *core_slot;
3521 int index;
ff9006dd 3522
c5514d0e 3523 if (dev->hotplugged && !mc->has_hotpluggable_cpus) {
ff9006dd
IM
3524 error_setg(&local_err, "CPU hotplug not supported for this machine");
3525 goto out;
3526 }
3527
3528 if (strcmp(base_core_type, type)) {
3529 error_setg(&local_err, "CPU core type should be %s", base_core_type);
3530 goto out;
3531 }
3532
3533 if (cc->core_id % smp_threads) {
3534 error_setg(&local_err, "invalid core id %d", cc->core_id);
3535 goto out;
3536 }
3537
459264ef
DG
3538 /*
3539 * In general we should have homogeneous threads-per-core, but old
3540 * (pre hotplug support) machine types allow the last core to have
3541 * reduced threads as a compatibility hack for when we allowed
3542 * total vcpus not a multiple of threads-per-core.
3543 */
3544 if (mc->has_hotpluggable_cpus && (cc->nr_threads != smp_threads)) {
df8658de 3545 error_setg(&local_err, "invalid nr-threads %d, must be %d",
8149e299 3546 cc->nr_threads, smp_threads);
df8658de 3547 goto out;
8149e299
DG
3548 }
3549
535455fd
IM
3550 core_slot = spapr_find_cpu_slot(MACHINE(hotplug_dev), cc->core_id, &index);
3551 if (!core_slot) {
ff9006dd
IM
3552 error_setg(&local_err, "core id %d out of range", cc->core_id);
3553 goto out;
3554 }
3555
535455fd 3556 if (core_slot->cpu) {
ff9006dd
IM
3557 error_setg(&local_err, "core %d already populated", cc->core_id);
3558 goto out;
3559 }
3560
a0ceb640 3561 numa_cpu_pre_plug(core_slot, dev, &local_err);
0b8497f0 3562
ff9006dd 3563out:
ff9006dd
IM
3564 error_propagate(errp, local_err);
3565}
3566
c20d332a
BR
3567static void spapr_machine_device_plug(HotplugHandler *hotplug_dev,
3568 DeviceState *dev, Error **errp)
3569{
c86c1aff
DHB
3570 MachineState *ms = MACHINE(hotplug_dev);
3571 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(ms);
c20d332a
BR
3572
3573 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
b556854b 3574 int node;
c20d332a
BR
3575
3576 if (!smc->dr_lmb_enabled) {
3577 error_setg(errp, "Memory hotplug not supported for this machine");
3578 return;
3579 }
9ed442b8 3580 node = object_property_get_uint(OBJECT(dev), PC_DIMM_NODE_PROP, errp);
c20d332a
BR
3581 if (*errp) {
3582 return;
3583 }
1a5512bb
GA
3584 if (node < 0 || node >= MAX_NODES) {
3585 error_setg(errp, "Invaild node %d", node);
3586 return;
3587 }
c20d332a
BR
3588
3589 spapr_memory_plug(hotplug_dev, dev, node, errp);
af81cf32
BR
3590 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
3591 spapr_core_plug(hotplug_dev, dev, errp);
c20d332a
BR
3592 }
3593}
3594
cf632463
BR
3595static void spapr_machine_device_unplug_request(HotplugHandler *hotplug_dev,
3596 DeviceState *dev, Error **errp)
3597{
c86c1aff
DHB
3598 sPAPRMachineState *sms = SPAPR_MACHINE(OBJECT(hotplug_dev));
3599 MachineClass *mc = MACHINE_GET_CLASS(sms);
cf632463
BR
3600
3601 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
3602 if (spapr_ovec_test(sms->ov5_cas, OV5_HP_EVT)) {
3603 spapr_memory_unplug_request(hotplug_dev, dev, errp);
3604 } else {
3605 /* NOTE: this means there is a window after guest reset, prior to
3606 * CAS negotiation, where unplug requests will fail due to the
3607 * capability not being detected yet. This is a bit different than
3608 * the case with PCI unplug, where the events will be queued and
3609 * eventually handled by the guest after boot
3610 */
3611 error_setg(errp, "Memory hot unplug not supported for this guest");
3612 }
6f4b5c3e 3613 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
c5514d0e 3614 if (!mc->has_hotpluggable_cpus) {
6f4b5c3e
BR
3615 error_setg(errp, "CPU hot unplug not supported on this machine");
3616 return;
3617 }
115debf2 3618 spapr_core_unplug_request(hotplug_dev, dev, errp);
c20d332a
BR
3619 }
3620}
3621
94a94e4c
BR
3622static void spapr_machine_device_pre_plug(HotplugHandler *hotplug_dev,
3623 DeviceState *dev, Error **errp)
3624{
c871bc70
LV
3625 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
3626 spapr_memory_pre_plug(hotplug_dev, dev, errp);
3627 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
94a94e4c
BR
3628 spapr_core_pre_plug(hotplug_dev, dev, errp);
3629 }
3630}
3631
7ebaf795
BR
3632static HotplugHandler *spapr_get_hotplug_handler(MachineState *machine,
3633 DeviceState *dev)
c20d332a 3634{
94a94e4c
BR
3635 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM) ||
3636 object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
c20d332a
BR
3637 return HOTPLUG_HANDLER(machine);
3638 }
3639 return NULL;
3640}
3641
ea089eeb
IM
3642static CpuInstanceProperties
3643spapr_cpu_index_to_props(MachineState *machine, unsigned cpu_index)
20bb648d 3644{
ea089eeb
IM
3645 CPUArchId *core_slot;
3646 MachineClass *mc = MACHINE_GET_CLASS(machine);
3647
3648 /* make sure possible_cpu are intialized */
3649 mc->possible_cpu_arch_ids(machine);
3650 /* get CPU core slot containing thread that matches cpu_index */
3651 core_slot = spapr_find_cpu_slot(machine, cpu_index, NULL);
3652 assert(core_slot);
3653 return core_slot->props;
20bb648d
DG
3654}
3655
79e07936
IM
3656static int64_t spapr_get_default_cpu_node_id(const MachineState *ms, int idx)
3657{
3658 return idx / smp_cores % nb_numa_nodes;
3659}
3660
535455fd
IM
3661static const CPUArchIdList *spapr_possible_cpu_arch_ids(MachineState *machine)
3662{
3663 int i;
d342eb76 3664 const char *core_type;
535455fd
IM
3665 int spapr_max_cores = max_cpus / smp_threads;
3666 MachineClass *mc = MACHINE_GET_CLASS(machine);
3667
c5514d0e 3668 if (!mc->has_hotpluggable_cpus) {
535455fd
IM
3669 spapr_max_cores = QEMU_ALIGN_UP(smp_cpus, smp_threads) / smp_threads;
3670 }
3671 if (machine->possible_cpus) {
3672 assert(machine->possible_cpus->len == spapr_max_cores);
3673 return machine->possible_cpus;
3674 }
3675
d342eb76
IM
3676 core_type = spapr_get_cpu_core_type(machine->cpu_type);
3677 if (!core_type) {
3678 error_report("Unable to find sPAPR CPU Core definition");
3679 exit(1);
3680 }
3681
535455fd
IM
3682 machine->possible_cpus = g_malloc0(sizeof(CPUArchIdList) +
3683 sizeof(CPUArchId) * spapr_max_cores);
3684 machine->possible_cpus->len = spapr_max_cores;
3685 for (i = 0; i < machine->possible_cpus->len; i++) {
3686 int core_id = i * smp_threads;
3687
d342eb76 3688 machine->possible_cpus->cpus[i].type = core_type;
f2d672c2 3689 machine->possible_cpus->cpus[i].vcpus_count = smp_threads;
535455fd
IM
3690 machine->possible_cpus->cpus[i].arch_id = core_id;
3691 machine->possible_cpus->cpus[i].props.has_core_id = true;
3692 machine->possible_cpus->cpus[i].props.core_id = core_id;
535455fd
IM
3693 }
3694 return machine->possible_cpus;
3695}
3696
6737d9ad 3697static void spapr_phb_placement(sPAPRMachineState *spapr, uint32_t index,
daa23699
DG
3698 uint64_t *buid, hwaddr *pio,
3699 hwaddr *mmio32, hwaddr *mmio64,
6737d9ad
DG
3700 unsigned n_dma, uint32_t *liobns, Error **errp)
3701{
357d1e3b
DG
3702 /*
3703 * New-style PHB window placement.
3704 *
3705 * Goals: Gives large (1TiB), naturally aligned 64-bit MMIO window
3706 * for each PHB, in addition to 2GiB 32-bit MMIO and 64kiB PIO
3707 * windows.
3708 *
3709 * Some guest kernels can't work with MMIO windows above 1<<46
3710 * (64TiB), so we place up to 31 PHBs in the area 32TiB..64TiB
3711 *
3712 * 32TiB..(33TiB+1984kiB) contains the 64kiB PIO windows for each
3713 * PHB stacked together. (32TiB+2GiB)..(32TiB+64GiB) contains the
3714 * 2GiB 32-bit MMIO windows for each PHB. Then 33..64TiB has the
3715 * 1TiB 64-bit MMIO windows for each PHB.
3716 */
6737d9ad 3717 const uint64_t base_buid = 0x800000020000000ULL;
25e6a118
MT
3718#define SPAPR_MAX_PHBS ((SPAPR_PCI_LIMIT - SPAPR_PCI_BASE) / \
3719 SPAPR_PCI_MEM64_WIN_SIZE - 1)
6737d9ad
DG
3720 int i;
3721
357d1e3b
DG
3722 /* Sanity check natural alignments */
3723 QEMU_BUILD_BUG_ON((SPAPR_PCI_BASE % SPAPR_PCI_MEM64_WIN_SIZE) != 0);
3724 QEMU_BUILD_BUG_ON((SPAPR_PCI_LIMIT % SPAPR_PCI_MEM64_WIN_SIZE) != 0);
3725 QEMU_BUILD_BUG_ON((SPAPR_PCI_MEM64_WIN_SIZE % SPAPR_PCI_MEM32_WIN_SIZE) != 0);
3726 QEMU_BUILD_BUG_ON((SPAPR_PCI_MEM32_WIN_SIZE % SPAPR_PCI_IO_WIN_SIZE) != 0);
3727 /* Sanity check bounds */
25e6a118
MT
3728 QEMU_BUILD_BUG_ON((SPAPR_MAX_PHBS * SPAPR_PCI_IO_WIN_SIZE) >
3729 SPAPR_PCI_MEM32_WIN_SIZE);
3730 QEMU_BUILD_BUG_ON((SPAPR_MAX_PHBS * SPAPR_PCI_MEM32_WIN_SIZE) >
3731 SPAPR_PCI_MEM64_WIN_SIZE);
3732
3733 if (index >= SPAPR_MAX_PHBS) {
3734 error_setg(errp, "\"index\" for PAPR PHB is too large (max %llu)",
3735 SPAPR_MAX_PHBS - 1);
6737d9ad
DG
3736 return;
3737 }
3738
3739 *buid = base_buid + index;
3740 for (i = 0; i < n_dma; ++i) {
3741 liobns[i] = SPAPR_PCI_LIOBN(index, i);
3742 }
3743
357d1e3b
DG
3744 *pio = SPAPR_PCI_BASE + index * SPAPR_PCI_IO_WIN_SIZE;
3745 *mmio32 = SPAPR_PCI_BASE + (index + 1) * SPAPR_PCI_MEM32_WIN_SIZE;
3746 *mmio64 = SPAPR_PCI_BASE + (index + 1) * SPAPR_PCI_MEM64_WIN_SIZE;
6737d9ad
DG
3747}
3748
7844e12b
CLG
3749static ICSState *spapr_ics_get(XICSFabric *dev, int irq)
3750{
3751 sPAPRMachineState *spapr = SPAPR_MACHINE(dev);
3752
3753 return ics_valid_irq(spapr->ics, irq) ? spapr->ics : NULL;
3754}
3755
3756static void spapr_ics_resend(XICSFabric *dev)
3757{
3758 sPAPRMachineState *spapr = SPAPR_MACHINE(dev);
3759
3760 ics_resend(spapr->ics);
3761}
3762
81210c20 3763static ICPState *spapr_icp_get(XICSFabric *xi, int vcpu_id)
b2fc59aa 3764{
2e886fb3 3765 PowerPCCPU *cpu = spapr_find_cpu(vcpu_id);
b2fc59aa 3766
5bc8d26d 3767 return cpu ? ICP(cpu->intc) : NULL;
b2fc59aa
CLG
3768}
3769
60c6823b
CLG
3770#define ICS_IRQ_FREE(ics, srcno) \
3771 (!((ics)->irqs[(srcno)].flags & (XICS_FLAGS_IRQ_MASK)))
3772
3773static int ics_find_free_block(ICSState *ics, int num, int alignnum)
3774{
3775 int first, i;
3776
3777 for (first = 0; first < ics->nr_irqs; first += alignnum) {
3778 if (num > (ics->nr_irqs - first)) {
3779 return -1;
3780 }
3781 for (i = first; i < first + num; ++i) {
3782 if (!ICS_IRQ_FREE(ics, i)) {
3783 break;
3784 }
3785 }
3786 if (i == (first + num)) {
3787 return first;
3788 }
3789 }
3790
3791 return -1;
3792}
3793
9e7dc5fc
CLG
3794/*
3795 * Allocate the IRQ number and set the IRQ type, LSI or MSI
3796 */
3797static void spapr_irq_set_lsi(sPAPRMachineState *spapr, int irq, bool lsi)
3798{
3799 ics_set_irq_type(spapr->ics, irq - spapr->ics->offset, lsi);
3800}
3801
60c6823b
CLG
3802int spapr_irq_alloc(sPAPRMachineState *spapr, int irq_hint, bool lsi,
3803 Error **errp)
3804{
3805 ICSState *ics = spapr->ics;
3806 int irq;
3807
1d36c75a
GK
3808 assert(ics);
3809
60c6823b
CLG
3810 if (irq_hint) {
3811 if (!ICS_IRQ_FREE(ics, irq_hint - ics->offset)) {
3812 error_setg(errp, "can't allocate IRQ %d: already in use", irq_hint);
3813 return -1;
3814 }
3815 irq = irq_hint;
3816 } else {
3817 irq = ics_find_free_block(ics, 1, 1);
3818 if (irq < 0) {
3819 error_setg(errp, "can't allocate IRQ: no IRQ left");
3820 return -1;
3821 }
3822 irq += ics->offset;
3823 }
3824
9e7dc5fc 3825 spapr_irq_set_lsi(spapr, irq, lsi);
60c6823b
CLG
3826 trace_spapr_irq_alloc(irq);
3827
3828 return irq;
3829}
3830
3831/*
3832 * Allocate block of consecutive IRQs, and return the number of the first IRQ in
3833 * the block. If align==true, aligns the first IRQ number to num.
3834 */
3835int spapr_irq_alloc_block(sPAPRMachineState *spapr, int num, bool lsi,
3836 bool align, Error **errp)
3837{
3838 ICSState *ics = spapr->ics;
3839 int i, first = -1;
3840
1d36c75a 3841 assert(ics);
60c6823b
CLG
3842
3843 /*
3844 * MSIMesage::data is used for storing VIRQ so
3845 * it has to be aligned to num to support multiple
3846 * MSI vectors. MSI-X is not affected by this.
3847 * The hint is used for the first IRQ, the rest should
3848 * be allocated continuously.
3849 */
3850 if (align) {
3851 assert((num == 1) || (num == 2) || (num == 4) ||
3852 (num == 8) || (num == 16) || (num == 32));
3853 first = ics_find_free_block(ics, num, num);
3854 } else {
3855 first = ics_find_free_block(ics, num, 1);
3856 }
3857 if (first < 0) {
3858 error_setg(errp, "can't find a free %d-IRQ block", num);
3859 return -1;
3860 }
3861
9e7dc5fc 3862 first += ics->offset;
60c6823b 3863 for (i = first; i < first + num; ++i) {
9e7dc5fc 3864 spapr_irq_set_lsi(spapr, i, lsi);
60c6823b 3865 }
60c6823b
CLG
3866
3867 trace_spapr_irq_alloc_block(first, num, lsi, align);
3868
3869 return first;
3870}
3871
3872void spapr_irq_free(sPAPRMachineState *spapr, int irq, int num)
3873{
3874 ICSState *ics = spapr->ics;
3875 int srcno = irq - ics->offset;
3876 int i;
3877
3878 if (ics_valid_irq(ics, irq)) {
3879 trace_spapr_irq_free(0, irq, num);
3880 for (i = srcno; i < srcno + num; ++i) {
3881 if (ICS_IRQ_FREE(ics, i)) {
3882 trace_spapr_irq_free_warn(0, i + ics->offset);
3883 }
3884 memset(&ics->irqs[i], 0, sizeof(ICSIRQState));
3885 }
3886 }
3887}
3888
77183755
CLG
3889qemu_irq spapr_qirq(sPAPRMachineState *spapr, int irq)
3890{
3891 ICSState *ics = spapr->ics;
3892
3893 if (ics_valid_irq(ics, irq)) {
3894 return ics->qirqs[irq - ics->offset];
3895 }
3896
3897 return NULL;
3898}
3899
6449da45
CLG
3900static void spapr_pic_print_info(InterruptStatsProvider *obj,
3901 Monitor *mon)
3902{
3903 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
5bc8d26d
CLG
3904 CPUState *cs;
3905
3906 CPU_FOREACH(cs) {
3907 PowerPCCPU *cpu = POWERPC_CPU(cs);
6449da45 3908
5bc8d26d 3909 icp_pic_print_info(ICP(cpu->intc), mon);
6449da45
CLG
3910 }
3911
3912 ics_pic_print_info(spapr->ics, mon);
3913}
3914
14bb4486 3915int spapr_get_vcpu_id(PowerPCCPU *cpu)
2e886fb3 3916{
b1a568c1 3917 return cpu->vcpu_id;
2e886fb3
SB
3918}
3919
648edb64
GK
3920void spapr_set_vcpu_id(PowerPCCPU *cpu, int cpu_index, Error **errp)
3921{
3922 sPAPRMachineState *spapr = SPAPR_MACHINE(qdev_get_machine());
3923 int vcpu_id;
3924
5d0fb150 3925 vcpu_id = spapr_vcpu_id(spapr, cpu_index);
648edb64
GK
3926
3927 if (kvm_enabled() && !kvm_vcpu_id_is_valid(vcpu_id)) {
3928 error_setg(errp, "Can't create CPU with id %d in KVM", vcpu_id);
3929 error_append_hint(errp, "Adjust the number of cpus to %d "
3930 "or try to raise the number of threads per core\n",
3931 vcpu_id * smp_threads / spapr->vsmt);
3932 return;
3933 }
3934
3935 cpu->vcpu_id = vcpu_id;
3936}
3937
2e886fb3
SB
3938PowerPCCPU *spapr_find_cpu(int vcpu_id)
3939{
3940 CPUState *cs;
3941
3942 CPU_FOREACH(cs) {
3943 PowerPCCPU *cpu = POWERPC_CPU(cs);
3944
14bb4486 3945 if (spapr_get_vcpu_id(cpu) == vcpu_id) {
2e886fb3
SB
3946 return cpu;
3947 }
3948 }
3949
3950 return NULL;
3951}
3952
29ee3247
AK
3953static void spapr_machine_class_init(ObjectClass *oc, void *data)
3954{
3955 MachineClass *mc = MACHINE_CLASS(oc);
224245bf 3956 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(oc);
71461b0f 3957 FWPathProviderClass *fwc = FW_PATH_PROVIDER_CLASS(oc);
34316482 3958 NMIClass *nc = NMI_CLASS(oc);
c20d332a 3959 HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
1d1be34d 3960 PPCVirtualHypervisorClass *vhc = PPC_VIRTUAL_HYPERVISOR_CLASS(oc);
7844e12b 3961 XICSFabricClass *xic = XICS_FABRIC_CLASS(oc);
6449da45 3962 InterruptStatsProviderClass *ispc = INTERRUPT_STATS_PROVIDER_CLASS(oc);
958db90c 3963
0eb9054c 3964 mc->desc = "pSeries Logical Partition (PAPR compliant)";
fc9f38c3
DG
3965
3966 /*
3967 * We set up the default / latest behaviour here. The class_init
3968 * functions for the specific versioned machine types can override
3969 * these details for backwards compatibility
3970 */
bcb5ce08
DG
3971 mc->init = spapr_machine_init;
3972 mc->reset = spapr_machine_reset;
958db90c 3973 mc->block_default_type = IF_SCSI;
6244bb7e 3974 mc->max_cpus = 1024;
958db90c 3975 mc->no_parallel = 1;
5b2128d2 3976 mc->default_boot_order = "";
a34944fe 3977 mc->default_ram_size = 512 * M_BYTE;
958db90c 3978 mc->kvm_type = spapr_kvm_type;
7da79a16 3979 machine_class_allow_dynamic_sysbus_dev(mc, TYPE_SPAPR_PCI_HOST_BRIDGE);
e4024630 3980 mc->pci_allow_0_address = true;
7ebaf795 3981 mc->get_hotplug_handler = spapr_get_hotplug_handler;
94a94e4c 3982 hc->pre_plug = spapr_machine_device_pre_plug;
c20d332a 3983 hc->plug = spapr_machine_device_plug;
ea089eeb 3984 mc->cpu_index_to_instance_props = spapr_cpu_index_to_props;
79e07936 3985 mc->get_default_cpu_node_id = spapr_get_default_cpu_node_id;
535455fd 3986 mc->possible_cpu_arch_ids = spapr_possible_cpu_arch_ids;
cf632463 3987 hc->unplug_request = spapr_machine_device_unplug_request;
00b4fbe2 3988
fc9f38c3 3989 smc->dr_lmb_enabled = true;
2e9c10eb 3990 mc->default_cpu_type = POWERPC_CPU_TYPE_NAME("power8_v2.0");
c5514d0e 3991 mc->has_hotpluggable_cpus = true;
52b81ab5 3992 smc->resize_hpt_default = SPAPR_RESIZE_HPT_ENABLED;
71461b0f 3993 fwc->get_dev_path = spapr_get_fw_dev_path;
34316482 3994 nc->nmi_monitor_handler = spapr_nmi;
6737d9ad 3995 smc->phb_placement = spapr_phb_placement;
1d1be34d 3996 vhc->hypercall = emulate_spapr_hypercall;
e57ca75c
DG
3997 vhc->hpt_mask = spapr_hpt_mask;
3998 vhc->map_hptes = spapr_map_hptes;
3999 vhc->unmap_hptes = spapr_unmap_hptes;
4000 vhc->store_hpte = spapr_store_hpte;
9861bb3e 4001 vhc->get_patbe = spapr_get_patbe;
1ec26c75 4002 vhc->encode_hpt_for_kvm_pr = spapr_encode_hpt_for_kvm_pr;
7844e12b
CLG
4003 xic->ics_get = spapr_ics_get;
4004 xic->ics_resend = spapr_ics_resend;
b2fc59aa 4005 xic->icp_get = spapr_icp_get;
6449da45 4006 ispc->print_info = spapr_pic_print_info;
55641213
LV
4007 /* Force NUMA node memory size to be a multiple of
4008 * SPAPR_MEMORY_BLOCK_SIZE (256M) since that's the granularity
4009 * in which LMBs are represented and hot-added
4010 */
4011 mc->numa_mem_align_shift = 28;
33face6b 4012
4e5fe368
SJS
4013 smc->default_caps.caps[SPAPR_CAP_HTM] = SPAPR_CAP_OFF;
4014 smc->default_caps.caps[SPAPR_CAP_VSX] = SPAPR_CAP_ON;
4015 smc->default_caps.caps[SPAPR_CAP_DFP] = SPAPR_CAP_ON;
8f38eaf8 4016 smc->default_caps.caps[SPAPR_CAP_CFPC] = SPAPR_CAP_BROKEN;
09114fd8 4017 smc->default_caps.caps[SPAPR_CAP_SBBC] = SPAPR_CAP_BROKEN;
4be8d4e7 4018 smc->default_caps.caps[SPAPR_CAP_IBS] = SPAPR_CAP_BROKEN;
33face6b 4019 spapr_caps_add_properties(smc, &error_abort);
29ee3247
AK
4020}
4021
4022static const TypeInfo spapr_machine_info = {
4023 .name = TYPE_SPAPR_MACHINE,
4024 .parent = TYPE_MACHINE,
4aee7362 4025 .abstract = true,
6ca1502e 4026 .instance_size = sizeof(sPAPRMachineState),
bcb5ce08 4027 .instance_init = spapr_instance_init,
87bbdd9c 4028 .instance_finalize = spapr_machine_finalizefn,
183930c0 4029 .class_size = sizeof(sPAPRMachineClass),
29ee3247 4030 .class_init = spapr_machine_class_init,
71461b0f
AK
4031 .interfaces = (InterfaceInfo[]) {
4032 { TYPE_FW_PATH_PROVIDER },
34316482 4033 { TYPE_NMI },
c20d332a 4034 { TYPE_HOTPLUG_HANDLER },
1d1be34d 4035 { TYPE_PPC_VIRTUAL_HYPERVISOR },
7844e12b 4036 { TYPE_XICS_FABRIC },
6449da45 4037 { TYPE_INTERRUPT_STATS_PROVIDER },
71461b0f
AK
4038 { }
4039 },
29ee3247
AK
4040};
4041
fccbc785 4042#define DEFINE_SPAPR_MACHINE(suffix, verstr, latest) \
5013c547
DG
4043 static void spapr_machine_##suffix##_class_init(ObjectClass *oc, \
4044 void *data) \
4045 { \
4046 MachineClass *mc = MACHINE_CLASS(oc); \
4047 spapr_machine_##suffix##_class_options(mc); \
fccbc785
DG
4048 if (latest) { \
4049 mc->alias = "pseries"; \
4050 mc->is_default = 1; \
4051 } \
5013c547
DG
4052 } \
4053 static void spapr_machine_##suffix##_instance_init(Object *obj) \
4054 { \
4055 MachineState *machine = MACHINE(obj); \
4056 spapr_machine_##suffix##_instance_options(machine); \
4057 } \
4058 static const TypeInfo spapr_machine_##suffix##_info = { \
4059 .name = MACHINE_TYPE_NAME("pseries-" verstr), \
4060 .parent = TYPE_SPAPR_MACHINE, \
4061 .class_init = spapr_machine_##suffix##_class_init, \
4062 .instance_init = spapr_machine_##suffix##_instance_init, \
4063 }; \
4064 static void spapr_machine_register_##suffix(void) \
4065 { \
4066 type_register(&spapr_machine_##suffix##_info); \
4067 } \
0e6aac87 4068 type_init(spapr_machine_register_##suffix)
5013c547 4069
8a4fd427
DG
4070/*
4071 * pseries-2.13
4072 */
4073static void spapr_machine_2_13_instance_options(MachineState *machine)
4074{
4075}
4076
4077static void spapr_machine_2_13_class_options(MachineClass *mc)
4078{
4079 /* Defaults for the latest behaviour inherited from the base class */
4080}
4081
4082DEFINE_SPAPR_MACHINE(2_13, "2.13", true);
4083
2b615412
DG
4084/*
4085 * pseries-2.12
4086 */
8a4fd427 4087#define SPAPR_COMPAT_2_12 \
67d7d66f
DG
4088 HW_COMPAT_2_12 \
4089 { \
4090 .driver = TYPE_POWERPC_CPU, \
4091 .property = "pre-2.13-migration", \
4092 .value = "on", \
4093 },
8a4fd427 4094
2b615412
DG
4095static void spapr_machine_2_12_instance_options(MachineState *machine)
4096{
8a4fd427 4097 spapr_machine_2_13_instance_options(machine);
2b615412
DG
4098}
4099
4100static void spapr_machine_2_12_class_options(MachineClass *mc)
4101{
8a4fd427
DG
4102 spapr_machine_2_13_class_options(mc);
4103 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_12);
2b615412
DG
4104}
4105
8a4fd427 4106DEFINE_SPAPR_MACHINE(2_12, "2.12", false);
2b615412 4107
813f3cf6
SJS
4108static void spapr_machine_2_12_sxxm_instance_options(MachineState *machine)
4109{
4110 spapr_machine_2_12_instance_options(machine);
4111}
4112
4113static void spapr_machine_2_12_sxxm_class_options(MachineClass *mc)
4114{
4115 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4116
4117 spapr_machine_2_12_class_options(mc);
4118 smc->default_caps.caps[SPAPR_CAP_CFPC] = SPAPR_CAP_WORKAROUND;
4119 smc->default_caps.caps[SPAPR_CAP_SBBC] = SPAPR_CAP_WORKAROUND;
4120 smc->default_caps.caps[SPAPR_CAP_IBS] = SPAPR_CAP_FIXED_CCD;
4121}
4122
4123DEFINE_SPAPR_MACHINE(2_12_sxxm, "2.12-sxxm", false);
4124
e2676b16
GK
4125/*
4126 * pseries-2.11
4127 */
2b615412
DG
4128#define SPAPR_COMPAT_2_11 \
4129 HW_COMPAT_2_11
4130
e2676b16
GK
4131static void spapr_machine_2_11_instance_options(MachineState *machine)
4132{
2b615412 4133 spapr_machine_2_12_instance_options(machine);
e2676b16
GK
4134}
4135
4136static void spapr_machine_2_11_class_options(MachineClass *mc)
4137{
ee76a09f
DG
4138 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4139
2b615412 4140 spapr_machine_2_12_class_options(mc);
4e5fe368 4141 smc->default_caps.caps[SPAPR_CAP_HTM] = SPAPR_CAP_ON;
2b615412 4142 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_11);
e2676b16
GK
4143}
4144
2b615412 4145DEFINE_SPAPR_MACHINE(2_11, "2.11", false);
e2676b16 4146
3fa14fbe
DG
4147/*
4148 * pseries-2.10
4149 */
e2676b16 4150#define SPAPR_COMPAT_2_10 \
2b615412 4151 HW_COMPAT_2_10
e2676b16 4152
3fa14fbe
DG
4153static void spapr_machine_2_10_instance_options(MachineState *machine)
4154{
2b615412 4155 spapr_machine_2_11_instance_options(machine);
3fa14fbe
DG
4156}
4157
4158static void spapr_machine_2_10_class_options(MachineClass *mc)
4159{
e2676b16
GK
4160 spapr_machine_2_11_class_options(mc);
4161 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_10);
3fa14fbe
DG
4162}
4163
e2676b16 4164DEFINE_SPAPR_MACHINE(2_10, "2.10", false);
3fa14fbe 4165
fa325e6c
DG
4166/*
4167 * pseries-2.9
4168 */
3fa14fbe 4169#define SPAPR_COMPAT_2_9 \
d5fc133e
DG
4170 HW_COMPAT_2_9 \
4171 { \
4172 .driver = TYPE_POWERPC_CPU, \
4173 .property = "pre-2.10-migration", \
4174 .value = "on", \
4175 }, \
3fa14fbe 4176
fa325e6c
DG
4177static void spapr_machine_2_9_instance_options(MachineState *machine)
4178{
3fa14fbe 4179 spapr_machine_2_10_instance_options(machine);
fa325e6c
DG
4180}
4181
4182static void spapr_machine_2_9_class_options(MachineClass *mc)
4183{
46f7afa3
GK
4184 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4185
3fa14fbe
DG
4186 spapr_machine_2_10_class_options(mc);
4187 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_9);
3bfe5716 4188 mc->numa_auto_assign_ram = numa_legacy_auto_assign_ram;
46f7afa3 4189 smc->pre_2_10_has_unused_icps = true;
52b81ab5 4190 smc->resize_hpt_default = SPAPR_RESIZE_HPT_DISABLED;
fa325e6c
DG
4191}
4192
3fa14fbe 4193DEFINE_SPAPR_MACHINE(2_9, "2.9", false);
fa325e6c 4194
db800b21
DG
4195/*
4196 * pseries-2.8
4197 */
82516263
DG
4198#define SPAPR_COMPAT_2_8 \
4199 HW_COMPAT_2_8 \
4200 { \
4201 .driver = TYPE_SPAPR_PCI_HOST_BRIDGE, \
4202 .property = "pcie-extended-configuration-space", \
4203 .value = "off", \
4204 },
fa325e6c 4205
db800b21
DG
4206static void spapr_machine_2_8_instance_options(MachineState *machine)
4207{
fa325e6c 4208 spapr_machine_2_9_instance_options(machine);
db800b21
DG
4209}
4210
4211static void spapr_machine_2_8_class_options(MachineClass *mc)
4212{
fa325e6c
DG
4213 spapr_machine_2_9_class_options(mc);
4214 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_8);
55641213 4215 mc->numa_mem_align_shift = 23;
db800b21
DG
4216}
4217
fa325e6c 4218DEFINE_SPAPR_MACHINE(2_8, "2.8", false);
db800b21 4219
1ea1eefc
BR
4220/*
4221 * pseries-2.7
4222 */
357d1e3b
DG
4223#define SPAPR_COMPAT_2_7 \
4224 HW_COMPAT_2_7 \
4225 { \
4226 .driver = TYPE_SPAPR_PCI_HOST_BRIDGE, \
4227 .property = "mem_win_size", \
4228 .value = stringify(SPAPR_PCI_2_7_MMIO_WIN_SIZE),\
4229 }, \
4230 { \
4231 .driver = TYPE_SPAPR_PCI_HOST_BRIDGE, \
4232 .property = "mem64_win_size", \
4233 .value = "0", \
146c11f1
DG
4234 }, \
4235 { \
4236 .driver = TYPE_POWERPC_CPU, \
4237 .property = "pre-2.8-migration", \
4238 .value = "on", \
5c4537bd
DG
4239 }, \
4240 { \
4241 .driver = TYPE_SPAPR_PCI_HOST_BRIDGE, \
4242 .property = "pre-2.8-migration", \
4243 .value = "on", \
357d1e3b
DG
4244 },
4245
4246static void phb_placement_2_7(sPAPRMachineState *spapr, uint32_t index,
4247 uint64_t *buid, hwaddr *pio,
4248 hwaddr *mmio32, hwaddr *mmio64,
4249 unsigned n_dma, uint32_t *liobns, Error **errp)
4250{
4251 /* Legacy PHB placement for pseries-2.7 and earlier machine types */
4252 const uint64_t base_buid = 0x800000020000000ULL;
4253 const hwaddr phb_spacing = 0x1000000000ULL; /* 64 GiB */
4254 const hwaddr mmio_offset = 0xa0000000; /* 2 GiB + 512 MiB */
4255 const hwaddr pio_offset = 0x80000000; /* 2 GiB */
4256 const uint32_t max_index = 255;
4257 const hwaddr phb0_alignment = 0x10000000000ULL; /* 1 TiB */
4258
4259 uint64_t ram_top = MACHINE(spapr)->ram_size;
4260 hwaddr phb0_base, phb_base;
4261 int i;
4262
4263 /* Do we have hotpluggable memory? */
4264 if (MACHINE(spapr)->maxram_size > ram_top) {
4265 /* Can't just use maxram_size, because there may be an
4266 * alignment gap between normal and hotpluggable memory
4267 * regions */
4268 ram_top = spapr->hotplug_memory.base +
4269 memory_region_size(&spapr->hotplug_memory.mr);
4270 }
4271
4272 phb0_base = QEMU_ALIGN_UP(ram_top, phb0_alignment);
4273
4274 if (index > max_index) {
4275 error_setg(errp, "\"index\" for PAPR PHB is too large (max %u)",
4276 max_index);
4277 return;
4278 }
4279
4280 *buid = base_buid + index;
4281 for (i = 0; i < n_dma; ++i) {
4282 liobns[i] = SPAPR_PCI_LIOBN(index, i);
4283 }
4284
4285 phb_base = phb0_base + index * phb_spacing;
4286 *pio = phb_base + pio_offset;
4287 *mmio32 = phb_base + mmio_offset;
4288 /*
4289 * We don't set the 64-bit MMIO window, relying on the PHB's
4290 * fallback behaviour of automatically splitting a large "32-bit"
4291 * window into contiguous 32-bit and 64-bit windows
4292 */
4293}
db800b21 4294
1ea1eefc
BR
4295static void spapr_machine_2_7_instance_options(MachineState *machine)
4296{
f6229214
MR
4297 sPAPRMachineState *spapr = SPAPR_MACHINE(machine);
4298
672de881 4299 spapr_machine_2_8_instance_options(machine);
f6229214 4300 spapr->use_hotplug_event_source = false;
1ea1eefc
BR
4301}
4302
4303static void spapr_machine_2_7_class_options(MachineClass *mc)
4304{
3daa4a9f
TH
4305 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4306
db800b21 4307 spapr_machine_2_8_class_options(mc);
2e9c10eb 4308 mc->default_cpu_type = POWERPC_CPU_TYPE_NAME("power7_v2.3");
db800b21 4309 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_7);
357d1e3b 4310 smc->phb_placement = phb_placement_2_7;
1ea1eefc
BR
4311}
4312
db800b21 4313DEFINE_SPAPR_MACHINE(2_7, "2.7", false);
1ea1eefc 4314
4b23699c
DG
4315/*
4316 * pseries-2.6
4317 */
1ea1eefc 4318#define SPAPR_COMPAT_2_6 \
ae4de14c
AK
4319 HW_COMPAT_2_6 \
4320 { \
4321 .driver = TYPE_SPAPR_PCI_HOST_BRIDGE,\
4322 .property = "ddw",\
4323 .value = stringify(off),\
4324 },
1ea1eefc 4325
4b23699c
DG
4326static void spapr_machine_2_6_instance_options(MachineState *machine)
4327{
672de881 4328 spapr_machine_2_7_instance_options(machine);
4b23699c
DG
4329}
4330
4331static void spapr_machine_2_6_class_options(MachineClass *mc)
4332{
1ea1eefc 4333 spapr_machine_2_7_class_options(mc);
c5514d0e 4334 mc->has_hotpluggable_cpus = false;
1ea1eefc 4335 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_6);
4b23699c
DG
4336}
4337
1ea1eefc 4338DEFINE_SPAPR_MACHINE(2_6, "2.6", false);
4b23699c 4339
1c5f29bb
DG
4340/*
4341 * pseries-2.5
4342 */
4b23699c 4343#define SPAPR_COMPAT_2_5 \
57c522f4
TH
4344 HW_COMPAT_2_5 \
4345 { \
4346 .driver = "spapr-vlan", \
4347 .property = "use-rx-buffer-pools", \
4348 .value = "off", \
4349 },
4b23699c 4350
5013c547 4351static void spapr_machine_2_5_instance_options(MachineState *machine)
1c5f29bb 4352{
672de881 4353 spapr_machine_2_6_instance_options(machine);
5013c547
DG
4354}
4355
4356static void spapr_machine_2_5_class_options(MachineClass *mc)
4357{
57040d45
TH
4358 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4359
4b23699c 4360 spapr_machine_2_6_class_options(mc);
57040d45 4361 smc->use_ohci_by_default = true;
4b23699c 4362 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_5);
1c5f29bb
DG
4363}
4364
4b23699c 4365DEFINE_SPAPR_MACHINE(2_5, "2.5", false);
1c5f29bb
DG
4366
4367/*
4368 * pseries-2.4
4369 */
80fd50f9
CH
4370#define SPAPR_COMPAT_2_4 \
4371 HW_COMPAT_2_4
4372
5013c547 4373static void spapr_machine_2_4_instance_options(MachineState *machine)
1c5f29bb 4374{
5013c547
DG
4375 spapr_machine_2_5_instance_options(machine);
4376}
1c5f29bb 4377
5013c547
DG
4378static void spapr_machine_2_4_class_options(MachineClass *mc)
4379{
fc9f38c3
DG
4380 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4381
4382 spapr_machine_2_5_class_options(mc);
fc9f38c3 4383 smc->dr_lmb_enabled = false;
f949b4e5 4384 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_4);
1c5f29bb
DG
4385}
4386
fccbc785 4387DEFINE_SPAPR_MACHINE(2_4, "2.4", false);
1c5f29bb
DG
4388
4389/*
4390 * pseries-2.3
4391 */
38ff32c6 4392#define SPAPR_COMPAT_2_3 \
7619c7b0
MR
4393 HW_COMPAT_2_3 \
4394 {\
4395 .driver = "spapr-pci-host-bridge",\
4396 .property = "dynamic-reconfiguration",\
4397 .value = "off",\
4398 },
38ff32c6 4399
5013c547 4400static void spapr_machine_2_3_instance_options(MachineState *machine)
d25228e7 4401{
5013c547 4402 spapr_machine_2_4_instance_options(machine);
d25228e7
JW
4403}
4404
5013c547 4405static void spapr_machine_2_3_class_options(MachineClass *mc)
6026db45 4406{
fc9f38c3 4407 spapr_machine_2_4_class_options(mc);
f949b4e5 4408 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_3);
6026db45 4409}
fccbc785 4410DEFINE_SPAPR_MACHINE(2_3, "2.3", false);
6026db45 4411
1c5f29bb
DG
4412/*
4413 * pseries-2.2
4414 */
4415
4416#define SPAPR_COMPAT_2_2 \
1c5f29bb
DG
4417 HW_COMPAT_2_2 \
4418 {\
4419 .driver = TYPE_SPAPR_PCI_HOST_BRIDGE,\
4420 .property = "mem_win_size",\
4421 .value = "0x20000000",\
4422 },
4423
5013c547 4424static void spapr_machine_2_2_instance_options(MachineState *machine)
1c5f29bb 4425{
5013c547 4426 spapr_machine_2_3_instance_options(machine);
cba0e779 4427 machine->suppress_vmdesc = true;
1c5f29bb
DG
4428}
4429
5013c547 4430static void spapr_machine_2_2_class_options(MachineClass *mc)
4aee7362 4431{
fc9f38c3 4432 spapr_machine_2_3_class_options(mc);
f949b4e5 4433 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_2);
4aee7362 4434}
fccbc785 4435DEFINE_SPAPR_MACHINE(2_2, "2.2", false);
4aee7362 4436
1c5f29bb
DG
4437/*
4438 * pseries-2.1
4439 */
4440#define SPAPR_COMPAT_2_1 \
1c5f29bb 4441 HW_COMPAT_2_1
3dab0244 4442
5013c547 4443static void spapr_machine_2_1_instance_options(MachineState *machine)
1c5f29bb 4444{
5013c547 4445 spapr_machine_2_2_instance_options(machine);
1c5f29bb 4446}
d25228e7 4447
5013c547 4448static void spapr_machine_2_1_class_options(MachineClass *mc)
d25228e7 4449{
fc9f38c3 4450 spapr_machine_2_2_class_options(mc);
f949b4e5 4451 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_1);
d25228e7 4452}
fccbc785 4453DEFINE_SPAPR_MACHINE(2_1, "2.1", false);
fb0fc8f6 4454
29ee3247 4455static void spapr_machine_register_types(void)
9fdf0c29 4456{
29ee3247 4457 type_register_static(&spapr_machine_info);
9fdf0c29
DG
4458}
4459
29ee3247 4460type_init(spapr_machine_register_types)