]> git.proxmox.com Git - mirror_qemu.git/blame - hw/ppc/spapr.c
spapr: move lookup of the node into spapr_memory_plug()
[mirror_qemu.git] / hw / ppc / spapr.c
CommitLineData
9fdf0c29
DG
1/*
2 * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator
3 *
4 * Copyright (c) 2004-2007 Fabrice Bellard
5 * Copyright (c) 2007 Jocelyn Mayer
6 * Copyright (c) 2010 David Gibson, IBM Corporation.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a copy
9 * of this software and associated documentation files (the "Software"), to deal
10 * in the Software without restriction, including without limitation the rights
11 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12 * copies of the Software, and to permit persons to whom the Software is
13 * furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice shall be included in
16 * all copies or substantial portions of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24 * THE SOFTWARE.
25 *
26 */
0d75590d 27#include "qemu/osdep.h"
da34e65c 28#include "qapi/error.h"
fa98fbfc 29#include "qapi/visitor.h"
9c17d615 30#include "sysemu/sysemu.h"
e35704ba 31#include "sysemu/numa.h"
83c9f4ca 32#include "hw/hw.h"
03dd024f 33#include "qemu/log.h"
71461b0f 34#include "hw/fw-path-provider.h"
9fdf0c29 35#include "elf.h"
1422e32d 36#include "net/net.h"
ad440b4a 37#include "sysemu/device_tree.h"
9c17d615 38#include "sysemu/cpus.h"
b3946626 39#include "sysemu/hw_accel.h"
e97c3636 40#include "kvm_ppc.h"
c4b63b7c 41#include "migration/misc.h"
84a899de 42#include "migration/global_state.h"
f2a8f0a6 43#include "migration/register.h"
4be21d56 44#include "mmu-hash64.h"
b4db5413 45#include "mmu-book3s-v3.h"
7abd43ba 46#include "cpu-models.h"
3794d548 47#include "qom/cpu.h"
9fdf0c29
DG
48
49#include "hw/boards.h"
0d09e41a 50#include "hw/ppc/ppc.h"
9fdf0c29
DG
51#include "hw/loader.h"
52
7804c353 53#include "hw/ppc/fdt.h"
0d09e41a
PB
54#include "hw/ppc/spapr.h"
55#include "hw/ppc/spapr_vio.h"
56#include "hw/pci-host/spapr.h"
57#include "hw/ppc/xics.h"
a2cb15b0 58#include "hw/pci/msi.h"
9fdf0c29 59
83c9f4ca 60#include "hw/pci/pci.h"
71461b0f
AK
61#include "hw/scsi/scsi.h"
62#include "hw/virtio/virtio-scsi.h"
c4e13492 63#include "hw/virtio/vhost-scsi-common.h"
f61b4bed 64
022c62cb 65#include "exec/address-spaces.h"
35139a59 66#include "hw/usb.h"
1de7afc9 67#include "qemu/config-file.h"
135a129a 68#include "qemu/error-report.h"
2a6593cb 69#include "trace.h"
34316482 70#include "hw/nmi.h"
6449da45 71#include "hw/intc/intc.h"
890c2b77 72
68a27b20 73#include "hw/compat.h"
f348b6d1 74#include "qemu/cutils.h"
94a94e4c 75#include "hw/ppc/spapr_cpu_core.h"
2cc0e2e8 76#include "hw/mem/memory-device.h"
68a27b20 77
9fdf0c29
DG
78#include <libfdt.h>
79
4d8d5467
BH
80/* SLOF memory layout:
81 *
82 * SLOF raw image loaded at 0, copies its romfs right below the flat
83 * device-tree, then position SLOF itself 31M below that
84 *
85 * So we set FW_OVERHEAD to 40MB which should account for all of that
86 * and more
87 *
88 * We load our kernel at 4M, leaving space for SLOF initial image
89 */
38b02bd8 90#define FDT_MAX_SIZE 0x100000
39ac8455 91#define RTAS_MAX_SIZE 0x10000
b7d1f77a 92#define RTAS_MAX_ADDR 0x80000000 /* RTAS must stay below that */
a9f8ad8f
DG
93#define FW_MAX_SIZE 0x400000
94#define FW_FILE_NAME "slof.bin"
4d8d5467
BH
95#define FW_OVERHEAD 0x2800000
96#define KERNEL_LOAD_ADDR FW_MAX_SIZE
a9f8ad8f 97
4d8d5467 98#define MIN_RMA_SLOF 128UL
9fdf0c29 99
0c103f8e
DG
100#define PHANDLE_XICP 0x00001111
101
5d0fb150
GK
102/* These two functions implement the VCPU id numbering: one to compute them
103 * all and one to identify thread 0 of a VCORE. Any change to the first one
104 * is likely to have an impact on the second one, so let's keep them close.
105 */
106static int spapr_vcpu_id(sPAPRMachineState *spapr, int cpu_index)
107{
1a5008fc 108 assert(spapr->vsmt);
5d0fb150
GK
109 return
110 (cpu_index / smp_threads) * spapr->vsmt + cpu_index % smp_threads;
111}
112static bool spapr_is_thread0_in_vcore(sPAPRMachineState *spapr,
113 PowerPCCPU *cpu)
114{
1a5008fc 115 assert(spapr->vsmt);
5d0fb150
GK
116 return spapr_get_vcpu_id(cpu) % spapr->vsmt == 0;
117}
118
71cd4dac
CLG
119static ICSState *spapr_ics_create(sPAPRMachineState *spapr,
120 const char *type_ics,
121 int nr_irqs, Error **errp)
c04d6cfa 122{
175d2aa0 123 Error *local_err = NULL;
71cd4dac 124 Object *obj;
4e4169f7 125
71cd4dac 126 obj = object_new(type_ics);
175d2aa0 127 object_property_add_child(OBJECT(spapr), "ics", obj, &error_abort);
ad265631
GK
128 object_property_add_const_link(obj, ICS_PROP_XICS, OBJECT(spapr),
129 &error_abort);
175d2aa0
GK
130 object_property_set_int(obj, nr_irqs, "nr-irqs", &local_err);
131 if (local_err) {
132 goto error;
133 }
71cd4dac 134 object_property_set_bool(obj, true, "realized", &local_err);
175d2aa0
GK
135 if (local_err) {
136 goto error;
4e4169f7 137 }
4e4169f7 138
71cd4dac 139 return ICS_SIMPLE(obj);
175d2aa0
GK
140
141error:
142 error_propagate(errp, local_err);
143 return NULL;
c04d6cfa
AL
144}
145
46f7afa3
GK
146static bool pre_2_10_vmstate_dummy_icp_needed(void *opaque)
147{
148 /* Dummy entries correspond to unused ICPState objects in older QEMUs,
149 * and newer QEMUs don't even have them. In both cases, we don't want
150 * to send anything on the wire.
151 */
152 return false;
153}
154
155static const VMStateDescription pre_2_10_vmstate_dummy_icp = {
156 .name = "icp/server",
157 .version_id = 1,
158 .minimum_version_id = 1,
159 .needed = pre_2_10_vmstate_dummy_icp_needed,
160 .fields = (VMStateField[]) {
161 VMSTATE_UNUSED(4), /* uint32_t xirr */
162 VMSTATE_UNUSED(1), /* uint8_t pending_priority */
163 VMSTATE_UNUSED(1), /* uint8_t mfrr */
164 VMSTATE_END_OF_LIST()
165 },
166};
167
168static void pre_2_10_vmstate_register_dummy_icp(int i)
169{
170 vmstate_register(NULL, i, &pre_2_10_vmstate_dummy_icp,
171 (void *)(uintptr_t) i);
172}
173
174static void pre_2_10_vmstate_unregister_dummy_icp(int i)
175{
176 vmstate_unregister(NULL, &pre_2_10_vmstate_dummy_icp,
177 (void *)(uintptr_t) i);
178}
179
72194664 180static int xics_max_server_number(sPAPRMachineState *spapr)
46f7afa3 181{
1a5008fc 182 assert(spapr->vsmt);
72194664 183 return DIV_ROUND_UP(max_cpus * spapr->vsmt, smp_threads);
46f7afa3
GK
184}
185
71cd4dac 186static void xics_system_init(MachineState *machine, int nr_irqs, Error **errp)
c04d6cfa 187{
71cd4dac 188 sPAPRMachineState *spapr = SPAPR_MACHINE(machine);
c04d6cfa 189
11ad93f6 190 if (kvm_enabled()) {
2192a930 191 if (machine_kernel_irqchip_allowed(machine) &&
71cd4dac
CLG
192 !xics_kvm_init(spapr, errp)) {
193 spapr->icp_type = TYPE_KVM_ICP;
3d85885a 194 spapr->ics = spapr_ics_create(spapr, TYPE_ICS_KVM, nr_irqs, errp);
11ad93f6 195 }
71cd4dac 196 if (machine_kernel_irqchip_required(machine) && !spapr->ics) {
3d85885a
GK
197 error_prepend(errp, "kernel_irqchip requested but unavailable: ");
198 return;
11ad93f6
DG
199 }
200 }
201
71cd4dac 202 if (!spapr->ics) {
f63ebfe0 203 xics_spapr_init(spapr);
71cd4dac
CLG
204 spapr->icp_type = TYPE_ICP;
205 spapr->ics = spapr_ics_create(spapr, TYPE_ICS_SIMPLE, nr_irqs, errp);
3d85885a
GK
206 if (!spapr->ics) {
207 return;
208 }
c04d6cfa 209 }
c04d6cfa
AL
210}
211
833d4668
AK
212static int spapr_fixup_cpu_smt_dt(void *fdt, int offset, PowerPCCPU *cpu,
213 int smt_threads)
214{
215 int i, ret = 0;
216 uint32_t servers_prop[smt_threads];
217 uint32_t gservers_prop[smt_threads * 2];
14bb4486 218 int index = spapr_get_vcpu_id(cpu);
833d4668 219
d6e166c0
DG
220 if (cpu->compat_pvr) {
221 ret = fdt_setprop_cell(fdt, offset, "cpu-version", cpu->compat_pvr);
6d9412ea
AK
222 if (ret < 0) {
223 return ret;
224 }
225 }
226
833d4668
AK
227 /* Build interrupt servers and gservers properties */
228 for (i = 0; i < smt_threads; i++) {
229 servers_prop[i] = cpu_to_be32(index + i);
230 /* Hack, direct the group queues back to cpu 0 */
231 gservers_prop[i*2] = cpu_to_be32(index + i);
232 gservers_prop[i*2 + 1] = 0;
233 }
234 ret = fdt_setprop(fdt, offset, "ibm,ppc-interrupt-server#s",
235 servers_prop, sizeof(servers_prop));
236 if (ret < 0) {
237 return ret;
238 }
239 ret = fdt_setprop(fdt, offset, "ibm,ppc-interrupt-gserver#s",
240 gservers_prop, sizeof(gservers_prop));
241
242 return ret;
243}
244
99861ecb 245static int spapr_fixup_cpu_numa_dt(void *fdt, int offset, PowerPCCPU *cpu)
0da6f3fe 246{
14bb4486 247 int index = spapr_get_vcpu_id(cpu);
0da6f3fe
BR
248 uint32_t associativity[] = {cpu_to_be32(0x5),
249 cpu_to_be32(0x0),
250 cpu_to_be32(0x0),
251 cpu_to_be32(0x0),
15f8b142 252 cpu_to_be32(cpu->node_id),
0da6f3fe
BR
253 cpu_to_be32(index)};
254
255 /* Advertise NUMA via ibm,associativity */
99861ecb 256 return fdt_setprop(fdt, offset, "ibm,associativity", associativity,
0da6f3fe 257 sizeof(associativity));
0da6f3fe
BR
258}
259
86d5771a 260/* Populate the "ibm,pa-features" property */
ee76a09f
DG
261static void spapr_populate_pa_features(sPAPRMachineState *spapr,
262 PowerPCCPU *cpu,
263 void *fdt, int offset,
7abd43ba 264 bool legacy_guest)
86d5771a
SB
265{
266 uint8_t pa_features_206[] = { 6, 0,
267 0xf6, 0x1f, 0xc7, 0x00, 0x80, 0xc0 };
268 uint8_t pa_features_207[] = { 24, 0,
269 0xf6, 0x1f, 0xc7, 0xc0, 0x80, 0xf0,
270 0x80, 0x00, 0x00, 0x00, 0x00, 0x00,
271 0x00, 0x00, 0x00, 0x00, 0x80, 0x00,
272 0x80, 0x00, 0x80, 0x00, 0x00, 0x00 };
9fb4541f
SB
273 uint8_t pa_features_300[] = { 66, 0,
274 /* 0: MMU|FPU|SLB|RUN|DABR|NX, 1: fri[nzpm]|DABRX|SPRG3|SLB0|PP110 */
275 /* 2: VPM|DS205|PPR|DS202|DS206, 3: LSD|URG, SSO, 5: LE|CFAR|EB|LSQ */
276 0xf6, 0x1f, 0xc7, 0xc0, 0x80, 0xf0, /* 0 - 5 */
277 /* 6: DS207 */
278 0x80, 0x00, 0x00, 0x00, 0x00, 0x00, /* 6 - 11 */
279 /* 16: Vector */
86d5771a 280 0x00, 0x00, 0x00, 0x00, 0x80, 0x00, /* 12 - 17 */
9fb4541f 281 /* 18: Vec. Scalar, 20: Vec. XOR, 22: HTM */
9bf502fe 282 0x80, 0x00, 0x80, 0x00, 0x00, 0x00, /* 18 - 23 */
9fb4541f
SB
283 /* 24: Ext. Dec, 26: 64 bit ftrs, 28: PM ftrs */
284 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 24 - 29 */
285 /* 30: MMR, 32: LE atomic, 34: EBB + ext EBB */
286 0x80, 0x00, 0x80, 0x00, 0xC0, 0x00, /* 30 - 35 */
287 /* 36: SPR SO, 38: Copy/Paste, 40: Radix MMU */
288 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 36 - 41 */
289 /* 42: PM, 44: PC RA, 46: SC vec'd */
290 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 42 - 47 */
291 /* 48: SIMD, 50: QP BFP, 52: String */
292 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 48 - 53 */
293 /* 54: DecFP, 56: DecI, 58: SHA */
294 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 54 - 59 */
295 /* 60: NM atomic, 62: RNG */
296 0x80, 0x00, 0x80, 0x00, 0x00, 0x00, /* 60 - 65 */
297 };
7abd43ba 298 uint8_t *pa_features = NULL;
86d5771a
SB
299 size_t pa_size;
300
7abd43ba 301 if (ppc_check_compat(cpu, CPU_POWERPC_LOGICAL_2_06, 0, cpu->compat_pvr)) {
86d5771a
SB
302 pa_features = pa_features_206;
303 pa_size = sizeof(pa_features_206);
7abd43ba
SJS
304 }
305 if (ppc_check_compat(cpu, CPU_POWERPC_LOGICAL_2_07, 0, cpu->compat_pvr)) {
86d5771a
SB
306 pa_features = pa_features_207;
307 pa_size = sizeof(pa_features_207);
7abd43ba
SJS
308 }
309 if (ppc_check_compat(cpu, CPU_POWERPC_LOGICAL_3_00, 0, cpu->compat_pvr)) {
86d5771a
SB
310 pa_features = pa_features_300;
311 pa_size = sizeof(pa_features_300);
7abd43ba
SJS
312 }
313 if (!pa_features) {
86d5771a
SB
314 return;
315 }
316
26cd35b8 317 if (ppc_hash64_has(cpu, PPC_HASH64_CI_LARGEPAGE)) {
86d5771a
SB
318 /*
319 * Note: we keep CI large pages off by default because a 64K capable
320 * guest provisioned with large pages might otherwise try to map a qemu
321 * framebuffer (or other kind of memory mapped PCI BAR) using 64K pages
322 * even if that qemu runs on a 4k host.
323 * We dd this bit back here if we are confident this is not an issue
324 */
325 pa_features[3] |= 0x20;
326 }
4e5fe368 327 if ((spapr_get_cap(spapr, SPAPR_CAP_HTM) != 0) && pa_size > 24) {
86d5771a
SB
328 pa_features[24] |= 0x80; /* Transactional memory support */
329 }
e957f6a9
SB
330 if (legacy_guest && pa_size > 40) {
331 /* Workaround for broken kernels that attempt (guest) radix
332 * mode when they can't handle it, if they see the radix bit set
333 * in pa-features. So hide it from them. */
334 pa_features[40 + 2] &= ~0x80; /* Radix MMU */
335 }
86d5771a
SB
336
337 _FDT((fdt_setprop(fdt, offset, "ibm,pa-features", pa_features, pa_size)));
338}
339
28e02042 340static int spapr_fixup_cpu_dt(void *fdt, sPAPRMachineState *spapr)
6e806cc3 341{
82677ed2
AK
342 int ret = 0, offset, cpus_offset;
343 CPUState *cs;
6e806cc3 344 char cpu_model[32];
7f763a5d 345 uint32_t pft_size_prop[] = {0, cpu_to_be32(spapr->htab_shift)};
6e806cc3 346
82677ed2
AK
347 CPU_FOREACH(cs) {
348 PowerPCCPU *cpu = POWERPC_CPU(cs);
349 DeviceClass *dc = DEVICE_GET_CLASS(cs);
14bb4486 350 int index = spapr_get_vcpu_id(cpu);
abbc1247 351 int compat_smt = MIN(smp_threads, ppc_compat_max_vthreads(cpu));
6e806cc3 352
5d0fb150 353 if (!spapr_is_thread0_in_vcore(spapr, cpu)) {
6e806cc3
BR
354 continue;
355 }
356
82677ed2 357 snprintf(cpu_model, 32, "%s@%x", dc->fw_name, index);
6e806cc3 358
82677ed2
AK
359 cpus_offset = fdt_path_offset(fdt, "/cpus");
360 if (cpus_offset < 0) {
a4f3885c 361 cpus_offset = fdt_add_subnode(fdt, 0, "cpus");
82677ed2
AK
362 if (cpus_offset < 0) {
363 return cpus_offset;
364 }
365 }
366 offset = fdt_subnode_offset(fdt, cpus_offset, cpu_model);
6e806cc3 367 if (offset < 0) {
82677ed2
AK
368 offset = fdt_add_subnode(fdt, cpus_offset, cpu_model);
369 if (offset < 0) {
370 return offset;
371 }
6e806cc3
BR
372 }
373
7f763a5d
DG
374 ret = fdt_setprop(fdt, offset, "ibm,pft-size",
375 pft_size_prop, sizeof(pft_size_prop));
6e806cc3
BR
376 if (ret < 0) {
377 return ret;
378 }
833d4668 379
99861ecb
IM
380 if (nb_numa_nodes > 1) {
381 ret = spapr_fixup_cpu_numa_dt(fdt, offset, cpu);
382 if (ret < 0) {
383 return ret;
384 }
0da6f3fe
BR
385 }
386
12dbeb16 387 ret = spapr_fixup_cpu_smt_dt(fdt, offset, cpu, compat_smt);
833d4668
AK
388 if (ret < 0) {
389 return ret;
390 }
e957f6a9 391
ee76a09f
DG
392 spapr_populate_pa_features(spapr, cpu, fdt, offset,
393 spapr->cas_legacy_guest_workaround);
6e806cc3
BR
394 }
395 return ret;
396}
397
c86c1aff 398static hwaddr spapr_node0_size(MachineState *machine)
b082d65a
AK
399{
400 if (nb_numa_nodes) {
401 int i;
402 for (i = 0; i < nb_numa_nodes; ++i) {
403 if (numa_info[i].node_mem) {
fb164994
DG
404 return MIN(pow2floor(numa_info[i].node_mem),
405 machine->ram_size);
b082d65a
AK
406 }
407 }
408 }
fb164994 409 return machine->ram_size;
b082d65a
AK
410}
411
a1d59c0f
AK
412static void add_str(GString *s, const gchar *s1)
413{
414 g_string_append_len(s, s1, strlen(s1) + 1);
415}
7f763a5d 416
03d196b7 417static int spapr_populate_memory_node(void *fdt, int nodeid, hwaddr start,
26a8c353
AK
418 hwaddr size)
419{
420 uint32_t associativity[] = {
421 cpu_to_be32(0x4), /* length */
422 cpu_to_be32(0x0), cpu_to_be32(0x0),
c3b4f589 423 cpu_to_be32(0x0), cpu_to_be32(nodeid)
26a8c353
AK
424 };
425 char mem_name[32];
426 uint64_t mem_reg_property[2];
427 int off;
428
429 mem_reg_property[0] = cpu_to_be64(start);
430 mem_reg_property[1] = cpu_to_be64(size);
431
432 sprintf(mem_name, "memory@" TARGET_FMT_lx, start);
433 off = fdt_add_subnode(fdt, 0, mem_name);
434 _FDT(off);
435 _FDT((fdt_setprop_string(fdt, off, "device_type", "memory")));
436 _FDT((fdt_setprop(fdt, off, "reg", mem_reg_property,
437 sizeof(mem_reg_property))));
438 _FDT((fdt_setprop(fdt, off, "ibm,associativity", associativity,
439 sizeof(associativity))));
03d196b7 440 return off;
26a8c353
AK
441}
442
28e02042 443static int spapr_populate_memory(sPAPRMachineState *spapr, void *fdt)
7f763a5d 444{
fb164994 445 MachineState *machine = MACHINE(spapr);
7db8a127
AK
446 hwaddr mem_start, node_size;
447 int i, nb_nodes = nb_numa_nodes;
448 NodeInfo *nodes = numa_info;
449 NodeInfo ramnode;
450
451 /* No NUMA nodes, assume there is just one node with whole RAM */
452 if (!nb_numa_nodes) {
453 nb_nodes = 1;
fb164994 454 ramnode.node_mem = machine->ram_size;
7db8a127 455 nodes = &ramnode;
5fe269b1 456 }
7f763a5d 457
7db8a127
AK
458 for (i = 0, mem_start = 0; i < nb_nodes; ++i) {
459 if (!nodes[i].node_mem) {
460 continue;
461 }
fb164994 462 if (mem_start >= machine->ram_size) {
5fe269b1
PM
463 node_size = 0;
464 } else {
7db8a127 465 node_size = nodes[i].node_mem;
fb164994
DG
466 if (node_size > machine->ram_size - mem_start) {
467 node_size = machine->ram_size - mem_start;
5fe269b1
PM
468 }
469 }
7db8a127 470 if (!mem_start) {
b472b1a7
DHB
471 /* spapr_machine_init() checks for rma_size <= node0_size
472 * already */
e8f986fc 473 spapr_populate_memory_node(fdt, i, 0, spapr->rma_size);
7db8a127
AK
474 mem_start += spapr->rma_size;
475 node_size -= spapr->rma_size;
476 }
6010818c
AK
477 for ( ; node_size; ) {
478 hwaddr sizetmp = pow2floor(node_size);
479
480 /* mem_start != 0 here */
481 if (ctzl(mem_start) < ctzl(sizetmp)) {
482 sizetmp = 1ULL << ctzl(mem_start);
483 }
484
485 spapr_populate_memory_node(fdt, i, mem_start, sizetmp);
486 node_size -= sizetmp;
487 mem_start += sizetmp;
488 }
7f763a5d
DG
489 }
490
491 return 0;
492}
493
0da6f3fe
BR
494static void spapr_populate_cpu_dt(CPUState *cs, void *fdt, int offset,
495 sPAPRMachineState *spapr)
496{
497 PowerPCCPU *cpu = POWERPC_CPU(cs);
498 CPUPPCState *env = &cpu->env;
499 PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cs);
14bb4486 500 int index = spapr_get_vcpu_id(cpu);
0da6f3fe
BR
501 uint32_t segs[] = {cpu_to_be32(28), cpu_to_be32(40),
502 0xffffffff, 0xffffffff};
afd10a0f
BR
503 uint32_t tbfreq = kvm_enabled() ? kvmppc_get_tbfreq()
504 : SPAPR_TIMEBASE_FREQ;
0da6f3fe
BR
505 uint32_t cpufreq = kvm_enabled() ? kvmppc_get_clockfreq() : 1000000000;
506 uint32_t page_sizes_prop[64];
507 size_t page_sizes_prop_size;
22419c2a 508 uint32_t vcpus_per_socket = smp_threads * smp_cores;
0da6f3fe 509 uint32_t pft_size_prop[] = {0, cpu_to_be32(spapr->htab_shift)};
abbc1247 510 int compat_smt = MIN(smp_threads, ppc_compat_max_vthreads(cpu));
af81cf32 511 sPAPRDRConnector *drc;
af81cf32 512 int drc_index;
c64abd1f
SB
513 uint32_t radix_AP_encodings[PPC_PAGE_SIZES_MAX_SZ];
514 int i;
af81cf32 515
fbf55397 516 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_CPU, index);
af81cf32 517 if (drc) {
0b55aa91 518 drc_index = spapr_drc_index(drc);
af81cf32
BR
519 _FDT((fdt_setprop_cell(fdt, offset, "ibm,my-drc-index", drc_index)));
520 }
0da6f3fe
BR
521
522 _FDT((fdt_setprop_cell(fdt, offset, "reg", index)));
523 _FDT((fdt_setprop_string(fdt, offset, "device_type", "cpu")));
524
525 _FDT((fdt_setprop_cell(fdt, offset, "cpu-version", env->spr[SPR_PVR])));
526 _FDT((fdt_setprop_cell(fdt, offset, "d-cache-block-size",
527 env->dcache_line_size)));
528 _FDT((fdt_setprop_cell(fdt, offset, "d-cache-line-size",
529 env->dcache_line_size)));
530 _FDT((fdt_setprop_cell(fdt, offset, "i-cache-block-size",
531 env->icache_line_size)));
532 _FDT((fdt_setprop_cell(fdt, offset, "i-cache-line-size",
533 env->icache_line_size)));
534
535 if (pcc->l1_dcache_size) {
536 _FDT((fdt_setprop_cell(fdt, offset, "d-cache-size",
537 pcc->l1_dcache_size)));
538 } else {
3dc6f869 539 warn_report("Unknown L1 dcache size for cpu");
0da6f3fe
BR
540 }
541 if (pcc->l1_icache_size) {
542 _FDT((fdt_setprop_cell(fdt, offset, "i-cache-size",
543 pcc->l1_icache_size)));
544 } else {
3dc6f869 545 warn_report("Unknown L1 icache size for cpu");
0da6f3fe
BR
546 }
547
548 _FDT((fdt_setprop_cell(fdt, offset, "timebase-frequency", tbfreq)));
549 _FDT((fdt_setprop_cell(fdt, offset, "clock-frequency", cpufreq)));
67d7d66f
DG
550 _FDT((fdt_setprop_cell(fdt, offset, "slb-size", cpu->hash64_opts->slb_size)));
551 _FDT((fdt_setprop_cell(fdt, offset, "ibm,slb-size", cpu->hash64_opts->slb_size)));
0da6f3fe
BR
552 _FDT((fdt_setprop_string(fdt, offset, "status", "okay")));
553 _FDT((fdt_setprop(fdt, offset, "64-bit", NULL, 0)));
554
555 if (env->spr_cb[SPR_PURR].oea_read) {
556 _FDT((fdt_setprop(fdt, offset, "ibm,purr", NULL, 0)));
557 }
558
58969eee 559 if (ppc_hash64_has(cpu, PPC_HASH64_1TSEG)) {
0da6f3fe
BR
560 _FDT((fdt_setprop(fdt, offset, "ibm,processor-segment-sizes",
561 segs, sizeof(segs))));
562 }
563
29386642 564 /* Advertise VSX (vector extensions) if available
0da6f3fe 565 * 1 == VMX / Altivec available
29386642
DG
566 * 2 == VSX available
567 *
568 * Only CPUs for which we create core types in spapr_cpu_core.c
569 * are possible, and all of those have VMX */
4e5fe368 570 if (spapr_get_cap(spapr, SPAPR_CAP_VSX) != 0) {
29386642
DG
571 _FDT((fdt_setprop_cell(fdt, offset, "ibm,vmx", 2)));
572 } else {
573 _FDT((fdt_setprop_cell(fdt, offset, "ibm,vmx", 1)));
0da6f3fe
BR
574 }
575
576 /* Advertise DFP (Decimal Floating Point) if available
577 * 0 / no property == no DFP
578 * 1 == DFP available */
4e5fe368 579 if (spapr_get_cap(spapr, SPAPR_CAP_DFP) != 0) {
0da6f3fe
BR
580 _FDT((fdt_setprop_cell(fdt, offset, "ibm,dfp", 1)));
581 }
582
644a2c99
DG
583 page_sizes_prop_size = ppc_create_page_sizes_prop(cpu, page_sizes_prop,
584 sizeof(page_sizes_prop));
0da6f3fe
BR
585 if (page_sizes_prop_size) {
586 _FDT((fdt_setprop(fdt, offset, "ibm,segment-page-sizes",
587 page_sizes_prop, page_sizes_prop_size)));
588 }
589
ee76a09f 590 spapr_populate_pa_features(spapr, cpu, fdt, offset, false);
90da0d5a 591
0da6f3fe 592 _FDT((fdt_setprop_cell(fdt, offset, "ibm,chip-id",
22419c2a 593 cs->cpu_index / vcpus_per_socket)));
0da6f3fe
BR
594
595 _FDT((fdt_setprop(fdt, offset, "ibm,pft-size",
596 pft_size_prop, sizeof(pft_size_prop))));
597
99861ecb
IM
598 if (nb_numa_nodes > 1) {
599 _FDT(spapr_fixup_cpu_numa_dt(fdt, offset, cpu));
600 }
0da6f3fe 601
12dbeb16 602 _FDT(spapr_fixup_cpu_smt_dt(fdt, offset, cpu, compat_smt));
c64abd1f
SB
603
604 if (pcc->radix_page_info) {
605 for (i = 0; i < pcc->radix_page_info->count; i++) {
606 radix_AP_encodings[i] =
607 cpu_to_be32(pcc->radix_page_info->entries[i]);
608 }
609 _FDT((fdt_setprop(fdt, offset, "ibm,processor-radix-AP-encodings",
610 radix_AP_encodings,
611 pcc->radix_page_info->count *
612 sizeof(radix_AP_encodings[0]))));
613 }
0da6f3fe
BR
614}
615
616static void spapr_populate_cpus_dt_node(void *fdt, sPAPRMachineState *spapr)
617{
618 CPUState *cs;
619 int cpus_offset;
620 char *nodename;
0da6f3fe
BR
621
622 cpus_offset = fdt_add_subnode(fdt, 0, "cpus");
623 _FDT(cpus_offset);
624 _FDT((fdt_setprop_cell(fdt, cpus_offset, "#address-cells", 0x1)));
625 _FDT((fdt_setprop_cell(fdt, cpus_offset, "#size-cells", 0x0)));
626
627 /*
628 * We walk the CPUs in reverse order to ensure that CPU DT nodes
629 * created by fdt_add_subnode() end up in the right order in FDT
630 * for the guest kernel the enumerate the CPUs correctly.
631 */
632 CPU_FOREACH_REVERSE(cs) {
633 PowerPCCPU *cpu = POWERPC_CPU(cs);
14bb4486 634 int index = spapr_get_vcpu_id(cpu);
0da6f3fe
BR
635 DeviceClass *dc = DEVICE_GET_CLASS(cs);
636 int offset;
637
5d0fb150 638 if (!spapr_is_thread0_in_vcore(spapr, cpu)) {
0da6f3fe
BR
639 continue;
640 }
641
642 nodename = g_strdup_printf("%s@%x", dc->fw_name, index);
643 offset = fdt_add_subnode(fdt, cpus_offset, nodename);
644 g_free(nodename);
645 _FDT(offset);
646 spapr_populate_cpu_dt(cs, fdt, offset, spapr);
647 }
648
649}
650
f47bd1c8
IM
651static uint32_t spapr_pc_dimm_node(MemoryDeviceInfoList *list, ram_addr_t addr)
652{
653 MemoryDeviceInfoList *info;
654
655 for (info = list; info; info = info->next) {
656 MemoryDeviceInfo *value = info->value;
657
658 if (value && value->type == MEMORY_DEVICE_INFO_KIND_DIMM) {
659 PCDIMMDeviceInfo *pcdimm_info = value->u.dimm.data;
660
661 if (pcdimm_info->addr >= addr &&
662 addr < (pcdimm_info->addr + pcdimm_info->size)) {
663 return pcdimm_info->node;
664 }
665 }
666 }
667
668 return -1;
669}
670
a324d6f1
BR
671struct sPAPRDrconfCellV2 {
672 uint32_t seq_lmbs;
673 uint64_t base_addr;
674 uint32_t drc_index;
675 uint32_t aa_index;
676 uint32_t flags;
677} QEMU_PACKED;
678
679typedef struct DrconfCellQueue {
680 struct sPAPRDrconfCellV2 cell;
681 QSIMPLEQ_ENTRY(DrconfCellQueue) entry;
682} DrconfCellQueue;
683
684static DrconfCellQueue *
685spapr_get_drconf_cell(uint32_t seq_lmbs, uint64_t base_addr,
686 uint32_t drc_index, uint32_t aa_index,
687 uint32_t flags)
03d196b7 688{
a324d6f1
BR
689 DrconfCellQueue *elem;
690
691 elem = g_malloc0(sizeof(*elem));
692 elem->cell.seq_lmbs = cpu_to_be32(seq_lmbs);
693 elem->cell.base_addr = cpu_to_be64(base_addr);
694 elem->cell.drc_index = cpu_to_be32(drc_index);
695 elem->cell.aa_index = cpu_to_be32(aa_index);
696 elem->cell.flags = cpu_to_be32(flags);
697
698 return elem;
699}
700
701/* ibm,dynamic-memory-v2 */
702static int spapr_populate_drmem_v2(sPAPRMachineState *spapr, void *fdt,
703 int offset, MemoryDeviceInfoList *dimms)
704{
b0c14ec4 705 MachineState *machine = MACHINE(spapr);
a324d6f1
BR
706 uint8_t *int_buf, *cur_index, buf_len;
707 int ret;
708 uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE;
709 uint64_t addr, cur_addr, size;
b0c14ec4
DH
710 uint32_t nr_boot_lmbs = (machine->device_memory->base / lmb_size);
711 uint64_t mem_end = machine->device_memory->base +
712 memory_region_size(&machine->device_memory->mr);
a324d6f1
BR
713 uint32_t node, nr_entries = 0;
714 sPAPRDRConnector *drc;
715 DrconfCellQueue *elem, *next;
716 MemoryDeviceInfoList *info;
717 QSIMPLEQ_HEAD(, DrconfCellQueue) drconf_queue
718 = QSIMPLEQ_HEAD_INITIALIZER(drconf_queue);
719
720 /* Entry to cover RAM and the gap area */
721 elem = spapr_get_drconf_cell(nr_boot_lmbs, 0, 0, -1,
722 SPAPR_LMB_FLAGS_RESERVED |
723 SPAPR_LMB_FLAGS_DRC_INVALID);
724 QSIMPLEQ_INSERT_TAIL(&drconf_queue, elem, entry);
725 nr_entries++;
726
b0c14ec4 727 cur_addr = machine->device_memory->base;
a324d6f1
BR
728 for (info = dimms; info; info = info->next) {
729 PCDIMMDeviceInfo *di = info->value->u.dimm.data;
730
731 addr = di->addr;
732 size = di->size;
733 node = di->node;
734
735 /* Entry for hot-pluggable area */
736 if (cur_addr < addr) {
737 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, cur_addr / lmb_size);
738 g_assert(drc);
739 elem = spapr_get_drconf_cell((addr - cur_addr) / lmb_size,
740 cur_addr, spapr_drc_index(drc), -1, 0);
741 QSIMPLEQ_INSERT_TAIL(&drconf_queue, elem, entry);
742 nr_entries++;
743 }
744
745 /* Entry for DIMM */
746 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, addr / lmb_size);
747 g_assert(drc);
748 elem = spapr_get_drconf_cell(size / lmb_size, addr,
749 spapr_drc_index(drc), node,
750 SPAPR_LMB_FLAGS_ASSIGNED);
751 QSIMPLEQ_INSERT_TAIL(&drconf_queue, elem, entry);
752 nr_entries++;
753 cur_addr = addr + size;
754 }
755
756 /* Entry for remaining hotpluggable area */
757 if (cur_addr < mem_end) {
758 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, cur_addr / lmb_size);
759 g_assert(drc);
760 elem = spapr_get_drconf_cell((mem_end - cur_addr) / lmb_size,
761 cur_addr, spapr_drc_index(drc), -1, 0);
762 QSIMPLEQ_INSERT_TAIL(&drconf_queue, elem, entry);
763 nr_entries++;
764 }
765
766 buf_len = nr_entries * sizeof(struct sPAPRDrconfCellV2) + sizeof(uint32_t);
767 int_buf = cur_index = g_malloc0(buf_len);
768 *(uint32_t *)int_buf = cpu_to_be32(nr_entries);
769 cur_index += sizeof(nr_entries);
770
771 QSIMPLEQ_FOREACH_SAFE(elem, &drconf_queue, entry, next) {
772 memcpy(cur_index, &elem->cell, sizeof(elem->cell));
773 cur_index += sizeof(elem->cell);
774 QSIMPLEQ_REMOVE(&drconf_queue, elem, DrconfCellQueue, entry);
775 g_free(elem);
776 }
777
778 ret = fdt_setprop(fdt, offset, "ibm,dynamic-memory-v2", int_buf, buf_len);
779 g_free(int_buf);
780 if (ret < 0) {
781 return -1;
782 }
783 return 0;
784}
785
786/* ibm,dynamic-memory */
787static int spapr_populate_drmem_v1(sPAPRMachineState *spapr, void *fdt,
788 int offset, MemoryDeviceInfoList *dimms)
789{
b0c14ec4 790 MachineState *machine = MACHINE(spapr);
a324d6f1 791 int i, ret;
03d196b7 792 uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE;
0c9269a5 793 uint32_t device_lmb_start = machine->device_memory->base / lmb_size;
b0c14ec4
DH
794 uint32_t nr_lmbs = (machine->device_memory->base +
795 memory_region_size(&machine->device_memory->mr)) /
d0e5a8f2 796 lmb_size;
03d196b7 797 uint32_t *int_buf, *cur_index, buf_len;
16c25aef 798
ef001f06
TH
799 /*
800 * Allocate enough buffer size to fit in ibm,dynamic-memory
ef001f06 801 */
a324d6f1 802 buf_len = (nr_lmbs * SPAPR_DR_LMB_LIST_ENTRY_SIZE + 1) * sizeof(uint32_t);
03d196b7 803 cur_index = int_buf = g_malloc0(buf_len);
03d196b7
BR
804 int_buf[0] = cpu_to_be32(nr_lmbs);
805 cur_index++;
806 for (i = 0; i < nr_lmbs; i++) {
d0e5a8f2 807 uint64_t addr = i * lmb_size;
03d196b7
BR
808 uint32_t *dynamic_memory = cur_index;
809
0c9269a5 810 if (i >= device_lmb_start) {
d0e5a8f2 811 sPAPRDRConnector *drc;
d0e5a8f2 812
fbf55397 813 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, i);
d0e5a8f2 814 g_assert(drc);
d0e5a8f2
BR
815
816 dynamic_memory[0] = cpu_to_be32(addr >> 32);
817 dynamic_memory[1] = cpu_to_be32(addr & 0xffffffff);
0b55aa91 818 dynamic_memory[2] = cpu_to_be32(spapr_drc_index(drc));
d0e5a8f2 819 dynamic_memory[3] = cpu_to_be32(0); /* reserved */
f47bd1c8 820 dynamic_memory[4] = cpu_to_be32(spapr_pc_dimm_node(dimms, addr));
d0e5a8f2
BR
821 if (memory_region_present(get_system_memory(), addr)) {
822 dynamic_memory[5] = cpu_to_be32(SPAPR_LMB_FLAGS_ASSIGNED);
823 } else {
824 dynamic_memory[5] = cpu_to_be32(0);
825 }
03d196b7 826 } else {
d0e5a8f2
BR
827 /*
828 * LMB information for RMA, boot time RAM and gap b/n RAM and
0c9269a5 829 * device memory region -- all these are marked as reserved
d0e5a8f2
BR
830 * and as having no valid DRC.
831 */
832 dynamic_memory[0] = cpu_to_be32(addr >> 32);
833 dynamic_memory[1] = cpu_to_be32(addr & 0xffffffff);
834 dynamic_memory[2] = cpu_to_be32(0);
835 dynamic_memory[3] = cpu_to_be32(0); /* reserved */
836 dynamic_memory[4] = cpu_to_be32(-1);
837 dynamic_memory[5] = cpu_to_be32(SPAPR_LMB_FLAGS_RESERVED |
838 SPAPR_LMB_FLAGS_DRC_INVALID);
03d196b7
BR
839 }
840
841 cur_index += SPAPR_DR_LMB_LIST_ENTRY_SIZE;
842 }
843 ret = fdt_setprop(fdt, offset, "ibm,dynamic-memory", int_buf, buf_len);
a324d6f1 844 g_free(int_buf);
03d196b7 845 if (ret < 0) {
a324d6f1
BR
846 return -1;
847 }
848 return 0;
849}
850
851/*
852 * Adds ibm,dynamic-reconfiguration-memory node.
853 * Refer to docs/specs/ppc-spapr-hotplug.txt for the documentation
854 * of this device tree node.
855 */
856static int spapr_populate_drconf_memory(sPAPRMachineState *spapr, void *fdt)
857{
858 MachineState *machine = MACHINE(spapr);
859 int ret, i, offset;
860 uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE;
861 uint32_t prop_lmb_size[] = {0, cpu_to_be32(lmb_size)};
862 uint32_t *int_buf, *cur_index, buf_len;
863 int nr_nodes = nb_numa_nodes ? nb_numa_nodes : 1;
864 MemoryDeviceInfoList *dimms = NULL;
865
866 /*
0c9269a5 867 * Don't create the node if there is no device memory
a324d6f1
BR
868 */
869 if (machine->ram_size == machine->maxram_size) {
870 return 0;
871 }
872
873 offset = fdt_add_subnode(fdt, 0, "ibm,dynamic-reconfiguration-memory");
874
875 ret = fdt_setprop(fdt, offset, "ibm,lmb-size", prop_lmb_size,
876 sizeof(prop_lmb_size));
877 if (ret < 0) {
878 return ret;
879 }
880
881 ret = fdt_setprop_cell(fdt, offset, "ibm,memory-flags-mask", 0xff);
882 if (ret < 0) {
883 return ret;
884 }
885
886 ret = fdt_setprop_cell(fdt, offset, "ibm,memory-preservation-time", 0x0);
887 if (ret < 0) {
888 return ret;
889 }
890
891 /* ibm,dynamic-memory or ibm,dynamic-memory-v2 */
2cc0e2e8 892 dimms = qmp_memory_device_list();
a324d6f1
BR
893 if (spapr_ovec_test(spapr->ov5_cas, OV5_DRMEM_V2)) {
894 ret = spapr_populate_drmem_v2(spapr, fdt, offset, dimms);
895 } else {
896 ret = spapr_populate_drmem_v1(spapr, fdt, offset, dimms);
897 }
898 qapi_free_MemoryDeviceInfoList(dimms);
899
900 if (ret < 0) {
901 return ret;
03d196b7
BR
902 }
903
904 /* ibm,associativity-lookup-arrays */
a324d6f1
BR
905 buf_len = (nr_nodes * 4 + 2) * sizeof(uint32_t);
906 cur_index = int_buf = g_malloc0(buf_len);
907
03d196b7 908 cur_index = int_buf;
6663864e 909 int_buf[0] = cpu_to_be32(nr_nodes);
03d196b7
BR
910 int_buf[1] = cpu_to_be32(4); /* Number of entries per associativity list */
911 cur_index += 2;
6663864e 912 for (i = 0; i < nr_nodes; i++) {
03d196b7
BR
913 uint32_t associativity[] = {
914 cpu_to_be32(0x0),
915 cpu_to_be32(0x0),
916 cpu_to_be32(0x0),
917 cpu_to_be32(i)
918 };
919 memcpy(cur_index, associativity, sizeof(associativity));
920 cur_index += 4;
921 }
922 ret = fdt_setprop(fdt, offset, "ibm,associativity-lookup-arrays", int_buf,
923 (cur_index - int_buf) * sizeof(uint32_t));
03d196b7 924 g_free(int_buf);
a324d6f1 925
03d196b7
BR
926 return ret;
927}
928
6787d27b
MR
929static int spapr_dt_cas_updates(sPAPRMachineState *spapr, void *fdt,
930 sPAPROptionVector *ov5_updates)
931{
932 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr);
417ece33 933 int ret = 0, offset;
6787d27b
MR
934
935 /* Generate ibm,dynamic-reconfiguration-memory node if required */
936 if (spapr_ovec_test(ov5_updates, OV5_DRCONF_MEMORY)) {
937 g_assert(smc->dr_lmb_enabled);
938 ret = spapr_populate_drconf_memory(spapr, fdt);
417ece33
MR
939 if (ret) {
940 goto out;
941 }
6787d27b
MR
942 }
943
417ece33
MR
944 offset = fdt_path_offset(fdt, "/chosen");
945 if (offset < 0) {
946 offset = fdt_add_subnode(fdt, 0, "chosen");
947 if (offset < 0) {
948 return offset;
949 }
950 }
951 ret = spapr_ovec_populate_dt(fdt, offset, spapr->ov5_cas,
952 "ibm,architecture-vec-5");
953
954out:
6787d27b
MR
955 return ret;
956}
957
10f12e64
DHB
958static bool spapr_hotplugged_dev_before_cas(void)
959{
960 Object *drc_container, *obj;
961 ObjectProperty *prop;
962 ObjectPropertyIterator iter;
963
964 drc_container = container_get(object_get_root(), "/dr-connector");
965 object_property_iter_init(&iter, drc_container);
966 while ((prop = object_property_iter_next(&iter))) {
967 if (!strstart(prop->type, "link<", NULL)) {
968 continue;
969 }
970 obj = object_property_get_link(drc_container, prop->name, NULL);
971 if (spapr_drc_needed(obj)) {
972 return true;
973 }
974 }
975 return false;
976}
977
03d196b7
BR
978int spapr_h_cas_compose_response(sPAPRMachineState *spapr,
979 target_ulong addr, target_ulong size,
6787d27b 980 sPAPROptionVector *ov5_updates)
03d196b7
BR
981{
982 void *fdt, *fdt_skel;
983 sPAPRDeviceTreeUpdateHeader hdr = { .version_id = 1 };
03d196b7 984
10f12e64
DHB
985 if (spapr_hotplugged_dev_before_cas()) {
986 return 1;
987 }
988
827b17c4
GK
989 if (size < sizeof(hdr) || size > FW_MAX_SIZE) {
990 error_report("SLOF provided an unexpected CAS buffer size "
991 TARGET_FMT_lu " (min: %zu, max: %u)",
992 size, sizeof(hdr), FW_MAX_SIZE);
993 exit(EXIT_FAILURE);
994 }
995
03d196b7
BR
996 size -= sizeof(hdr);
997
10f12e64 998 /* Create skeleton */
03d196b7
BR
999 fdt_skel = g_malloc0(size);
1000 _FDT((fdt_create(fdt_skel, size)));
127f03e4 1001 _FDT((fdt_finish_reservemap(fdt_skel)));
03d196b7
BR
1002 _FDT((fdt_begin_node(fdt_skel, "")));
1003 _FDT((fdt_end_node(fdt_skel)));
1004 _FDT((fdt_finish(fdt_skel)));
1005 fdt = g_malloc0(size);
1006 _FDT((fdt_open_into(fdt_skel, fdt, size)));
1007 g_free(fdt_skel);
1008
1009 /* Fixup cpu nodes */
5b120785 1010 _FDT((spapr_fixup_cpu_dt(fdt, spapr)));
03d196b7 1011
6787d27b
MR
1012 if (spapr_dt_cas_updates(spapr, fdt, ov5_updates)) {
1013 return -1;
03d196b7
BR
1014 }
1015
1016 /* Pack resulting tree */
1017 _FDT((fdt_pack(fdt)));
1018
1019 if (fdt_totalsize(fdt) + sizeof(hdr) > size) {
1020 trace_spapr_cas_failed(size);
1021 return -1;
1022 }
1023
1024 cpu_physical_memory_write(addr, &hdr, sizeof(hdr));
1025 cpu_physical_memory_write(addr + sizeof(hdr), fdt, fdt_totalsize(fdt));
1026 trace_spapr_cas_continue(fdt_totalsize(fdt) + sizeof(hdr));
1027 g_free(fdt);
1028
1029 return 0;
1030}
1031
3f5dabce
DG
1032static void spapr_dt_rtas(sPAPRMachineState *spapr, void *fdt)
1033{
1034 int rtas;
1035 GString *hypertas = g_string_sized_new(256);
1036 GString *qemu_hypertas = g_string_sized_new(256);
1037 uint32_t refpoints[] = { cpu_to_be32(0x4), cpu_to_be32(0x4) };
0c9269a5 1038 uint64_t max_device_addr = MACHINE(spapr)->device_memory->base +
b0c14ec4 1039 memory_region_size(&MACHINE(spapr)->device_memory->mr);
3f5dabce 1040 uint32_t lrdr_capacity[] = {
0c9269a5
DH
1041 cpu_to_be32(max_device_addr >> 32),
1042 cpu_to_be32(max_device_addr & 0xffffffff),
3f5dabce
DG
1043 0, cpu_to_be32(SPAPR_MEMORY_BLOCK_SIZE),
1044 cpu_to_be32(max_cpus / smp_threads),
1045 };
da9f80fb
SP
1046 uint32_t maxdomains[] = {
1047 cpu_to_be32(4),
1048 cpu_to_be32(0),
1049 cpu_to_be32(0),
1050 cpu_to_be32(0),
1051 cpu_to_be32(nb_numa_nodes ? nb_numa_nodes - 1 : 0),
1052 };
3f5dabce
DG
1053
1054 _FDT(rtas = fdt_add_subnode(fdt, 0, "rtas"));
1055
1056 /* hypertas */
1057 add_str(hypertas, "hcall-pft");
1058 add_str(hypertas, "hcall-term");
1059 add_str(hypertas, "hcall-dabr");
1060 add_str(hypertas, "hcall-interrupt");
1061 add_str(hypertas, "hcall-tce");
1062 add_str(hypertas, "hcall-vio");
1063 add_str(hypertas, "hcall-splpar");
1064 add_str(hypertas, "hcall-bulk");
1065 add_str(hypertas, "hcall-set-mode");
1066 add_str(hypertas, "hcall-sprg0");
1067 add_str(hypertas, "hcall-copy");
1068 add_str(hypertas, "hcall-debug");
1069 add_str(qemu_hypertas, "hcall-memop1");
1070
1071 if (!kvm_enabled() || kvmppc_spapr_use_multitce()) {
1072 add_str(hypertas, "hcall-multi-tce");
1073 }
30f4b05b
DG
1074
1075 if (spapr->resize_hpt != SPAPR_RESIZE_HPT_DISABLED) {
1076 add_str(hypertas, "hcall-hpt-resize");
1077 }
1078
3f5dabce
DG
1079 _FDT(fdt_setprop(fdt, rtas, "ibm,hypertas-functions",
1080 hypertas->str, hypertas->len));
1081 g_string_free(hypertas, TRUE);
1082 _FDT(fdt_setprop(fdt, rtas, "qemu,hypertas-functions",
1083 qemu_hypertas->str, qemu_hypertas->len));
1084 g_string_free(qemu_hypertas, TRUE);
1085
1086 _FDT(fdt_setprop(fdt, rtas, "ibm,associativity-reference-points",
1087 refpoints, sizeof(refpoints)));
1088
da9f80fb
SP
1089 _FDT(fdt_setprop(fdt, rtas, "ibm,max-associativity-domains",
1090 maxdomains, sizeof(maxdomains)));
1091
3f5dabce
DG
1092 _FDT(fdt_setprop_cell(fdt, rtas, "rtas-error-log-max",
1093 RTAS_ERROR_LOG_MAX));
1094 _FDT(fdt_setprop_cell(fdt, rtas, "rtas-event-scan-rate",
1095 RTAS_EVENT_SCAN_RATE));
1096
4f441474
DG
1097 g_assert(msi_nonbroken);
1098 _FDT(fdt_setprop(fdt, rtas, "ibm,change-msix-capable", NULL, 0));
3f5dabce
DG
1099
1100 /*
1101 * According to PAPR, rtas ibm,os-term does not guarantee a return
1102 * back to the guest cpu.
1103 *
1104 * While an additional ibm,extended-os-term property indicates
1105 * that rtas call return will always occur. Set this property.
1106 */
1107 _FDT(fdt_setprop(fdt, rtas, "ibm,extended-os-term", NULL, 0));
1108
1109 _FDT(fdt_setprop(fdt, rtas, "ibm,lrdr-capacity",
1110 lrdr_capacity, sizeof(lrdr_capacity)));
1111
1112 spapr_dt_rtas_tokens(fdt, rtas);
1113}
1114
9fb4541f
SB
1115/* Prepare ibm,arch-vec-5-platform-support, which indicates the MMU features
1116 * that the guest may request and thus the valid values for bytes 24..26 of
1117 * option vector 5: */
1118static void spapr_dt_ov5_platform_support(void *fdt, int chosen)
1119{
545d6e2b
SJS
1120 PowerPCCPU *first_ppc_cpu = POWERPC_CPU(first_cpu);
1121
f2b14e3a 1122 char val[2 * 4] = {
21f3f8db 1123 23, 0x00, /* Xive mode, filled in below. */
9fb4541f
SB
1124 24, 0x00, /* Hash/Radix, filled in below. */
1125 25, 0x00, /* Hash options: Segment Tables == no, GTSE == no. */
1126 26, 0x40, /* Radix options: GTSE == yes. */
1127 };
1128
7abd43ba
SJS
1129 if (!ppc_check_compat(first_ppc_cpu, CPU_POWERPC_LOGICAL_3_00, 0,
1130 first_ppc_cpu->compat_pvr)) {
1131 /* If we're in a pre POWER9 compat mode then the guest should do hash */
1132 val[3] = 0x00; /* Hash */
1133 } else if (kvm_enabled()) {
9fb4541f 1134 if (kvmppc_has_cap_mmu_radix() && kvmppc_has_cap_mmu_hash_v3()) {
f2b14e3a 1135 val[3] = 0x80; /* OV5_MMU_BOTH */
9fb4541f 1136 } else if (kvmppc_has_cap_mmu_radix()) {
f2b14e3a 1137 val[3] = 0x40; /* OV5_MMU_RADIX_300 */
9fb4541f 1138 } else {
f2b14e3a 1139 val[3] = 0x00; /* Hash */
9fb4541f
SB
1140 }
1141 } else {
7abd43ba
SJS
1142 /* V3 MMU supports both hash and radix in tcg (with dynamic switching) */
1143 val[3] = 0xC0;
9fb4541f
SB
1144 }
1145 _FDT(fdt_setprop(fdt, chosen, "ibm,arch-vec-5-platform-support",
1146 val, sizeof(val)));
1147}
1148
7c866c6a
DG
1149static void spapr_dt_chosen(sPAPRMachineState *spapr, void *fdt)
1150{
1151 MachineState *machine = MACHINE(spapr);
1152 int chosen;
1153 const char *boot_device = machine->boot_order;
1154 char *stdout_path = spapr_vio_stdout_path(spapr->vio_bus);
1155 size_t cb = 0;
1156 char *bootlist = get_boot_devices_list(&cb, true);
7c866c6a
DG
1157
1158 _FDT(chosen = fdt_add_subnode(fdt, 0, "chosen"));
1159
7c866c6a
DG
1160 _FDT(fdt_setprop_string(fdt, chosen, "bootargs", machine->kernel_cmdline));
1161 _FDT(fdt_setprop_cell(fdt, chosen, "linux,initrd-start",
1162 spapr->initrd_base));
1163 _FDT(fdt_setprop_cell(fdt, chosen, "linux,initrd-end",
1164 spapr->initrd_base + spapr->initrd_size));
1165
1166 if (spapr->kernel_size) {
1167 uint64_t kprop[2] = { cpu_to_be64(KERNEL_LOAD_ADDR),
1168 cpu_to_be64(spapr->kernel_size) };
1169
1170 _FDT(fdt_setprop(fdt, chosen, "qemu,boot-kernel",
1171 &kprop, sizeof(kprop)));
1172 if (spapr->kernel_le) {
1173 _FDT(fdt_setprop(fdt, chosen, "qemu,boot-kernel-le", NULL, 0));
1174 }
1175 }
1176 if (boot_menu) {
1177 _FDT((fdt_setprop_cell(fdt, chosen, "qemu,boot-menu", boot_menu)));
1178 }
1179 _FDT(fdt_setprop_cell(fdt, chosen, "qemu,graphic-width", graphic_width));
1180 _FDT(fdt_setprop_cell(fdt, chosen, "qemu,graphic-height", graphic_height));
1181 _FDT(fdt_setprop_cell(fdt, chosen, "qemu,graphic-depth", graphic_depth));
1182
1183 if (cb && bootlist) {
1184 int i;
1185
1186 for (i = 0; i < cb; i++) {
1187 if (bootlist[i] == '\n') {
1188 bootlist[i] = ' ';
1189 }
1190 }
1191 _FDT(fdt_setprop_string(fdt, chosen, "qemu,boot-list", bootlist));
1192 }
1193
1194 if (boot_device && strlen(boot_device)) {
1195 _FDT(fdt_setprop_string(fdt, chosen, "qemu,boot-device", boot_device));
1196 }
1197
1198 if (!spapr->has_graphics && stdout_path) {
90ee4e01
ND
1199 /*
1200 * "linux,stdout-path" and "stdout" properties are deprecated by linux
1201 * kernel. New platforms should only use the "stdout-path" property. Set
1202 * the new property and continue using older property to remain
1203 * compatible with the existing firmware.
1204 */
7c866c6a 1205 _FDT(fdt_setprop_string(fdt, chosen, "linux,stdout-path", stdout_path));
90ee4e01 1206 _FDT(fdt_setprop_string(fdt, chosen, "stdout-path", stdout_path));
7c866c6a
DG
1207 }
1208
9fb4541f
SB
1209 spapr_dt_ov5_platform_support(fdt, chosen);
1210
7c866c6a
DG
1211 g_free(stdout_path);
1212 g_free(bootlist);
1213}
1214
fca5f2dc
DG
1215static void spapr_dt_hypervisor(sPAPRMachineState *spapr, void *fdt)
1216{
1217 /* The /hypervisor node isn't in PAPR - this is a hack to allow PR
1218 * KVM to work under pHyp with some guest co-operation */
1219 int hypervisor;
1220 uint8_t hypercall[16];
1221
1222 _FDT(hypervisor = fdt_add_subnode(fdt, 0, "hypervisor"));
1223 /* indicate KVM hypercall interface */
1224 _FDT(fdt_setprop_string(fdt, hypervisor, "compatible", "linux,kvm"));
1225 if (kvmppc_has_cap_fixup_hcalls()) {
1226 /*
1227 * Older KVM versions with older guest kernels were broken
1228 * with the magic page, don't allow the guest to map it.
1229 */
1230 if (!kvmppc_get_hypercall(first_cpu->env_ptr, hypercall,
1231 sizeof(hypercall))) {
1232 _FDT(fdt_setprop(fdt, hypervisor, "hcall-instructions",
1233 hypercall, sizeof(hypercall)));
1234 }
1235 }
1236}
1237
997b6cfc
DG
1238static void *spapr_build_fdt(sPAPRMachineState *spapr,
1239 hwaddr rtas_addr,
1240 hwaddr rtas_size)
a3467baa 1241{
c86c1aff 1242 MachineState *machine = MACHINE(spapr);
3c0c47e3 1243 MachineClass *mc = MACHINE_GET_CLASS(machine);
c20d332a 1244 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(machine);
7c866c6a 1245 int ret;
a3467baa 1246 void *fdt;
3384f95c 1247 sPAPRPHBState *phb;
398a0bd5 1248 char *buf;
a3467baa 1249
398a0bd5
DG
1250 fdt = g_malloc0(FDT_MAX_SIZE);
1251 _FDT((fdt_create_empty_tree(fdt, FDT_MAX_SIZE)));
a3467baa 1252
398a0bd5
DG
1253 /* Root node */
1254 _FDT(fdt_setprop_string(fdt, 0, "device_type", "chrp"));
1255 _FDT(fdt_setprop_string(fdt, 0, "model", "IBM pSeries (emulated by qemu)"));
1256 _FDT(fdt_setprop_string(fdt, 0, "compatible", "qemu,pseries"));
1257
1258 /*
1259 * Add info to guest to indentify which host is it being run on
1260 * and what is the uuid of the guest
1261 */
1262 if (kvmppc_get_host_model(&buf)) {
1263 _FDT(fdt_setprop_string(fdt, 0, "host-model", buf));
1264 g_free(buf);
1265 }
1266 if (kvmppc_get_host_serial(&buf)) {
1267 _FDT(fdt_setprop_string(fdt, 0, "host-serial", buf));
1268 g_free(buf);
1269 }
1270
1271 buf = qemu_uuid_unparse_strdup(&qemu_uuid);
1272
1273 _FDT(fdt_setprop_string(fdt, 0, "vm,uuid", buf));
1274 if (qemu_uuid_set) {
1275 _FDT(fdt_setprop_string(fdt, 0, "system-id", buf));
1276 }
1277 g_free(buf);
1278
1279 if (qemu_get_vm_name()) {
1280 _FDT(fdt_setprop_string(fdt, 0, "ibm,partition-name",
1281 qemu_get_vm_name()));
1282 }
1283
1284 _FDT(fdt_setprop_cell(fdt, 0, "#address-cells", 2));
1285 _FDT(fdt_setprop_cell(fdt, 0, "#size-cells", 2));
4040ab72 1286
fc7e0765 1287 /* /interrupt controller */
72194664 1288 spapr_dt_xics(xics_max_server_number(spapr), fdt, PHANDLE_XICP);
fc7e0765 1289
e8f986fc
BR
1290 ret = spapr_populate_memory(spapr, fdt);
1291 if (ret < 0) {
ce9863b7 1292 error_report("couldn't setup memory nodes in fdt");
e8f986fc 1293 exit(1);
7f763a5d
DG
1294 }
1295
bf5a6696
DG
1296 /* /vdevice */
1297 spapr_dt_vdevice(spapr->vio_bus, fdt);
4040ab72 1298
4d9392be
TH
1299 if (object_resolve_path_type("", TYPE_SPAPR_RNG, NULL)) {
1300 ret = spapr_rng_populate_dt(fdt);
1301 if (ret < 0) {
ce9863b7 1302 error_report("could not set up rng device in the fdt");
4d9392be
TH
1303 exit(1);
1304 }
1305 }
1306
3384f95c 1307 QLIST_FOREACH(phb, &spapr->phbs, list) {
e0fdbd7c 1308 ret = spapr_populate_pci_dt(phb, PHANDLE_XICP, fdt);
da34fed7
TH
1309 if (ret < 0) {
1310 error_report("couldn't setup PCI devices in fdt");
1311 exit(1);
1312 }
3384f95c
DG
1313 }
1314
0da6f3fe
BR
1315 /* cpus */
1316 spapr_populate_cpus_dt_node(fdt, spapr);
6e806cc3 1317
c20d332a
BR
1318 if (smc->dr_lmb_enabled) {
1319 _FDT(spapr_drc_populate_dt(fdt, 0, NULL, SPAPR_DR_CONNECTOR_TYPE_LMB));
1320 }
1321
c5514d0e 1322 if (mc->has_hotpluggable_cpus) {
af81cf32
BR
1323 int offset = fdt_path_offset(fdt, "/cpus");
1324 ret = spapr_drc_populate_dt(fdt, offset, NULL,
1325 SPAPR_DR_CONNECTOR_TYPE_CPU);
1326 if (ret < 0) {
1327 error_report("Couldn't set up CPU DR device tree properties");
1328 exit(1);
1329 }
1330 }
1331
ffb1e275 1332 /* /event-sources */
ffbb1705 1333 spapr_dt_events(spapr, fdt);
ffb1e275 1334
3f5dabce
DG
1335 /* /rtas */
1336 spapr_dt_rtas(spapr, fdt);
1337
7c866c6a
DG
1338 /* /chosen */
1339 spapr_dt_chosen(spapr, fdt);
cf6e5223 1340
fca5f2dc
DG
1341 /* /hypervisor */
1342 if (kvm_enabled()) {
1343 spapr_dt_hypervisor(spapr, fdt);
1344 }
1345
cf6e5223
DG
1346 /* Build memory reserve map */
1347 if (spapr->kernel_size) {
1348 _FDT((fdt_add_mem_rsv(fdt, KERNEL_LOAD_ADDR, spapr->kernel_size)));
1349 }
1350 if (spapr->initrd_size) {
1351 _FDT((fdt_add_mem_rsv(fdt, spapr->initrd_base, spapr->initrd_size)));
1352 }
1353
6787d27b
MR
1354 /* ibm,client-architecture-support updates */
1355 ret = spapr_dt_cas_updates(spapr, fdt, spapr->ov5_cas);
1356 if (ret < 0) {
1357 error_report("couldn't setup CAS properties fdt");
1358 exit(1);
1359 }
1360
997b6cfc 1361 return fdt;
9fdf0c29
DG
1362}
1363
1364static uint64_t translate_kernel_address(void *opaque, uint64_t addr)
1365{
1366 return (addr & 0x0fffffff) + KERNEL_LOAD_ADDR;
1367}
1368
1d1be34d
DG
1369static void emulate_spapr_hypercall(PPCVirtualHypervisor *vhyp,
1370 PowerPCCPU *cpu)
9fdf0c29 1371{
1b14670a
AF
1372 CPUPPCState *env = &cpu->env;
1373
8d04fb55
JK
1374 /* The TCG path should also be holding the BQL at this point */
1375 g_assert(qemu_mutex_iothread_locked());
1376
efcb9383
DG
1377 if (msr_pr) {
1378 hcall_dprintf("Hypercall made with MSR[PR]=1\n");
1379 env->gpr[3] = H_PRIVILEGE;
1380 } else {
aa100fa4 1381 env->gpr[3] = spapr_hypercall(cpu, env->gpr[3], &env->gpr[4]);
efcb9383 1382 }
9fdf0c29
DG
1383}
1384
9861bb3e
SJS
1385static uint64_t spapr_get_patbe(PPCVirtualHypervisor *vhyp)
1386{
1387 sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);
1388
1389 return spapr->patb_entry;
1390}
1391
e6b8fd24
SMJ
1392#define HPTE(_table, _i) (void *)(((uint64_t *)(_table)) + ((_i) * 2))
1393#define HPTE_VALID(_hpte) (tswap64(*((uint64_t *)(_hpte))) & HPTE64_V_VALID)
1394#define HPTE_DIRTY(_hpte) (tswap64(*((uint64_t *)(_hpte))) & HPTE64_V_HPTE_DIRTY)
1395#define CLEAN_HPTE(_hpte) ((*(uint64_t *)(_hpte)) &= tswap64(~HPTE64_V_HPTE_DIRTY))
1396#define DIRTY_HPTE(_hpte) ((*(uint64_t *)(_hpte)) |= tswap64(HPTE64_V_HPTE_DIRTY))
1397
715c5407
DG
1398/*
1399 * Get the fd to access the kernel htab, re-opening it if necessary
1400 */
1401static int get_htab_fd(sPAPRMachineState *spapr)
1402{
14b0d748
GK
1403 Error *local_err = NULL;
1404
715c5407
DG
1405 if (spapr->htab_fd >= 0) {
1406 return spapr->htab_fd;
1407 }
1408
14b0d748 1409 spapr->htab_fd = kvmppc_get_htab_fd(false, 0, &local_err);
715c5407 1410 if (spapr->htab_fd < 0) {
14b0d748 1411 error_report_err(local_err);
715c5407
DG
1412 }
1413
1414 return spapr->htab_fd;
1415}
1416
b4db5413 1417void close_htab_fd(sPAPRMachineState *spapr)
715c5407
DG
1418{
1419 if (spapr->htab_fd >= 0) {
1420 close(spapr->htab_fd);
1421 }
1422 spapr->htab_fd = -1;
1423}
1424
e57ca75c
DG
1425static hwaddr spapr_hpt_mask(PPCVirtualHypervisor *vhyp)
1426{
1427 sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);
1428
1429 return HTAB_SIZE(spapr) / HASH_PTEG_SIZE_64 - 1;
1430}
1431
1ec26c75
GK
1432static target_ulong spapr_encode_hpt_for_kvm_pr(PPCVirtualHypervisor *vhyp)
1433{
1434 sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);
1435
1436 assert(kvm_enabled());
1437
1438 if (!spapr->htab) {
1439 return 0;
1440 }
1441
1442 return (target_ulong)(uintptr_t)spapr->htab | (spapr->htab_shift - 18);
1443}
1444
e57ca75c
DG
1445static const ppc_hash_pte64_t *spapr_map_hptes(PPCVirtualHypervisor *vhyp,
1446 hwaddr ptex, int n)
1447{
1448 sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);
1449 hwaddr pte_offset = ptex * HASH_PTE_SIZE_64;
1450
1451 if (!spapr->htab) {
1452 /*
1453 * HTAB is controlled by KVM. Fetch into temporary buffer
1454 */
1455 ppc_hash_pte64_t *hptes = g_malloc(n * HASH_PTE_SIZE_64);
1456 kvmppc_read_hptes(hptes, ptex, n);
1457 return hptes;
1458 }
1459
1460 /*
1461 * HTAB is controlled by QEMU. Just point to the internally
1462 * accessible PTEG.
1463 */
1464 return (const ppc_hash_pte64_t *)(spapr->htab + pte_offset);
1465}
1466
1467static void spapr_unmap_hptes(PPCVirtualHypervisor *vhyp,
1468 const ppc_hash_pte64_t *hptes,
1469 hwaddr ptex, int n)
1470{
1471 sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);
1472
1473 if (!spapr->htab) {
1474 g_free((void *)hptes);
1475 }
1476
1477 /* Nothing to do for qemu managed HPT */
1478}
1479
1480static void spapr_store_hpte(PPCVirtualHypervisor *vhyp, hwaddr ptex,
1481 uint64_t pte0, uint64_t pte1)
1482{
1483 sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);
1484 hwaddr offset = ptex * HASH_PTE_SIZE_64;
1485
1486 if (!spapr->htab) {
1487 kvmppc_write_hpte(ptex, pte0, pte1);
1488 } else {
1489 stq_p(spapr->htab + offset, pte0);
1490 stq_p(spapr->htab + offset + HASH_PTE_SIZE_64 / 2, pte1);
1491 }
1492}
1493
0b0b8310 1494int spapr_hpt_shift_for_ramsize(uint64_t ramsize)
8dfe8e7f
DG
1495{
1496 int shift;
1497
1498 /* We aim for a hash table of size 1/128 the size of RAM (rounded
1499 * up). The PAPR recommendation is actually 1/64 of RAM size, but
1500 * that's much more than is needed for Linux guests */
1501 shift = ctz64(pow2ceil(ramsize)) - 7;
1502 shift = MAX(shift, 18); /* Minimum architected size */
1503 shift = MIN(shift, 46); /* Maximum architected size */
1504 return shift;
1505}
1506
06ec79e8
BR
1507void spapr_free_hpt(sPAPRMachineState *spapr)
1508{
1509 g_free(spapr->htab);
1510 spapr->htab = NULL;
1511 spapr->htab_shift = 0;
1512 close_htab_fd(spapr);
1513}
1514
2772cf6b
DG
1515void spapr_reallocate_hpt(sPAPRMachineState *spapr, int shift,
1516 Error **errp)
7f763a5d 1517{
c5f54f3e
DG
1518 long rc;
1519
1520 /* Clean up any HPT info from a previous boot */
06ec79e8 1521 spapr_free_hpt(spapr);
c5f54f3e
DG
1522
1523 rc = kvmppc_reset_htab(shift);
1524 if (rc < 0) {
1525 /* kernel-side HPT needed, but couldn't allocate one */
1526 error_setg_errno(errp, errno,
1527 "Failed to allocate KVM HPT of order %d (try smaller maxmem?)",
1528 shift);
1529 /* This is almost certainly fatal, but if the caller really
1530 * wants to carry on with shift == 0, it's welcome to try */
1531 } else if (rc > 0) {
1532 /* kernel-side HPT allocated */
1533 if (rc != shift) {
1534 error_setg(errp,
1535 "Requested order %d HPT, but kernel allocated order %ld (try smaller maxmem?)",
1536 shift, rc);
7735feda
BR
1537 }
1538
7f763a5d 1539 spapr->htab_shift = shift;
c18ad9a5 1540 spapr->htab = NULL;
b817772a 1541 } else {
c5f54f3e
DG
1542 /* kernel-side HPT not needed, allocate in userspace instead */
1543 size_t size = 1ULL << shift;
1544 int i;
b817772a 1545
c5f54f3e
DG
1546 spapr->htab = qemu_memalign(size, size);
1547 if (!spapr->htab) {
1548 error_setg_errno(errp, errno,
1549 "Could not allocate HPT of order %d", shift);
1550 return;
7735feda
BR
1551 }
1552
c5f54f3e
DG
1553 memset(spapr->htab, 0, size);
1554 spapr->htab_shift = shift;
e6b8fd24 1555
c5f54f3e
DG
1556 for (i = 0; i < size / HASH_PTE_SIZE_64; i++) {
1557 DIRTY_HPTE(HPTE(spapr->htab, i));
e6b8fd24 1558 }
7f763a5d 1559 }
ee4d9ecc
SJS
1560 /* We're setting up a hash table, so that means we're not radix */
1561 spapr->patb_entry = 0;
9fdf0c29
DG
1562}
1563
b4db5413
SJS
1564void spapr_setup_hpt_and_vrma(sPAPRMachineState *spapr)
1565{
2772cf6b
DG
1566 int hpt_shift;
1567
1568 if ((spapr->resize_hpt == SPAPR_RESIZE_HPT_DISABLED)
1569 || (spapr->cas_reboot
1570 && !spapr_ovec_test(spapr->ov5_cas, OV5_HPT_RESIZE))) {
1571 hpt_shift = spapr_hpt_shift_for_ramsize(MACHINE(spapr)->maxram_size);
1572 } else {
768a20f3
DG
1573 uint64_t current_ram_size;
1574
1575 current_ram_size = MACHINE(spapr)->ram_size + get_plugged_memory_size();
1576 hpt_shift = spapr_hpt_shift_for_ramsize(current_ram_size);
2772cf6b
DG
1577 }
1578 spapr_reallocate_hpt(spapr, hpt_shift, &error_fatal);
1579
b4db5413 1580 if (spapr->vrma_adjust) {
c86c1aff 1581 spapr->rma_size = kvmppc_rma_size(spapr_node0_size(MACHINE(spapr)),
b4db5413
SJS
1582 spapr->htab_shift);
1583 }
b4db5413
SJS
1584}
1585
82512483
GK
1586static int spapr_reset_drcs(Object *child, void *opaque)
1587{
1588 sPAPRDRConnector *drc =
1589 (sPAPRDRConnector *) object_dynamic_cast(child,
1590 TYPE_SPAPR_DR_CONNECTOR);
1591
1592 if (drc) {
1593 spapr_drc_reset(drc);
1594 }
1595
1596 return 0;
1597}
1598
bcb5ce08 1599static void spapr_machine_reset(void)
a3467baa 1600{
c5f54f3e
DG
1601 MachineState *machine = MACHINE(qdev_get_machine());
1602 sPAPRMachineState *spapr = SPAPR_MACHINE(machine);
182735ef 1603 PowerPCCPU *first_ppc_cpu;
b7d1f77a 1604 uint32_t rtas_limit;
cae172ab 1605 hwaddr rtas_addr, fdt_addr;
997b6cfc
DG
1606 void *fdt;
1607 int rc;
259186a7 1608
33face6b
DG
1609 spapr_caps_reset(spapr);
1610
1481fe5f
LV
1611 first_ppc_cpu = POWERPC_CPU(first_cpu);
1612 if (kvm_enabled() && kvmppc_has_cap_mmu_radix() &&
1613 ppc_check_compat(first_ppc_cpu, CPU_POWERPC_LOGICAL_3_00, 0,
1614 spapr->max_compat_pvr)) {
b4db5413
SJS
1615 /* If using KVM with radix mode available, VCPUs can be started
1616 * without a HPT because KVM will start them in radix mode.
1617 * Set the GR bit in PATB so that we know there is no HPT. */
1618 spapr->patb_entry = PATBE1_GR;
1619 } else {
b4db5413 1620 spapr_setup_hpt_and_vrma(spapr);
c5f54f3e 1621 }
a3467baa 1622
9012a53f
GK
1623 /* if this reset wasn't generated by CAS, we should reset our
1624 * negotiated options and start from scratch */
1625 if (!spapr->cas_reboot) {
1626 spapr_ovec_cleanup(spapr->ov5_cas);
1627 spapr->ov5_cas = spapr_ovec_new();
1628
1629 ppc_set_compat(first_ppc_cpu, spapr->max_compat_pvr, &error_fatal);
1630 }
1631
c8787ad4 1632 qemu_devices_reset();
82512483
GK
1633
1634 /* DRC reset may cause a device to be unplugged. This will cause troubles
1635 * if this device is used by another device (eg, a running vhost backend
1636 * will crash QEMU if the DIMM holding the vring goes away). To avoid such
1637 * situations, we reset DRCs after all devices have been reset.
1638 */
1639 object_child_foreach_recursive(object_get_root(), spapr_reset_drcs, NULL);
1640
56258174 1641 spapr_clear_pending_events(spapr);
a3467baa 1642
b7d1f77a
BH
1643 /*
1644 * We place the device tree and RTAS just below either the top of the RMA,
1645 * or just below 2GB, whichever is lowere, so that it can be
1646 * processed with 32-bit real mode code if necessary
1647 */
1648 rtas_limit = MIN(spapr->rma_size, RTAS_MAX_ADDR);
cae172ab
DG
1649 rtas_addr = rtas_limit - RTAS_MAX_SIZE;
1650 fdt_addr = rtas_addr - FDT_MAX_SIZE;
b7d1f77a 1651
cae172ab 1652 fdt = spapr_build_fdt(spapr, rtas_addr, spapr->rtas_size);
a3467baa 1653
2cac78c1 1654 spapr_load_rtas(spapr, fdt, rtas_addr);
b7d1f77a 1655
997b6cfc
DG
1656 rc = fdt_pack(fdt);
1657
1658 /* Should only fail if we've built a corrupted tree */
1659 assert(rc == 0);
1660
1661 if (fdt_totalsize(fdt) > FDT_MAX_SIZE) {
1662 error_report("FDT too big ! 0x%x bytes (max is 0x%x)",
1663 fdt_totalsize(fdt), FDT_MAX_SIZE);
1664 exit(1);
1665 }
1666
1667 /* Load the fdt */
1668 qemu_fdt_dumpdtb(fdt, fdt_totalsize(fdt));
cae172ab 1669 cpu_physical_memory_write(fdt_addr, fdt, fdt_totalsize(fdt));
997b6cfc
DG
1670 g_free(fdt);
1671
a3467baa 1672 /* Set up the entry state */
84369f63 1673 spapr_cpu_set_entry_state(first_ppc_cpu, SPAPR_ENTRY_POINT, fdt_addr);
182735ef 1674 first_ppc_cpu->env.gpr[5] = 0;
a3467baa 1675
6787d27b 1676 spapr->cas_reboot = false;
a3467baa
DG
1677}
1678
28e02042 1679static void spapr_create_nvram(sPAPRMachineState *spapr)
639e8102 1680{
2ff3de68 1681 DeviceState *dev = qdev_create(&spapr->vio_bus->bus, "spapr-nvram");
3978b863 1682 DriveInfo *dinfo = drive_get(IF_PFLASH, 0, 0);
639e8102 1683
3978b863 1684 if (dinfo) {
6231a6da
MA
1685 qdev_prop_set_drive(dev, "drive", blk_by_legacy_dinfo(dinfo),
1686 &error_fatal);
639e8102
DG
1687 }
1688
1689 qdev_init_nofail(dev);
1690
1691 spapr->nvram = (struct sPAPRNVRAM *)dev;
1692}
1693
28e02042 1694static void spapr_rtc_create(sPAPRMachineState *spapr)
28df36a1 1695{
147ff807
CLG
1696 object_initialize(&spapr->rtc, sizeof(spapr->rtc), TYPE_SPAPR_RTC);
1697 object_property_add_child(OBJECT(spapr), "rtc", OBJECT(&spapr->rtc),
1698 &error_fatal);
1699 object_property_set_bool(OBJECT(&spapr->rtc), true, "realized",
1700 &error_fatal);
1701 object_property_add_alias(OBJECT(spapr), "rtc-time", OBJECT(&spapr->rtc),
1702 "date", &error_fatal);
28df36a1
DG
1703}
1704
8c57b867 1705/* Returns whether we want to use VGA or not */
14c6a894 1706static bool spapr_vga_init(PCIBus *pci_bus, Error **errp)
f28359d8 1707{
8c57b867 1708 switch (vga_interface_type) {
8c57b867 1709 case VGA_NONE:
7effdaa3
MW
1710 return false;
1711 case VGA_DEVICE:
1712 return true;
1ddcae82 1713 case VGA_STD:
b798c190 1714 case VGA_VIRTIO:
1ddcae82 1715 return pci_vga_init(pci_bus) != NULL;
8c57b867 1716 default:
14c6a894
DG
1717 error_setg(errp,
1718 "Unsupported VGA mode, only -vga std or -vga virtio is supported");
1719 return false;
f28359d8 1720 }
f28359d8
LZ
1721}
1722
4e5fe368
SJS
1723static int spapr_pre_load(void *opaque)
1724{
1725 int rc;
1726
1727 rc = spapr_caps_pre_load(opaque);
1728 if (rc) {
1729 return rc;
1730 }
1731
1732 return 0;
1733}
1734
880ae7de
DG
1735static int spapr_post_load(void *opaque, int version_id)
1736{
28e02042 1737 sPAPRMachineState *spapr = (sPAPRMachineState *)opaque;
880ae7de
DG
1738 int err = 0;
1739
be85537d
DG
1740 err = spapr_caps_post_migration(spapr);
1741 if (err) {
1742 return err;
1743 }
1744
a7ff1212 1745 if (!object_dynamic_cast(OBJECT(spapr->ics), TYPE_ICS_KVM)) {
5bc8d26d
CLG
1746 CPUState *cs;
1747 CPU_FOREACH(cs) {
1748 PowerPCCPU *cpu = POWERPC_CPU(cs);
1749 icp_resend(ICP(cpu->intc));
a7ff1212
CLG
1750 }
1751 }
1752
631b22ea 1753 /* In earlier versions, there was no separate qdev for the PAPR
880ae7de
DG
1754 * RTC, so the RTC offset was stored directly in sPAPREnvironment.
1755 * So when migrating from those versions, poke the incoming offset
1756 * value into the RTC device */
1757 if (version_id < 3) {
147ff807 1758 err = spapr_rtc_import_offset(&spapr->rtc, spapr->rtc_offset);
880ae7de
DG
1759 }
1760
0c86b2df 1761 if (kvm_enabled() && spapr->patb_entry) {
d39c90f5
BR
1762 PowerPCCPU *cpu = POWERPC_CPU(first_cpu);
1763 bool radix = !!(spapr->patb_entry & PATBE1_GR);
1764 bool gtse = !!(cpu->env.spr[SPR_LPCR] & LPCR_GTSE);
1765
1766 err = kvmppc_configure_v3_mmu(cpu, radix, gtse, spapr->patb_entry);
1767 if (err) {
1768 error_report("Process table config unsupported by the host");
1769 return -EINVAL;
1770 }
1771 }
1772
880ae7de
DG
1773 return err;
1774}
1775
4e5fe368
SJS
1776static int spapr_pre_save(void *opaque)
1777{
1778 int rc;
1779
1780 rc = spapr_caps_pre_save(opaque);
1781 if (rc) {
1782 return rc;
1783 }
1784
1785 return 0;
1786}
1787
880ae7de
DG
1788static bool version_before_3(void *opaque, int version_id)
1789{
1790 return version_id < 3;
1791}
1792
fd38804b
DHB
1793static bool spapr_pending_events_needed(void *opaque)
1794{
1795 sPAPRMachineState *spapr = (sPAPRMachineState *)opaque;
1796 return !QTAILQ_EMPTY(&spapr->pending_events);
1797}
1798
1799static const VMStateDescription vmstate_spapr_event_entry = {
1800 .name = "spapr_event_log_entry",
1801 .version_id = 1,
1802 .minimum_version_id = 1,
1803 .fields = (VMStateField[]) {
5341258e
DG
1804 VMSTATE_UINT32(summary, sPAPREventLogEntry),
1805 VMSTATE_UINT32(extended_length, sPAPREventLogEntry),
fd38804b 1806 VMSTATE_VBUFFER_ALLOC_UINT32(extended_log, sPAPREventLogEntry, 0,
5341258e 1807 NULL, extended_length),
fd38804b
DHB
1808 VMSTATE_END_OF_LIST()
1809 },
1810};
1811
1812static const VMStateDescription vmstate_spapr_pending_events = {
1813 .name = "spapr_pending_events",
1814 .version_id = 1,
1815 .minimum_version_id = 1,
1816 .needed = spapr_pending_events_needed,
1817 .fields = (VMStateField[]) {
1818 VMSTATE_QTAILQ_V(pending_events, sPAPRMachineState, 1,
1819 vmstate_spapr_event_entry, sPAPREventLogEntry, next),
1820 VMSTATE_END_OF_LIST()
1821 },
1822};
1823
62ef3760
MR
1824static bool spapr_ov5_cas_needed(void *opaque)
1825{
1826 sPAPRMachineState *spapr = opaque;
1827 sPAPROptionVector *ov5_mask = spapr_ovec_new();
1828 sPAPROptionVector *ov5_legacy = spapr_ovec_new();
1829 sPAPROptionVector *ov5_removed = spapr_ovec_new();
1830 bool cas_needed;
1831
1832 /* Prior to the introduction of sPAPROptionVector, we had two option
1833 * vectors we dealt with: OV5_FORM1_AFFINITY, and OV5_DRCONF_MEMORY.
1834 * Both of these options encode machine topology into the device-tree
1835 * in such a way that the now-booted OS should still be able to interact
1836 * appropriately with QEMU regardless of what options were actually
1837 * negotiatied on the source side.
1838 *
1839 * As such, we can avoid migrating the CAS-negotiated options if these
1840 * are the only options available on the current machine/platform.
1841 * Since these are the only options available for pseries-2.7 and
1842 * earlier, this allows us to maintain old->new/new->old migration
1843 * compatibility.
1844 *
1845 * For QEMU 2.8+, there are additional CAS-negotiatable options available
1846 * via default pseries-2.8 machines and explicit command-line parameters.
1847 * Some of these options, like OV5_HP_EVT, *do* require QEMU to be aware
1848 * of the actual CAS-negotiated values to continue working properly. For
1849 * example, availability of memory unplug depends on knowing whether
1850 * OV5_HP_EVT was negotiated via CAS.
1851 *
1852 * Thus, for any cases where the set of available CAS-negotiatable
1853 * options extends beyond OV5_FORM1_AFFINITY and OV5_DRCONF_MEMORY, we
aef19c04
GK
1854 * include the CAS-negotiated options in the migration stream, unless
1855 * if they affect boot time behaviour only.
62ef3760
MR
1856 */
1857 spapr_ovec_set(ov5_mask, OV5_FORM1_AFFINITY);
1858 spapr_ovec_set(ov5_mask, OV5_DRCONF_MEMORY);
aef19c04 1859 spapr_ovec_set(ov5_mask, OV5_DRMEM_V2);
62ef3760
MR
1860
1861 /* spapr_ovec_diff returns true if bits were removed. we avoid using
1862 * the mask itself since in the future it's possible "legacy" bits may be
1863 * removed via machine options, which could generate a false positive
1864 * that breaks migration.
1865 */
1866 spapr_ovec_intersect(ov5_legacy, spapr->ov5, ov5_mask);
1867 cas_needed = spapr_ovec_diff(ov5_removed, spapr->ov5, ov5_legacy);
1868
1869 spapr_ovec_cleanup(ov5_mask);
1870 spapr_ovec_cleanup(ov5_legacy);
1871 spapr_ovec_cleanup(ov5_removed);
1872
1873 return cas_needed;
1874}
1875
1876static const VMStateDescription vmstate_spapr_ov5_cas = {
1877 .name = "spapr_option_vector_ov5_cas",
1878 .version_id = 1,
1879 .minimum_version_id = 1,
1880 .needed = spapr_ov5_cas_needed,
1881 .fields = (VMStateField[]) {
1882 VMSTATE_STRUCT_POINTER_V(ov5_cas, sPAPRMachineState, 1,
1883 vmstate_spapr_ovec, sPAPROptionVector),
1884 VMSTATE_END_OF_LIST()
1885 },
1886};
1887
9861bb3e
SJS
1888static bool spapr_patb_entry_needed(void *opaque)
1889{
1890 sPAPRMachineState *spapr = opaque;
1891
1892 return !!spapr->patb_entry;
1893}
1894
1895static const VMStateDescription vmstate_spapr_patb_entry = {
1896 .name = "spapr_patb_entry",
1897 .version_id = 1,
1898 .minimum_version_id = 1,
1899 .needed = spapr_patb_entry_needed,
1900 .fields = (VMStateField[]) {
1901 VMSTATE_UINT64(patb_entry, sPAPRMachineState),
1902 VMSTATE_END_OF_LIST()
1903 },
1904};
1905
4be21d56
DG
1906static const VMStateDescription vmstate_spapr = {
1907 .name = "spapr",
880ae7de 1908 .version_id = 3,
4be21d56 1909 .minimum_version_id = 1,
4e5fe368 1910 .pre_load = spapr_pre_load,
880ae7de 1911 .post_load = spapr_post_load,
4e5fe368 1912 .pre_save = spapr_pre_save,
3aff6c2f 1913 .fields = (VMStateField[]) {
880ae7de
DG
1914 /* used to be @next_irq */
1915 VMSTATE_UNUSED_BUFFER(version_before_3, 0, 4),
4be21d56
DG
1916
1917 /* RTC offset */
28e02042 1918 VMSTATE_UINT64_TEST(rtc_offset, sPAPRMachineState, version_before_3),
880ae7de 1919
28e02042 1920 VMSTATE_PPC_TIMEBASE_V(tb, sPAPRMachineState, 2),
4be21d56
DG
1921 VMSTATE_END_OF_LIST()
1922 },
62ef3760
MR
1923 .subsections = (const VMStateDescription*[]) {
1924 &vmstate_spapr_ov5_cas,
9861bb3e 1925 &vmstate_spapr_patb_entry,
fd38804b 1926 &vmstate_spapr_pending_events,
4e5fe368
SJS
1927 &vmstate_spapr_cap_htm,
1928 &vmstate_spapr_cap_vsx,
1929 &vmstate_spapr_cap_dfp,
8f38eaf8 1930 &vmstate_spapr_cap_cfpc,
09114fd8 1931 &vmstate_spapr_cap_sbbc,
4be8d4e7 1932 &vmstate_spapr_cap_ibs,
62ef3760
MR
1933 NULL
1934 }
4be21d56
DG
1935};
1936
4be21d56
DG
1937static int htab_save_setup(QEMUFile *f, void *opaque)
1938{
28e02042 1939 sPAPRMachineState *spapr = opaque;
4be21d56 1940
4be21d56 1941 /* "Iteration" header */
3a384297
BR
1942 if (!spapr->htab_shift) {
1943 qemu_put_be32(f, -1);
1944 } else {
1945 qemu_put_be32(f, spapr->htab_shift);
1946 }
4be21d56 1947
e68cb8b4
AK
1948 if (spapr->htab) {
1949 spapr->htab_save_index = 0;
1950 spapr->htab_first_pass = true;
1951 } else {
3a384297
BR
1952 if (spapr->htab_shift) {
1953 assert(kvm_enabled());
1954 }
e68cb8b4
AK
1955 }
1956
1957
4be21d56
DG
1958 return 0;
1959}
1960
332f7721
GK
1961static void htab_save_chunk(QEMUFile *f, sPAPRMachineState *spapr,
1962 int chunkstart, int n_valid, int n_invalid)
1963{
1964 qemu_put_be32(f, chunkstart);
1965 qemu_put_be16(f, n_valid);
1966 qemu_put_be16(f, n_invalid);
1967 qemu_put_buffer(f, HPTE(spapr->htab, chunkstart),
1968 HASH_PTE_SIZE_64 * n_valid);
1969}
1970
1971static void htab_save_end_marker(QEMUFile *f)
1972{
1973 qemu_put_be32(f, 0);
1974 qemu_put_be16(f, 0);
1975 qemu_put_be16(f, 0);
1976}
1977
28e02042 1978static void htab_save_first_pass(QEMUFile *f, sPAPRMachineState *spapr,
4be21d56
DG
1979 int64_t max_ns)
1980{
378bc217 1981 bool has_timeout = max_ns != -1;
4be21d56
DG
1982 int htabslots = HTAB_SIZE(spapr) / HASH_PTE_SIZE_64;
1983 int index = spapr->htab_save_index;
bc72ad67 1984 int64_t starttime = qemu_clock_get_ns(QEMU_CLOCK_REALTIME);
4be21d56
DG
1985
1986 assert(spapr->htab_first_pass);
1987
1988 do {
1989 int chunkstart;
1990
1991 /* Consume invalid HPTEs */
1992 while ((index < htabslots)
1993 && !HPTE_VALID(HPTE(spapr->htab, index))) {
4be21d56 1994 CLEAN_HPTE(HPTE(spapr->htab, index));
24ec2863 1995 index++;
4be21d56
DG
1996 }
1997
1998 /* Consume valid HPTEs */
1999 chunkstart = index;
338c25b6 2000 while ((index < htabslots) && (index - chunkstart < USHRT_MAX)
4be21d56 2001 && HPTE_VALID(HPTE(spapr->htab, index))) {
4be21d56 2002 CLEAN_HPTE(HPTE(spapr->htab, index));
24ec2863 2003 index++;
4be21d56
DG
2004 }
2005
2006 if (index > chunkstart) {
2007 int n_valid = index - chunkstart;
2008
332f7721 2009 htab_save_chunk(f, spapr, chunkstart, n_valid, 0);
4be21d56 2010
378bc217
DG
2011 if (has_timeout &&
2012 (qemu_clock_get_ns(QEMU_CLOCK_REALTIME) - starttime) > max_ns) {
4be21d56
DG
2013 break;
2014 }
2015 }
2016 } while ((index < htabslots) && !qemu_file_rate_limit(f));
2017
2018 if (index >= htabslots) {
2019 assert(index == htabslots);
2020 index = 0;
2021 spapr->htab_first_pass = false;
2022 }
2023 spapr->htab_save_index = index;
2024}
2025
28e02042 2026static int htab_save_later_pass(QEMUFile *f, sPAPRMachineState *spapr,
e68cb8b4 2027 int64_t max_ns)
4be21d56
DG
2028{
2029 bool final = max_ns < 0;
2030 int htabslots = HTAB_SIZE(spapr) / HASH_PTE_SIZE_64;
2031 int examined = 0, sent = 0;
2032 int index = spapr->htab_save_index;
bc72ad67 2033 int64_t starttime = qemu_clock_get_ns(QEMU_CLOCK_REALTIME);
4be21d56
DG
2034
2035 assert(!spapr->htab_first_pass);
2036
2037 do {
2038 int chunkstart, invalidstart;
2039
2040 /* Consume non-dirty HPTEs */
2041 while ((index < htabslots)
2042 && !HPTE_DIRTY(HPTE(spapr->htab, index))) {
2043 index++;
2044 examined++;
2045 }
2046
2047 chunkstart = index;
2048 /* Consume valid dirty HPTEs */
338c25b6 2049 while ((index < htabslots) && (index - chunkstart < USHRT_MAX)
4be21d56
DG
2050 && HPTE_DIRTY(HPTE(spapr->htab, index))
2051 && HPTE_VALID(HPTE(spapr->htab, index))) {
2052 CLEAN_HPTE(HPTE(spapr->htab, index));
2053 index++;
2054 examined++;
2055 }
2056
2057 invalidstart = index;
2058 /* Consume invalid dirty HPTEs */
338c25b6 2059 while ((index < htabslots) && (index - invalidstart < USHRT_MAX)
4be21d56
DG
2060 && HPTE_DIRTY(HPTE(spapr->htab, index))
2061 && !HPTE_VALID(HPTE(spapr->htab, index))) {
2062 CLEAN_HPTE(HPTE(spapr->htab, index));
2063 index++;
2064 examined++;
2065 }
2066
2067 if (index > chunkstart) {
2068 int n_valid = invalidstart - chunkstart;
2069 int n_invalid = index - invalidstart;
2070
332f7721 2071 htab_save_chunk(f, spapr, chunkstart, n_valid, n_invalid);
4be21d56
DG
2072 sent += index - chunkstart;
2073
bc72ad67 2074 if (!final && (qemu_clock_get_ns(QEMU_CLOCK_REALTIME) - starttime) > max_ns) {
4be21d56
DG
2075 break;
2076 }
2077 }
2078
2079 if (examined >= htabslots) {
2080 break;
2081 }
2082
2083 if (index >= htabslots) {
2084 assert(index == htabslots);
2085 index = 0;
2086 }
2087 } while ((examined < htabslots) && (!qemu_file_rate_limit(f) || final));
2088
2089 if (index >= htabslots) {
2090 assert(index == htabslots);
2091 index = 0;
2092 }
2093
2094 spapr->htab_save_index = index;
2095
e68cb8b4 2096 return (examined >= htabslots) && (sent == 0) ? 1 : 0;
4be21d56
DG
2097}
2098
e68cb8b4
AK
2099#define MAX_ITERATION_NS 5000000 /* 5 ms */
2100#define MAX_KVM_BUF_SIZE 2048
2101
4be21d56
DG
2102static int htab_save_iterate(QEMUFile *f, void *opaque)
2103{
28e02042 2104 sPAPRMachineState *spapr = opaque;
715c5407 2105 int fd;
e68cb8b4 2106 int rc = 0;
4be21d56
DG
2107
2108 /* Iteration header */
3a384297
BR
2109 if (!spapr->htab_shift) {
2110 qemu_put_be32(f, -1);
e8cd4247 2111 return 1;
3a384297
BR
2112 } else {
2113 qemu_put_be32(f, 0);
2114 }
4be21d56 2115
e68cb8b4
AK
2116 if (!spapr->htab) {
2117 assert(kvm_enabled());
2118
715c5407
DG
2119 fd = get_htab_fd(spapr);
2120 if (fd < 0) {
2121 return fd;
01a57972
SMJ
2122 }
2123
715c5407 2124 rc = kvmppc_save_htab(f, fd, MAX_KVM_BUF_SIZE, MAX_ITERATION_NS);
e68cb8b4
AK
2125 if (rc < 0) {
2126 return rc;
2127 }
2128 } else if (spapr->htab_first_pass) {
4be21d56
DG
2129 htab_save_first_pass(f, spapr, MAX_ITERATION_NS);
2130 } else {
e68cb8b4 2131 rc = htab_save_later_pass(f, spapr, MAX_ITERATION_NS);
4be21d56
DG
2132 }
2133
332f7721 2134 htab_save_end_marker(f);
4be21d56 2135
e68cb8b4 2136 return rc;
4be21d56
DG
2137}
2138
2139static int htab_save_complete(QEMUFile *f, void *opaque)
2140{
28e02042 2141 sPAPRMachineState *spapr = opaque;
715c5407 2142 int fd;
4be21d56
DG
2143
2144 /* Iteration header */
3a384297
BR
2145 if (!spapr->htab_shift) {
2146 qemu_put_be32(f, -1);
2147 return 0;
2148 } else {
2149 qemu_put_be32(f, 0);
2150 }
4be21d56 2151
e68cb8b4
AK
2152 if (!spapr->htab) {
2153 int rc;
2154
2155 assert(kvm_enabled());
2156
715c5407
DG
2157 fd = get_htab_fd(spapr);
2158 if (fd < 0) {
2159 return fd;
01a57972
SMJ
2160 }
2161
715c5407 2162 rc = kvmppc_save_htab(f, fd, MAX_KVM_BUF_SIZE, -1);
e68cb8b4
AK
2163 if (rc < 0) {
2164 return rc;
2165 }
e68cb8b4 2166 } else {
378bc217
DG
2167 if (spapr->htab_first_pass) {
2168 htab_save_first_pass(f, spapr, -1);
2169 }
e68cb8b4
AK
2170 htab_save_later_pass(f, spapr, -1);
2171 }
4be21d56
DG
2172
2173 /* End marker */
332f7721 2174 htab_save_end_marker(f);
4be21d56
DG
2175
2176 return 0;
2177}
2178
2179static int htab_load(QEMUFile *f, void *opaque, int version_id)
2180{
28e02042 2181 sPAPRMachineState *spapr = opaque;
4be21d56 2182 uint32_t section_hdr;
e68cb8b4 2183 int fd = -1;
14b0d748 2184 Error *local_err = NULL;
4be21d56
DG
2185
2186 if (version_id < 1 || version_id > 1) {
98a5d100 2187 error_report("htab_load() bad version");
4be21d56
DG
2188 return -EINVAL;
2189 }
2190
2191 section_hdr = qemu_get_be32(f);
2192
3a384297
BR
2193 if (section_hdr == -1) {
2194 spapr_free_hpt(spapr);
2195 return 0;
2196 }
2197
4be21d56 2198 if (section_hdr) {
c5f54f3e
DG
2199 /* First section gives the htab size */
2200 spapr_reallocate_hpt(spapr, section_hdr, &local_err);
2201 if (local_err) {
2202 error_report_err(local_err);
4be21d56
DG
2203 return -EINVAL;
2204 }
2205 return 0;
2206 }
2207
e68cb8b4
AK
2208 if (!spapr->htab) {
2209 assert(kvm_enabled());
2210
14b0d748 2211 fd = kvmppc_get_htab_fd(true, 0, &local_err);
e68cb8b4 2212 if (fd < 0) {
14b0d748 2213 error_report_err(local_err);
82be8e73 2214 return fd;
e68cb8b4
AK
2215 }
2216 }
2217
4be21d56
DG
2218 while (true) {
2219 uint32_t index;
2220 uint16_t n_valid, n_invalid;
2221
2222 index = qemu_get_be32(f);
2223 n_valid = qemu_get_be16(f);
2224 n_invalid = qemu_get_be16(f);
2225
2226 if ((index == 0) && (n_valid == 0) && (n_invalid == 0)) {
2227 /* End of Stream */
2228 break;
2229 }
2230
e68cb8b4 2231 if ((index + n_valid + n_invalid) >
4be21d56
DG
2232 (HTAB_SIZE(spapr) / HASH_PTE_SIZE_64)) {
2233 /* Bad index in stream */
98a5d100
DG
2234 error_report(
2235 "htab_load() bad index %d (%hd+%hd entries) in htab stream (htab_shift=%d)",
2236 index, n_valid, n_invalid, spapr->htab_shift);
4be21d56
DG
2237 return -EINVAL;
2238 }
2239
e68cb8b4
AK
2240 if (spapr->htab) {
2241 if (n_valid) {
2242 qemu_get_buffer(f, HPTE(spapr->htab, index),
2243 HASH_PTE_SIZE_64 * n_valid);
2244 }
2245 if (n_invalid) {
2246 memset(HPTE(spapr->htab, index + n_valid), 0,
2247 HASH_PTE_SIZE_64 * n_invalid);
2248 }
2249 } else {
2250 int rc;
2251
2252 assert(fd >= 0);
2253
2254 rc = kvmppc_load_htab_chunk(f, fd, index, n_valid, n_invalid);
2255 if (rc < 0) {
2256 return rc;
2257 }
4be21d56
DG
2258 }
2259 }
2260
e68cb8b4
AK
2261 if (!spapr->htab) {
2262 assert(fd >= 0);
2263 close(fd);
2264 }
2265
4be21d56
DG
2266 return 0;
2267}
2268
70f794fc 2269static void htab_save_cleanup(void *opaque)
c573fc03
TH
2270{
2271 sPAPRMachineState *spapr = opaque;
2272
2273 close_htab_fd(spapr);
2274}
2275
4be21d56 2276static SaveVMHandlers savevm_htab_handlers = {
9907e842 2277 .save_setup = htab_save_setup,
4be21d56 2278 .save_live_iterate = htab_save_iterate,
a3e06c3d 2279 .save_live_complete_precopy = htab_save_complete,
70f794fc 2280 .save_cleanup = htab_save_cleanup,
4be21d56
DG
2281 .load_state = htab_load,
2282};
2283
5b2128d2
AG
2284static void spapr_boot_set(void *opaque, const char *boot_device,
2285 Error **errp)
2286{
c86c1aff 2287 MachineState *machine = MACHINE(opaque);
5b2128d2
AG
2288 machine->boot_order = g_strdup(boot_device);
2289}
2290
224245bf
DG
2291static void spapr_create_lmb_dr_connectors(sPAPRMachineState *spapr)
2292{
2293 MachineState *machine = MACHINE(spapr);
2294 uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE;
e8f986fc 2295 uint32_t nr_lmbs = (machine->maxram_size - machine->ram_size)/lmb_size;
224245bf
DG
2296 int i;
2297
2298 for (i = 0; i < nr_lmbs; i++) {
224245bf
DG
2299 uint64_t addr;
2300
b0c14ec4 2301 addr = i * lmb_size + machine->device_memory->base;
6caf3ac6
DG
2302 spapr_dr_connector_new(OBJECT(spapr), TYPE_SPAPR_DRC_LMB,
2303 addr / lmb_size);
224245bf
DG
2304 }
2305}
2306
2307/*
2308 * If RAM size, maxmem size and individual node mem sizes aren't aligned
2309 * to SPAPR_MEMORY_BLOCK_SIZE(256MB), then refuse to start the guest
2310 * since we can't support such unaligned sizes with DRCONF_MEMORY.
2311 */
7c150d6f 2312static void spapr_validate_node_memory(MachineState *machine, Error **errp)
224245bf
DG
2313{
2314 int i;
2315
7c150d6f
DG
2316 if (machine->ram_size % SPAPR_MEMORY_BLOCK_SIZE) {
2317 error_setg(errp, "Memory size 0x" RAM_ADDR_FMT
2318 " is not aligned to %llu MiB",
2319 machine->ram_size,
2320 SPAPR_MEMORY_BLOCK_SIZE / M_BYTE);
2321 return;
2322 }
2323
2324 if (machine->maxram_size % SPAPR_MEMORY_BLOCK_SIZE) {
2325 error_setg(errp, "Maximum memory size 0x" RAM_ADDR_FMT
2326 " is not aligned to %llu MiB",
2327 machine->ram_size,
2328 SPAPR_MEMORY_BLOCK_SIZE / M_BYTE);
2329 return;
224245bf
DG
2330 }
2331
2332 for (i = 0; i < nb_numa_nodes; i++) {
2333 if (numa_info[i].node_mem % SPAPR_MEMORY_BLOCK_SIZE) {
7c150d6f
DG
2334 error_setg(errp,
2335 "Node %d memory size 0x%" PRIx64
2336 " is not aligned to %llu MiB",
2337 i, numa_info[i].node_mem,
2338 SPAPR_MEMORY_BLOCK_SIZE / M_BYTE);
2339 return;
224245bf
DG
2340 }
2341 }
2342}
2343
535455fd
IM
2344/* find cpu slot in machine->possible_cpus by core_id */
2345static CPUArchId *spapr_find_cpu_slot(MachineState *ms, uint32_t id, int *idx)
2346{
2347 int index = id / smp_threads;
2348
2349 if (index >= ms->possible_cpus->len) {
2350 return NULL;
2351 }
2352 if (idx) {
2353 *idx = index;
2354 }
2355 return &ms->possible_cpus->cpus[index];
2356}
2357
fa98fbfc
SB
2358static void spapr_set_vsmt_mode(sPAPRMachineState *spapr, Error **errp)
2359{
2360 Error *local_err = NULL;
2361 bool vsmt_user = !!spapr->vsmt;
2362 int kvm_smt = kvmppc_smt_threads();
2363 int ret;
2364
2365 if (!kvm_enabled() && (smp_threads > 1)) {
2366 error_setg(&local_err, "TCG cannot support more than 1 thread/core "
2367 "on a pseries machine");
2368 goto out;
2369 }
2370 if (!is_power_of_2(smp_threads)) {
2371 error_setg(&local_err, "Cannot support %d threads/core on a pseries "
2372 "machine because it must be a power of 2", smp_threads);
2373 goto out;
2374 }
2375
2376 /* Detemine the VSMT mode to use: */
2377 if (vsmt_user) {
2378 if (spapr->vsmt < smp_threads) {
2379 error_setg(&local_err, "Cannot support VSMT mode %d"
2380 " because it must be >= threads/core (%d)",
2381 spapr->vsmt, smp_threads);
2382 goto out;
2383 }
2384 /* In this case, spapr->vsmt has been set by the command line */
2385 } else {
8904e5a7
DG
2386 /*
2387 * Default VSMT value is tricky, because we need it to be as
2388 * consistent as possible (for migration), but this requires
2389 * changing it for at least some existing cases. We pick 8 as
2390 * the value that we'd get with KVM on POWER8, the
2391 * overwhelmingly common case in production systems.
2392 */
4ad64cbd 2393 spapr->vsmt = MAX(8, smp_threads);
fa98fbfc
SB
2394 }
2395
2396 /* KVM: If necessary, set the SMT mode: */
2397 if (kvm_enabled() && (spapr->vsmt != kvm_smt)) {
2398 ret = kvmppc_set_smt_threads(spapr->vsmt);
2399 if (ret) {
1f20f2e0 2400 /* Looks like KVM isn't able to change VSMT mode */
fa98fbfc
SB
2401 error_setg(&local_err,
2402 "Failed to set KVM's VSMT mode to %d (errno %d)",
2403 spapr->vsmt, ret);
1f20f2e0
DG
2404 /* We can live with that if the default one is big enough
2405 * for the number of threads, and a submultiple of the one
2406 * we want. In this case we'll waste some vcpu ids, but
2407 * behaviour will be correct */
2408 if ((kvm_smt >= smp_threads) && ((spapr->vsmt % kvm_smt) == 0)) {
2409 warn_report_err(local_err);
2410 local_err = NULL;
2411 goto out;
2412 } else {
2413 if (!vsmt_user) {
2414 error_append_hint(&local_err,
2415 "On PPC, a VM with %d threads/core"
2416 " on a host with %d threads/core"
2417 " requires the use of VSMT mode %d.\n",
2418 smp_threads, kvm_smt, spapr->vsmt);
2419 }
2420 kvmppc_hint_smt_possible(&local_err);
2421 goto out;
fa98fbfc 2422 }
fa98fbfc
SB
2423 }
2424 }
2425 /* else TCG: nothing to do currently */
2426out:
2427 error_propagate(errp, local_err);
2428}
2429
1a5008fc
GK
2430static void spapr_init_cpus(sPAPRMachineState *spapr)
2431{
2432 MachineState *machine = MACHINE(spapr);
2433 MachineClass *mc = MACHINE_GET_CLASS(machine);
2434 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(machine);
2435 const char *type = spapr_get_cpu_core_type(machine->cpu_type);
2436 const CPUArchIdList *possible_cpus;
2437 int boot_cores_nr = smp_cpus / smp_threads;
2438 int i;
2439
2440 possible_cpus = mc->possible_cpu_arch_ids(machine);
2441 if (mc->has_hotpluggable_cpus) {
2442 if (smp_cpus % smp_threads) {
2443 error_report("smp_cpus (%u) must be multiple of threads (%u)",
2444 smp_cpus, smp_threads);
2445 exit(1);
2446 }
2447 if (max_cpus % smp_threads) {
2448 error_report("max_cpus (%u) must be multiple of threads (%u)",
2449 max_cpus, smp_threads);
2450 exit(1);
2451 }
2452 } else {
2453 if (max_cpus != smp_cpus) {
2454 error_report("This machine version does not support CPU hotplug");
2455 exit(1);
2456 }
2457 boot_cores_nr = possible_cpus->len;
2458 }
2459
2460 /* VSMT must be set in order to be able to compute VCPU ids, ie to
2461 * call xics_max_server_number() or spapr_vcpu_id().
2462 */
2463 spapr_set_vsmt_mode(spapr, &error_fatal);
2464
2465 if (smc->pre_2_10_has_unused_icps) {
2466 int i;
2467
2468 for (i = 0; i < xics_max_server_number(spapr); i++) {
2469 /* Dummy entries get deregistered when real ICPState objects
2470 * are registered during CPU core hotplug.
2471 */
2472 pre_2_10_vmstate_register_dummy_icp(i);
2473 }
2474 }
2475
2476 for (i = 0; i < possible_cpus->len; i++) {
2477 int core_id = i * smp_threads;
2478
2479 if (mc->has_hotpluggable_cpus) {
2480 spapr_dr_connector_new(OBJECT(spapr), TYPE_SPAPR_DRC_CPU,
2481 spapr_vcpu_id(spapr, core_id));
2482 }
2483
2484 if (i < boot_cores_nr) {
2485 Object *core = object_new(type);
2486 int nr_threads = smp_threads;
2487
2488 /* Handle the partially filled core for older machine types */
2489 if ((i + 1) * smp_threads >= smp_cpus) {
2490 nr_threads = smp_cpus - i * smp_threads;
2491 }
2492
2493 object_property_set_int(core, nr_threads, "nr-threads",
2494 &error_fatal);
2495 object_property_set_int(core, core_id, CPU_CORE_PROP_CORE_ID,
2496 &error_fatal);
2497 object_property_set_bool(core, true, "realized", &error_fatal);
2498 }
2499 }
2500}
2501
9fdf0c29 2502/* pSeries LPAR / sPAPR hardware init */
bcb5ce08 2503static void spapr_machine_init(MachineState *machine)
9fdf0c29 2504{
28e02042 2505 sPAPRMachineState *spapr = SPAPR_MACHINE(machine);
224245bf 2506 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(machine);
3ef96221 2507 const char *kernel_filename = machine->kernel_filename;
3ef96221 2508 const char *initrd_filename = machine->initrd_filename;
8c9f64df 2509 PCIHostState *phb;
9fdf0c29 2510 int i;
890c2b77
AK
2511 MemoryRegion *sysmem = get_system_memory();
2512 MemoryRegion *ram = g_new(MemoryRegion, 1);
c86c1aff 2513 hwaddr node0_size = spapr_node0_size(machine);
b7d1f77a 2514 long load_limit, fw_size;
39ac8455 2515 char *filename;
30f4b05b 2516 Error *resize_hpt_err = NULL;
0550b120 2517 PowerPCCPU *first_ppc_cpu;
9fdf0c29 2518
226419d6 2519 msi_nonbroken = true;
0ee2c058 2520
d43b45e2 2521 QLIST_INIT(&spapr->phbs);
0cffce56 2522 QTAILQ_INIT(&spapr->pending_dimm_unplugs);
d43b45e2 2523
30f4b05b
DG
2524 /* Check HPT resizing availability */
2525 kvmppc_check_papr_resize_hpt(&resize_hpt_err);
2526 if (spapr->resize_hpt == SPAPR_RESIZE_HPT_DEFAULT) {
2527 /*
2528 * If the user explicitly requested a mode we should either
2529 * supply it, or fail completely (which we do below). But if
2530 * it's not set explicitly, we reset our mode to something
2531 * that works
2532 */
2533 if (resize_hpt_err) {
2534 spapr->resize_hpt = SPAPR_RESIZE_HPT_DISABLED;
2535 error_free(resize_hpt_err);
2536 resize_hpt_err = NULL;
2537 } else {
2538 spapr->resize_hpt = smc->resize_hpt_default;
2539 }
2540 }
2541
2542 assert(spapr->resize_hpt != SPAPR_RESIZE_HPT_DEFAULT);
2543
2544 if ((spapr->resize_hpt != SPAPR_RESIZE_HPT_DISABLED) && resize_hpt_err) {
2545 /*
2546 * User requested HPT resize, but this host can't supply it. Bail out
2547 */
2548 error_report_err(resize_hpt_err);
2549 exit(1);
2550 }
2551
090052aa 2552 spapr->rma_size = node0_size;
354ac20a 2553
090052aa
DG
2554 /* With KVM, we don't actually know whether KVM supports an
2555 * unbounded RMA (PR KVM) or is limited by the hash table size
2556 * (HV KVM using VRMA), so we always assume the latter
2557 *
2558 * In that case, we also limit the initial allocations for RTAS
2559 * etc... to 256M since we have no way to know what the VRMA size
2560 * is going to be as it depends on the size of the hash table
2561 * which isn't determined yet.
2562 */
2563 if (kvm_enabled()) {
2564 spapr->vrma_adjust = 1;
2565 spapr->rma_size = MIN(spapr->rma_size, 0x10000000);
354ac20a 2566 }
7f763a5d 2567
090052aa
DG
2568 /* Actually we don't support unbounded RMA anymore since we added
2569 * proper emulation of HV mode. The max we can get is 16G which
2570 * also happens to be what we configure for PAPR mode so make sure
2571 * we don't do anything bigger than that
2572 */
2573 spapr->rma_size = MIN(spapr->rma_size, 0x400000000ull);
354ac20a 2574
c4177479 2575 if (spapr->rma_size > node0_size) {
d54e4d76
DG
2576 error_report("Numa node 0 has to span the RMA (%#08"HWADDR_PRIx")",
2577 spapr->rma_size);
c4177479
AK
2578 exit(1);
2579 }
2580
b7d1f77a
BH
2581 /* Setup a load limit for the ramdisk leaving room for SLOF and FDT */
2582 load_limit = MIN(spapr->rma_size, RTAS_MAX_ADDR) - FW_OVERHEAD;
9fdf0c29 2583
7b565160 2584 /* Set up Interrupt Controller before we create the VCPUs */
71cd4dac 2585 xics_system_init(machine, XICS_IRQS_SPAPR, &error_fatal);
7b565160 2586
dc1b5eee
GK
2587 /* Set up containers for ibm,client-architecture-support negotiated options
2588 */
facdb8b6
MR
2589 spapr->ov5 = spapr_ovec_new();
2590 spapr->ov5_cas = spapr_ovec_new();
2591
224245bf 2592 if (smc->dr_lmb_enabled) {
facdb8b6 2593 spapr_ovec_set(spapr->ov5, OV5_DRCONF_MEMORY);
7c150d6f 2594 spapr_validate_node_memory(machine, &error_fatal);
224245bf
DG
2595 }
2596
417ece33
MR
2597 spapr_ovec_set(spapr->ov5, OV5_FORM1_AFFINITY);
2598
ffbb1705
MR
2599 /* advertise support for dedicated HP event source to guests */
2600 if (spapr->use_hotplug_event_source) {
2601 spapr_ovec_set(spapr->ov5, OV5_HP_EVT);
2602 }
2603
2772cf6b
DG
2604 /* advertise support for HPT resizing */
2605 if (spapr->resize_hpt != SPAPR_RESIZE_HPT_DISABLED) {
2606 spapr_ovec_set(spapr->ov5, OV5_HPT_RESIZE);
2607 }
2608
a324d6f1
BR
2609 /* advertise support for ibm,dyamic-memory-v2 */
2610 spapr_ovec_set(spapr->ov5, OV5_DRMEM_V2);
2611
9fdf0c29 2612 /* init CPUs */
0c86d0fd 2613 spapr_init_cpus(spapr);
9fdf0c29 2614
0550b120
GK
2615 first_ppc_cpu = POWERPC_CPU(first_cpu);
2616 if ((!kvm_enabled() || kvmppc_has_cap_mmu_radix()) &&
2617 ppc_check_compat(first_ppc_cpu, CPU_POWERPC_LOGICAL_3_00, 0,
2618 spapr->max_compat_pvr)) {
2619 /* KVM and TCG always allow GTSE with radix... */
2620 spapr_ovec_set(spapr->ov5, OV5_MMU_RADIX_GTSE);
2621 }
2622 /* ... but not with hash (currently). */
2623
026bfd89
DG
2624 if (kvm_enabled()) {
2625 /* Enable H_LOGICAL_CI_* so SLOF can talk to in-kernel devices */
2626 kvmppc_enable_logical_ci_hcalls();
ef9971dd 2627 kvmppc_enable_set_mode_hcall();
5145ad4f
NW
2628
2629 /* H_CLEAR_MOD/_REF are mandatory in PAPR, but off by default */
2630 kvmppc_enable_clear_ref_mod_hcalls();
026bfd89
DG
2631 }
2632
9fdf0c29 2633 /* allocate RAM */
f92f5da1 2634 memory_region_allocate_system_memory(ram, NULL, "ppc_spapr.ram",
fb164994 2635 machine->ram_size);
f92f5da1 2636 memory_region_add_subregion(sysmem, 0, ram);
9fdf0c29 2637
b0c14ec4
DH
2638 /* always allocate the device memory information */
2639 machine->device_memory = g_malloc0(sizeof(*machine->device_memory));
2640
4a1c9cf0
BR
2641 /* initialize hotplug memory address space */
2642 if (machine->ram_size < machine->maxram_size) {
0c9269a5 2643 ram_addr_t device_mem_size = machine->maxram_size - machine->ram_size;
71c9a3dd
BR
2644 /*
2645 * Limit the number of hotpluggable memory slots to half the number
2646 * slots that KVM supports, leaving the other half for PCI and other
2647 * devices. However ensure that number of slots doesn't drop below 32.
2648 */
2649 int max_memslots = kvm_enabled() ? kvm_get_max_memslots() / 2 :
2650 SPAPR_MAX_RAM_SLOTS;
4a1c9cf0 2651
71c9a3dd
BR
2652 if (max_memslots < SPAPR_MAX_RAM_SLOTS) {
2653 max_memslots = SPAPR_MAX_RAM_SLOTS;
2654 }
2655 if (machine->ram_slots > max_memslots) {
d54e4d76
DG
2656 error_report("Specified number of memory slots %"
2657 PRIu64" exceeds max supported %d",
71c9a3dd 2658 machine->ram_slots, max_memslots);
d54e4d76 2659 exit(1);
4a1c9cf0
BR
2660 }
2661
b0c14ec4 2662 machine->device_memory->base = ROUND_UP(machine->ram_size,
0c9269a5 2663 SPAPR_DEVICE_MEM_ALIGN);
b0c14ec4 2664 memory_region_init(&machine->device_memory->mr, OBJECT(spapr),
0c9269a5 2665 "device-memory", device_mem_size);
b0c14ec4
DH
2666 memory_region_add_subregion(sysmem, machine->device_memory->base,
2667 &machine->device_memory->mr);
4a1c9cf0
BR
2668 }
2669
224245bf
DG
2670 if (smc->dr_lmb_enabled) {
2671 spapr_create_lmb_dr_connectors(spapr);
2672 }
2673
39ac8455 2674 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, "spapr-rtas.bin");
4c56440d 2675 if (!filename) {
730fce59 2676 error_report("Could not find LPAR rtas '%s'", "spapr-rtas.bin");
4c56440d
SW
2677 exit(1);
2678 }
b7d1f77a 2679 spapr->rtas_size = get_image_size(filename);
8afc22a2
ZJ
2680 if (spapr->rtas_size < 0) {
2681 error_report("Could not get size of LPAR rtas '%s'", filename);
2682 exit(1);
2683 }
b7d1f77a
BH
2684 spapr->rtas_blob = g_malloc(spapr->rtas_size);
2685 if (load_image_size(filename, spapr->rtas_blob, spapr->rtas_size) < 0) {
730fce59 2686 error_report("Could not load LPAR rtas '%s'", filename);
39ac8455
DG
2687 exit(1);
2688 }
4d8d5467 2689 if (spapr->rtas_size > RTAS_MAX_SIZE) {
730fce59
TH
2690 error_report("RTAS too big ! 0x%zx bytes (max is 0x%x)",
2691 (size_t)spapr->rtas_size, RTAS_MAX_SIZE);
4d8d5467
BH
2692 exit(1);
2693 }
7267c094 2694 g_free(filename);
39ac8455 2695
ffbb1705 2696 /* Set up RTAS event infrastructure */
74d042e5
DG
2697 spapr_events_init(spapr);
2698
12f42174 2699 /* Set up the RTC RTAS interfaces */
28df36a1 2700 spapr_rtc_create(spapr);
12f42174 2701
b5cec4c5 2702 /* Set up VIO bus */
4040ab72
DG
2703 spapr->vio_bus = spapr_vio_bus_init();
2704
b8846a4d 2705 for (i = 0; i < serial_max_hds(); i++) {
9bca0edb
PM
2706 if (serial_hd(i)) {
2707 spapr_vty_create(spapr->vio_bus, serial_hd(i));
4040ab72
DG
2708 }
2709 }
9fdf0c29 2710
639e8102
DG
2711 /* We always have at least the nvram device on VIO */
2712 spapr_create_nvram(spapr);
2713
3384f95c 2714 /* Set up PCI */
fa28f71b
AK
2715 spapr_pci_rtas_init();
2716
89dfd6e1 2717 phb = spapr_create_phb(spapr, 0);
3384f95c 2718
277f9acf 2719 for (i = 0; i < nb_nics; i++) {
8d90ad90
DG
2720 NICInfo *nd = &nd_table[i];
2721
2722 if (!nd->model) {
3c3a4e7a 2723 nd->model = g_strdup("spapr-vlan");
8d90ad90
DG
2724 }
2725
3c3a4e7a
TH
2726 if (g_str_equal(nd->model, "spapr-vlan") ||
2727 g_str_equal(nd->model, "ibmveth")) {
d601fac4 2728 spapr_vlan_create(spapr->vio_bus, nd);
8d90ad90 2729 } else {
29b358f9 2730 pci_nic_init_nofail(&nd_table[i], phb->bus, nd->model, NULL);
8d90ad90
DG
2731 }
2732 }
2733
6e270446 2734 for (i = 0; i <= drive_get_max_bus(IF_SCSI); i++) {
d601fac4 2735 spapr_vscsi_create(spapr->vio_bus);
6e270446
BH
2736 }
2737
f28359d8 2738 /* Graphics */
14c6a894 2739 if (spapr_vga_init(phb->bus, &error_fatal)) {
3fc5acde 2740 spapr->has_graphics = true;
c6e76503 2741 machine->usb |= defaults_enabled() && !machine->usb_disabled;
f28359d8
LZ
2742 }
2743
4ee9ced9 2744 if (machine->usb) {
57040d45
TH
2745 if (smc->use_ohci_by_default) {
2746 pci_create_simple(phb->bus, -1, "pci-ohci");
2747 } else {
2748 pci_create_simple(phb->bus, -1, "nec-usb-xhci");
2749 }
c86580b8 2750
35139a59 2751 if (spapr->has_graphics) {
c86580b8
MA
2752 USBBus *usb_bus = usb_bus_find(-1);
2753
2754 usb_create_simple(usb_bus, "usb-kbd");
2755 usb_create_simple(usb_bus, "usb-mouse");
35139a59
DG
2756 }
2757 }
2758
7f763a5d 2759 if (spapr->rma_size < (MIN_RMA_SLOF << 20)) {
d54e4d76
DG
2760 error_report(
2761 "pSeries SLOF firmware requires >= %ldM guest RMA (Real Mode Area memory)",
2762 MIN_RMA_SLOF);
4d8d5467
BH
2763 exit(1);
2764 }
2765
9fdf0c29
DG
2766 if (kernel_filename) {
2767 uint64_t lowaddr = 0;
2768
a19f7fb0
DG
2769 spapr->kernel_size = load_elf(kernel_filename, translate_kernel_address,
2770 NULL, NULL, &lowaddr, NULL, 1,
2771 PPC_ELF_MACHINE, 0, 0);
2772 if (spapr->kernel_size == ELF_LOAD_WRONG_ENDIAN) {
2773 spapr->kernel_size = load_elf(kernel_filename,
2774 translate_kernel_address, NULL, NULL,
2775 &lowaddr, NULL, 0, PPC_ELF_MACHINE,
2776 0, 0);
2777 spapr->kernel_le = spapr->kernel_size > 0;
16457e7f 2778 }
a19f7fb0
DG
2779 if (spapr->kernel_size < 0) {
2780 error_report("error loading %s: %s", kernel_filename,
2781 load_elf_strerror(spapr->kernel_size));
9fdf0c29
DG
2782 exit(1);
2783 }
2784
2785 /* load initrd */
2786 if (initrd_filename) {
4d8d5467
BH
2787 /* Try to locate the initrd in the gap between the kernel
2788 * and the firmware. Add a bit of space just in case
2789 */
a19f7fb0
DG
2790 spapr->initrd_base = (KERNEL_LOAD_ADDR + spapr->kernel_size
2791 + 0x1ffff) & ~0xffff;
2792 spapr->initrd_size = load_image_targphys(initrd_filename,
2793 spapr->initrd_base,
2794 load_limit
2795 - spapr->initrd_base);
2796 if (spapr->initrd_size < 0) {
d54e4d76
DG
2797 error_report("could not load initial ram disk '%s'",
2798 initrd_filename);
9fdf0c29
DG
2799 exit(1);
2800 }
9fdf0c29 2801 }
4d8d5467 2802 }
a3467baa 2803
8e7ea787
AF
2804 if (bios_name == NULL) {
2805 bios_name = FW_FILE_NAME;
2806 }
2807 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
4c56440d 2808 if (!filename) {
68fea5a0 2809 error_report("Could not find LPAR firmware '%s'", bios_name);
4c56440d
SW
2810 exit(1);
2811 }
4d8d5467 2812 fw_size = load_image_targphys(filename, 0, FW_MAX_SIZE);
68fea5a0
TH
2813 if (fw_size <= 0) {
2814 error_report("Could not load LPAR firmware '%s'", filename);
4d8d5467
BH
2815 exit(1);
2816 }
2817 g_free(filename);
4d8d5467 2818
28e02042
DG
2819 /* FIXME: Should register things through the MachineState's qdev
2820 * interface, this is a legacy from the sPAPREnvironment structure
2821 * which predated MachineState but had a similar function */
4be21d56
DG
2822 vmstate_register(NULL, 0, &vmstate_spapr, spapr);
2823 register_savevm_live(NULL, "spapr/htab", -1, 1,
2824 &savevm_htab_handlers, spapr);
2825
5b2128d2 2826 qemu_register_boot_set(spapr_boot_set, spapr);
42043e4f 2827
42043e4f 2828 if (kvm_enabled()) {
3dc410ae 2829 /* to stop and start vmclock */
42043e4f
LV
2830 qemu_add_vm_change_state_handler(cpu_ppc_clock_vm_state_change,
2831 &spapr->tb);
3dc410ae
AK
2832
2833 kvmppc_spapr_enable_inkernel_multitce();
42043e4f 2834 }
9fdf0c29
DG
2835}
2836
135a129a
AK
2837static int spapr_kvm_type(const char *vm_type)
2838{
2839 if (!vm_type) {
2840 return 0;
2841 }
2842
2843 if (!strcmp(vm_type, "HV")) {
2844 return 1;
2845 }
2846
2847 if (!strcmp(vm_type, "PR")) {
2848 return 2;
2849 }
2850
2851 error_report("Unknown kvm-type specified '%s'", vm_type);
2852 exit(1);
2853}
2854
71461b0f 2855/*
627b84f4 2856 * Implementation of an interface to adjust firmware path
71461b0f
AK
2857 * for the bootindex property handling.
2858 */
2859static char *spapr_get_fw_dev_path(FWPathProvider *p, BusState *bus,
2860 DeviceState *dev)
2861{
2862#define CAST(type, obj, name) \
2863 ((type *)object_dynamic_cast(OBJECT(obj), (name)))
2864 SCSIDevice *d = CAST(SCSIDevice, dev, TYPE_SCSI_DEVICE);
2865 sPAPRPHBState *phb = CAST(sPAPRPHBState, dev, TYPE_SPAPR_PCI_HOST_BRIDGE);
c4e13492 2866 VHostSCSICommon *vsc = CAST(VHostSCSICommon, dev, TYPE_VHOST_SCSI_COMMON);
71461b0f
AK
2867
2868 if (d) {
2869 void *spapr = CAST(void, bus->parent, "spapr-vscsi");
2870 VirtIOSCSI *virtio = CAST(VirtIOSCSI, bus->parent, TYPE_VIRTIO_SCSI);
2871 USBDevice *usb = CAST(USBDevice, bus->parent, TYPE_USB_DEVICE);
2872
2873 if (spapr) {
2874 /*
2875 * Replace "channel@0/disk@0,0" with "disk@8000000000000000":
2876 * We use SRP luns of the form 8000 | (bus << 8) | (id << 5) | lun
2877 * in the top 16 bits of the 64-bit LUN
2878 */
2879 unsigned id = 0x8000 | (d->id << 8) | d->lun;
2880 return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev),
2881 (uint64_t)id << 48);
2882 } else if (virtio) {
2883 /*
2884 * We use SRP luns of the form 01000000 | (target << 8) | lun
2885 * in the top 32 bits of the 64-bit LUN
2886 * Note: the quote above is from SLOF and it is wrong,
2887 * the actual binding is:
2888 * swap 0100 or 10 << or 20 << ( target lun-id -- srplun )
2889 */
2890 unsigned id = 0x1000000 | (d->id << 16) | d->lun;
bac658d1
TH
2891 if (d->lun >= 256) {
2892 /* Use the LUN "flat space addressing method" */
2893 id |= 0x4000;
2894 }
71461b0f
AK
2895 return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev),
2896 (uint64_t)id << 32);
2897 } else if (usb) {
2898 /*
2899 * We use SRP luns of the form 01000000 | (usb-port << 16) | lun
2900 * in the top 32 bits of the 64-bit LUN
2901 */
2902 unsigned usb_port = atoi(usb->port->path);
2903 unsigned id = 0x1000000 | (usb_port << 16) | d->lun;
2904 return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev),
2905 (uint64_t)id << 32);
2906 }
2907 }
2908
b99260eb
TH
2909 /*
2910 * SLOF probes the USB devices, and if it recognizes that the device is a
2911 * storage device, it changes its name to "storage" instead of "usb-host",
2912 * and additionally adds a child node for the SCSI LUN, so the correct
2913 * boot path in SLOF is something like .../storage@1/disk@xxx" instead.
2914 */
2915 if (strcmp("usb-host", qdev_fw_name(dev)) == 0) {
2916 USBDevice *usbdev = CAST(USBDevice, dev, TYPE_USB_DEVICE);
2917 if (usb_host_dev_is_scsi_storage(usbdev)) {
2918 return g_strdup_printf("storage@%s/disk", usbdev->port->path);
2919 }
2920 }
2921
71461b0f
AK
2922 if (phb) {
2923 /* Replace "pci" with "pci@800000020000000" */
2924 return g_strdup_printf("pci@%"PRIX64, phb->buid);
2925 }
2926
c4e13492
FF
2927 if (vsc) {
2928 /* Same logic as virtio above */
2929 unsigned id = 0x1000000 | (vsc->target << 16) | vsc->lun;
2930 return g_strdup_printf("disk@%"PRIX64, (uint64_t)id << 32);
2931 }
2932
4871dd4c
TH
2933 if (g_str_equal("pci-bridge", qdev_fw_name(dev))) {
2934 /* SLOF uses "pci" instead of "pci-bridge" for PCI bridges */
2935 PCIDevice *pcidev = CAST(PCIDevice, dev, TYPE_PCI_DEVICE);
2936 return g_strdup_printf("pci@%x", PCI_SLOT(pcidev->devfn));
2937 }
2938
71461b0f
AK
2939 return NULL;
2940}
2941
23825581
EH
2942static char *spapr_get_kvm_type(Object *obj, Error **errp)
2943{
28e02042 2944 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
23825581 2945
28e02042 2946 return g_strdup(spapr->kvm_type);
23825581
EH
2947}
2948
2949static void spapr_set_kvm_type(Object *obj, const char *value, Error **errp)
2950{
28e02042 2951 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
23825581 2952
28e02042
DG
2953 g_free(spapr->kvm_type);
2954 spapr->kvm_type = g_strdup(value);
23825581
EH
2955}
2956
f6229214
MR
2957static bool spapr_get_modern_hotplug_events(Object *obj, Error **errp)
2958{
2959 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
2960
2961 return spapr->use_hotplug_event_source;
2962}
2963
2964static void spapr_set_modern_hotplug_events(Object *obj, bool value,
2965 Error **errp)
2966{
2967 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
2968
2969 spapr->use_hotplug_event_source = value;
2970}
2971
fcad0d21
AK
2972static bool spapr_get_msix_emulation(Object *obj, Error **errp)
2973{
2974 return true;
2975}
2976
30f4b05b
DG
2977static char *spapr_get_resize_hpt(Object *obj, Error **errp)
2978{
2979 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
2980
2981 switch (spapr->resize_hpt) {
2982 case SPAPR_RESIZE_HPT_DEFAULT:
2983 return g_strdup("default");
2984 case SPAPR_RESIZE_HPT_DISABLED:
2985 return g_strdup("disabled");
2986 case SPAPR_RESIZE_HPT_ENABLED:
2987 return g_strdup("enabled");
2988 case SPAPR_RESIZE_HPT_REQUIRED:
2989 return g_strdup("required");
2990 }
2991 g_assert_not_reached();
2992}
2993
2994static void spapr_set_resize_hpt(Object *obj, const char *value, Error **errp)
2995{
2996 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
2997
2998 if (strcmp(value, "default") == 0) {
2999 spapr->resize_hpt = SPAPR_RESIZE_HPT_DEFAULT;
3000 } else if (strcmp(value, "disabled") == 0) {
3001 spapr->resize_hpt = SPAPR_RESIZE_HPT_DISABLED;
3002 } else if (strcmp(value, "enabled") == 0) {
3003 spapr->resize_hpt = SPAPR_RESIZE_HPT_ENABLED;
3004 } else if (strcmp(value, "required") == 0) {
3005 spapr->resize_hpt = SPAPR_RESIZE_HPT_REQUIRED;
3006 } else {
3007 error_setg(errp, "Bad value for \"resize-hpt\" property");
3008 }
3009}
3010
fa98fbfc
SB
3011static void spapr_get_vsmt(Object *obj, Visitor *v, const char *name,
3012 void *opaque, Error **errp)
3013{
3014 visit_type_uint32(v, name, (uint32_t *)opaque, errp);
3015}
3016
3017static void spapr_set_vsmt(Object *obj, Visitor *v, const char *name,
3018 void *opaque, Error **errp)
3019{
3020 visit_type_uint32(v, name, (uint32_t *)opaque, errp);
3021}
3022
bcb5ce08 3023static void spapr_instance_init(Object *obj)
23825581 3024{
715c5407
DG
3025 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
3026
3027 spapr->htab_fd = -1;
f6229214 3028 spapr->use_hotplug_event_source = true;
23825581
EH
3029 object_property_add_str(obj, "kvm-type",
3030 spapr_get_kvm_type, spapr_set_kvm_type, NULL);
49d2e648
MA
3031 object_property_set_description(obj, "kvm-type",
3032 "Specifies the KVM virtualization mode (HV, PR)",
3033 NULL);
f6229214
MR
3034 object_property_add_bool(obj, "modern-hotplug-events",
3035 spapr_get_modern_hotplug_events,
3036 spapr_set_modern_hotplug_events,
3037 NULL);
3038 object_property_set_description(obj, "modern-hotplug-events",
3039 "Use dedicated hotplug event mechanism in"
3040 " place of standard EPOW events when possible"
3041 " (required for memory hot-unplug support)",
3042 NULL);
7843c0d6
DG
3043 ppc_compat_add_property(obj, "max-cpu-compat", &spapr->max_compat_pvr,
3044 "Maximum permitted CPU compatibility mode",
3045 &error_fatal);
30f4b05b
DG
3046
3047 object_property_add_str(obj, "resize-hpt",
3048 spapr_get_resize_hpt, spapr_set_resize_hpt, NULL);
3049 object_property_set_description(obj, "resize-hpt",
3050 "Resizing of the Hash Page Table (enabled, disabled, required)",
3051 NULL);
fa98fbfc
SB
3052 object_property_add(obj, "vsmt", "uint32", spapr_get_vsmt,
3053 spapr_set_vsmt, NULL, &spapr->vsmt, &error_abort);
3054 object_property_set_description(obj, "vsmt",
3055 "Virtual SMT: KVM behaves as if this were"
3056 " the host's SMT mode", &error_abort);
fcad0d21
AK
3057 object_property_add_bool(obj, "vfio-no-msix-emulation",
3058 spapr_get_msix_emulation, NULL, NULL);
23825581
EH
3059}
3060
87bbdd9c
DG
3061static void spapr_machine_finalizefn(Object *obj)
3062{
3063 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
3064
3065 g_free(spapr->kvm_type);
3066}
3067
1c7ad77e 3068void spapr_do_system_reset_on_cpu(CPUState *cs, run_on_cpu_data arg)
34316482 3069{
34316482
AK
3070 cpu_synchronize_state(cs);
3071 ppc_cpu_do_system_reset(cs);
3072}
3073
3074static void spapr_nmi(NMIState *n, int cpu_index, Error **errp)
3075{
3076 CPUState *cs;
3077
3078 CPU_FOREACH(cs) {
1c7ad77e 3079 async_run_on_cpu(cs, spapr_do_system_reset_on_cpu, RUN_ON_CPU_NULL);
34316482
AK
3080 }
3081}
3082
79b78a6b
MR
3083static void spapr_add_lmbs(DeviceState *dev, uint64_t addr_start, uint64_t size,
3084 uint32_t node, bool dedicated_hp_event_source,
3085 Error **errp)
c20d332a
BR
3086{
3087 sPAPRDRConnector *drc;
c20d332a
BR
3088 uint32_t nr_lmbs = size/SPAPR_MEMORY_BLOCK_SIZE;
3089 int i, fdt_offset, fdt_size;
3090 void *fdt;
79b78a6b 3091 uint64_t addr = addr_start;
94fd9cba 3092 bool hotplugged = spapr_drc_hotplugged(dev);
160bb678 3093 Error *local_err = NULL;
c20d332a 3094
c20d332a 3095 for (i = 0; i < nr_lmbs; i++) {
fbf55397
DG
3096 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3097 addr / SPAPR_MEMORY_BLOCK_SIZE);
c20d332a
BR
3098 g_assert(drc);
3099
3100 fdt = create_device_tree(&fdt_size);
3101 fdt_offset = spapr_populate_memory_node(fdt, node, addr,
3102 SPAPR_MEMORY_BLOCK_SIZE);
3103
160bb678
GK
3104 spapr_drc_attach(drc, dev, fdt, fdt_offset, &local_err);
3105 if (local_err) {
3106 while (addr > addr_start) {
3107 addr -= SPAPR_MEMORY_BLOCK_SIZE;
3108 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3109 addr / SPAPR_MEMORY_BLOCK_SIZE);
a8dc47fd 3110 spapr_drc_detach(drc);
160bb678
GK
3111 }
3112 g_free(fdt);
3113 error_propagate(errp, local_err);
3114 return;
3115 }
94fd9cba
LV
3116 if (!hotplugged) {
3117 spapr_drc_reset(drc);
3118 }
c20d332a
BR
3119 addr += SPAPR_MEMORY_BLOCK_SIZE;
3120 }
5dd5238c
JD
3121 /* send hotplug notification to the
3122 * guest only in case of hotplugged memory
3123 */
94fd9cba 3124 if (hotplugged) {
79b78a6b 3125 if (dedicated_hp_event_source) {
fbf55397
DG
3126 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3127 addr_start / SPAPR_MEMORY_BLOCK_SIZE);
79b78a6b
MR
3128 spapr_hotplug_req_add_by_count_indexed(SPAPR_DR_CONNECTOR_TYPE_LMB,
3129 nr_lmbs,
0b55aa91 3130 spapr_drc_index(drc));
79b78a6b
MR
3131 } else {
3132 spapr_hotplug_req_add_by_count(SPAPR_DR_CONNECTOR_TYPE_LMB,
3133 nr_lmbs);
3134 }
5dd5238c 3135 }
c20d332a
BR
3136}
3137
3138static void spapr_memory_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
81985f3b 3139 Error **errp)
c20d332a
BR
3140{
3141 Error *local_err = NULL;
3142 sPAPRMachineState *ms = SPAPR_MACHINE(hotplug_dev);
3143 PCDIMMDevice *dimm = PC_DIMM(dev);
3144 PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
04790978
TH
3145 MemoryRegion *mr;
3146 uint64_t align, size, addr;
81985f3b 3147 uint32_t node;
04790978
TH
3148
3149 mr = ddc->get_memory_region(dimm, &local_err);
3150 if (local_err) {
3151 goto out;
3152 }
3153 align = memory_region_get_alignment(mr);
3154 size = memory_region_size(mr);
df587133 3155
bd6c3e4a 3156 pc_dimm_memory_plug(dev, MACHINE(ms), align, &local_err);
c20d332a
BR
3157 if (local_err) {
3158 goto out;
3159 }
3160
9ed442b8
MAL
3161 addr = object_property_get_uint(OBJECT(dimm),
3162 PC_DIMM_ADDR_PROP, &local_err);
c20d332a 3163 if (local_err) {
160bb678 3164 goto out_unplug;
c20d332a
BR
3165 }
3166
81985f3b
DH
3167 node = object_property_get_uint(OBJECT(dev), PC_DIMM_NODE_PROP,
3168 &error_abort);
79b78a6b
MR
3169 spapr_add_lmbs(dev, addr, size, node,
3170 spapr_ovec_test(ms->ov5_cas, OV5_HP_EVT),
160bb678
GK
3171 &local_err);
3172 if (local_err) {
3173 goto out_unplug;
3174 }
3175
3176 return;
c20d332a 3177
160bb678 3178out_unplug:
bd6c3e4a 3179 pc_dimm_memory_unplug(dev, MACHINE(ms));
c20d332a
BR
3180out:
3181 error_propagate(errp, local_err);
3182}
3183
c871bc70
LV
3184static void spapr_memory_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
3185 Error **errp)
3186{
3187 PCDIMMDevice *dimm = PC_DIMM(dev);
3188 PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
04790978
TH
3189 MemoryRegion *mr;
3190 uint64_t size;
c871bc70
LV
3191 char *mem_dev;
3192
04790978
TH
3193 mr = ddc->get_memory_region(dimm, errp);
3194 if (!mr) {
3195 return;
3196 }
3197 size = memory_region_size(mr);
3198
c871bc70
LV
3199 if (size % SPAPR_MEMORY_BLOCK_SIZE) {
3200 error_setg(errp, "Hotplugged memory size must be a multiple of "
3201 "%lld MB", SPAPR_MEMORY_BLOCK_SIZE / M_BYTE);
3202 return;
3203 }
3204
3205 mem_dev = object_property_get_str(OBJECT(dimm), PC_DIMM_MEMDEV_PROP, NULL);
3206 if (mem_dev && !kvmppc_is_mem_backend_page_size_ok(mem_dev)) {
3207 error_setg(errp, "Memory backend has bad page size. "
3208 "Use 'memory-backend-file' with correct mem-path.");
8a9e0e7b 3209 goto out;
c871bc70 3210 }
8a9e0e7b
GK
3211
3212out:
3213 g_free(mem_dev);
c871bc70
LV
3214}
3215
0cffce56
DG
3216struct sPAPRDIMMState {
3217 PCDIMMDevice *dimm;
cf632463 3218 uint32_t nr_lmbs;
0cffce56
DG
3219 QTAILQ_ENTRY(sPAPRDIMMState) next;
3220};
3221
3222static sPAPRDIMMState *spapr_pending_dimm_unplugs_find(sPAPRMachineState *s,
3223 PCDIMMDevice *dimm)
3224{
3225 sPAPRDIMMState *dimm_state = NULL;
3226
3227 QTAILQ_FOREACH(dimm_state, &s->pending_dimm_unplugs, next) {
3228 if (dimm_state->dimm == dimm) {
3229 break;
3230 }
3231 }
3232 return dimm_state;
3233}
3234
8d5981c4
BR
3235static sPAPRDIMMState *spapr_pending_dimm_unplugs_add(sPAPRMachineState *spapr,
3236 uint32_t nr_lmbs,
3237 PCDIMMDevice *dimm)
0cffce56 3238{
8d5981c4
BR
3239 sPAPRDIMMState *ds = NULL;
3240
3241 /*
3242 * If this request is for a DIMM whose removal had failed earlier
3243 * (due to guest's refusal to remove the LMBs), we would have this
3244 * dimm already in the pending_dimm_unplugs list. In that
3245 * case don't add again.
3246 */
3247 ds = spapr_pending_dimm_unplugs_find(spapr, dimm);
3248 if (!ds) {
3249 ds = g_malloc0(sizeof(sPAPRDIMMState));
3250 ds->nr_lmbs = nr_lmbs;
3251 ds->dimm = dimm;
3252 QTAILQ_INSERT_HEAD(&spapr->pending_dimm_unplugs, ds, next);
3253 }
3254 return ds;
0cffce56
DG
3255}
3256
3257static void spapr_pending_dimm_unplugs_remove(sPAPRMachineState *spapr,
3258 sPAPRDIMMState *dimm_state)
3259{
3260 QTAILQ_REMOVE(&spapr->pending_dimm_unplugs, dimm_state, next);
3261 g_free(dimm_state);
3262}
cf632463 3263
16ee9980
DHB
3264static sPAPRDIMMState *spapr_recover_pending_dimm_state(sPAPRMachineState *ms,
3265 PCDIMMDevice *dimm)
3266{
3267 sPAPRDRConnector *drc;
3268 PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
04790978 3269 MemoryRegion *mr = ddc->get_memory_region(dimm, &error_abort);
16ee9980
DHB
3270 uint64_t size = memory_region_size(mr);
3271 uint32_t nr_lmbs = size / SPAPR_MEMORY_BLOCK_SIZE;
3272 uint32_t avail_lmbs = 0;
3273 uint64_t addr_start, addr;
3274 int i;
16ee9980
DHB
3275
3276 addr_start = object_property_get_int(OBJECT(dimm), PC_DIMM_ADDR_PROP,
3277 &error_abort);
3278
3279 addr = addr_start;
3280 for (i = 0; i < nr_lmbs; i++) {
fbf55397
DG
3281 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3282 addr / SPAPR_MEMORY_BLOCK_SIZE);
16ee9980 3283 g_assert(drc);
454b580a 3284 if (drc->dev) {
16ee9980
DHB
3285 avail_lmbs++;
3286 }
3287 addr += SPAPR_MEMORY_BLOCK_SIZE;
3288 }
3289
8d5981c4 3290 return spapr_pending_dimm_unplugs_add(ms, avail_lmbs, dimm);
16ee9980
DHB
3291}
3292
31834723
DHB
3293/* Callback to be called during DRC release. */
3294void spapr_lmb_release(DeviceState *dev)
cf632463 3295{
765d1bdd 3296 sPAPRMachineState *spapr = SPAPR_MACHINE(qdev_get_hotplug_handler(dev));
0cffce56 3297 sPAPRDIMMState *ds = spapr_pending_dimm_unplugs_find(spapr, PC_DIMM(dev));
cf632463 3298
16ee9980
DHB
3299 /* This information will get lost if a migration occurs
3300 * during the unplug process. In this case recover it. */
3301 if (ds == NULL) {
3302 ds = spapr_recover_pending_dimm_state(spapr, PC_DIMM(dev));
8d5981c4 3303 g_assert(ds);
454b580a
DG
3304 /* The DRC being examined by the caller at least must be counted */
3305 g_assert(ds->nr_lmbs);
3306 }
3307
3308 if (--ds->nr_lmbs) {
cf632463
BR
3309 return;
3310 }
3311
cf632463
BR
3312 /*
3313 * Now that all the LMBs have been removed by the guest, call the
3314 * pc-dimm unplug handler to cleanup up the pc-dimm device.
3315 */
bd6c3e4a 3316 pc_dimm_memory_unplug(dev, MACHINE(spapr));
cf632463 3317 object_unparent(OBJECT(dev));
2a129767 3318 spapr_pending_dimm_unplugs_remove(spapr, ds);
cf632463
BR
3319}
3320
3321static void spapr_memory_unplug_request(HotplugHandler *hotplug_dev,
3322 DeviceState *dev, Error **errp)
3323{
0cffce56 3324 sPAPRMachineState *spapr = SPAPR_MACHINE(hotplug_dev);
cf632463
BR
3325 Error *local_err = NULL;
3326 PCDIMMDevice *dimm = PC_DIMM(dev);
3327 PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
04790978
TH
3328 MemoryRegion *mr;
3329 uint32_t nr_lmbs;
3330 uint64_t size, addr_start, addr;
0cffce56
DG
3331 int i;
3332 sPAPRDRConnector *drc;
04790978
TH
3333
3334 mr = ddc->get_memory_region(dimm, &local_err);
3335 if (local_err) {
3336 goto out;
3337 }
3338 size = memory_region_size(mr);
3339 nr_lmbs = size / SPAPR_MEMORY_BLOCK_SIZE;
3340
9ed442b8 3341 addr_start = object_property_get_uint(OBJECT(dimm), PC_DIMM_ADDR_PROP,
0cffce56 3342 &local_err);
cf632463
BR
3343 if (local_err) {
3344 goto out;
3345 }
3346
2a129767
DHB
3347 /*
3348 * An existing pending dimm state for this DIMM means that there is an
3349 * unplug operation in progress, waiting for the spapr_lmb_release
3350 * callback to complete the job (BQL can't cover that far). In this case,
3351 * bail out to avoid detaching DRCs that were already released.
3352 */
3353 if (spapr_pending_dimm_unplugs_find(spapr, dimm)) {
3354 error_setg(&local_err,
3355 "Memory unplug already in progress for device %s",
3356 dev->id);
3357 goto out;
3358 }
3359
8d5981c4 3360 spapr_pending_dimm_unplugs_add(spapr, nr_lmbs, dimm);
0cffce56
DG
3361
3362 addr = addr_start;
3363 for (i = 0; i < nr_lmbs; i++) {
fbf55397
DG
3364 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3365 addr / SPAPR_MEMORY_BLOCK_SIZE);
0cffce56
DG
3366 g_assert(drc);
3367
a8dc47fd 3368 spapr_drc_detach(drc);
0cffce56
DG
3369 addr += SPAPR_MEMORY_BLOCK_SIZE;
3370 }
3371
fbf55397
DG
3372 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3373 addr_start / SPAPR_MEMORY_BLOCK_SIZE);
0cffce56 3374 spapr_hotplug_req_remove_by_count_indexed(SPAPR_DR_CONNECTOR_TYPE_LMB,
0b55aa91 3375 nr_lmbs, spapr_drc_index(drc));
cf632463
BR
3376out:
3377 error_propagate(errp, local_err);
3378}
3379
04d0ffbd
GK
3380static void *spapr_populate_hotplug_cpu_dt(CPUState *cs, int *fdt_offset,
3381 sPAPRMachineState *spapr)
af81cf32
BR
3382{
3383 PowerPCCPU *cpu = POWERPC_CPU(cs);
3384 DeviceClass *dc = DEVICE_GET_CLASS(cs);
14bb4486 3385 int id = spapr_get_vcpu_id(cpu);
af81cf32
BR
3386 void *fdt;
3387 int offset, fdt_size;
3388 char *nodename;
3389
3390 fdt = create_device_tree(&fdt_size);
3391 nodename = g_strdup_printf("%s@%x", dc->fw_name, id);
3392 offset = fdt_add_subnode(fdt, 0, nodename);
3393
3394 spapr_populate_cpu_dt(cs, fdt, offset, spapr);
3395 g_free(nodename);
3396
3397 *fdt_offset = offset;
3398 return fdt;
3399}
3400
765d1bdd
DG
3401/* Callback to be called during DRC release. */
3402void spapr_core_release(DeviceState *dev)
ff9006dd 3403{
765d1bdd 3404 MachineState *ms = MACHINE(qdev_get_hotplug_handler(dev));
46f7afa3 3405 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(ms);
ff9006dd 3406 CPUCore *cc = CPU_CORE(dev);
535455fd 3407 CPUArchId *core_slot = spapr_find_cpu_slot(ms, cc->core_id, NULL);
ff9006dd 3408
46f7afa3
GK
3409 if (smc->pre_2_10_has_unused_icps) {
3410 sPAPRCPUCore *sc = SPAPR_CPU_CORE(OBJECT(dev));
46f7afa3
GK
3411 int i;
3412
3413 for (i = 0; i < cc->nr_threads; i++) {
94ad93bd 3414 CPUState *cs = CPU(sc->threads[i]);
46f7afa3
GK
3415
3416 pre_2_10_vmstate_register_dummy_icp(cs->cpu_index);
3417 }
3418 }
3419
07572c06 3420 assert(core_slot);
535455fd 3421 core_slot->cpu = NULL;
ff9006dd
IM
3422 object_unparent(OBJECT(dev));
3423}
3424
115debf2
IM
3425static
3426void spapr_core_unplug_request(HotplugHandler *hotplug_dev, DeviceState *dev,
3427 Error **errp)
ff9006dd 3428{
72194664 3429 sPAPRMachineState *spapr = SPAPR_MACHINE(OBJECT(hotplug_dev));
535455fd
IM
3430 int index;
3431 sPAPRDRConnector *drc;
535455fd 3432 CPUCore *cc = CPU_CORE(dev);
ff9006dd 3433
535455fd
IM
3434 if (!spapr_find_cpu_slot(MACHINE(hotplug_dev), cc->core_id, &index)) {
3435 error_setg(errp, "Unable to find CPU core with core-id: %d",
3436 cc->core_id);
3437 return;
3438 }
ff9006dd
IM
3439 if (index == 0) {
3440 error_setg(errp, "Boot CPU core may not be unplugged");
3441 return;
3442 }
3443
5d0fb150
GK
3444 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_CPU,
3445 spapr_vcpu_id(spapr, cc->core_id));
ff9006dd
IM
3446 g_assert(drc);
3447
a8dc47fd 3448 spapr_drc_detach(drc);
ff9006dd
IM
3449
3450 spapr_hotplug_req_remove_by_index(drc);
3451}
3452
3453static void spapr_core_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
3454 Error **errp)
3455{
3456 sPAPRMachineState *spapr = SPAPR_MACHINE(OBJECT(hotplug_dev));
3457 MachineClass *mc = MACHINE_GET_CLASS(spapr);
46f7afa3 3458 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
ff9006dd
IM
3459 sPAPRCPUCore *core = SPAPR_CPU_CORE(OBJECT(dev));
3460 CPUCore *cc = CPU_CORE(dev);
94ad93bd 3461 CPUState *cs = CPU(core->threads[0]);
ff9006dd
IM
3462 sPAPRDRConnector *drc;
3463 Error *local_err = NULL;
535455fd
IM
3464 CPUArchId *core_slot;
3465 int index;
94fd9cba 3466 bool hotplugged = spapr_drc_hotplugged(dev);
ff9006dd 3467
535455fd
IM
3468 core_slot = spapr_find_cpu_slot(MACHINE(hotplug_dev), cc->core_id, &index);
3469 if (!core_slot) {
3470 error_setg(errp, "Unable to find CPU core with core-id: %d",
3471 cc->core_id);
3472 return;
3473 }
5d0fb150
GK
3474 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_CPU,
3475 spapr_vcpu_id(spapr, cc->core_id));
ff9006dd 3476
c5514d0e 3477 g_assert(drc || !mc->has_hotpluggable_cpus);
ff9006dd 3478
ff9006dd 3479 if (drc) {
e49c63d5
GK
3480 void *fdt;
3481 int fdt_offset;
3482
3483 fdt = spapr_populate_hotplug_cpu_dt(cs, &fdt_offset, spapr);
3484
5c1da812 3485 spapr_drc_attach(drc, dev, fdt, fdt_offset, &local_err);
ff9006dd
IM
3486 if (local_err) {
3487 g_free(fdt);
ff9006dd
IM
3488 error_propagate(errp, local_err);
3489 return;
3490 }
ff9006dd 3491
94fd9cba
LV
3492 if (hotplugged) {
3493 /*
3494 * Send hotplug notification interrupt to the guest only
3495 * in case of hotplugged CPUs.
3496 */
3497 spapr_hotplug_req_add_by_index(drc);
3498 } else {
3499 spapr_drc_reset(drc);
3500 }
ff9006dd 3501 }
94fd9cba 3502
535455fd 3503 core_slot->cpu = OBJECT(dev);
46f7afa3
GK
3504
3505 if (smc->pre_2_10_has_unused_icps) {
46f7afa3
GK
3506 int i;
3507
3508 for (i = 0; i < cc->nr_threads; i++) {
bc877283 3509 cs = CPU(core->threads[i]);
46f7afa3
GK
3510 pre_2_10_vmstate_unregister_dummy_icp(cs->cpu_index);
3511 }
3512 }
ff9006dd
IM
3513}
3514
3515static void spapr_core_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
3516 Error **errp)
3517{
3518 MachineState *machine = MACHINE(OBJECT(hotplug_dev));
3519 MachineClass *mc = MACHINE_GET_CLASS(hotplug_dev);
ff9006dd
IM
3520 Error *local_err = NULL;
3521 CPUCore *cc = CPU_CORE(dev);
2e9c10eb 3522 const char *base_core_type = spapr_get_cpu_core_type(machine->cpu_type);
ff9006dd 3523 const char *type = object_get_typename(OBJECT(dev));
535455fd
IM
3524 CPUArchId *core_slot;
3525 int index;
ff9006dd 3526
c5514d0e 3527 if (dev->hotplugged && !mc->has_hotpluggable_cpus) {
ff9006dd
IM
3528 error_setg(&local_err, "CPU hotplug not supported for this machine");
3529 goto out;
3530 }
3531
3532 if (strcmp(base_core_type, type)) {
3533 error_setg(&local_err, "CPU core type should be %s", base_core_type);
3534 goto out;
3535 }
3536
3537 if (cc->core_id % smp_threads) {
3538 error_setg(&local_err, "invalid core id %d", cc->core_id);
3539 goto out;
3540 }
3541
459264ef
DG
3542 /*
3543 * In general we should have homogeneous threads-per-core, but old
3544 * (pre hotplug support) machine types allow the last core to have
3545 * reduced threads as a compatibility hack for when we allowed
3546 * total vcpus not a multiple of threads-per-core.
3547 */
3548 if (mc->has_hotpluggable_cpus && (cc->nr_threads != smp_threads)) {
df8658de 3549 error_setg(&local_err, "invalid nr-threads %d, must be %d",
8149e299 3550 cc->nr_threads, smp_threads);
df8658de 3551 goto out;
8149e299
DG
3552 }
3553
535455fd
IM
3554 core_slot = spapr_find_cpu_slot(MACHINE(hotplug_dev), cc->core_id, &index);
3555 if (!core_slot) {
ff9006dd
IM
3556 error_setg(&local_err, "core id %d out of range", cc->core_id);
3557 goto out;
3558 }
3559
535455fd 3560 if (core_slot->cpu) {
ff9006dd
IM
3561 error_setg(&local_err, "core %d already populated", cc->core_id);
3562 goto out;
3563 }
3564
a0ceb640 3565 numa_cpu_pre_plug(core_slot, dev, &local_err);
0b8497f0 3566
ff9006dd 3567out:
ff9006dd
IM
3568 error_propagate(errp, local_err);
3569}
3570
c20d332a
BR
3571static void spapr_machine_device_plug(HotplugHandler *hotplug_dev,
3572 DeviceState *dev, Error **errp)
3573{
c86c1aff
DHB
3574 MachineState *ms = MACHINE(hotplug_dev);
3575 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(ms);
c20d332a
BR
3576
3577 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
c20d332a
BR
3578 if (!smc->dr_lmb_enabled) {
3579 error_setg(errp, "Memory hotplug not supported for this machine");
3580 return;
3581 }
81985f3b 3582 spapr_memory_plug(hotplug_dev, dev, errp);
af81cf32
BR
3583 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
3584 spapr_core_plug(hotplug_dev, dev, errp);
c20d332a
BR
3585 }
3586}
3587
cf632463
BR
3588static void spapr_machine_device_unplug_request(HotplugHandler *hotplug_dev,
3589 DeviceState *dev, Error **errp)
3590{
c86c1aff
DHB
3591 sPAPRMachineState *sms = SPAPR_MACHINE(OBJECT(hotplug_dev));
3592 MachineClass *mc = MACHINE_GET_CLASS(sms);
cf632463
BR
3593
3594 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
3595 if (spapr_ovec_test(sms->ov5_cas, OV5_HP_EVT)) {
3596 spapr_memory_unplug_request(hotplug_dev, dev, errp);
3597 } else {
3598 /* NOTE: this means there is a window after guest reset, prior to
3599 * CAS negotiation, where unplug requests will fail due to the
3600 * capability not being detected yet. This is a bit different than
3601 * the case with PCI unplug, where the events will be queued and
3602 * eventually handled by the guest after boot
3603 */
3604 error_setg(errp, "Memory hot unplug not supported for this guest");
3605 }
6f4b5c3e 3606 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
c5514d0e 3607 if (!mc->has_hotpluggable_cpus) {
6f4b5c3e
BR
3608 error_setg(errp, "CPU hot unplug not supported on this machine");
3609 return;
3610 }
115debf2 3611 spapr_core_unplug_request(hotplug_dev, dev, errp);
c20d332a
BR
3612 }
3613}
3614
94a94e4c
BR
3615static void spapr_machine_device_pre_plug(HotplugHandler *hotplug_dev,
3616 DeviceState *dev, Error **errp)
3617{
c871bc70
LV
3618 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
3619 spapr_memory_pre_plug(hotplug_dev, dev, errp);
3620 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
94a94e4c
BR
3621 spapr_core_pre_plug(hotplug_dev, dev, errp);
3622 }
3623}
3624
7ebaf795
BR
3625static HotplugHandler *spapr_get_hotplug_handler(MachineState *machine,
3626 DeviceState *dev)
c20d332a 3627{
94a94e4c
BR
3628 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM) ||
3629 object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
c20d332a
BR
3630 return HOTPLUG_HANDLER(machine);
3631 }
3632 return NULL;
3633}
3634
ea089eeb
IM
3635static CpuInstanceProperties
3636spapr_cpu_index_to_props(MachineState *machine, unsigned cpu_index)
20bb648d 3637{
ea089eeb
IM
3638 CPUArchId *core_slot;
3639 MachineClass *mc = MACHINE_GET_CLASS(machine);
3640
3641 /* make sure possible_cpu are intialized */
3642 mc->possible_cpu_arch_ids(machine);
3643 /* get CPU core slot containing thread that matches cpu_index */
3644 core_slot = spapr_find_cpu_slot(machine, cpu_index, NULL);
3645 assert(core_slot);
3646 return core_slot->props;
20bb648d
DG
3647}
3648
79e07936
IM
3649static int64_t spapr_get_default_cpu_node_id(const MachineState *ms, int idx)
3650{
3651 return idx / smp_cores % nb_numa_nodes;
3652}
3653
535455fd
IM
3654static const CPUArchIdList *spapr_possible_cpu_arch_ids(MachineState *machine)
3655{
3656 int i;
d342eb76 3657 const char *core_type;
535455fd
IM
3658 int spapr_max_cores = max_cpus / smp_threads;
3659 MachineClass *mc = MACHINE_GET_CLASS(machine);
3660
c5514d0e 3661 if (!mc->has_hotpluggable_cpus) {
535455fd
IM
3662 spapr_max_cores = QEMU_ALIGN_UP(smp_cpus, smp_threads) / smp_threads;
3663 }
3664 if (machine->possible_cpus) {
3665 assert(machine->possible_cpus->len == spapr_max_cores);
3666 return machine->possible_cpus;
3667 }
3668
d342eb76
IM
3669 core_type = spapr_get_cpu_core_type(machine->cpu_type);
3670 if (!core_type) {
3671 error_report("Unable to find sPAPR CPU Core definition");
3672 exit(1);
3673 }
3674
535455fd
IM
3675 machine->possible_cpus = g_malloc0(sizeof(CPUArchIdList) +
3676 sizeof(CPUArchId) * spapr_max_cores);
3677 machine->possible_cpus->len = spapr_max_cores;
3678 for (i = 0; i < machine->possible_cpus->len; i++) {
3679 int core_id = i * smp_threads;
3680
d342eb76 3681 machine->possible_cpus->cpus[i].type = core_type;
f2d672c2 3682 machine->possible_cpus->cpus[i].vcpus_count = smp_threads;
535455fd
IM
3683 machine->possible_cpus->cpus[i].arch_id = core_id;
3684 machine->possible_cpus->cpus[i].props.has_core_id = true;
3685 machine->possible_cpus->cpus[i].props.core_id = core_id;
535455fd
IM
3686 }
3687 return machine->possible_cpus;
3688}
3689
6737d9ad 3690static void spapr_phb_placement(sPAPRMachineState *spapr, uint32_t index,
daa23699
DG
3691 uint64_t *buid, hwaddr *pio,
3692 hwaddr *mmio32, hwaddr *mmio64,
6737d9ad
DG
3693 unsigned n_dma, uint32_t *liobns, Error **errp)
3694{
357d1e3b
DG
3695 /*
3696 * New-style PHB window placement.
3697 *
3698 * Goals: Gives large (1TiB), naturally aligned 64-bit MMIO window
3699 * for each PHB, in addition to 2GiB 32-bit MMIO and 64kiB PIO
3700 * windows.
3701 *
3702 * Some guest kernels can't work with MMIO windows above 1<<46
3703 * (64TiB), so we place up to 31 PHBs in the area 32TiB..64TiB
3704 *
3705 * 32TiB..(33TiB+1984kiB) contains the 64kiB PIO windows for each
3706 * PHB stacked together. (32TiB+2GiB)..(32TiB+64GiB) contains the
3707 * 2GiB 32-bit MMIO windows for each PHB. Then 33..64TiB has the
3708 * 1TiB 64-bit MMIO windows for each PHB.
3709 */
6737d9ad 3710 const uint64_t base_buid = 0x800000020000000ULL;
25e6a118
MT
3711#define SPAPR_MAX_PHBS ((SPAPR_PCI_LIMIT - SPAPR_PCI_BASE) / \
3712 SPAPR_PCI_MEM64_WIN_SIZE - 1)
6737d9ad
DG
3713 int i;
3714
357d1e3b
DG
3715 /* Sanity check natural alignments */
3716 QEMU_BUILD_BUG_ON((SPAPR_PCI_BASE % SPAPR_PCI_MEM64_WIN_SIZE) != 0);
3717 QEMU_BUILD_BUG_ON((SPAPR_PCI_LIMIT % SPAPR_PCI_MEM64_WIN_SIZE) != 0);
3718 QEMU_BUILD_BUG_ON((SPAPR_PCI_MEM64_WIN_SIZE % SPAPR_PCI_MEM32_WIN_SIZE) != 0);
3719 QEMU_BUILD_BUG_ON((SPAPR_PCI_MEM32_WIN_SIZE % SPAPR_PCI_IO_WIN_SIZE) != 0);
3720 /* Sanity check bounds */
25e6a118
MT
3721 QEMU_BUILD_BUG_ON((SPAPR_MAX_PHBS * SPAPR_PCI_IO_WIN_SIZE) >
3722 SPAPR_PCI_MEM32_WIN_SIZE);
3723 QEMU_BUILD_BUG_ON((SPAPR_MAX_PHBS * SPAPR_PCI_MEM32_WIN_SIZE) >
3724 SPAPR_PCI_MEM64_WIN_SIZE);
3725
3726 if (index >= SPAPR_MAX_PHBS) {
3727 error_setg(errp, "\"index\" for PAPR PHB is too large (max %llu)",
3728 SPAPR_MAX_PHBS - 1);
6737d9ad
DG
3729 return;
3730 }
3731
3732 *buid = base_buid + index;
3733 for (i = 0; i < n_dma; ++i) {
3734 liobns[i] = SPAPR_PCI_LIOBN(index, i);
3735 }
3736
357d1e3b
DG
3737 *pio = SPAPR_PCI_BASE + index * SPAPR_PCI_IO_WIN_SIZE;
3738 *mmio32 = SPAPR_PCI_BASE + (index + 1) * SPAPR_PCI_MEM32_WIN_SIZE;
3739 *mmio64 = SPAPR_PCI_BASE + (index + 1) * SPAPR_PCI_MEM64_WIN_SIZE;
6737d9ad
DG
3740}
3741
7844e12b
CLG
3742static ICSState *spapr_ics_get(XICSFabric *dev, int irq)
3743{
3744 sPAPRMachineState *spapr = SPAPR_MACHINE(dev);
3745
3746 return ics_valid_irq(spapr->ics, irq) ? spapr->ics : NULL;
3747}
3748
3749static void spapr_ics_resend(XICSFabric *dev)
3750{
3751 sPAPRMachineState *spapr = SPAPR_MACHINE(dev);
3752
3753 ics_resend(spapr->ics);
3754}
3755
81210c20 3756static ICPState *spapr_icp_get(XICSFabric *xi, int vcpu_id)
b2fc59aa 3757{
2e886fb3 3758 PowerPCCPU *cpu = spapr_find_cpu(vcpu_id);
b2fc59aa 3759
5bc8d26d 3760 return cpu ? ICP(cpu->intc) : NULL;
b2fc59aa
CLG
3761}
3762
60c6823b
CLG
3763#define ICS_IRQ_FREE(ics, srcno) \
3764 (!((ics)->irqs[(srcno)].flags & (XICS_FLAGS_IRQ_MASK)))
3765
3766static int ics_find_free_block(ICSState *ics, int num, int alignnum)
3767{
3768 int first, i;
3769
3770 for (first = 0; first < ics->nr_irqs; first += alignnum) {
3771 if (num > (ics->nr_irqs - first)) {
3772 return -1;
3773 }
3774 for (i = first; i < first + num; ++i) {
3775 if (!ICS_IRQ_FREE(ics, i)) {
3776 break;
3777 }
3778 }
3779 if (i == (first + num)) {
3780 return first;
3781 }
3782 }
3783
3784 return -1;
3785}
3786
9e7dc5fc
CLG
3787/*
3788 * Allocate the IRQ number and set the IRQ type, LSI or MSI
3789 */
3790static void spapr_irq_set_lsi(sPAPRMachineState *spapr, int irq, bool lsi)
3791{
3792 ics_set_irq_type(spapr->ics, irq - spapr->ics->offset, lsi);
3793}
3794
60c6823b
CLG
3795int spapr_irq_alloc(sPAPRMachineState *spapr, int irq_hint, bool lsi,
3796 Error **errp)
3797{
3798 ICSState *ics = spapr->ics;
3799 int irq;
3800
1d36c75a
GK
3801 assert(ics);
3802
60c6823b
CLG
3803 if (irq_hint) {
3804 if (!ICS_IRQ_FREE(ics, irq_hint - ics->offset)) {
3805 error_setg(errp, "can't allocate IRQ %d: already in use", irq_hint);
3806 return -1;
3807 }
3808 irq = irq_hint;
3809 } else {
3810 irq = ics_find_free_block(ics, 1, 1);
3811 if (irq < 0) {
3812 error_setg(errp, "can't allocate IRQ: no IRQ left");
3813 return -1;
3814 }
3815 irq += ics->offset;
3816 }
3817
9e7dc5fc 3818 spapr_irq_set_lsi(spapr, irq, lsi);
60c6823b
CLG
3819 trace_spapr_irq_alloc(irq);
3820
3821 return irq;
3822}
3823
3824/*
3825 * Allocate block of consecutive IRQs, and return the number of the first IRQ in
3826 * the block. If align==true, aligns the first IRQ number to num.
3827 */
3828int spapr_irq_alloc_block(sPAPRMachineState *spapr, int num, bool lsi,
3829 bool align, Error **errp)
3830{
3831 ICSState *ics = spapr->ics;
3832 int i, first = -1;
3833
1d36c75a 3834 assert(ics);
60c6823b
CLG
3835
3836 /*
3837 * MSIMesage::data is used for storing VIRQ so
3838 * it has to be aligned to num to support multiple
3839 * MSI vectors. MSI-X is not affected by this.
3840 * The hint is used for the first IRQ, the rest should
3841 * be allocated continuously.
3842 */
3843 if (align) {
3844 assert((num == 1) || (num == 2) || (num == 4) ||
3845 (num == 8) || (num == 16) || (num == 32));
3846 first = ics_find_free_block(ics, num, num);
3847 } else {
3848 first = ics_find_free_block(ics, num, 1);
3849 }
3850 if (first < 0) {
3851 error_setg(errp, "can't find a free %d-IRQ block", num);
3852 return -1;
3853 }
3854
9e7dc5fc 3855 first += ics->offset;
60c6823b 3856 for (i = first; i < first + num; ++i) {
9e7dc5fc 3857 spapr_irq_set_lsi(spapr, i, lsi);
60c6823b 3858 }
60c6823b
CLG
3859
3860 trace_spapr_irq_alloc_block(first, num, lsi, align);
3861
3862 return first;
3863}
3864
3865void spapr_irq_free(sPAPRMachineState *spapr, int irq, int num)
3866{
3867 ICSState *ics = spapr->ics;
3868 int srcno = irq - ics->offset;
3869 int i;
3870
3871 if (ics_valid_irq(ics, irq)) {
3872 trace_spapr_irq_free(0, irq, num);
3873 for (i = srcno; i < srcno + num; ++i) {
3874 if (ICS_IRQ_FREE(ics, i)) {
3875 trace_spapr_irq_free_warn(0, i + ics->offset);
3876 }
3877 memset(&ics->irqs[i], 0, sizeof(ICSIRQState));
3878 }
3879 }
3880}
3881
77183755
CLG
3882qemu_irq spapr_qirq(sPAPRMachineState *spapr, int irq)
3883{
3884 ICSState *ics = spapr->ics;
3885
3886 if (ics_valid_irq(ics, irq)) {
3887 return ics->qirqs[irq - ics->offset];
3888 }
3889
3890 return NULL;
3891}
3892
6449da45
CLG
3893static void spapr_pic_print_info(InterruptStatsProvider *obj,
3894 Monitor *mon)
3895{
3896 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
5bc8d26d
CLG
3897 CPUState *cs;
3898
3899 CPU_FOREACH(cs) {
3900 PowerPCCPU *cpu = POWERPC_CPU(cs);
6449da45 3901
5bc8d26d 3902 icp_pic_print_info(ICP(cpu->intc), mon);
6449da45
CLG
3903 }
3904
3905 ics_pic_print_info(spapr->ics, mon);
3906}
3907
14bb4486 3908int spapr_get_vcpu_id(PowerPCCPU *cpu)
2e886fb3 3909{
b1a568c1 3910 return cpu->vcpu_id;
2e886fb3
SB
3911}
3912
648edb64
GK
3913void spapr_set_vcpu_id(PowerPCCPU *cpu, int cpu_index, Error **errp)
3914{
3915 sPAPRMachineState *spapr = SPAPR_MACHINE(qdev_get_machine());
3916 int vcpu_id;
3917
5d0fb150 3918 vcpu_id = spapr_vcpu_id(spapr, cpu_index);
648edb64
GK
3919
3920 if (kvm_enabled() && !kvm_vcpu_id_is_valid(vcpu_id)) {
3921 error_setg(errp, "Can't create CPU with id %d in KVM", vcpu_id);
3922 error_append_hint(errp, "Adjust the number of cpus to %d "
3923 "or try to raise the number of threads per core\n",
3924 vcpu_id * smp_threads / spapr->vsmt);
3925 return;
3926 }
3927
3928 cpu->vcpu_id = vcpu_id;
3929}
3930
2e886fb3
SB
3931PowerPCCPU *spapr_find_cpu(int vcpu_id)
3932{
3933 CPUState *cs;
3934
3935 CPU_FOREACH(cs) {
3936 PowerPCCPU *cpu = POWERPC_CPU(cs);
3937
14bb4486 3938 if (spapr_get_vcpu_id(cpu) == vcpu_id) {
2e886fb3
SB
3939 return cpu;
3940 }
3941 }
3942
3943 return NULL;
3944}
3945
29ee3247
AK
3946static void spapr_machine_class_init(ObjectClass *oc, void *data)
3947{
3948 MachineClass *mc = MACHINE_CLASS(oc);
224245bf 3949 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(oc);
71461b0f 3950 FWPathProviderClass *fwc = FW_PATH_PROVIDER_CLASS(oc);
34316482 3951 NMIClass *nc = NMI_CLASS(oc);
c20d332a 3952 HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
1d1be34d 3953 PPCVirtualHypervisorClass *vhc = PPC_VIRTUAL_HYPERVISOR_CLASS(oc);
7844e12b 3954 XICSFabricClass *xic = XICS_FABRIC_CLASS(oc);
6449da45 3955 InterruptStatsProviderClass *ispc = INTERRUPT_STATS_PROVIDER_CLASS(oc);
958db90c 3956
0eb9054c 3957 mc->desc = "pSeries Logical Partition (PAPR compliant)";
fc9f38c3
DG
3958
3959 /*
3960 * We set up the default / latest behaviour here. The class_init
3961 * functions for the specific versioned machine types can override
3962 * these details for backwards compatibility
3963 */
bcb5ce08
DG
3964 mc->init = spapr_machine_init;
3965 mc->reset = spapr_machine_reset;
958db90c 3966 mc->block_default_type = IF_SCSI;
6244bb7e 3967 mc->max_cpus = 1024;
958db90c 3968 mc->no_parallel = 1;
5b2128d2 3969 mc->default_boot_order = "";
a34944fe 3970 mc->default_ram_size = 512 * M_BYTE;
958db90c 3971 mc->kvm_type = spapr_kvm_type;
7da79a16 3972 machine_class_allow_dynamic_sysbus_dev(mc, TYPE_SPAPR_PCI_HOST_BRIDGE);
e4024630 3973 mc->pci_allow_0_address = true;
debbdc00 3974 assert(!mc->get_hotplug_handler);
7ebaf795 3975 mc->get_hotplug_handler = spapr_get_hotplug_handler;
94a94e4c 3976 hc->pre_plug = spapr_machine_device_pre_plug;
c20d332a 3977 hc->plug = spapr_machine_device_plug;
ea089eeb 3978 mc->cpu_index_to_instance_props = spapr_cpu_index_to_props;
79e07936 3979 mc->get_default_cpu_node_id = spapr_get_default_cpu_node_id;
535455fd 3980 mc->possible_cpu_arch_ids = spapr_possible_cpu_arch_ids;
cf632463 3981 hc->unplug_request = spapr_machine_device_unplug_request;
00b4fbe2 3982
fc9f38c3 3983 smc->dr_lmb_enabled = true;
2e9c10eb 3984 mc->default_cpu_type = POWERPC_CPU_TYPE_NAME("power8_v2.0");
c5514d0e 3985 mc->has_hotpluggable_cpus = true;
52b81ab5 3986 smc->resize_hpt_default = SPAPR_RESIZE_HPT_ENABLED;
71461b0f 3987 fwc->get_dev_path = spapr_get_fw_dev_path;
34316482 3988 nc->nmi_monitor_handler = spapr_nmi;
6737d9ad 3989 smc->phb_placement = spapr_phb_placement;
1d1be34d 3990 vhc->hypercall = emulate_spapr_hypercall;
e57ca75c
DG
3991 vhc->hpt_mask = spapr_hpt_mask;
3992 vhc->map_hptes = spapr_map_hptes;
3993 vhc->unmap_hptes = spapr_unmap_hptes;
3994 vhc->store_hpte = spapr_store_hpte;
9861bb3e 3995 vhc->get_patbe = spapr_get_patbe;
1ec26c75 3996 vhc->encode_hpt_for_kvm_pr = spapr_encode_hpt_for_kvm_pr;
7844e12b
CLG
3997 xic->ics_get = spapr_ics_get;
3998 xic->ics_resend = spapr_ics_resend;
b2fc59aa 3999 xic->icp_get = spapr_icp_get;
6449da45 4000 ispc->print_info = spapr_pic_print_info;
55641213
LV
4001 /* Force NUMA node memory size to be a multiple of
4002 * SPAPR_MEMORY_BLOCK_SIZE (256M) since that's the granularity
4003 * in which LMBs are represented and hot-added
4004 */
4005 mc->numa_mem_align_shift = 28;
33face6b 4006
4e5fe368
SJS
4007 smc->default_caps.caps[SPAPR_CAP_HTM] = SPAPR_CAP_OFF;
4008 smc->default_caps.caps[SPAPR_CAP_VSX] = SPAPR_CAP_ON;
4009 smc->default_caps.caps[SPAPR_CAP_DFP] = SPAPR_CAP_ON;
8f38eaf8 4010 smc->default_caps.caps[SPAPR_CAP_CFPC] = SPAPR_CAP_BROKEN;
09114fd8 4011 smc->default_caps.caps[SPAPR_CAP_SBBC] = SPAPR_CAP_BROKEN;
4be8d4e7 4012 smc->default_caps.caps[SPAPR_CAP_IBS] = SPAPR_CAP_BROKEN;
33face6b 4013 spapr_caps_add_properties(smc, &error_abort);
29ee3247
AK
4014}
4015
4016static const TypeInfo spapr_machine_info = {
4017 .name = TYPE_SPAPR_MACHINE,
4018 .parent = TYPE_MACHINE,
4aee7362 4019 .abstract = true,
6ca1502e 4020 .instance_size = sizeof(sPAPRMachineState),
bcb5ce08 4021 .instance_init = spapr_instance_init,
87bbdd9c 4022 .instance_finalize = spapr_machine_finalizefn,
183930c0 4023 .class_size = sizeof(sPAPRMachineClass),
29ee3247 4024 .class_init = spapr_machine_class_init,
71461b0f
AK
4025 .interfaces = (InterfaceInfo[]) {
4026 { TYPE_FW_PATH_PROVIDER },
34316482 4027 { TYPE_NMI },
c20d332a 4028 { TYPE_HOTPLUG_HANDLER },
1d1be34d 4029 { TYPE_PPC_VIRTUAL_HYPERVISOR },
7844e12b 4030 { TYPE_XICS_FABRIC },
6449da45 4031 { TYPE_INTERRUPT_STATS_PROVIDER },
71461b0f
AK
4032 { }
4033 },
29ee3247
AK
4034};
4035
fccbc785 4036#define DEFINE_SPAPR_MACHINE(suffix, verstr, latest) \
5013c547
DG
4037 static void spapr_machine_##suffix##_class_init(ObjectClass *oc, \
4038 void *data) \
4039 { \
4040 MachineClass *mc = MACHINE_CLASS(oc); \
4041 spapr_machine_##suffix##_class_options(mc); \
fccbc785
DG
4042 if (latest) { \
4043 mc->alias = "pseries"; \
4044 mc->is_default = 1; \
4045 } \
5013c547
DG
4046 } \
4047 static void spapr_machine_##suffix##_instance_init(Object *obj) \
4048 { \
4049 MachineState *machine = MACHINE(obj); \
4050 spapr_machine_##suffix##_instance_options(machine); \
4051 } \
4052 static const TypeInfo spapr_machine_##suffix##_info = { \
4053 .name = MACHINE_TYPE_NAME("pseries-" verstr), \
4054 .parent = TYPE_SPAPR_MACHINE, \
4055 .class_init = spapr_machine_##suffix##_class_init, \
4056 .instance_init = spapr_machine_##suffix##_instance_init, \
4057 }; \
4058 static void spapr_machine_register_##suffix(void) \
4059 { \
4060 type_register(&spapr_machine_##suffix##_info); \
4061 } \
0e6aac87 4062 type_init(spapr_machine_register_##suffix)
5013c547 4063
8a4fd427 4064/*
d8c0c7af 4065 * pseries-3.0
8a4fd427 4066 */
d8c0c7af 4067static void spapr_machine_3_0_instance_options(MachineState *machine)
8a4fd427
DG
4068{
4069}
4070
d8c0c7af 4071static void spapr_machine_3_0_class_options(MachineClass *mc)
8a4fd427
DG
4072{
4073 /* Defaults for the latest behaviour inherited from the base class */
4074}
4075
d8c0c7af 4076DEFINE_SPAPR_MACHINE(3_0, "3.0", true);
8a4fd427 4077
2b615412
DG
4078/*
4079 * pseries-2.12
4080 */
8a4fd427 4081#define SPAPR_COMPAT_2_12 \
67d7d66f
DG
4082 HW_COMPAT_2_12 \
4083 { \
4084 .driver = TYPE_POWERPC_CPU, \
d8c0c7af 4085 .property = "pre-3.0-migration", \
67d7d66f
DG
4086 .value = "on", \
4087 },
8a4fd427 4088
2b615412
DG
4089static void spapr_machine_2_12_instance_options(MachineState *machine)
4090{
d8c0c7af 4091 spapr_machine_3_0_instance_options(machine);
2b615412
DG
4092}
4093
4094static void spapr_machine_2_12_class_options(MachineClass *mc)
4095{
d8c0c7af 4096 spapr_machine_3_0_class_options(mc);
8a4fd427 4097 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_12);
2b615412
DG
4098}
4099
8a4fd427 4100DEFINE_SPAPR_MACHINE(2_12, "2.12", false);
2b615412 4101
813f3cf6
SJS
4102static void spapr_machine_2_12_sxxm_instance_options(MachineState *machine)
4103{
4104 spapr_machine_2_12_instance_options(machine);
4105}
4106
4107static void spapr_machine_2_12_sxxm_class_options(MachineClass *mc)
4108{
4109 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4110
4111 spapr_machine_2_12_class_options(mc);
4112 smc->default_caps.caps[SPAPR_CAP_CFPC] = SPAPR_CAP_WORKAROUND;
4113 smc->default_caps.caps[SPAPR_CAP_SBBC] = SPAPR_CAP_WORKAROUND;
4114 smc->default_caps.caps[SPAPR_CAP_IBS] = SPAPR_CAP_FIXED_CCD;
4115}
4116
4117DEFINE_SPAPR_MACHINE(2_12_sxxm, "2.12-sxxm", false);
4118
e2676b16
GK
4119/*
4120 * pseries-2.11
4121 */
2b615412
DG
4122#define SPAPR_COMPAT_2_11 \
4123 HW_COMPAT_2_11
4124
e2676b16
GK
4125static void spapr_machine_2_11_instance_options(MachineState *machine)
4126{
2b615412 4127 spapr_machine_2_12_instance_options(machine);
e2676b16
GK
4128}
4129
4130static void spapr_machine_2_11_class_options(MachineClass *mc)
4131{
ee76a09f
DG
4132 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4133
2b615412 4134 spapr_machine_2_12_class_options(mc);
4e5fe368 4135 smc->default_caps.caps[SPAPR_CAP_HTM] = SPAPR_CAP_ON;
2b615412 4136 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_11);
e2676b16
GK
4137}
4138
2b615412 4139DEFINE_SPAPR_MACHINE(2_11, "2.11", false);
e2676b16 4140
3fa14fbe
DG
4141/*
4142 * pseries-2.10
4143 */
e2676b16 4144#define SPAPR_COMPAT_2_10 \
2b615412 4145 HW_COMPAT_2_10
e2676b16 4146
3fa14fbe
DG
4147static void spapr_machine_2_10_instance_options(MachineState *machine)
4148{
2b615412 4149 spapr_machine_2_11_instance_options(machine);
3fa14fbe
DG
4150}
4151
4152static void spapr_machine_2_10_class_options(MachineClass *mc)
4153{
e2676b16
GK
4154 spapr_machine_2_11_class_options(mc);
4155 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_10);
3fa14fbe
DG
4156}
4157
e2676b16 4158DEFINE_SPAPR_MACHINE(2_10, "2.10", false);
3fa14fbe 4159
fa325e6c
DG
4160/*
4161 * pseries-2.9
4162 */
3fa14fbe 4163#define SPAPR_COMPAT_2_9 \
d5fc133e
DG
4164 HW_COMPAT_2_9 \
4165 { \
4166 .driver = TYPE_POWERPC_CPU, \
4167 .property = "pre-2.10-migration", \
4168 .value = "on", \
4169 }, \
3fa14fbe 4170
fa325e6c
DG
4171static void spapr_machine_2_9_instance_options(MachineState *machine)
4172{
3fa14fbe 4173 spapr_machine_2_10_instance_options(machine);
fa325e6c
DG
4174}
4175
4176static void spapr_machine_2_9_class_options(MachineClass *mc)
4177{
46f7afa3
GK
4178 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4179
3fa14fbe
DG
4180 spapr_machine_2_10_class_options(mc);
4181 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_9);
3bfe5716 4182 mc->numa_auto_assign_ram = numa_legacy_auto_assign_ram;
46f7afa3 4183 smc->pre_2_10_has_unused_icps = true;
52b81ab5 4184 smc->resize_hpt_default = SPAPR_RESIZE_HPT_DISABLED;
fa325e6c
DG
4185}
4186
3fa14fbe 4187DEFINE_SPAPR_MACHINE(2_9, "2.9", false);
fa325e6c 4188
db800b21
DG
4189/*
4190 * pseries-2.8
4191 */
82516263
DG
4192#define SPAPR_COMPAT_2_8 \
4193 HW_COMPAT_2_8 \
4194 { \
4195 .driver = TYPE_SPAPR_PCI_HOST_BRIDGE, \
4196 .property = "pcie-extended-configuration-space", \
4197 .value = "off", \
4198 },
fa325e6c 4199
db800b21
DG
4200static void spapr_machine_2_8_instance_options(MachineState *machine)
4201{
fa325e6c 4202 spapr_machine_2_9_instance_options(machine);
db800b21
DG
4203}
4204
4205static void spapr_machine_2_8_class_options(MachineClass *mc)
4206{
fa325e6c
DG
4207 spapr_machine_2_9_class_options(mc);
4208 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_8);
55641213 4209 mc->numa_mem_align_shift = 23;
db800b21
DG
4210}
4211
fa325e6c 4212DEFINE_SPAPR_MACHINE(2_8, "2.8", false);
db800b21 4213
1ea1eefc
BR
4214/*
4215 * pseries-2.7
4216 */
357d1e3b
DG
4217#define SPAPR_COMPAT_2_7 \
4218 HW_COMPAT_2_7 \
4219 { \
4220 .driver = TYPE_SPAPR_PCI_HOST_BRIDGE, \
4221 .property = "mem_win_size", \
4222 .value = stringify(SPAPR_PCI_2_7_MMIO_WIN_SIZE),\
4223 }, \
4224 { \
4225 .driver = TYPE_SPAPR_PCI_HOST_BRIDGE, \
4226 .property = "mem64_win_size", \
4227 .value = "0", \
146c11f1
DG
4228 }, \
4229 { \
4230 .driver = TYPE_POWERPC_CPU, \
4231 .property = "pre-2.8-migration", \
4232 .value = "on", \
5c4537bd
DG
4233 }, \
4234 { \
4235 .driver = TYPE_SPAPR_PCI_HOST_BRIDGE, \
4236 .property = "pre-2.8-migration", \
4237 .value = "on", \
357d1e3b
DG
4238 },
4239
4240static void phb_placement_2_7(sPAPRMachineState *spapr, uint32_t index,
4241 uint64_t *buid, hwaddr *pio,
4242 hwaddr *mmio32, hwaddr *mmio64,
4243 unsigned n_dma, uint32_t *liobns, Error **errp)
4244{
4245 /* Legacy PHB placement for pseries-2.7 and earlier machine types */
4246 const uint64_t base_buid = 0x800000020000000ULL;
4247 const hwaddr phb_spacing = 0x1000000000ULL; /* 64 GiB */
4248 const hwaddr mmio_offset = 0xa0000000; /* 2 GiB + 512 MiB */
4249 const hwaddr pio_offset = 0x80000000; /* 2 GiB */
4250 const uint32_t max_index = 255;
4251 const hwaddr phb0_alignment = 0x10000000000ULL; /* 1 TiB */
4252
4253 uint64_t ram_top = MACHINE(spapr)->ram_size;
4254 hwaddr phb0_base, phb_base;
4255 int i;
4256
0c9269a5 4257 /* Do we have device memory? */
357d1e3b
DG
4258 if (MACHINE(spapr)->maxram_size > ram_top) {
4259 /* Can't just use maxram_size, because there may be an
0c9269a5
DH
4260 * alignment gap between normal and device memory regions
4261 */
b0c14ec4
DH
4262 ram_top = MACHINE(spapr)->device_memory->base +
4263 memory_region_size(&MACHINE(spapr)->device_memory->mr);
357d1e3b
DG
4264 }
4265
4266 phb0_base = QEMU_ALIGN_UP(ram_top, phb0_alignment);
4267
4268 if (index > max_index) {
4269 error_setg(errp, "\"index\" for PAPR PHB is too large (max %u)",
4270 max_index);
4271 return;
4272 }
4273
4274 *buid = base_buid + index;
4275 for (i = 0; i < n_dma; ++i) {
4276 liobns[i] = SPAPR_PCI_LIOBN(index, i);
4277 }
4278
4279 phb_base = phb0_base + index * phb_spacing;
4280 *pio = phb_base + pio_offset;
4281 *mmio32 = phb_base + mmio_offset;
4282 /*
4283 * We don't set the 64-bit MMIO window, relying on the PHB's
4284 * fallback behaviour of automatically splitting a large "32-bit"
4285 * window into contiguous 32-bit and 64-bit windows
4286 */
4287}
db800b21 4288
1ea1eefc
BR
4289static void spapr_machine_2_7_instance_options(MachineState *machine)
4290{
f6229214
MR
4291 sPAPRMachineState *spapr = SPAPR_MACHINE(machine);
4292
672de881 4293 spapr_machine_2_8_instance_options(machine);
f6229214 4294 spapr->use_hotplug_event_source = false;
1ea1eefc
BR
4295}
4296
4297static void spapr_machine_2_7_class_options(MachineClass *mc)
4298{
3daa4a9f
TH
4299 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4300
db800b21 4301 spapr_machine_2_8_class_options(mc);
2e9c10eb 4302 mc->default_cpu_type = POWERPC_CPU_TYPE_NAME("power7_v2.3");
db800b21 4303 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_7);
357d1e3b 4304 smc->phb_placement = phb_placement_2_7;
1ea1eefc
BR
4305}
4306
db800b21 4307DEFINE_SPAPR_MACHINE(2_7, "2.7", false);
1ea1eefc 4308
4b23699c
DG
4309/*
4310 * pseries-2.6
4311 */
1ea1eefc 4312#define SPAPR_COMPAT_2_6 \
ae4de14c
AK
4313 HW_COMPAT_2_6 \
4314 { \
4315 .driver = TYPE_SPAPR_PCI_HOST_BRIDGE,\
4316 .property = "ddw",\
4317 .value = stringify(off),\
4318 },
1ea1eefc 4319
4b23699c
DG
4320static void spapr_machine_2_6_instance_options(MachineState *machine)
4321{
672de881 4322 spapr_machine_2_7_instance_options(machine);
4b23699c
DG
4323}
4324
4325static void spapr_machine_2_6_class_options(MachineClass *mc)
4326{
1ea1eefc 4327 spapr_machine_2_7_class_options(mc);
c5514d0e 4328 mc->has_hotpluggable_cpus = false;
1ea1eefc 4329 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_6);
4b23699c
DG
4330}
4331
1ea1eefc 4332DEFINE_SPAPR_MACHINE(2_6, "2.6", false);
4b23699c 4333
1c5f29bb
DG
4334/*
4335 * pseries-2.5
4336 */
4b23699c 4337#define SPAPR_COMPAT_2_5 \
57c522f4
TH
4338 HW_COMPAT_2_5 \
4339 { \
4340 .driver = "spapr-vlan", \
4341 .property = "use-rx-buffer-pools", \
4342 .value = "off", \
4343 },
4b23699c 4344
5013c547 4345static void spapr_machine_2_5_instance_options(MachineState *machine)
1c5f29bb 4346{
672de881 4347 spapr_machine_2_6_instance_options(machine);
5013c547
DG
4348}
4349
4350static void spapr_machine_2_5_class_options(MachineClass *mc)
4351{
57040d45
TH
4352 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4353
4b23699c 4354 spapr_machine_2_6_class_options(mc);
57040d45 4355 smc->use_ohci_by_default = true;
4b23699c 4356 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_5);
1c5f29bb
DG
4357}
4358
4b23699c 4359DEFINE_SPAPR_MACHINE(2_5, "2.5", false);
1c5f29bb
DG
4360
4361/*
4362 * pseries-2.4
4363 */
80fd50f9
CH
4364#define SPAPR_COMPAT_2_4 \
4365 HW_COMPAT_2_4
4366
5013c547 4367static void spapr_machine_2_4_instance_options(MachineState *machine)
1c5f29bb 4368{
5013c547
DG
4369 spapr_machine_2_5_instance_options(machine);
4370}
1c5f29bb 4371
5013c547
DG
4372static void spapr_machine_2_4_class_options(MachineClass *mc)
4373{
fc9f38c3
DG
4374 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4375
4376 spapr_machine_2_5_class_options(mc);
fc9f38c3 4377 smc->dr_lmb_enabled = false;
f949b4e5 4378 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_4);
1c5f29bb
DG
4379}
4380
fccbc785 4381DEFINE_SPAPR_MACHINE(2_4, "2.4", false);
1c5f29bb
DG
4382
4383/*
4384 * pseries-2.3
4385 */
38ff32c6 4386#define SPAPR_COMPAT_2_3 \
7619c7b0
MR
4387 HW_COMPAT_2_3 \
4388 {\
4389 .driver = "spapr-pci-host-bridge",\
4390 .property = "dynamic-reconfiguration",\
4391 .value = "off",\
4392 },
38ff32c6 4393
5013c547 4394static void spapr_machine_2_3_instance_options(MachineState *machine)
d25228e7 4395{
5013c547 4396 spapr_machine_2_4_instance_options(machine);
d25228e7
JW
4397}
4398
5013c547 4399static void spapr_machine_2_3_class_options(MachineClass *mc)
6026db45 4400{
fc9f38c3 4401 spapr_machine_2_4_class_options(mc);
f949b4e5 4402 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_3);
6026db45 4403}
fccbc785 4404DEFINE_SPAPR_MACHINE(2_3, "2.3", false);
6026db45 4405
1c5f29bb
DG
4406/*
4407 * pseries-2.2
4408 */
4409
4410#define SPAPR_COMPAT_2_2 \
1c5f29bb
DG
4411 HW_COMPAT_2_2 \
4412 {\
4413 .driver = TYPE_SPAPR_PCI_HOST_BRIDGE,\
4414 .property = "mem_win_size",\
4415 .value = "0x20000000",\
4416 },
4417
5013c547 4418static void spapr_machine_2_2_instance_options(MachineState *machine)
1c5f29bb 4419{
5013c547 4420 spapr_machine_2_3_instance_options(machine);
cba0e779 4421 machine->suppress_vmdesc = true;
1c5f29bb
DG
4422}
4423
5013c547 4424static void spapr_machine_2_2_class_options(MachineClass *mc)
4aee7362 4425{
fc9f38c3 4426 spapr_machine_2_3_class_options(mc);
f949b4e5 4427 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_2);
4aee7362 4428}
fccbc785 4429DEFINE_SPAPR_MACHINE(2_2, "2.2", false);
4aee7362 4430
1c5f29bb
DG
4431/*
4432 * pseries-2.1
4433 */
4434#define SPAPR_COMPAT_2_1 \
1c5f29bb 4435 HW_COMPAT_2_1
3dab0244 4436
5013c547 4437static void spapr_machine_2_1_instance_options(MachineState *machine)
1c5f29bb 4438{
5013c547 4439 spapr_machine_2_2_instance_options(machine);
1c5f29bb 4440}
d25228e7 4441
5013c547 4442static void spapr_machine_2_1_class_options(MachineClass *mc)
d25228e7 4443{
fc9f38c3 4444 spapr_machine_2_2_class_options(mc);
f949b4e5 4445 SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_1);
d25228e7 4446}
fccbc785 4447DEFINE_SPAPR_MACHINE(2_1, "2.1", false);
fb0fc8f6 4448
29ee3247 4449static void spapr_machine_register_types(void)
9fdf0c29 4450{
29ee3247 4451 type_register_static(&spapr_machine_info);
9fdf0c29
DG
4452}
4453
29ee3247 4454type_init(spapr_machine_register_types)