]> git.proxmox.com Git - qemu.git/blame - hw/ppc.c
net: Consistently use qemu_macaddr_default_if_unset
[qemu.git] / hw / ppc.c
CommitLineData
a541f297 1/*
e9df014c 2 * QEMU generic PowerPC hardware System Emulator
5fafdf24 3 *
76a66253 4 * Copyright (c) 2003-2007 Jocelyn Mayer
5fafdf24 5 *
a541f297
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
87ecb68b
PB
24#include "hw.h"
25#include "ppc.h"
26#include "qemu-timer.h"
27#include "sysemu.h"
28#include "nvram.h"
3b3fb322 29#include "qemu-log.h"
ca20cf32 30#include "loader.h"
fc87e185
AG
31#include "kvm.h"
32#include "kvm_ppc.h"
a541f297 33
e9df014c 34//#define PPC_DEBUG_IRQ
4b6d0a4c 35//#define PPC_DEBUG_TB
e9df014c 36
d12d51d5 37#ifdef PPC_DEBUG_IRQ
93fcfe39 38# define LOG_IRQ(...) qemu_log_mask(CPU_LOG_INT, ## __VA_ARGS__)
d12d51d5
AL
39#else
40# define LOG_IRQ(...) do { } while (0)
41#endif
42
43
44#ifdef PPC_DEBUG_TB
93fcfe39 45# define LOG_TB(...) qemu_log(__VA_ARGS__)
d12d51d5
AL
46#else
47# define LOG_TB(...) do { } while (0)
48#endif
49
dbdd2506
JM
50static void cpu_ppc_tb_stop (CPUState *env);
51static void cpu_ppc_tb_start (CPUState *env);
52
00af685f 53static void ppc_set_irq (CPUState *env, int n_IRQ, int level)
47103572 54{
fc87e185
AG
55 unsigned int old_pending = env->pending_interrupts;
56
47103572
JM
57 if (level) {
58 env->pending_interrupts |= 1 << n_IRQ;
59 cpu_interrupt(env, CPU_INTERRUPT_HARD);
60 } else {
61 env->pending_interrupts &= ~(1 << n_IRQ);
62 if (env->pending_interrupts == 0)
63 cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
64 }
fc87e185
AG
65
66 if (old_pending != env->pending_interrupts) {
67#ifdef CONFIG_KVM
68 kvmppc_set_interrupt(env, n_IRQ, level);
69#endif
70 }
71
d12d51d5 72 LOG_IRQ("%s: %p n_IRQ %d level %d => pending %08" PRIx32
aae9366a 73 "req %08x\n", __func__, env, n_IRQ, level,
a496775f 74 env->pending_interrupts, env->interrupt_request);
47103572
JM
75}
76
e9df014c
JM
77/* PowerPC 6xx / 7xx internal IRQ controller */
78static void ppc6xx_set_irq (void *opaque, int pin, int level)
d537cf6c 79{
e9df014c
JM
80 CPUState *env = opaque;
81 int cur_level;
d537cf6c 82
d12d51d5 83 LOG_IRQ("%s: env %p pin %d level %d\n", __func__,
a496775f 84 env, pin, level);
e9df014c
JM
85 cur_level = (env->irq_input_state >> pin) & 1;
86 /* Don't generate spurious events */
24be5ae3 87 if ((cur_level == 1 && level == 0) || (cur_level == 0 && level != 0)) {
e9df014c 88 switch (pin) {
dbdd2506
JM
89 case PPC6xx_INPUT_TBEN:
90 /* Level sensitive - active high */
d12d51d5 91 LOG_IRQ("%s: %s the time base\n",
dbdd2506 92 __func__, level ? "start" : "stop");
dbdd2506
JM
93 if (level) {
94 cpu_ppc_tb_start(env);
95 } else {
96 cpu_ppc_tb_stop(env);
97 }
24be5ae3
JM
98 case PPC6xx_INPUT_INT:
99 /* Level sensitive - active high */
d12d51d5 100 LOG_IRQ("%s: set the external IRQ state to %d\n",
a496775f 101 __func__, level);
e9df014c
JM
102 ppc_set_irq(env, PPC_INTERRUPT_EXT, level);
103 break;
24be5ae3 104 case PPC6xx_INPUT_SMI:
e9df014c 105 /* Level sensitive - active high */
d12d51d5 106 LOG_IRQ("%s: set the SMI IRQ state to %d\n",
a496775f 107 __func__, level);
e9df014c
JM
108 ppc_set_irq(env, PPC_INTERRUPT_SMI, level);
109 break;
24be5ae3 110 case PPC6xx_INPUT_MCP:
e9df014c
JM
111 /* Negative edge sensitive */
112 /* XXX: TODO: actual reaction may depends on HID0 status
113 * 603/604/740/750: check HID0[EMCP]
114 */
115 if (cur_level == 1 && level == 0) {
d12d51d5 116 LOG_IRQ("%s: raise machine check state\n",
a496775f 117 __func__);
e9df014c
JM
118 ppc_set_irq(env, PPC_INTERRUPT_MCK, 1);
119 }
120 break;
24be5ae3 121 case PPC6xx_INPUT_CKSTP_IN:
e9df014c
JM
122 /* Level sensitive - active low */
123 /* XXX: TODO: relay the signal to CKSTP_OUT pin */
e63ecc6f 124 /* XXX: Note that the only way to restart the CPU is to reset it */
e9df014c 125 if (level) {
d12d51d5 126 LOG_IRQ("%s: stop the CPU\n", __func__);
e9df014c 127 env->halted = 1;
e9df014c
JM
128 }
129 break;
24be5ae3 130 case PPC6xx_INPUT_HRESET:
e9df014c
JM
131 /* Level sensitive - active low */
132 if (level) {
d12d51d5 133 LOG_IRQ("%s: reset the CPU\n", __func__);
ef397e88
JM
134 env->interrupt_request |= CPU_INTERRUPT_EXITTB;
135 /* XXX: TOFIX */
136#if 0
d84bda46 137 cpu_reset(env);
ef397e88
JM
138#else
139 qemu_system_reset_request();
e9df014c
JM
140#endif
141 }
142 break;
24be5ae3 143 case PPC6xx_INPUT_SRESET:
d12d51d5 144 LOG_IRQ("%s: set the RESET IRQ state to %d\n",
a496775f 145 __func__, level);
e9df014c
JM
146 ppc_set_irq(env, PPC_INTERRUPT_RESET, level);
147 break;
148 default:
149 /* Unknown pin - do nothing */
d12d51d5 150 LOG_IRQ("%s: unknown IRQ pin %d\n", __func__, pin);
e9df014c
JM
151 return;
152 }
153 if (level)
154 env->irq_input_state |= 1 << pin;
155 else
156 env->irq_input_state &= ~(1 << pin);
d537cf6c
PB
157 }
158}
159
e9df014c 160void ppc6xx_irq_init (CPUState *env)
47103572 161{
7b62a955
JM
162 env->irq_inputs = (void **)qemu_allocate_irqs(&ppc6xx_set_irq, env,
163 PPC6xx_INPUT_NB);
47103572
JM
164}
165
00af685f 166#if defined(TARGET_PPC64)
d0dfae6e
JM
167/* PowerPC 970 internal IRQ controller */
168static void ppc970_set_irq (void *opaque, int pin, int level)
169{
170 CPUState *env = opaque;
171 int cur_level;
172
d12d51d5 173 LOG_IRQ("%s: env %p pin %d level %d\n", __func__,
d0dfae6e 174 env, pin, level);
d0dfae6e
JM
175 cur_level = (env->irq_input_state >> pin) & 1;
176 /* Don't generate spurious events */
177 if ((cur_level == 1 && level == 0) || (cur_level == 0 && level != 0)) {
178 switch (pin) {
179 case PPC970_INPUT_INT:
180 /* Level sensitive - active high */
d12d51d5 181 LOG_IRQ("%s: set the external IRQ state to %d\n",
d0dfae6e 182 __func__, level);
d0dfae6e
JM
183 ppc_set_irq(env, PPC_INTERRUPT_EXT, level);
184 break;
185 case PPC970_INPUT_THINT:
186 /* Level sensitive - active high */
d12d51d5 187 LOG_IRQ("%s: set the SMI IRQ state to %d\n", __func__,
d0dfae6e 188 level);
d0dfae6e
JM
189 ppc_set_irq(env, PPC_INTERRUPT_THERM, level);
190 break;
191 case PPC970_INPUT_MCP:
192 /* Negative edge sensitive */
193 /* XXX: TODO: actual reaction may depends on HID0 status
194 * 603/604/740/750: check HID0[EMCP]
195 */
196 if (cur_level == 1 && level == 0) {
d12d51d5 197 LOG_IRQ("%s: raise machine check state\n",
d0dfae6e 198 __func__);
d0dfae6e
JM
199 ppc_set_irq(env, PPC_INTERRUPT_MCK, 1);
200 }
201 break;
202 case PPC970_INPUT_CKSTP:
203 /* Level sensitive - active low */
204 /* XXX: TODO: relay the signal to CKSTP_OUT pin */
205 if (level) {
d12d51d5 206 LOG_IRQ("%s: stop the CPU\n", __func__);
d0dfae6e
JM
207 env->halted = 1;
208 } else {
d12d51d5 209 LOG_IRQ("%s: restart the CPU\n", __func__);
d0dfae6e 210 env->halted = 0;
94ad5b00 211 qemu_cpu_kick(env);
d0dfae6e
JM
212 }
213 break;
214 case PPC970_INPUT_HRESET:
215 /* Level sensitive - active low */
216 if (level) {
217#if 0 // XXX: TOFIX
d12d51d5 218 LOG_IRQ("%s: reset the CPU\n", __func__);
d0dfae6e
JM
219 cpu_reset(env);
220#endif
221 }
222 break;
223 case PPC970_INPUT_SRESET:
d12d51d5 224 LOG_IRQ("%s: set the RESET IRQ state to %d\n",
d0dfae6e 225 __func__, level);
d0dfae6e
JM
226 ppc_set_irq(env, PPC_INTERRUPT_RESET, level);
227 break;
228 case PPC970_INPUT_TBEN:
d12d51d5 229 LOG_IRQ("%s: set the TBEN state to %d\n", __func__,
d0dfae6e 230 level);
d0dfae6e
JM
231 /* XXX: TODO */
232 break;
233 default:
234 /* Unknown pin - do nothing */
d12d51d5 235 LOG_IRQ("%s: unknown IRQ pin %d\n", __func__, pin);
d0dfae6e
JM
236 return;
237 }
238 if (level)
239 env->irq_input_state |= 1 << pin;
240 else
241 env->irq_input_state &= ~(1 << pin);
242 }
243}
244
245void ppc970_irq_init (CPUState *env)
246{
7b62a955
JM
247 env->irq_inputs = (void **)qemu_allocate_irqs(&ppc970_set_irq, env,
248 PPC970_INPUT_NB);
d0dfae6e 249}
9d52e907
DG
250
251/* POWER7 internal IRQ controller */
252static void power7_set_irq (void *opaque, int pin, int level)
253{
254 CPUState *env = opaque;
9d52e907
DG
255
256 LOG_IRQ("%s: env %p pin %d level %d\n", __func__,
257 env, pin, level);
9d52e907
DG
258
259 switch (pin) {
260 case POWER7_INPUT_INT:
261 /* Level sensitive - active high */
262 LOG_IRQ("%s: set the external IRQ state to %d\n",
263 __func__, level);
264 ppc_set_irq(env, PPC_INTERRUPT_EXT, level);
265 break;
266 default:
267 /* Unknown pin - do nothing */
268 LOG_IRQ("%s: unknown IRQ pin %d\n", __func__, pin);
269 return;
270 }
271 if (level) {
272 env->irq_input_state |= 1 << pin;
273 } else {
274 env->irq_input_state &= ~(1 << pin);
275 }
276}
277
278void ppcPOWER7_irq_init (CPUState *env)
279{
280 env->irq_inputs = (void **)qemu_allocate_irqs(&power7_set_irq, env,
281 POWER7_INPUT_NB);
282}
00af685f 283#endif /* defined(TARGET_PPC64) */
d0dfae6e 284
4e290a0b
JM
285/* PowerPC 40x internal IRQ controller */
286static void ppc40x_set_irq (void *opaque, int pin, int level)
24be5ae3
JM
287{
288 CPUState *env = opaque;
289 int cur_level;
290
d12d51d5 291 LOG_IRQ("%s: env %p pin %d level %d\n", __func__,
8ecc7913 292 env, pin, level);
24be5ae3
JM
293 cur_level = (env->irq_input_state >> pin) & 1;
294 /* Don't generate spurious events */
295 if ((cur_level == 1 && level == 0) || (cur_level == 0 && level != 0)) {
296 switch (pin) {
4e290a0b 297 case PPC40x_INPUT_RESET_SYS:
8ecc7913 298 if (level) {
d12d51d5 299 LOG_IRQ("%s: reset the PowerPC system\n",
8ecc7913 300 __func__);
8ecc7913
JM
301 ppc40x_system_reset(env);
302 }
303 break;
4e290a0b 304 case PPC40x_INPUT_RESET_CHIP:
8ecc7913 305 if (level) {
d12d51d5 306 LOG_IRQ("%s: reset the PowerPC chip\n", __func__);
8ecc7913
JM
307 ppc40x_chip_reset(env);
308 }
309 break;
4e290a0b 310 case PPC40x_INPUT_RESET_CORE:
24be5ae3
JM
311 /* XXX: TODO: update DBSR[MRR] */
312 if (level) {
d12d51d5 313 LOG_IRQ("%s: reset the PowerPC core\n", __func__);
8ecc7913 314 ppc40x_core_reset(env);
24be5ae3
JM
315 }
316 break;
4e290a0b 317 case PPC40x_INPUT_CINT:
24be5ae3 318 /* Level sensitive - active high */
d12d51d5 319 LOG_IRQ("%s: set the critical IRQ state to %d\n",
8ecc7913 320 __func__, level);
4e290a0b 321 ppc_set_irq(env, PPC_INTERRUPT_CEXT, level);
24be5ae3 322 break;
4e290a0b 323 case PPC40x_INPUT_INT:
24be5ae3 324 /* Level sensitive - active high */
d12d51d5 325 LOG_IRQ("%s: set the external IRQ state to %d\n",
a496775f 326 __func__, level);
24be5ae3
JM
327 ppc_set_irq(env, PPC_INTERRUPT_EXT, level);
328 break;
4e290a0b 329 case PPC40x_INPUT_HALT:
24be5ae3
JM
330 /* Level sensitive - active low */
331 if (level) {
d12d51d5 332 LOG_IRQ("%s: stop the CPU\n", __func__);
24be5ae3
JM
333 env->halted = 1;
334 } else {
d12d51d5 335 LOG_IRQ("%s: restart the CPU\n", __func__);
24be5ae3 336 env->halted = 0;
94ad5b00 337 qemu_cpu_kick(env);
24be5ae3
JM
338 }
339 break;
4e290a0b 340 case PPC40x_INPUT_DEBUG:
24be5ae3 341 /* Level sensitive - active high */
d12d51d5 342 LOG_IRQ("%s: set the debug pin state to %d\n",
a496775f 343 __func__, level);
a750fc0b 344 ppc_set_irq(env, PPC_INTERRUPT_DEBUG, level);
24be5ae3
JM
345 break;
346 default:
347 /* Unknown pin - do nothing */
d12d51d5 348 LOG_IRQ("%s: unknown IRQ pin %d\n", __func__, pin);
24be5ae3
JM
349 return;
350 }
351 if (level)
352 env->irq_input_state |= 1 << pin;
353 else
354 env->irq_input_state &= ~(1 << pin);
355 }
356}
357
4e290a0b 358void ppc40x_irq_init (CPUState *env)
24be5ae3 359{
4e290a0b
JM
360 env->irq_inputs = (void **)qemu_allocate_irqs(&ppc40x_set_irq,
361 env, PPC40x_INPUT_NB);
24be5ae3
JM
362}
363
9fdc60bf
AJ
364/* PowerPC E500 internal IRQ controller */
365static void ppce500_set_irq (void *opaque, int pin, int level)
366{
367 CPUState *env = opaque;
368 int cur_level;
369
370 LOG_IRQ("%s: env %p pin %d level %d\n", __func__,
371 env, pin, level);
372 cur_level = (env->irq_input_state >> pin) & 1;
373 /* Don't generate spurious events */
374 if ((cur_level == 1 && level == 0) || (cur_level == 0 && level != 0)) {
375 switch (pin) {
376 case PPCE500_INPUT_MCK:
377 if (level) {
378 LOG_IRQ("%s: reset the PowerPC system\n",
379 __func__);
380 qemu_system_reset_request();
381 }
382 break;
383 case PPCE500_INPUT_RESET_CORE:
384 if (level) {
385 LOG_IRQ("%s: reset the PowerPC core\n", __func__);
386 ppc_set_irq(env, PPC_INTERRUPT_MCK, level);
387 }
388 break;
389 case PPCE500_INPUT_CINT:
390 /* Level sensitive - active high */
391 LOG_IRQ("%s: set the critical IRQ state to %d\n",
392 __func__, level);
393 ppc_set_irq(env, PPC_INTERRUPT_CEXT, level);
394 break;
395 case PPCE500_INPUT_INT:
396 /* Level sensitive - active high */
397 LOG_IRQ("%s: set the core IRQ state to %d\n",
398 __func__, level);
399 ppc_set_irq(env, PPC_INTERRUPT_EXT, level);
400 break;
401 case PPCE500_INPUT_DEBUG:
402 /* Level sensitive - active high */
403 LOG_IRQ("%s: set the debug pin state to %d\n",
404 __func__, level);
405 ppc_set_irq(env, PPC_INTERRUPT_DEBUG, level);
406 break;
407 default:
408 /* Unknown pin - do nothing */
409 LOG_IRQ("%s: unknown IRQ pin %d\n", __func__, pin);
410 return;
411 }
412 if (level)
413 env->irq_input_state |= 1 << pin;
414 else
415 env->irq_input_state &= ~(1 << pin);
416 }
417}
418
419void ppce500_irq_init (CPUState *env)
420{
421 env->irq_inputs = (void **)qemu_allocate_irqs(&ppce500_set_irq,
422 env, PPCE500_INPUT_NB);
423}
9fddaa0c 424/*****************************************************************************/
e9df014c 425/* PowerPC time base and decrementer emulation */
c227f099 426struct ppc_tb_t {
9fddaa0c 427 /* Time base management */
dbdd2506
JM
428 int64_t tb_offset; /* Compensation */
429 int64_t atb_offset; /* Compensation */
430 uint32_t tb_freq; /* TB frequency */
9fddaa0c 431 /* Decrementer management */
dbdd2506
JM
432 uint64_t decr_next; /* Tick for next decr interrupt */
433 uint32_t decr_freq; /* decrementer frequency */
9fddaa0c 434 struct QEMUTimer *decr_timer;
58a7d328
JM
435 /* Hypervisor decrementer management */
436 uint64_t hdecr_next; /* Tick for next hdecr interrupt */
437 struct QEMUTimer *hdecr_timer;
438 uint64_t purr_load;
439 uint64_t purr_start;
47103572 440 void *opaque;
9fddaa0c
FB
441};
442
c227f099 443static inline uint64_t cpu_ppc_get_tb(ppc_tb_t *tb_env, uint64_t vmclk,
636aa200 444 int64_t tb_offset)
9fddaa0c
FB
445{
446 /* TB time in tb periods */
6ee093c9 447 return muldiv64(vmclk, tb_env->tb_freq, get_ticks_per_sec()) + tb_offset;
9fddaa0c
FB
448}
449
e3ea6529 450uint64_t cpu_ppc_load_tbl (CPUState *env)
9fddaa0c 451{
c227f099 452 ppc_tb_t *tb_env = env->tb_env;
9fddaa0c
FB
453 uint64_t tb;
454
90dc8812
SW
455 if (kvm_enabled()) {
456 return env->spr[SPR_TBL];
457 }
458
74475455 459 tb = cpu_ppc_get_tb(tb_env, qemu_get_clock_ns(vm_clock), tb_env->tb_offset);
d12d51d5 460 LOG_TB("%s: tb %016" PRIx64 "\n", __func__, tb);
9fddaa0c 461
e3ea6529 462 return tb;
9fddaa0c
FB
463}
464
636aa200 465static inline uint32_t _cpu_ppc_load_tbu(CPUState *env)
9fddaa0c 466{
c227f099 467 ppc_tb_t *tb_env = env->tb_env;
9fddaa0c
FB
468 uint64_t tb;
469
74475455 470 tb = cpu_ppc_get_tb(tb_env, qemu_get_clock_ns(vm_clock), tb_env->tb_offset);
d12d51d5 471 LOG_TB("%s: tb %016" PRIx64 "\n", __func__, tb);
76a66253 472
9fddaa0c
FB
473 return tb >> 32;
474}
475
8a84de23
JM
476uint32_t cpu_ppc_load_tbu (CPUState *env)
477{
90dc8812
SW
478 if (kvm_enabled()) {
479 return env->spr[SPR_TBU];
480 }
481
8a84de23
JM
482 return _cpu_ppc_load_tbu(env);
483}
484
c227f099 485static inline void cpu_ppc_store_tb(ppc_tb_t *tb_env, uint64_t vmclk,
636aa200 486 int64_t *tb_offsetp, uint64_t value)
9fddaa0c 487{
6ee093c9 488 *tb_offsetp = value - muldiv64(vmclk, tb_env->tb_freq, get_ticks_per_sec());
d12d51d5 489 LOG_TB("%s: tb %016" PRIx64 " offset %08" PRIx64 "\n",
aae9366a 490 __func__, value, *tb_offsetp);
9fddaa0c
FB
491}
492
a062e36c
JM
493void cpu_ppc_store_tbl (CPUState *env, uint32_t value)
494{
c227f099 495 ppc_tb_t *tb_env = env->tb_env;
a062e36c
JM
496 uint64_t tb;
497
74475455 498 tb = cpu_ppc_get_tb(tb_env, qemu_get_clock_ns(vm_clock), tb_env->tb_offset);
a062e36c 499 tb &= 0xFFFFFFFF00000000ULL;
74475455 500 cpu_ppc_store_tb(tb_env, qemu_get_clock_ns(vm_clock),
dbdd2506 501 &tb_env->tb_offset, tb | (uint64_t)value);
a062e36c
JM
502}
503
636aa200 504static inline void _cpu_ppc_store_tbu(CPUState *env, uint32_t value)
9fddaa0c 505{
c227f099 506 ppc_tb_t *tb_env = env->tb_env;
a062e36c 507 uint64_t tb;
9fddaa0c 508
74475455 509 tb = cpu_ppc_get_tb(tb_env, qemu_get_clock_ns(vm_clock), tb_env->tb_offset);
a062e36c 510 tb &= 0x00000000FFFFFFFFULL;
74475455 511 cpu_ppc_store_tb(tb_env, qemu_get_clock_ns(vm_clock),
dbdd2506 512 &tb_env->tb_offset, ((uint64_t)value << 32) | tb);
9fddaa0c
FB
513}
514
8a84de23
JM
515void cpu_ppc_store_tbu (CPUState *env, uint32_t value)
516{
517 _cpu_ppc_store_tbu(env, value);
518}
519
b711de95 520uint64_t cpu_ppc_load_atbl (CPUState *env)
a062e36c 521{
c227f099 522 ppc_tb_t *tb_env = env->tb_env;
a062e36c
JM
523 uint64_t tb;
524
74475455 525 tb = cpu_ppc_get_tb(tb_env, qemu_get_clock_ns(vm_clock), tb_env->atb_offset);
d12d51d5 526 LOG_TB("%s: tb %016" PRIx64 "\n", __func__, tb);
a062e36c 527
b711de95 528 return tb;
a062e36c
JM
529}
530
531uint32_t cpu_ppc_load_atbu (CPUState *env)
532{
c227f099 533 ppc_tb_t *tb_env = env->tb_env;
a062e36c
JM
534 uint64_t tb;
535
74475455 536 tb = cpu_ppc_get_tb(tb_env, qemu_get_clock_ns(vm_clock), tb_env->atb_offset);
d12d51d5 537 LOG_TB("%s: tb %016" PRIx64 "\n", __func__, tb);
a062e36c
JM
538
539 return tb >> 32;
540}
541
542void cpu_ppc_store_atbl (CPUState *env, uint32_t value)
543{
c227f099 544 ppc_tb_t *tb_env = env->tb_env;
a062e36c
JM
545 uint64_t tb;
546
74475455 547 tb = cpu_ppc_get_tb(tb_env, qemu_get_clock_ns(vm_clock), tb_env->atb_offset);
a062e36c 548 tb &= 0xFFFFFFFF00000000ULL;
74475455 549 cpu_ppc_store_tb(tb_env, qemu_get_clock_ns(vm_clock),
dbdd2506 550 &tb_env->atb_offset, tb | (uint64_t)value);
a062e36c
JM
551}
552
553void cpu_ppc_store_atbu (CPUState *env, uint32_t value)
9fddaa0c 554{
c227f099 555 ppc_tb_t *tb_env = env->tb_env;
a062e36c 556 uint64_t tb;
9fddaa0c 557
74475455 558 tb = cpu_ppc_get_tb(tb_env, qemu_get_clock_ns(vm_clock), tb_env->atb_offset);
a062e36c 559 tb &= 0x00000000FFFFFFFFULL;
74475455 560 cpu_ppc_store_tb(tb_env, qemu_get_clock_ns(vm_clock),
dbdd2506
JM
561 &tb_env->atb_offset, ((uint64_t)value << 32) | tb);
562}
563
564static void cpu_ppc_tb_stop (CPUState *env)
565{
c227f099 566 ppc_tb_t *tb_env = env->tb_env;
dbdd2506
JM
567 uint64_t tb, atb, vmclk;
568
569 /* If the time base is already frozen, do nothing */
570 if (tb_env->tb_freq != 0) {
74475455 571 vmclk = qemu_get_clock_ns(vm_clock);
dbdd2506
JM
572 /* Get the time base */
573 tb = cpu_ppc_get_tb(tb_env, vmclk, tb_env->tb_offset);
574 /* Get the alternate time base */
575 atb = cpu_ppc_get_tb(tb_env, vmclk, tb_env->atb_offset);
576 /* Store the time base value (ie compute the current offset) */
577 cpu_ppc_store_tb(tb_env, vmclk, &tb_env->tb_offset, tb);
578 /* Store the alternate time base value (compute the current offset) */
579 cpu_ppc_store_tb(tb_env, vmclk, &tb_env->atb_offset, atb);
580 /* Set the time base frequency to zero */
581 tb_env->tb_freq = 0;
582 /* Now, the time bases are frozen to tb_offset / atb_offset value */
583 }
584}
585
586static void cpu_ppc_tb_start (CPUState *env)
587{
c227f099 588 ppc_tb_t *tb_env = env->tb_env;
dbdd2506 589 uint64_t tb, atb, vmclk;
aae9366a 590
dbdd2506
JM
591 /* If the time base is not frozen, do nothing */
592 if (tb_env->tb_freq == 0) {
74475455 593 vmclk = qemu_get_clock_ns(vm_clock);
dbdd2506
JM
594 /* Get the time base from tb_offset */
595 tb = tb_env->tb_offset;
596 /* Get the alternate time base from atb_offset */
597 atb = tb_env->atb_offset;
598 /* Restore the tb frequency from the decrementer frequency */
599 tb_env->tb_freq = tb_env->decr_freq;
600 /* Store the time base value */
601 cpu_ppc_store_tb(tb_env, vmclk, &tb_env->tb_offset, tb);
602 /* Store the alternate time base value */
603 cpu_ppc_store_tb(tb_env, vmclk, &tb_env->atb_offset, atb);
604 }
9fddaa0c
FB
605}
606
636aa200 607static inline uint32_t _cpu_ppc_load_decr(CPUState *env, uint64_t next)
9fddaa0c 608{
c227f099 609 ppc_tb_t *tb_env = env->tb_env;
9fddaa0c 610 uint32_t decr;
4e588a4d 611 int64_t diff;
9fddaa0c 612
74475455 613 diff = next - qemu_get_clock_ns(vm_clock);
4e588a4d 614 if (diff >= 0)
6ee093c9 615 decr = muldiv64(diff, tb_env->decr_freq, get_ticks_per_sec());
4e588a4d 616 else
6ee093c9 617 decr = -muldiv64(-diff, tb_env->decr_freq, get_ticks_per_sec());
d12d51d5 618 LOG_TB("%s: %08" PRIx32 "\n", __func__, decr);
76a66253 619
9fddaa0c
FB
620 return decr;
621}
622
58a7d328
JM
623uint32_t cpu_ppc_load_decr (CPUState *env)
624{
c227f099 625 ppc_tb_t *tb_env = env->tb_env;
58a7d328 626
90dc8812
SW
627 if (kvm_enabled()) {
628 return env->spr[SPR_DECR];
629 }
630
f55e9d9a 631 return _cpu_ppc_load_decr(env, tb_env->decr_next);
58a7d328
JM
632}
633
58a7d328
JM
634uint32_t cpu_ppc_load_hdecr (CPUState *env)
635{
c227f099 636 ppc_tb_t *tb_env = env->tb_env;
58a7d328 637
f55e9d9a 638 return _cpu_ppc_load_decr(env, tb_env->hdecr_next);
58a7d328
JM
639}
640
641uint64_t cpu_ppc_load_purr (CPUState *env)
642{
c227f099 643 ppc_tb_t *tb_env = env->tb_env;
58a7d328
JM
644 uint64_t diff;
645
74475455 646 diff = qemu_get_clock_ns(vm_clock) - tb_env->purr_start;
b33c17e1 647
6ee093c9 648 return tb_env->purr_load + muldiv64(diff, tb_env->tb_freq, get_ticks_per_sec());
58a7d328 649}
58a7d328 650
9fddaa0c
FB
651/* When decrementer expires,
652 * all we need to do is generate or queue a CPU exception
653 */
636aa200 654static inline void cpu_ppc_decr_excp(CPUState *env)
9fddaa0c
FB
655{
656 /* Raise it */
d12d51d5 657 LOG_TB("raise decrementer exception\n");
47103572 658 ppc_set_irq(env, PPC_INTERRUPT_DECR, 1);
9fddaa0c
FB
659}
660
636aa200 661static inline void cpu_ppc_hdecr_excp(CPUState *env)
58a7d328
JM
662{
663 /* Raise it */
d12d51d5 664 LOG_TB("raise decrementer exception\n");
58a7d328
JM
665 ppc_set_irq(env, PPC_INTERRUPT_HDECR, 1);
666}
667
668static void __cpu_ppc_store_decr (CPUState *env, uint64_t *nextp,
b33c17e1
JM
669 struct QEMUTimer *timer,
670 void (*raise_excp)(CPUState *),
671 uint32_t decr, uint32_t value,
672 int is_excp)
9fddaa0c 673{
c227f099 674 ppc_tb_t *tb_env = env->tb_env;
9fddaa0c
FB
675 uint64_t now, next;
676
d12d51d5 677 LOG_TB("%s: %08" PRIx32 " => %08" PRIx32 "\n", __func__,
aae9366a 678 decr, value);
74475455 679 now = qemu_get_clock_ns(vm_clock);
6ee093c9 680 next = now + muldiv64(value, get_ticks_per_sec(), tb_env->decr_freq);
9fddaa0c 681 if (is_excp)
58a7d328 682 next += *nextp - now;
9fddaa0c 683 if (next == now)
76a66253 684 next++;
58a7d328 685 *nextp = next;
9fddaa0c 686 /* Adjust timer */
58a7d328 687 qemu_mod_timer(timer, next);
9fddaa0c
FB
688 /* If we set a negative value and the decrementer was positive,
689 * raise an exception.
690 */
691 if ((value & 0x80000000) && !(decr & 0x80000000))
58a7d328
JM
692 (*raise_excp)(env);
693}
694
636aa200
BS
695static inline void _cpu_ppc_store_decr(CPUState *env, uint32_t decr,
696 uint32_t value, int is_excp)
58a7d328 697{
c227f099 698 ppc_tb_t *tb_env = env->tb_env;
58a7d328
JM
699
700 __cpu_ppc_store_decr(env, &tb_env->decr_next, tb_env->decr_timer,
701 &cpu_ppc_decr_excp, decr, value, is_excp);
9fddaa0c
FB
702}
703
704void cpu_ppc_store_decr (CPUState *env, uint32_t value)
705{
706 _cpu_ppc_store_decr(env, cpu_ppc_load_decr(env), value, 0);
707}
708
709static void cpu_ppc_decr_cb (void *opaque)
710{
711 _cpu_ppc_store_decr(opaque, 0x00000000, 0xFFFFFFFF, 1);
712}
713
636aa200
BS
714static inline void _cpu_ppc_store_hdecr(CPUState *env, uint32_t hdecr,
715 uint32_t value, int is_excp)
58a7d328 716{
c227f099 717 ppc_tb_t *tb_env = env->tb_env;
58a7d328 718
b172c56a
JM
719 if (tb_env->hdecr_timer != NULL) {
720 __cpu_ppc_store_decr(env, &tb_env->hdecr_next, tb_env->hdecr_timer,
721 &cpu_ppc_hdecr_excp, hdecr, value, is_excp);
722 }
58a7d328
JM
723}
724
725void cpu_ppc_store_hdecr (CPUState *env, uint32_t value)
726{
727 _cpu_ppc_store_hdecr(env, cpu_ppc_load_hdecr(env), value, 0);
728}
729
730static void cpu_ppc_hdecr_cb (void *opaque)
731{
732 _cpu_ppc_store_hdecr(opaque, 0x00000000, 0xFFFFFFFF, 1);
733}
734
735void cpu_ppc_store_purr (CPUState *env, uint64_t value)
736{
c227f099 737 ppc_tb_t *tb_env = env->tb_env;
58a7d328
JM
738
739 tb_env->purr_load = value;
74475455 740 tb_env->purr_start = qemu_get_clock_ns(vm_clock);
58a7d328 741}
58a7d328 742
8ecc7913
JM
743static void cpu_ppc_set_tb_clk (void *opaque, uint32_t freq)
744{
745 CPUState *env = opaque;
c227f099 746 ppc_tb_t *tb_env = env->tb_env;
8ecc7913
JM
747
748 tb_env->tb_freq = freq;
dbdd2506 749 tb_env->decr_freq = freq;
8ecc7913
JM
750 /* There is a bug in Linux 2.4 kernels:
751 * if a decrementer exception is pending when it enables msr_ee at startup,
752 * it's not ready to handle it...
753 */
754 _cpu_ppc_store_decr(env, 0xFFFFFFFF, 0xFFFFFFFF, 0);
58a7d328
JM
755 _cpu_ppc_store_hdecr(env, 0xFFFFFFFF, 0xFFFFFFFF, 0);
756 cpu_ppc_store_purr(env, 0x0000000000000000ULL);
8ecc7913
JM
757}
758
9fddaa0c 759/* Set up (once) timebase frequency (in Hz) */
8ecc7913 760clk_setup_cb cpu_ppc_tb_init (CPUState *env, uint32_t freq)
9fddaa0c 761{
c227f099 762 ppc_tb_t *tb_env;
9fddaa0c 763
c227f099 764 tb_env = qemu_mallocz(sizeof(ppc_tb_t));
9fddaa0c 765 env->tb_env = tb_env;
8ecc7913 766 /* Create new timer */
74475455 767 tb_env->decr_timer = qemu_new_timer_ns(vm_clock, &cpu_ppc_decr_cb, env);
b172c56a
JM
768 if (0) {
769 /* XXX: find a suitable condition to enable the hypervisor decrementer
770 */
74475455 771 tb_env->hdecr_timer = qemu_new_timer_ns(vm_clock, &cpu_ppc_hdecr_cb, env);
b172c56a
JM
772 } else {
773 tb_env->hdecr_timer = NULL;
774 }
8ecc7913 775 cpu_ppc_set_tb_clk(env, freq);
9fddaa0c 776
8ecc7913 777 return &cpu_ppc_set_tb_clk;
9fddaa0c
FB
778}
779
76a66253 780/* Specific helpers for POWER & PowerPC 601 RTC */
b1d8e52e
BS
781#if 0
782static clk_setup_cb cpu_ppc601_rtc_init (CPUState *env)
76a66253
JM
783{
784 return cpu_ppc_tb_init(env, 7812500);
785}
b1d8e52e 786#endif
76a66253
JM
787
788void cpu_ppc601_store_rtcu (CPUState *env, uint32_t value)
8a84de23
JM
789{
790 _cpu_ppc_store_tbu(env, value);
791}
76a66253
JM
792
793uint32_t cpu_ppc601_load_rtcu (CPUState *env)
8a84de23
JM
794{
795 return _cpu_ppc_load_tbu(env);
796}
76a66253
JM
797
798void cpu_ppc601_store_rtcl (CPUState *env, uint32_t value)
799{
800 cpu_ppc_store_tbl(env, value & 0x3FFFFF80);
801}
802
803uint32_t cpu_ppc601_load_rtcl (CPUState *env)
804{
805 return cpu_ppc_load_tbl(env) & 0x3FFFFF80;
806}
807
636aaad7 808/*****************************************************************************/
76a66253 809/* Embedded PowerPC timers */
636aaad7
JM
810
811/* PIT, FIT & WDT */
c227f099
AL
812typedef struct ppcemb_timer_t ppcemb_timer_t;
813struct ppcemb_timer_t {
636aaad7
JM
814 uint64_t pit_reload; /* PIT auto-reload value */
815 uint64_t fit_next; /* Tick for next FIT interrupt */
816 struct QEMUTimer *fit_timer;
817 uint64_t wdt_next; /* Tick for next WDT interrupt */
818 struct QEMUTimer *wdt_timer;
d63cb48d
EI
819
820 /* 405 have the PIT, 440 have a DECR. */
821 unsigned int decr_excp;
636aaad7 822};
3b46e624 823
636aaad7
JM
824/* Fixed interval timer */
825static void cpu_4xx_fit_cb (void *opaque)
826{
827 CPUState *env;
c227f099
AL
828 ppc_tb_t *tb_env;
829 ppcemb_timer_t *ppcemb_timer;
636aaad7
JM
830 uint64_t now, next;
831
832 env = opaque;
833 tb_env = env->tb_env;
834 ppcemb_timer = tb_env->opaque;
74475455 835 now = qemu_get_clock_ns(vm_clock);
636aaad7
JM
836 switch ((env->spr[SPR_40x_TCR] >> 24) & 0x3) {
837 case 0:
838 next = 1 << 9;
839 break;
840 case 1:
841 next = 1 << 13;
842 break;
843 case 2:
844 next = 1 << 17;
845 break;
846 case 3:
847 next = 1 << 21;
848 break;
849 default:
850 /* Cannot occur, but makes gcc happy */
851 return;
852 }
6ee093c9 853 next = now + muldiv64(next, get_ticks_per_sec(), tb_env->tb_freq);
636aaad7
JM
854 if (next == now)
855 next++;
856 qemu_mod_timer(ppcemb_timer->fit_timer, next);
636aaad7
JM
857 env->spr[SPR_40x_TSR] |= 1 << 26;
858 if ((env->spr[SPR_40x_TCR] >> 23) & 0x1)
859 ppc_set_irq(env, PPC_INTERRUPT_FIT, 1);
90e189ec
BS
860 LOG_TB("%s: ir %d TCR " TARGET_FMT_lx " TSR " TARGET_FMT_lx "\n", __func__,
861 (int)((env->spr[SPR_40x_TCR] >> 23) & 0x1),
862 env->spr[SPR_40x_TCR], env->spr[SPR_40x_TSR]);
636aaad7
JM
863}
864
865/* Programmable interval timer */
c227f099 866static void start_stop_pit (CPUState *env, ppc_tb_t *tb_env, int is_excp)
76a66253 867{
c227f099 868 ppcemb_timer_t *ppcemb_timer;
636aaad7
JM
869 uint64_t now, next;
870
636aaad7 871 ppcemb_timer = tb_env->opaque;
4b6d0a4c
JM
872 if (ppcemb_timer->pit_reload <= 1 ||
873 !((env->spr[SPR_40x_TCR] >> 26) & 0x1) ||
874 (is_excp && !((env->spr[SPR_40x_TCR] >> 22) & 0x1))) {
875 /* Stop PIT */
d12d51d5 876 LOG_TB("%s: stop PIT\n", __func__);
4b6d0a4c
JM
877 qemu_del_timer(tb_env->decr_timer);
878 } else {
d12d51d5 879 LOG_TB("%s: start PIT %016" PRIx64 "\n",
4b6d0a4c 880 __func__, ppcemb_timer->pit_reload);
74475455 881 now = qemu_get_clock_ns(vm_clock);
636aaad7 882 next = now + muldiv64(ppcemb_timer->pit_reload,
6ee093c9 883 get_ticks_per_sec(), tb_env->decr_freq);
4b6d0a4c
JM
884 if (is_excp)
885 next += tb_env->decr_next - now;
636aaad7
JM
886 if (next == now)
887 next++;
888 qemu_mod_timer(tb_env->decr_timer, next);
889 tb_env->decr_next = next;
890 }
4b6d0a4c
JM
891}
892
893static void cpu_4xx_pit_cb (void *opaque)
894{
895 CPUState *env;
c227f099
AL
896 ppc_tb_t *tb_env;
897 ppcemb_timer_t *ppcemb_timer;
4b6d0a4c
JM
898
899 env = opaque;
900 tb_env = env->tb_env;
901 ppcemb_timer = tb_env->opaque;
636aaad7
JM
902 env->spr[SPR_40x_TSR] |= 1 << 27;
903 if ((env->spr[SPR_40x_TCR] >> 26) & 0x1)
d63cb48d 904 ppc_set_irq(env, ppcemb_timer->decr_excp, 1);
4b6d0a4c 905 start_stop_pit(env, tb_env, 1);
90e189ec
BS
906 LOG_TB("%s: ar %d ir %d TCR " TARGET_FMT_lx " TSR " TARGET_FMT_lx " "
907 "%016" PRIx64 "\n", __func__,
908 (int)((env->spr[SPR_40x_TCR] >> 22) & 0x1),
909 (int)((env->spr[SPR_40x_TCR] >> 26) & 0x1),
910 env->spr[SPR_40x_TCR], env->spr[SPR_40x_TSR],
911 ppcemb_timer->pit_reload);
636aaad7
JM
912}
913
914/* Watchdog timer */
915static void cpu_4xx_wdt_cb (void *opaque)
916{
917 CPUState *env;
c227f099
AL
918 ppc_tb_t *tb_env;
919 ppcemb_timer_t *ppcemb_timer;
636aaad7
JM
920 uint64_t now, next;
921
922 env = opaque;
923 tb_env = env->tb_env;
924 ppcemb_timer = tb_env->opaque;
74475455 925 now = qemu_get_clock_ns(vm_clock);
636aaad7
JM
926 switch ((env->spr[SPR_40x_TCR] >> 30) & 0x3) {
927 case 0:
928 next = 1 << 17;
929 break;
930 case 1:
931 next = 1 << 21;
932 break;
933 case 2:
934 next = 1 << 25;
935 break;
936 case 3:
937 next = 1 << 29;
938 break;
939 default:
940 /* Cannot occur, but makes gcc happy */
941 return;
942 }
6ee093c9 943 next = now + muldiv64(next, get_ticks_per_sec(), tb_env->decr_freq);
636aaad7
JM
944 if (next == now)
945 next++;
90e189ec
BS
946 LOG_TB("%s: TCR " TARGET_FMT_lx " TSR " TARGET_FMT_lx "\n", __func__,
947 env->spr[SPR_40x_TCR], env->spr[SPR_40x_TSR]);
636aaad7
JM
948 switch ((env->spr[SPR_40x_TSR] >> 30) & 0x3) {
949 case 0x0:
950 case 0x1:
951 qemu_mod_timer(ppcemb_timer->wdt_timer, next);
952 ppcemb_timer->wdt_next = next;
953 env->spr[SPR_40x_TSR] |= 1 << 31;
954 break;
955 case 0x2:
956 qemu_mod_timer(ppcemb_timer->wdt_timer, next);
957 ppcemb_timer->wdt_next = next;
958 env->spr[SPR_40x_TSR] |= 1 << 30;
959 if ((env->spr[SPR_40x_TCR] >> 27) & 0x1)
960 ppc_set_irq(env, PPC_INTERRUPT_WDT, 1);
961 break;
962 case 0x3:
963 env->spr[SPR_40x_TSR] &= ~0x30000000;
964 env->spr[SPR_40x_TSR] |= env->spr[SPR_40x_TCR] & 0x30000000;
965 switch ((env->spr[SPR_40x_TCR] >> 28) & 0x3) {
966 case 0x0:
967 /* No reset */
968 break;
969 case 0x1: /* Core reset */
8ecc7913
JM
970 ppc40x_core_reset(env);
971 break;
636aaad7 972 case 0x2: /* Chip reset */
8ecc7913
JM
973 ppc40x_chip_reset(env);
974 break;
636aaad7 975 case 0x3: /* System reset */
8ecc7913
JM
976 ppc40x_system_reset(env);
977 break;
636aaad7
JM
978 }
979 }
76a66253
JM
980}
981
982void store_40x_pit (CPUState *env, target_ulong val)
983{
c227f099
AL
984 ppc_tb_t *tb_env;
985 ppcemb_timer_t *ppcemb_timer;
636aaad7
JM
986
987 tb_env = env->tb_env;
988 ppcemb_timer = tb_env->opaque;
90e189ec 989 LOG_TB("%s val" TARGET_FMT_lx "\n", __func__, val);
636aaad7 990 ppcemb_timer->pit_reload = val;
4b6d0a4c 991 start_stop_pit(env, tb_env, 0);
76a66253
JM
992}
993
636aaad7 994target_ulong load_40x_pit (CPUState *env)
76a66253 995{
636aaad7 996 return cpu_ppc_load_decr(env);
76a66253
JM
997}
998
999void store_booke_tsr (CPUState *env, target_ulong val)
1000{
d63cb48d
EI
1001 ppc_tb_t *tb_env = env->tb_env;
1002 ppcemb_timer_t *ppcemb_timer;
1003
1004 ppcemb_timer = tb_env->opaque;
1005
90e189ec 1006 LOG_TB("%s: val " TARGET_FMT_lx "\n", __func__, val);
4b6d0a4c
JM
1007 env->spr[SPR_40x_TSR] &= ~(val & 0xFC000000);
1008 if (val & 0x80000000)
d63cb48d 1009 ppc_set_irq(env, ppcemb_timer->decr_excp, 0);
636aaad7
JM
1010}
1011
1012void store_booke_tcr (CPUState *env, target_ulong val)
1013{
c227f099 1014 ppc_tb_t *tb_env;
4b6d0a4c
JM
1015
1016 tb_env = env->tb_env;
90e189ec 1017 LOG_TB("%s: val " TARGET_FMT_lx "\n", __func__, val);
4b6d0a4c
JM
1018 env->spr[SPR_40x_TCR] = val & 0xFFC00000;
1019 start_stop_pit(env, tb_env, 1);
8ecc7913 1020 cpu_4xx_wdt_cb(env);
636aaad7
JM
1021}
1022
4b6d0a4c
JM
1023static void ppc_emb_set_tb_clk (void *opaque, uint32_t freq)
1024{
1025 CPUState *env = opaque;
c227f099 1026 ppc_tb_t *tb_env = env->tb_env;
4b6d0a4c 1027
d12d51d5 1028 LOG_TB("%s set new frequency to %" PRIu32 "\n", __func__,
aae9366a 1029 freq);
4b6d0a4c 1030 tb_env->tb_freq = freq;
dbdd2506 1031 tb_env->decr_freq = freq;
4b6d0a4c
JM
1032 /* XXX: we should also update all timers */
1033}
1034
d63cb48d
EI
1035clk_setup_cb ppc_emb_timers_init (CPUState *env, uint32_t freq,
1036 unsigned int decr_excp)
636aaad7 1037{
c227f099
AL
1038 ppc_tb_t *tb_env;
1039 ppcemb_timer_t *ppcemb_timer;
636aaad7 1040
c227f099 1041 tb_env = qemu_mallocz(sizeof(ppc_tb_t));
8ecc7913 1042 env->tb_env = tb_env;
c227f099 1043 ppcemb_timer = qemu_mallocz(sizeof(ppcemb_timer_t));
8ecc7913 1044 tb_env->tb_freq = freq;
dbdd2506 1045 tb_env->decr_freq = freq;
636aaad7 1046 tb_env->opaque = ppcemb_timer;
d12d51d5 1047 LOG_TB("%s freq %" PRIu32 "\n", __func__, freq);
636aaad7
JM
1048 if (ppcemb_timer != NULL) {
1049 /* We use decr timer for PIT */
74475455 1050 tb_env->decr_timer = qemu_new_timer_ns(vm_clock, &cpu_4xx_pit_cb, env);
636aaad7 1051 ppcemb_timer->fit_timer =
74475455 1052 qemu_new_timer_ns(vm_clock, &cpu_4xx_fit_cb, env);
636aaad7 1053 ppcemb_timer->wdt_timer =
74475455 1054 qemu_new_timer_ns(vm_clock, &cpu_4xx_wdt_cb, env);
d63cb48d 1055 ppcemb_timer->decr_excp = decr_excp;
636aaad7 1056 }
8ecc7913 1057
4b6d0a4c 1058 return &ppc_emb_set_tb_clk;
76a66253
JM
1059}
1060
2e719ba3
JM
1061/*****************************************************************************/
1062/* Embedded PowerPC Device Control Registers */
c227f099
AL
1063typedef struct ppc_dcrn_t ppc_dcrn_t;
1064struct ppc_dcrn_t {
2e719ba3
JM
1065 dcr_read_cb dcr_read;
1066 dcr_write_cb dcr_write;
1067 void *opaque;
1068};
1069
a750fc0b
JM
1070/* XXX: on 460, DCR addresses are 32 bits wide,
1071 * using DCRIPR to get the 22 upper bits of the DCR address
1072 */
2e719ba3 1073#define DCRN_NB 1024
c227f099
AL
1074struct ppc_dcr_t {
1075 ppc_dcrn_t dcrn[DCRN_NB];
2e719ba3
JM
1076 int (*read_error)(int dcrn);
1077 int (*write_error)(int dcrn);
1078};
1079
73b01960 1080int ppc_dcr_read (ppc_dcr_t *dcr_env, int dcrn, uint32_t *valp)
2e719ba3 1081{
c227f099 1082 ppc_dcrn_t *dcr;
2e719ba3
JM
1083
1084 if (dcrn < 0 || dcrn >= DCRN_NB)
1085 goto error;
1086 dcr = &dcr_env->dcrn[dcrn];
1087 if (dcr->dcr_read == NULL)
1088 goto error;
1089 *valp = (*dcr->dcr_read)(dcr->opaque, dcrn);
1090
1091 return 0;
1092
1093 error:
1094 if (dcr_env->read_error != NULL)
1095 return (*dcr_env->read_error)(dcrn);
1096
1097 return -1;
1098}
1099
73b01960 1100int ppc_dcr_write (ppc_dcr_t *dcr_env, int dcrn, uint32_t val)
2e719ba3 1101{
c227f099 1102 ppc_dcrn_t *dcr;
2e719ba3
JM
1103
1104 if (dcrn < 0 || dcrn >= DCRN_NB)
1105 goto error;
1106 dcr = &dcr_env->dcrn[dcrn];
1107 if (dcr->dcr_write == NULL)
1108 goto error;
1109 (*dcr->dcr_write)(dcr->opaque, dcrn, val);
1110
1111 return 0;
1112
1113 error:
1114 if (dcr_env->write_error != NULL)
1115 return (*dcr_env->write_error)(dcrn);
1116
1117 return -1;
1118}
1119
1120int ppc_dcr_register (CPUState *env, int dcrn, void *opaque,
1121 dcr_read_cb dcr_read, dcr_write_cb dcr_write)
1122{
c227f099
AL
1123 ppc_dcr_t *dcr_env;
1124 ppc_dcrn_t *dcr;
2e719ba3
JM
1125
1126 dcr_env = env->dcr_env;
1127 if (dcr_env == NULL)
1128 return -1;
1129 if (dcrn < 0 || dcrn >= DCRN_NB)
1130 return -1;
1131 dcr = &dcr_env->dcrn[dcrn];
1132 if (dcr->opaque != NULL ||
1133 dcr->dcr_read != NULL ||
1134 dcr->dcr_write != NULL)
1135 return -1;
1136 dcr->opaque = opaque;
1137 dcr->dcr_read = dcr_read;
1138 dcr->dcr_write = dcr_write;
1139
1140 return 0;
1141}
1142
1143int ppc_dcr_init (CPUState *env, int (*read_error)(int dcrn),
1144 int (*write_error)(int dcrn))
1145{
c227f099 1146 ppc_dcr_t *dcr_env;
2e719ba3 1147
c227f099 1148 dcr_env = qemu_mallocz(sizeof(ppc_dcr_t));
2e719ba3
JM
1149 dcr_env->read_error = read_error;
1150 dcr_env->write_error = write_error;
1151 env->dcr_env = dcr_env;
1152
1153 return 0;
1154}
1155
64201201
FB
1156/*****************************************************************************/
1157/* Debug port */
fd0bbb12 1158void PPC_debug_write (void *opaque, uint32_t addr, uint32_t val)
64201201
FB
1159{
1160 addr &= 0xF;
1161 switch (addr) {
1162 case 0:
1163 printf("%c", val);
1164 break;
1165 case 1:
1166 printf("\n");
1167 fflush(stdout);
1168 break;
1169 case 2:
aae9366a 1170 printf("Set loglevel to %04" PRIx32 "\n", val);
fd0bbb12 1171 cpu_set_log(val | 0x100);
64201201
FB
1172 break;
1173 }
1174}
1175
1176/*****************************************************************************/
1177/* NVRAM helpers */
c227f099 1178static inline uint32_t nvram_read (nvram_t *nvram, uint32_t addr)
64201201 1179{
3cbee15b 1180 return (*nvram->read_fn)(nvram->opaque, addr);;
64201201
FB
1181}
1182
c227f099 1183static inline void nvram_write (nvram_t *nvram, uint32_t addr, uint32_t val)
64201201 1184{
3cbee15b 1185 (*nvram->write_fn)(nvram->opaque, addr, val);
64201201
FB
1186}
1187
c227f099 1188void NVRAM_set_byte (nvram_t *nvram, uint32_t addr, uint8_t value)
64201201 1189{
3cbee15b 1190 nvram_write(nvram, addr, value);
64201201
FB
1191}
1192
c227f099 1193uint8_t NVRAM_get_byte (nvram_t *nvram, uint32_t addr)
3cbee15b
JM
1194{
1195 return nvram_read(nvram, addr);
1196}
1197
c227f099 1198void NVRAM_set_word (nvram_t *nvram, uint32_t addr, uint16_t value)
3cbee15b
JM
1199{
1200 nvram_write(nvram, addr, value >> 8);
1201 nvram_write(nvram, addr + 1, value & 0xFF);
1202}
1203
c227f099 1204uint16_t NVRAM_get_word (nvram_t *nvram, uint32_t addr)
64201201
FB
1205{
1206 uint16_t tmp;
1207
3cbee15b
JM
1208 tmp = nvram_read(nvram, addr) << 8;
1209 tmp |= nvram_read(nvram, addr + 1);
1210
64201201
FB
1211 return tmp;
1212}
1213
c227f099 1214void NVRAM_set_lword (nvram_t *nvram, uint32_t addr, uint32_t value)
64201201 1215{
3cbee15b
JM
1216 nvram_write(nvram, addr, value >> 24);
1217 nvram_write(nvram, addr + 1, (value >> 16) & 0xFF);
1218 nvram_write(nvram, addr + 2, (value >> 8) & 0xFF);
1219 nvram_write(nvram, addr + 3, value & 0xFF);
64201201
FB
1220}
1221
c227f099 1222uint32_t NVRAM_get_lword (nvram_t *nvram, uint32_t addr)
64201201
FB
1223{
1224 uint32_t tmp;
1225
3cbee15b
JM
1226 tmp = nvram_read(nvram, addr) << 24;
1227 tmp |= nvram_read(nvram, addr + 1) << 16;
1228 tmp |= nvram_read(nvram, addr + 2) << 8;
1229 tmp |= nvram_read(nvram, addr + 3);
76a66253 1230
64201201
FB
1231 return tmp;
1232}
1233
c227f099 1234void NVRAM_set_string (nvram_t *nvram, uint32_t addr,
b55266b5 1235 const char *str, uint32_t max)
64201201
FB
1236{
1237 int i;
1238
1239 for (i = 0; i < max && str[i] != '\0'; i++) {
3cbee15b 1240 nvram_write(nvram, addr + i, str[i]);
64201201 1241 }
3cbee15b
JM
1242 nvram_write(nvram, addr + i, str[i]);
1243 nvram_write(nvram, addr + max - 1, '\0');
64201201
FB
1244}
1245
c227f099 1246int NVRAM_get_string (nvram_t *nvram, uint8_t *dst, uint16_t addr, int max)
64201201
FB
1247{
1248 int i;
1249
1250 memset(dst, 0, max);
1251 for (i = 0; i < max; i++) {
1252 dst[i] = NVRAM_get_byte(nvram, addr + i);
1253 if (dst[i] == '\0')
1254 break;
1255 }
1256
1257 return i;
1258}
1259
1260static uint16_t NVRAM_crc_update (uint16_t prev, uint16_t value)
1261{
1262 uint16_t tmp;
1263 uint16_t pd, pd1, pd2;
1264
1265 tmp = prev >> 8;
1266 pd = prev ^ value;
1267 pd1 = pd & 0x000F;
1268 pd2 = ((pd >> 4) & 0x000F) ^ pd1;
1269 tmp ^= (pd1 << 3) | (pd1 << 8);
1270 tmp ^= pd2 | (pd2 << 7) | (pd2 << 12);
1271
1272 return tmp;
1273}
1274
c227f099 1275static uint16_t NVRAM_compute_crc (nvram_t *nvram, uint32_t start, uint32_t count)
64201201
FB
1276{
1277 uint32_t i;
1278 uint16_t crc = 0xFFFF;
1279 int odd;
1280
1281 odd = count & 1;
1282 count &= ~1;
1283 for (i = 0; i != count; i++) {
76a66253 1284 crc = NVRAM_crc_update(crc, NVRAM_get_word(nvram, start + i));
64201201
FB
1285 }
1286 if (odd) {
76a66253 1287 crc = NVRAM_crc_update(crc, NVRAM_get_byte(nvram, start + i) << 8);
64201201
FB
1288 }
1289
1290 return crc;
1291}
1292
fd0bbb12
FB
1293#define CMDLINE_ADDR 0x017ff000
1294
c227f099 1295int PPC_NVRAM_set_params (nvram_t *nvram, uint16_t NVRAM_size,
b55266b5 1296 const char *arch,
64201201
FB
1297 uint32_t RAM_size, int boot_device,
1298 uint32_t kernel_image, uint32_t kernel_size,
fd0bbb12 1299 const char *cmdline,
64201201 1300 uint32_t initrd_image, uint32_t initrd_size,
fd0bbb12
FB
1301 uint32_t NVRAM_image,
1302 int width, int height, int depth)
64201201
FB
1303{
1304 uint16_t crc;
1305
1306 /* Set parameters for Open Hack'Ware BIOS */
1307 NVRAM_set_string(nvram, 0x00, "QEMU_BIOS", 16);
1308 NVRAM_set_lword(nvram, 0x10, 0x00000002); /* structure v2 */
1309 NVRAM_set_word(nvram, 0x14, NVRAM_size);
1310 NVRAM_set_string(nvram, 0x20, arch, 16);
1311 NVRAM_set_lword(nvram, 0x30, RAM_size);
1312 NVRAM_set_byte(nvram, 0x34, boot_device);
1313 NVRAM_set_lword(nvram, 0x38, kernel_image);
1314 NVRAM_set_lword(nvram, 0x3C, kernel_size);
fd0bbb12
FB
1315 if (cmdline) {
1316 /* XXX: put the cmdline in NVRAM too ? */
3c178e72 1317 pstrcpy_targphys("cmdline", CMDLINE_ADDR, RAM_size - CMDLINE_ADDR, cmdline);
fd0bbb12
FB
1318 NVRAM_set_lword(nvram, 0x40, CMDLINE_ADDR);
1319 NVRAM_set_lword(nvram, 0x44, strlen(cmdline));
1320 } else {
1321 NVRAM_set_lword(nvram, 0x40, 0);
1322 NVRAM_set_lword(nvram, 0x44, 0);
1323 }
64201201
FB
1324 NVRAM_set_lword(nvram, 0x48, initrd_image);
1325 NVRAM_set_lword(nvram, 0x4C, initrd_size);
1326 NVRAM_set_lword(nvram, 0x50, NVRAM_image);
fd0bbb12
FB
1327
1328 NVRAM_set_word(nvram, 0x54, width);
1329 NVRAM_set_word(nvram, 0x56, height);
1330 NVRAM_set_word(nvram, 0x58, depth);
1331 crc = NVRAM_compute_crc(nvram, 0x00, 0xF8);
3cbee15b 1332 NVRAM_set_word(nvram, 0xFC, crc);
64201201
FB
1333
1334 return 0;
a541f297 1335}