]> git.proxmox.com Git - qemu.git/blame - hw/ppc_prep.c
Give an opaque to the m48t59 direct access routines to make it easier
[qemu.git] / hw / ppc_prep.c
CommitLineData
9a64fbe4 1/*
a541f297 2 * QEMU PPC PREP hardware System Emulator
5fafdf24 3 *
47103572 4 * Copyright (c) 2003-2007 Jocelyn Mayer
5fafdf24 5 *
a541f297
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
9a64fbe4 23 */
9a64fbe4 24#include "vl.h"
9fddaa0c 25
9a64fbe4 26//#define HARD_DEBUG_PPC_IO
a541f297 27//#define DEBUG_PPC_IO
9a64fbe4 28
fe33cc71
JM
29/* SMP is not enabled, for now */
30#define MAX_CPUS 1
31
b6b8bd18
FB
32#define BIOS_FILENAME "ppc_rom.bin"
33#define KERNEL_LOAD_ADDR 0x01000000
34#define INITRD_LOAD_ADDR 0x01800000
64201201 35
9a64fbe4
FB
36extern int loglevel;
37extern FILE *logfile;
38
39#if defined (HARD_DEBUG_PPC_IO) && !defined (DEBUG_PPC_IO)
40#define DEBUG_PPC_IO
41#endif
42
43#if defined (HARD_DEBUG_PPC_IO)
44#define PPC_IO_DPRINTF(fmt, args...) \
45do { \
b6b8bd18 46 if (loglevel & CPU_LOG_IOPORT) { \
9a64fbe4
FB
47 fprintf(logfile, "%s: " fmt, __func__ , ##args); \
48 } else { \
49 printf("%s : " fmt, __func__ , ##args); \
50 } \
51} while (0)
52#elif defined (DEBUG_PPC_IO)
53#define PPC_IO_DPRINTF(fmt, args...) \
54do { \
b6b8bd18 55 if (loglevel & CPU_LOG_IOPORT) { \
9a64fbe4
FB
56 fprintf(logfile, "%s: " fmt, __func__ , ##args); \
57 } \
58} while (0)
59#else
60#define PPC_IO_DPRINTF(fmt, args...) do { } while (0)
61#endif
62
64201201 63/* Constants for devices init */
a541f297
FB
64static const int ide_iobase[2] = { 0x1f0, 0x170 };
65static const int ide_iobase2[2] = { 0x3f6, 0x376 };
66static const int ide_irq[2] = { 13, 13 };
67
68#define NE2000_NB_MAX 6
69
70static uint32_t ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360, 0x280, 0x380 };
71static int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
9a64fbe4 72
64201201
FB
73//static PITState *pit;
74
75/* ISA IO ports bridge */
9a64fbe4
FB
76#define PPC_IO_BASE 0x80000000
77
64201201
FB
78/* Speaker port 0x61 */
79int speaker_data_on;
80int dummy_refresh_clock;
81
36081602 82static void speaker_ioport_write (void *opaque, uint32_t addr, uint32_t val)
9a64fbe4 83{
a541f297 84#if 0
64201201
FB
85 speaker_data_on = (val >> 1) & 1;
86 pit_set_gate(pit, 2, val & 1);
a541f297 87#endif
9a64fbe4
FB
88}
89
47103572 90static uint32_t speaker_ioport_read (void *opaque, uint32_t addr)
9a64fbe4 91{
a541f297 92#if 0
64201201
FB
93 int out;
94 out = pit_get_out(pit, 2, qemu_get_clock(vm_clock));
95 dummy_refresh_clock ^= 1;
96 return (speaker_data_on << 1) | pit_get_gate(pit, 2) | (out << 5) |
47103572 97 (dummy_refresh_clock << 4);
a541f297 98#endif
64201201 99 return 0;
9a64fbe4
FB
100}
101
64201201
FB
102/* PCI intack register */
103/* Read-only register (?) */
47103572
JM
104static void _PPC_intack_write (void *opaque,
105 target_phys_addr_t addr, uint32_t value)
64201201
FB
106{
107 // printf("%s: 0x%08x => 0x%08x\n", __func__, addr, value);
108}
109
b068d6a7 110static always_inline uint32_t _PPC_intack_read (target_phys_addr_t addr)
64201201
FB
111{
112 uint32_t retval = 0;
113
114 if (addr == 0xBFFFFFF0)
3de388f6 115 retval = pic_intack_read(isa_pic);
36081602 116 // printf("%s: 0x%08x <= %d\n", __func__, addr, retval);
64201201
FB
117
118 return retval;
119}
120
a4193c8a 121static uint32_t PPC_intack_readb (void *opaque, target_phys_addr_t addr)
64201201
FB
122{
123 return _PPC_intack_read(addr);
124}
125
a4193c8a 126static uint32_t PPC_intack_readw (void *opaque, target_phys_addr_t addr)
9a64fbe4 127{
f658b4db 128#ifdef TARGET_WORDS_BIGENDIAN
64201201
FB
129 return bswap16(_PPC_intack_read(addr));
130#else
131 return _PPC_intack_read(addr);
f658b4db 132#endif
9a64fbe4
FB
133}
134
a4193c8a 135static uint32_t PPC_intack_readl (void *opaque, target_phys_addr_t addr)
9a64fbe4 136{
f658b4db 137#ifdef TARGET_WORDS_BIGENDIAN
64201201
FB
138 return bswap32(_PPC_intack_read(addr));
139#else
140 return _PPC_intack_read(addr);
f658b4db 141#endif
9a64fbe4
FB
142}
143
64201201
FB
144static CPUWriteMemoryFunc *PPC_intack_write[] = {
145 &_PPC_intack_write,
146 &_PPC_intack_write,
147 &_PPC_intack_write,
148};
149
150static CPUReadMemoryFunc *PPC_intack_read[] = {
151 &PPC_intack_readb,
152 &PPC_intack_readw,
153 &PPC_intack_readl,
154};
155
156/* PowerPC control and status registers */
157#if 0 // Not used
158static struct {
159 /* IDs */
160 uint32_t veni_devi;
161 uint32_t revi;
162 /* Control and status */
163 uint32_t gcsr;
164 uint32_t xcfr;
165 uint32_t ct32;
166 uint32_t mcsr;
167 /* General purpose registers */
168 uint32_t gprg[6];
169 /* Exceptions */
170 uint32_t feen;
171 uint32_t fest;
172 uint32_t fema;
173 uint32_t fecl;
174 uint32_t eeen;
175 uint32_t eest;
176 uint32_t eecl;
177 uint32_t eeint;
178 uint32_t eemck0;
179 uint32_t eemck1;
180 /* Error diagnostic */
181} XCSR;
64201201 182
36081602
JM
183static void PPC_XCSR_writeb (void *opaque,
184 target_phys_addr_t addr, uint32_t value)
64201201
FB
185{
186 printf("%s: 0x%08lx => 0x%08x\n", __func__, (long)addr, value);
187}
188
36081602
JM
189static void PPC_XCSR_writew (void *opaque,
190 target_phys_addr_t addr, uint32_t value)
9a64fbe4 191{
f658b4db 192#ifdef TARGET_WORDS_BIGENDIAN
64201201 193 value = bswap16(value);
f658b4db 194#endif
64201201 195 printf("%s: 0x%08lx => 0x%08x\n", __func__, (long)addr, value);
9a64fbe4
FB
196}
197
36081602
JM
198static void PPC_XCSR_writel (void *opaque,
199 target_phys_addr_t addr, uint32_t value)
9a64fbe4 200{
f658b4db 201#ifdef TARGET_WORDS_BIGENDIAN
64201201 202 value = bswap32(value);
f658b4db 203#endif
64201201 204 printf("%s: 0x%08lx => 0x%08x\n", __func__, (long)addr, value);
9a64fbe4
FB
205}
206
a4193c8a 207static uint32_t PPC_XCSR_readb (void *opaque, target_phys_addr_t addr)
64201201
FB
208{
209 uint32_t retval = 0;
9a64fbe4 210
64201201 211 printf("%s: 0x%08lx <= %d\n", __func__, (long)addr, retval);
9a64fbe4 212
64201201
FB
213 return retval;
214}
215
a4193c8a 216static uint32_t PPC_XCSR_readw (void *opaque, target_phys_addr_t addr)
9a64fbe4 217{
64201201
FB
218 uint32_t retval = 0;
219
220 printf("%s: 0x%08lx <= %d\n", __func__, (long)addr, retval);
221#ifdef TARGET_WORDS_BIGENDIAN
222 retval = bswap16(retval);
223#endif
224
225 return retval;
9a64fbe4
FB
226}
227
a4193c8a 228static uint32_t PPC_XCSR_readl (void *opaque, target_phys_addr_t addr)
9a64fbe4
FB
229{
230 uint32_t retval = 0;
231
64201201
FB
232 printf("%s: 0x%08lx <= %d\n", __func__, (long)addr, retval);
233#ifdef TARGET_WORDS_BIGENDIAN
234 retval = bswap32(retval);
235#endif
9a64fbe4
FB
236
237 return retval;
238}
239
64201201
FB
240static CPUWriteMemoryFunc *PPC_XCSR_write[] = {
241 &PPC_XCSR_writeb,
242 &PPC_XCSR_writew,
243 &PPC_XCSR_writel,
9a64fbe4
FB
244};
245
64201201
FB
246static CPUReadMemoryFunc *PPC_XCSR_read[] = {
247 &PPC_XCSR_readb,
248 &PPC_XCSR_readw,
249 &PPC_XCSR_readl,
9a64fbe4 250};
b6b8bd18 251#endif
9a64fbe4 252
64201201
FB
253/* Fake super-io ports for PREP platform (Intel 82378ZB) */
254typedef struct sysctrl_t {
255 m48t59_t *nvram;
256 uint8_t state;
257 uint8_t syscontrol;
258 uint8_t fake_io[2];
da9b266b 259 int contiguous_map;
fb3444b8 260 int endian;
64201201 261} sysctrl_t;
9a64fbe4 262
64201201
FB
263enum {
264 STATE_HARDFILE = 0x01,
9a64fbe4 265};
9a64fbe4 266
64201201 267static sysctrl_t *sysctrl;
9a64fbe4 268
a541f297 269static void PREP_io_write (void *opaque, uint32_t addr, uint32_t val)
9a64fbe4 270{
64201201
FB
271 sysctrl_t *sysctrl = opaque;
272
273 PPC_IO_DPRINTF("0x%08lx => 0x%08x\n", (long)addr - PPC_IO_BASE, val);
274 sysctrl->fake_io[addr - 0x0398] = val;
9a64fbe4
FB
275}
276
a541f297 277static uint32_t PREP_io_read (void *opaque, uint32_t addr)
9a64fbe4 278{
64201201 279 sysctrl_t *sysctrl = opaque;
9a64fbe4 280
64201201
FB
281 PPC_IO_DPRINTF("0x%08lx <= 0x%08x\n", (long)addr - PPC_IO_BASE,
282 sysctrl->fake_io[addr - 0x0398]);
283 return sysctrl->fake_io[addr - 0x0398];
284}
9a64fbe4 285
a541f297 286static void PREP_io_800_writeb (void *opaque, uint32_t addr, uint32_t val)
9a64fbe4 287{
64201201
FB
288 sysctrl_t *sysctrl = opaque;
289
290 PPC_IO_DPRINTF("0x%08lx => 0x%08x\n", (long)addr - PPC_IO_BASE, val);
9a64fbe4
FB
291 switch (addr) {
292 case 0x0092:
293 /* Special port 92 */
294 /* Check soft reset asked */
64201201 295 if (val & 0x01) {
47103572 296 // cpu_interrupt(first_cpu, PPC_INTERRUPT_RESET);
9a64fbe4
FB
297 }
298 /* Check LE mode */
64201201 299 if (val & 0x02) {
fb3444b8
FB
300 sysctrl->endian = 1;
301 } else {
302 sysctrl->endian = 0;
9a64fbe4
FB
303 }
304 break;
64201201
FB
305 case 0x0800:
306 /* Motorola CPU configuration register : read-only */
307 break;
308 case 0x0802:
309 /* Motorola base module feature register : read-only */
310 break;
311 case 0x0803:
312 /* Motorola base module status register : read-only */
313 break;
9a64fbe4 314 case 0x0808:
64201201
FB
315 /* Hardfile light register */
316 if (val & 1)
317 sysctrl->state |= STATE_HARDFILE;
318 else
319 sysctrl->state &= ~STATE_HARDFILE;
9a64fbe4
FB
320 break;
321 case 0x0810:
322 /* Password protect 1 register */
64201201
FB
323 if (sysctrl->nvram != NULL)
324 m48t59_toggle_lock(sysctrl->nvram, 1);
9a64fbe4
FB
325 break;
326 case 0x0812:
327 /* Password protect 2 register */
64201201
FB
328 if (sysctrl->nvram != NULL)
329 m48t59_toggle_lock(sysctrl->nvram, 2);
9a64fbe4
FB
330 break;
331 case 0x0814:
64201201 332 /* L2 invalidate register */
c68ea704 333 // tlb_flush(first_cpu, 1);
9a64fbe4
FB
334 break;
335 case 0x081C:
336 /* system control register */
64201201 337 sysctrl->syscontrol = val & 0x0F;
9a64fbe4
FB
338 break;
339 case 0x0850:
340 /* I/O map type register */
da9b266b 341 sysctrl->contiguous_map = val & 0x01;
9a64fbe4
FB
342 break;
343 default:
64201201
FB
344 printf("ERROR: unaffected IO port write: %04lx => %02x\n",
345 (long)addr, val);
9a64fbe4
FB
346 break;
347 }
348}
349
a541f297 350static uint32_t PREP_io_800_readb (void *opaque, uint32_t addr)
9a64fbe4 351{
64201201 352 sysctrl_t *sysctrl = opaque;
9a64fbe4
FB
353 uint32_t retval = 0xFF;
354
355 switch (addr) {
356 case 0x0092:
357 /* Special port 92 */
64201201
FB
358 retval = 0x00;
359 break;
360 case 0x0800:
361 /* Motorola CPU configuration register */
362 retval = 0xEF; /* MPC750 */
363 break;
364 case 0x0802:
365 /* Motorola Base module feature register */
366 retval = 0xAD; /* No ESCC, PMC slot neither ethernet */
367 break;
368 case 0x0803:
369 /* Motorola base module status register */
370 retval = 0xE0; /* Standard MPC750 */
9a64fbe4
FB
371 break;
372 case 0x080C:
373 /* Equipment present register:
374 * no L2 cache
375 * no upgrade processor
376 * no cards in PCI slots
377 * SCSI fuse is bad
378 */
64201201
FB
379 retval = 0x3C;
380 break;
381 case 0x0810:
382 /* Motorola base module extended feature register */
383 retval = 0x39; /* No USB, CF and PCI bridge. NVRAM present */
9a64fbe4 384 break;
da9b266b
FB
385 case 0x0814:
386 /* L2 invalidate: don't care */
387 break;
9a64fbe4
FB
388 case 0x0818:
389 /* Keylock */
390 retval = 0x00;
391 break;
392 case 0x081C:
393 /* system control register
394 * 7 - 6 / 1 - 0: L2 cache enable
395 */
64201201 396 retval = sysctrl->syscontrol;
9a64fbe4
FB
397 break;
398 case 0x0823:
399 /* */
400 retval = 0x03; /* no L2 cache */
401 break;
402 case 0x0850:
403 /* I/O map type register */
da9b266b 404 retval = sysctrl->contiguous_map;
9a64fbe4
FB
405 break;
406 default:
64201201 407 printf("ERROR: unaffected IO port: %04lx read\n", (long)addr);
9a64fbe4
FB
408 break;
409 }
64201201 410 PPC_IO_DPRINTF("0x%08lx <= 0x%08x\n", (long)addr - PPC_IO_BASE, retval);
9a64fbe4
FB
411
412 return retval;
413}
414
b068d6a7
JM
415static always_inline target_phys_addr_t prep_IO_address (sysctrl_t *sysctrl,
416 target_phys_addr_t
417 addr)
da9b266b
FB
418{
419 if (sysctrl->contiguous_map == 0) {
420 /* 64 KB contiguous space for IOs */
421 addr &= 0xFFFF;
422 } else {
423 /* 8 MB non-contiguous space for IOs */
424 addr = (addr & 0x1F) | ((addr & 0x007FFF000) >> 7);
425 }
426
427 return addr;
428}
429
430static void PPC_prep_io_writeb (void *opaque, target_phys_addr_t addr,
431 uint32_t value)
432{
433 sysctrl_t *sysctrl = opaque;
434
435 addr = prep_IO_address(sysctrl, addr);
436 cpu_outb(NULL, addr, value);
437}
438
439static uint32_t PPC_prep_io_readb (void *opaque, target_phys_addr_t addr)
440{
441 sysctrl_t *sysctrl = opaque;
442 uint32_t ret;
443
444 addr = prep_IO_address(sysctrl, addr);
445 ret = cpu_inb(NULL, addr);
446
447 return ret;
448}
449
450static void PPC_prep_io_writew (void *opaque, target_phys_addr_t addr,
451 uint32_t value)
452{
453 sysctrl_t *sysctrl = opaque;
454
455 addr = prep_IO_address(sysctrl, addr);
456#ifdef TARGET_WORDS_BIGENDIAN
457 value = bswap16(value);
458#endif
459 PPC_IO_DPRINTF("0x%08lx => 0x%08x\n", (long)addr, value);
460 cpu_outw(NULL, addr, value);
461}
462
463static uint32_t PPC_prep_io_readw (void *opaque, target_phys_addr_t addr)
464{
465 sysctrl_t *sysctrl = opaque;
466 uint32_t ret;
467
468 addr = prep_IO_address(sysctrl, addr);
469 ret = cpu_inw(NULL, addr);
470#ifdef TARGET_WORDS_BIGENDIAN
471 ret = bswap16(ret);
472#endif
473 PPC_IO_DPRINTF("0x%08lx <= 0x%08x\n", (long)addr, ret);
474
475 return ret;
476}
477
478static void PPC_prep_io_writel (void *opaque, target_phys_addr_t addr,
479 uint32_t value)
480{
481 sysctrl_t *sysctrl = opaque;
482
483 addr = prep_IO_address(sysctrl, addr);
484#ifdef TARGET_WORDS_BIGENDIAN
485 value = bswap32(value);
486#endif
487 PPC_IO_DPRINTF("0x%08lx => 0x%08x\n", (long)addr, value);
488 cpu_outl(NULL, addr, value);
489}
490
491static uint32_t PPC_prep_io_readl (void *opaque, target_phys_addr_t addr)
492{
493 sysctrl_t *sysctrl = opaque;
494 uint32_t ret;
495
496 addr = prep_IO_address(sysctrl, addr);
497 ret = cpu_inl(NULL, addr);
498#ifdef TARGET_WORDS_BIGENDIAN
499 ret = bswap32(ret);
500#endif
501 PPC_IO_DPRINTF("0x%08lx <= 0x%08x\n", (long)addr, ret);
502
503 return ret;
504}
505
506CPUWriteMemoryFunc *PPC_prep_io_write[] = {
507 &PPC_prep_io_writeb,
508 &PPC_prep_io_writew,
509 &PPC_prep_io_writel,
510};
511
512CPUReadMemoryFunc *PPC_prep_io_read[] = {
513 &PPC_prep_io_readb,
514 &PPC_prep_io_readw,
515 &PPC_prep_io_readl,
516};
517
64201201 518#define NVRAM_SIZE 0x2000
a541f297 519
26aa7d72 520/* PowerPC PREP hardware initialisation */
94fc95cd
JM
521static void ppc_prep_init (int ram_size, int vga_ram_size, int boot_device,
522 DisplayState *ds, const char **fd_filename,
523 int snapshot, const char *kernel_filename,
524 const char *kernel_cmdline,
525 const char *initrd_filename,
526 const char *cpu_model)
a541f297 527{
fe33cc71 528 CPUState *env, *envs[MAX_CPUS];
a541f297 529 char buf[1024];
64201201 530 m48t59_t *nvram;
a541f297 531 int PPC_io_memory;
4157a662 532 int linux_boot, i, nb_nics1, bios_size;
64201201
FB
533 unsigned long bios_offset;
534 uint32_t kernel_base, kernel_size, initrd_base, initrd_size;
3fc6c082 535 ppc_def_t *def;
46e50e9d 536 PCIBus *pci_bus;
d537cf6c 537 qemu_irq *i8259;
64201201
FB
538
539 sysctrl = qemu_mallocz(sizeof(sysctrl_t));
540 if (sysctrl == NULL)
0a032cbe 541 return;
a541f297
FB
542
543 linux_boot = (kernel_filename != NULL);
0a032cbe 544
c68ea704 545 /* init CPUs */
c68ea704 546 env = cpu_init();
94fc95cd 547 if (cpu_model == NULL)
d12f4c38 548 cpu_model = "default";
94fc95cd 549 ppc_find_by_name(cpu_model, &def);
c68ea704
FB
550 if (def == NULL) {
551 cpu_abort(env, "Unable to find PowerPC CPU definition\n");
552 }
fe33cc71
JM
553 for (i = 0; i < smp_cpus; i++) {
554 cpu_ppc_register(env, def);
555 cpu_ppc_reset(env);
556 /* Set time-base frequency to 100 Mhz */
557 cpu_ppc_tb_init(env, 100UL * 1000UL * 1000UL);
558 qemu_register_reset(&cpu_ppc_reset, env);
559 register_savevm("cpu", 0, 3, cpu_save, cpu_load, env);
560 envs[i] = env;
561 }
a541f297
FB
562
563 /* allocate RAM */
64201201
FB
564 cpu_register_physical_memory(0, ram_size, IO_MEM_RAM);
565
566 /* allocate and load BIOS */
567 bios_offset = ram_size + vga_ram_size;
1192dad8
JM
568 if (bios_name == NULL)
569 bios_name = BIOS_FILENAME;
570 snprintf(buf, sizeof(buf), "%s/%s", bios_dir, bios_name);
4157a662
FB
571 bios_size = load_image(buf, phys_ram_base + bios_offset);
572 if (bios_size < 0 || bios_size > BIOS_SIZE) {
4a057712 573 cpu_abort(env, "qemu: could not load PPC PREP bios '%s'\n", buf);
64201201
FB
574 exit(1);
575 }
4157a662 576 bios_size = (bios_size + 0xfff) & ~0xfff;
4a057712 577 cpu_register_physical_memory((uint32_t)(-bios_size),
4157a662 578 bios_size, bios_offset | IO_MEM_ROM);
26aa7d72 579
a541f297 580 if (linux_boot) {
64201201 581 kernel_base = KERNEL_LOAD_ADDR;
a541f297 582 /* now we can load the kernel */
64201201
FB
583 kernel_size = load_image(kernel_filename, phys_ram_base + kernel_base);
584 if (kernel_size < 0) {
4a057712
JM
585 cpu_abort(env, "qemu: could not load kernel '%s'\n",
586 kernel_filename);
a541f297
FB
587 exit(1);
588 }
589 /* load initrd */
a541f297 590 if (initrd_filename) {
64201201
FB
591 initrd_base = INITRD_LOAD_ADDR;
592 initrd_size = load_image(initrd_filename,
593 phys_ram_base + initrd_base);
a541f297 594 if (initrd_size < 0) {
4a057712
JM
595 cpu_abort(env, "qemu: could not load initial ram disk '%s'\n",
596 initrd_filename);
a541f297
FB
597 exit(1);
598 }
64201201
FB
599 } else {
600 initrd_base = 0;
601 initrd_size = 0;
a541f297 602 }
64201201 603 boot_device = 'm';
a541f297 604 } else {
64201201
FB
605 kernel_base = 0;
606 kernel_size = 0;
607 initrd_base = 0;
608 initrd_size = 0;
a541f297
FB
609 }
610
64201201 611 isa_mem_base = 0xc0000000;
dd37a5e4
JM
612 if (PPC_INPUT(env) != PPC_FLAGS_INPUT_6xx) {
613 cpu_abort(env, "Only 6xx bus is supported on PREP machine\n");
614 exit(1);
615 }
24be5ae3 616 i8259 = i8259_init(first_cpu->irq_inputs[PPC6xx_INPUT_INT]);
d537cf6c 617 pci_bus = pci_prep_init(i8259);
da9b266b
FB
618 // pci_bus = i440fx_init();
619 /* Register 8 MB of ISA IO space (needed for non-contiguous map) */
620 PPC_io_memory = cpu_register_io_memory(0, PPC_prep_io_read,
621 PPC_prep_io_write, sysctrl);
622 cpu_register_physical_memory(0x80000000, 0x00800000, PPC_io_memory);
64201201 623
a541f297 624 /* init basic PC hardware */
5fafdf24 625 pci_vga_init(pci_bus, ds, phys_ram_base + ram_size, ram_size,
89b6b508 626 vga_ram_size, 0, 0);
64201201 627 // openpic = openpic_init(0x00000000, 0xF0000000, 1);
d537cf6c
PB
628 // pit = pit_init(0x40, i8259[0]);
629 rtc_init(0x70, i8259[8]);
a541f297 630
d537cf6c 631 serial_init(0x3f8, i8259[4], serial_hds[0]);
a541f297
FB
632 nb_nics1 = nb_nics;
633 if (nb_nics1 > NE2000_NB_MAX)
634 nb_nics1 = NE2000_NB_MAX;
635 for(i = 0; i < nb_nics1; i++) {
fce62c4e
JM
636 if (nd_table[i].model == NULL
637 || strcmp(nd_table[i].model, "ne2k_isa") == 0) {
d537cf6c 638 isa_ne2000_init(ne2000_io[i], i8259[ne2000_irq[i]], &nd_table[i]);
a41b2ff2 639 } else {
bd3e2c4e 640 pci_nic_init(pci_bus, &nd_table[i], -1);
a41b2ff2 641 }
a541f297 642 }
a541f297
FB
643
644 for(i = 0; i < 2; i++) {
d537cf6c 645 isa_ide_init(ide_iobase[i], ide_iobase2[i], i8259[ide_irq[i]],
69b91039 646 bs_table[2 * i], bs_table[2 * i + 1]);
a541f297 647 }
d537cf6c 648 i8042_init(i8259[1], i8259[12], 0x60);
b6b8bd18 649 DMA_init(1);
64201201 650 // AUD_init();
a541f297
FB
651 // SB16_init();
652
d537cf6c 653 fdctrl_init(i8259[6], 2, 0, 0x3f0, fd_table);
a541f297 654
64201201
FB
655 /* Register speaker port */
656 register_ioport_read(0x61, 1, 1, speaker_ioport_read, NULL);
657 register_ioport_write(0x61, 1, 1, speaker_ioport_write, NULL);
a541f297 658 /* Register fake IO ports for PREP */
64201201
FB
659 register_ioport_read(0x398, 2, 1, &PREP_io_read, sysctrl);
660 register_ioport_write(0x398, 2, 1, &PREP_io_write, sysctrl);
a541f297 661 /* System control ports */
64201201
FB
662 register_ioport_read(0x0092, 0x01, 1, &PREP_io_800_readb, sysctrl);
663 register_ioport_write(0x0092, 0x01, 1, &PREP_io_800_writeb, sysctrl);
664 register_ioport_read(0x0800, 0x52, 1, &PREP_io_800_readb, sysctrl);
665 register_ioport_write(0x0800, 0x52, 1, &PREP_io_800_writeb, sysctrl);
666 /* PCI intack location */
667 PPC_io_memory = cpu_register_io_memory(0, PPC_intack_read,
a4193c8a 668 PPC_intack_write, NULL);
a541f297 669 cpu_register_physical_memory(0xBFFFFFF0, 0x4, PPC_io_memory);
64201201 670 /* PowerPC control and status register group */
b6b8bd18 671#if 0
36081602
JM
672 PPC_io_memory = cpu_register_io_memory(0, PPC_XCSR_read, PPC_XCSR_write,
673 NULL);
64201201 674 cpu_register_physical_memory(0xFEFF0000, 0x1000, PPC_io_memory);
b6b8bd18 675#endif
a541f297 676
0d92ed30 677 if (usb_enabled) {
e24ad6f1 678 usb_ohci_init_pci(pci_bus, 3, -1);
0d92ed30
PB
679 }
680
d537cf6c 681 nvram = m48t59_init(i8259[8], 0, 0x0074, NVRAM_SIZE, 59);
64201201
FB
682 if (nvram == NULL)
683 return;
684 sysctrl->nvram = nvram;
685
686 /* Initialise NVRAM */
687 PPC_NVRAM_set_params(nvram, NVRAM_SIZE, "PREP", ram_size, boot_device,
688 kernel_base, kernel_size,
b6b8bd18 689 kernel_cmdline,
64201201
FB
690 initrd_base, initrd_size,
691 /* XXX: need an option to load a NVRAM image */
b6b8bd18
FB
692 0,
693 graphic_width, graphic_height, graphic_depth);
c0e564d5
FB
694
695 /* Special port to get debug messages from Open-Firmware */
696 register_ioport_write(0x0F00, 4, 1, &PPC_debug_write, NULL);
a541f297 697}
c0e564d5
FB
698
699QEMUMachine prep_machine = {
700 "prep",
701 "PowerPC PREP platform",
702 ppc_prep_init,
703};