]> git.proxmox.com Git - qemu.git/blame - hw/ppc_prep.c
Compile loader only once
[qemu.git] / hw / ppc_prep.c
CommitLineData
9a64fbe4 1/*
a541f297 2 * QEMU PPC PREP hardware System Emulator
5fafdf24 3 *
47103572 4 * Copyright (c) 2003-2007 Jocelyn Mayer
5fafdf24 5 *
a541f297
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
9a64fbe4 23 */
87ecb68b
PB
24#include "hw.h"
25#include "nvram.h"
26#include "pc.h"
27#include "fdc.h"
28#include "net.h"
29#include "sysemu.h"
30#include "isa.h"
31#include "pci.h"
32#include "ppc.h"
33#include "boards.h"
3b3fb322 34#include "qemu-log.h"
ec82026c 35#include "ide.h"
ca20cf32 36#include "loader.h"
9fddaa0c 37
9a64fbe4 38//#define HARD_DEBUG_PPC_IO
a541f297 39//#define DEBUG_PPC_IO
9a64fbe4 40
fe33cc71
JM
41/* SMP is not enabled, for now */
42#define MAX_CPUS 1
43
e4bcb14c
TS
44#define MAX_IDE_BUS 2
45
bba831e8 46#define BIOS_SIZE (1024 * 1024)
b6b8bd18
FB
47#define BIOS_FILENAME "ppc_rom.bin"
48#define KERNEL_LOAD_ADDR 0x01000000
49#define INITRD_LOAD_ADDR 0x01800000
64201201 50
9a64fbe4
FB
51#if defined (HARD_DEBUG_PPC_IO) && !defined (DEBUG_PPC_IO)
52#define DEBUG_PPC_IO
53#endif
54
55#if defined (HARD_DEBUG_PPC_IO)
001faf32 56#define PPC_IO_DPRINTF(fmt, ...) \
9a64fbe4 57do { \
8fec2b8c 58 if (qemu_loglevel_mask(CPU_LOG_IOPORT)) { \
001faf32 59 qemu_log("%s: " fmt, __func__ , ## __VA_ARGS__); \
9a64fbe4 60 } else { \
001faf32 61 printf("%s : " fmt, __func__ , ## __VA_ARGS__); \
9a64fbe4
FB
62 } \
63} while (0)
64#elif defined (DEBUG_PPC_IO)
0bf9e31a
BS
65#define PPC_IO_DPRINTF(fmt, ...) \
66qemu_log_mask(CPU_LOG_IOPORT, fmt, ## __VA_ARGS__)
9a64fbe4 67#else
001faf32 68#define PPC_IO_DPRINTF(fmt, ...) do { } while (0)
9a64fbe4
FB
69#endif
70
64201201 71/* Constants for devices init */
a541f297
FB
72static const int ide_iobase[2] = { 0x1f0, 0x170 };
73static const int ide_iobase2[2] = { 0x3f6, 0x376 };
74static const int ide_irq[2] = { 13, 13 };
75
76#define NE2000_NB_MAX 6
77
78static uint32_t ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360, 0x280, 0x380 };
79static int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
9a64fbe4 80
64201201
FB
81//static PITState *pit;
82
83/* ISA IO ports bridge */
9a64fbe4
FB
84#define PPC_IO_BASE 0x80000000
85
b1d8e52e 86#if 0
64201201 87/* Speaker port 0x61 */
b1d8e52e
BS
88static int speaker_data_on;
89static int dummy_refresh_clock;
90#endif
64201201 91
36081602 92static void speaker_ioport_write (void *opaque, uint32_t addr, uint32_t val)
9a64fbe4 93{
a541f297 94#if 0
64201201
FB
95 speaker_data_on = (val >> 1) & 1;
96 pit_set_gate(pit, 2, val & 1);
a541f297 97#endif
9a64fbe4
FB
98}
99
47103572 100static uint32_t speaker_ioport_read (void *opaque, uint32_t addr)
9a64fbe4 101{
a541f297 102#if 0
64201201
FB
103 int out;
104 out = pit_get_out(pit, 2, qemu_get_clock(vm_clock));
105 dummy_refresh_clock ^= 1;
106 return (speaker_data_on << 1) | pit_get_gate(pit, 2) | (out << 5) |
47103572 107 (dummy_refresh_clock << 4);
a541f297 108#endif
64201201 109 return 0;
9a64fbe4
FB
110}
111
64201201
FB
112/* PCI intack register */
113/* Read-only register (?) */
47103572
JM
114static void _PPC_intack_write (void *opaque,
115 target_phys_addr_t addr, uint32_t value)
64201201 116{
90e189ec
BS
117#if 0
118 printf("%s: 0x" TARGET_FMT_plx " => 0x%08" PRIx32 "\n", __func__, addr,
119 value);
120#endif
64201201
FB
121}
122
636aa200 123static inline uint32_t _PPC_intack_read(target_phys_addr_t addr)
64201201
FB
124{
125 uint32_t retval = 0;
126
4dd8c138 127 if ((addr & 0xf) == 0)
3de388f6 128 retval = pic_intack_read(isa_pic);
90e189ec
BS
129#if 0
130 printf("%s: 0x" TARGET_FMT_plx " <= %08" PRIx32 "\n", __func__, addr,
131 retval);
132#endif
64201201
FB
133
134 return retval;
135}
136
a4193c8a 137static uint32_t PPC_intack_readb (void *opaque, target_phys_addr_t addr)
64201201
FB
138{
139 return _PPC_intack_read(addr);
140}
141
a4193c8a 142static uint32_t PPC_intack_readw (void *opaque, target_phys_addr_t addr)
9a64fbe4 143{
f658b4db 144#ifdef TARGET_WORDS_BIGENDIAN
64201201
FB
145 return bswap16(_PPC_intack_read(addr));
146#else
147 return _PPC_intack_read(addr);
f658b4db 148#endif
9a64fbe4
FB
149}
150
a4193c8a 151static uint32_t PPC_intack_readl (void *opaque, target_phys_addr_t addr)
9a64fbe4 152{
f658b4db 153#ifdef TARGET_WORDS_BIGENDIAN
64201201
FB
154 return bswap32(_PPC_intack_read(addr));
155#else
156 return _PPC_intack_read(addr);
f658b4db 157#endif
9a64fbe4
FB
158}
159
d60efc6b 160static CPUWriteMemoryFunc * const PPC_intack_write[] = {
64201201
FB
161 &_PPC_intack_write,
162 &_PPC_intack_write,
163 &_PPC_intack_write,
164};
165
d60efc6b 166static CPUReadMemoryFunc * const PPC_intack_read[] = {
64201201
FB
167 &PPC_intack_readb,
168 &PPC_intack_readw,
169 &PPC_intack_readl,
170};
171
172/* PowerPC control and status registers */
173#if 0 // Not used
174static struct {
175 /* IDs */
176 uint32_t veni_devi;
177 uint32_t revi;
178 /* Control and status */
179 uint32_t gcsr;
180 uint32_t xcfr;
181 uint32_t ct32;
182 uint32_t mcsr;
183 /* General purpose registers */
184 uint32_t gprg[6];
185 /* Exceptions */
186 uint32_t feen;
187 uint32_t fest;
188 uint32_t fema;
189 uint32_t fecl;
190 uint32_t eeen;
191 uint32_t eest;
192 uint32_t eecl;
193 uint32_t eeint;
194 uint32_t eemck0;
195 uint32_t eemck1;
196 /* Error diagnostic */
197} XCSR;
64201201 198
36081602
JM
199static void PPC_XCSR_writeb (void *opaque,
200 target_phys_addr_t addr, uint32_t value)
64201201 201{
90e189ec
BS
202 printf("%s: 0x" TARGET_FMT_plx " => 0x%08" PRIx32 "\n", __func__, addr,
203 value);
64201201
FB
204}
205
36081602
JM
206static void PPC_XCSR_writew (void *opaque,
207 target_phys_addr_t addr, uint32_t value)
9a64fbe4 208{
f658b4db 209#ifdef TARGET_WORDS_BIGENDIAN
64201201 210 value = bswap16(value);
f658b4db 211#endif
90e189ec
BS
212 printf("%s: 0x" TARGET_FMT_plx " => 0x%08" PRIx32 "\n", __func__, addr,
213 value);
9a64fbe4
FB
214}
215
36081602
JM
216static void PPC_XCSR_writel (void *opaque,
217 target_phys_addr_t addr, uint32_t value)
9a64fbe4 218{
f658b4db 219#ifdef TARGET_WORDS_BIGENDIAN
64201201 220 value = bswap32(value);
f658b4db 221#endif
90e189ec
BS
222 printf("%s: 0x" TARGET_FMT_plx " => 0x%08" PRIx32 "\n", __func__, addr,
223 value);
9a64fbe4
FB
224}
225
a4193c8a 226static uint32_t PPC_XCSR_readb (void *opaque, target_phys_addr_t addr)
64201201
FB
227{
228 uint32_t retval = 0;
9a64fbe4 229
90e189ec
BS
230 printf("%s: 0x" TARGET_FMT_plx " <= %08" PRIx32 "\n", __func__, addr,
231 retval);
9a64fbe4 232
64201201
FB
233 return retval;
234}
235
a4193c8a 236static uint32_t PPC_XCSR_readw (void *opaque, target_phys_addr_t addr)
9a64fbe4 237{
64201201
FB
238 uint32_t retval = 0;
239
90e189ec
BS
240 printf("%s: 0x" TARGET_FMT_plx " <= %08" PRIx32 "\n", __func__, addr,
241 retval);
64201201
FB
242#ifdef TARGET_WORDS_BIGENDIAN
243 retval = bswap16(retval);
244#endif
245
246 return retval;
9a64fbe4
FB
247}
248
a4193c8a 249static uint32_t PPC_XCSR_readl (void *opaque, target_phys_addr_t addr)
9a64fbe4
FB
250{
251 uint32_t retval = 0;
252
90e189ec
BS
253 printf("%s: 0x" TARGET_FMT_plx " <= %08" PRIx32 "\n", __func__, addr,
254 retval);
64201201
FB
255#ifdef TARGET_WORDS_BIGENDIAN
256 retval = bswap32(retval);
257#endif
9a64fbe4
FB
258
259 return retval;
260}
261
d60efc6b 262static CPUWriteMemoryFunc * const PPC_XCSR_write[] = {
64201201
FB
263 &PPC_XCSR_writeb,
264 &PPC_XCSR_writew,
265 &PPC_XCSR_writel,
9a64fbe4
FB
266};
267
d60efc6b 268static CPUReadMemoryFunc * const PPC_XCSR_read[] = {
64201201
FB
269 &PPC_XCSR_readb,
270 &PPC_XCSR_readw,
271 &PPC_XCSR_readl,
9a64fbe4 272};
b6b8bd18 273#endif
9a64fbe4 274
64201201
FB
275/* Fake super-io ports for PREP platform (Intel 82378ZB) */
276typedef struct sysctrl_t {
c4781a51 277 qemu_irq reset_irq;
64201201
FB
278 m48t59_t *nvram;
279 uint8_t state;
280 uint8_t syscontrol;
281 uint8_t fake_io[2];
da9b266b 282 int contiguous_map;
fb3444b8 283 int endian;
64201201 284} sysctrl_t;
9a64fbe4 285
64201201
FB
286enum {
287 STATE_HARDFILE = 0x01,
9a64fbe4 288};
9a64fbe4 289
64201201 290static sysctrl_t *sysctrl;
9a64fbe4 291
a541f297 292static void PREP_io_write (void *opaque, uint32_t addr, uint32_t val)
9a64fbe4 293{
64201201
FB
294 sysctrl_t *sysctrl = opaque;
295
aae9366a
JM
296 PPC_IO_DPRINTF("0x%08" PRIx32 " => 0x%02" PRIx32 "\n", addr - PPC_IO_BASE,
297 val);
64201201 298 sysctrl->fake_io[addr - 0x0398] = val;
9a64fbe4
FB
299}
300
a541f297 301static uint32_t PREP_io_read (void *opaque, uint32_t addr)
9a64fbe4 302{
64201201 303 sysctrl_t *sysctrl = opaque;
9a64fbe4 304
aae9366a 305 PPC_IO_DPRINTF("0x%08" PRIx32 " <= 0x%02" PRIx32 "\n", addr - PPC_IO_BASE,
64201201
FB
306 sysctrl->fake_io[addr - 0x0398]);
307 return sysctrl->fake_io[addr - 0x0398];
308}
9a64fbe4 309
a541f297 310static void PREP_io_800_writeb (void *opaque, uint32_t addr, uint32_t val)
9a64fbe4 311{
64201201
FB
312 sysctrl_t *sysctrl = opaque;
313
aae9366a
JM
314 PPC_IO_DPRINTF("0x%08" PRIx32 " => 0x%02" PRIx32 "\n",
315 addr - PPC_IO_BASE, val);
9a64fbe4
FB
316 switch (addr) {
317 case 0x0092:
318 /* Special port 92 */
319 /* Check soft reset asked */
64201201 320 if (val & 0x01) {
c4781a51
JM
321 qemu_irq_raise(sysctrl->reset_irq);
322 } else {
323 qemu_irq_lower(sysctrl->reset_irq);
9a64fbe4
FB
324 }
325 /* Check LE mode */
64201201 326 if (val & 0x02) {
fb3444b8
FB
327 sysctrl->endian = 1;
328 } else {
329 sysctrl->endian = 0;
9a64fbe4
FB
330 }
331 break;
64201201
FB
332 case 0x0800:
333 /* Motorola CPU configuration register : read-only */
334 break;
335 case 0x0802:
336 /* Motorola base module feature register : read-only */
337 break;
338 case 0x0803:
339 /* Motorola base module status register : read-only */
340 break;
9a64fbe4 341 case 0x0808:
64201201
FB
342 /* Hardfile light register */
343 if (val & 1)
344 sysctrl->state |= STATE_HARDFILE;
345 else
346 sysctrl->state &= ~STATE_HARDFILE;
9a64fbe4
FB
347 break;
348 case 0x0810:
349 /* Password protect 1 register */
64201201
FB
350 if (sysctrl->nvram != NULL)
351 m48t59_toggle_lock(sysctrl->nvram, 1);
9a64fbe4
FB
352 break;
353 case 0x0812:
354 /* Password protect 2 register */
64201201
FB
355 if (sysctrl->nvram != NULL)
356 m48t59_toggle_lock(sysctrl->nvram, 2);
9a64fbe4
FB
357 break;
358 case 0x0814:
64201201 359 /* L2 invalidate register */
c68ea704 360 // tlb_flush(first_cpu, 1);
9a64fbe4
FB
361 break;
362 case 0x081C:
363 /* system control register */
64201201 364 sysctrl->syscontrol = val & 0x0F;
9a64fbe4
FB
365 break;
366 case 0x0850:
367 /* I/O map type register */
da9b266b 368 sysctrl->contiguous_map = val & 0x01;
9a64fbe4
FB
369 break;
370 default:
aae9366a
JM
371 printf("ERROR: unaffected IO port write: %04" PRIx32
372 " => %02" PRIx32"\n", addr, val);
9a64fbe4
FB
373 break;
374 }
375}
376
a541f297 377static uint32_t PREP_io_800_readb (void *opaque, uint32_t addr)
9a64fbe4 378{
64201201 379 sysctrl_t *sysctrl = opaque;
9a64fbe4
FB
380 uint32_t retval = 0xFF;
381
382 switch (addr) {
383 case 0x0092:
384 /* Special port 92 */
64201201
FB
385 retval = 0x00;
386 break;
387 case 0x0800:
388 /* Motorola CPU configuration register */
389 retval = 0xEF; /* MPC750 */
390 break;
391 case 0x0802:
392 /* Motorola Base module feature register */
393 retval = 0xAD; /* No ESCC, PMC slot neither ethernet */
394 break;
395 case 0x0803:
396 /* Motorola base module status register */
397 retval = 0xE0; /* Standard MPC750 */
9a64fbe4
FB
398 break;
399 case 0x080C:
400 /* Equipment present register:
401 * no L2 cache
402 * no upgrade processor
403 * no cards in PCI slots
404 * SCSI fuse is bad
405 */
64201201
FB
406 retval = 0x3C;
407 break;
408 case 0x0810:
409 /* Motorola base module extended feature register */
410 retval = 0x39; /* No USB, CF and PCI bridge. NVRAM present */
9a64fbe4 411 break;
da9b266b
FB
412 case 0x0814:
413 /* L2 invalidate: don't care */
414 break;
9a64fbe4
FB
415 case 0x0818:
416 /* Keylock */
417 retval = 0x00;
418 break;
419 case 0x081C:
420 /* system control register
421 * 7 - 6 / 1 - 0: L2 cache enable
422 */
64201201 423 retval = sysctrl->syscontrol;
9a64fbe4
FB
424 break;
425 case 0x0823:
426 /* */
427 retval = 0x03; /* no L2 cache */
428 break;
429 case 0x0850:
430 /* I/O map type register */
da9b266b 431 retval = sysctrl->contiguous_map;
9a64fbe4
FB
432 break;
433 default:
aae9366a 434 printf("ERROR: unaffected IO port: %04" PRIx32 " read\n", addr);
9a64fbe4
FB
435 break;
436 }
aae9366a
JM
437 PPC_IO_DPRINTF("0x%08" PRIx32 " <= 0x%02" PRIx32 "\n",
438 addr - PPC_IO_BASE, retval);
9a64fbe4
FB
439
440 return retval;
441}
442
636aa200
BS
443static inline target_phys_addr_t prep_IO_address(sysctrl_t *sysctrl,
444 target_phys_addr_t addr)
da9b266b
FB
445{
446 if (sysctrl->contiguous_map == 0) {
447 /* 64 KB contiguous space for IOs */
448 addr &= 0xFFFF;
449 } else {
450 /* 8 MB non-contiguous space for IOs */
451 addr = (addr & 0x1F) | ((addr & 0x007FFF000) >> 7);
452 }
453
454 return addr;
455}
456
457static void PPC_prep_io_writeb (void *opaque, target_phys_addr_t addr,
458 uint32_t value)
459{
460 sysctrl_t *sysctrl = opaque;
461
462 addr = prep_IO_address(sysctrl, addr);
463 cpu_outb(NULL, addr, value);
464}
465
466static uint32_t PPC_prep_io_readb (void *opaque, target_phys_addr_t addr)
467{
468 sysctrl_t *sysctrl = opaque;
469 uint32_t ret;
470
471 addr = prep_IO_address(sysctrl, addr);
472 ret = cpu_inb(NULL, addr);
473
474 return ret;
475}
476
477static void PPC_prep_io_writew (void *opaque, target_phys_addr_t addr,
478 uint32_t value)
479{
480 sysctrl_t *sysctrl = opaque;
481
482 addr = prep_IO_address(sysctrl, addr);
483#ifdef TARGET_WORDS_BIGENDIAN
484 value = bswap16(value);
485#endif
90e189ec 486 PPC_IO_DPRINTF("0x" TARGET_FMT_plx " => 0x%08" PRIx32 "\n", addr, value);
da9b266b
FB
487 cpu_outw(NULL, addr, value);
488}
489
490static uint32_t PPC_prep_io_readw (void *opaque, target_phys_addr_t addr)
491{
492 sysctrl_t *sysctrl = opaque;
493 uint32_t ret;
494
495 addr = prep_IO_address(sysctrl, addr);
496 ret = cpu_inw(NULL, addr);
497#ifdef TARGET_WORDS_BIGENDIAN
498 ret = bswap16(ret);
499#endif
90e189ec 500 PPC_IO_DPRINTF("0x" TARGET_FMT_plx " <= 0x%08" PRIx32 "\n", addr, ret);
da9b266b
FB
501
502 return ret;
503}
504
505static void PPC_prep_io_writel (void *opaque, target_phys_addr_t addr,
506 uint32_t value)
507{
508 sysctrl_t *sysctrl = opaque;
509
510 addr = prep_IO_address(sysctrl, addr);
511#ifdef TARGET_WORDS_BIGENDIAN
512 value = bswap32(value);
513#endif
90e189ec 514 PPC_IO_DPRINTF("0x" TARGET_FMT_plx " => 0x%08" PRIx32 "\n", addr, value);
da9b266b
FB
515 cpu_outl(NULL, addr, value);
516}
517
518static uint32_t PPC_prep_io_readl (void *opaque, target_phys_addr_t addr)
519{
520 sysctrl_t *sysctrl = opaque;
521 uint32_t ret;
522
523 addr = prep_IO_address(sysctrl, addr);
524 ret = cpu_inl(NULL, addr);
525#ifdef TARGET_WORDS_BIGENDIAN
526 ret = bswap32(ret);
527#endif
90e189ec 528 PPC_IO_DPRINTF("0x" TARGET_FMT_plx " <= 0x%08" PRIx32 "\n", addr, ret);
da9b266b
FB
529
530 return ret;
531}
532
d60efc6b 533static CPUWriteMemoryFunc * const PPC_prep_io_write[] = {
da9b266b
FB
534 &PPC_prep_io_writeb,
535 &PPC_prep_io_writew,
536 &PPC_prep_io_writel,
537};
538
d60efc6b 539static CPUReadMemoryFunc * const PPC_prep_io_read[] = {
da9b266b
FB
540 &PPC_prep_io_readb,
541 &PPC_prep_io_readw,
542 &PPC_prep_io_readl,
543};
544
64201201 545#define NVRAM_SIZE 0x2000
a541f297 546
26aa7d72 547/* PowerPC PREP hardware initialisation */
fbe1b595 548static void ppc_prep_init (ram_addr_t ram_size,
3023f332 549 const char *boot_device,
b881c2c6 550 const char *kernel_filename,
94fc95cd
JM
551 const char *kernel_cmdline,
552 const char *initrd_filename,
553 const char *cpu_model)
a541f297 554{
0d913fdb 555 CPUState *env = NULL, *envs[MAX_CPUS];
5cea8590 556 char *filename;
3cbee15b
JM
557 nvram_t nvram;
558 m48t59_t *m48t59;
a541f297 559 int PPC_io_memory;
4157a662 560 int linux_boot, i, nb_nics1, bios_size;
b584726d 561 ram_addr_t ram_offset, bios_offset;
64201201 562 uint32_t kernel_base, kernel_size, initrd_base, initrd_size;
46e50e9d 563 PCIBus *pci_bus;
d537cf6c 564 qemu_irq *i8259;
28c5af54 565 int ppc_boot_device;
751c6a17 566 DriveInfo *dinfo;
f455e98c 567 DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
e4bcb14c 568 BlockDriverState *fd[MAX_FD];
64201201
FB
569
570 sysctrl = qemu_mallocz(sizeof(sysctrl_t));
a541f297
FB
571
572 linux_boot = (kernel_filename != NULL);
0a032cbe 573
c68ea704 574 /* init CPUs */
94fc95cd 575 if (cpu_model == NULL)
b37fc148 576 cpu_model = "602";
fe33cc71 577 for (i = 0; i < smp_cpus; i++) {
aaed909a
FB
578 env = cpu_init(cpu_model);
579 if (!env) {
580 fprintf(stderr, "Unable to find PowerPC CPU definition\n");
581 exit(1);
582 }
4018bae9
JM
583 if (env->flags & POWERPC_FLAG_RTC_CLK) {
584 /* POWER / PowerPC 601 RTC clock frequency is 7.8125 MHz */
585 cpu_ppc_tb_init(env, 7812500UL);
586 } else {
587 /* Set time-base frequency to 100 Mhz */
588 cpu_ppc_tb_init(env, 100UL * 1000UL * 1000UL);
589 }
a08d4367 590 qemu_register_reset(&cpu_ppc_reset, env);
fe33cc71
JM
591 envs[i] = env;
592 }
a541f297
FB
593
594 /* allocate RAM */
cf9c147c
BS
595 ram_offset = qemu_ram_alloc(ram_size);
596 cpu_register_physical_memory(0, ram_size, ram_offset);
597
64201201 598 /* allocate and load BIOS */
cf9c147c 599 bios_offset = qemu_ram_alloc(BIOS_SIZE);
1192dad8
JM
600 if (bios_name == NULL)
601 bios_name = BIOS_FILENAME;
5cea8590
PB
602 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
603 if (filename) {
604 bios_size = get_image_size(filename);
605 } else {
606 bios_size = -1;
607 }
dcac9679
PB
608 if (bios_size > 0 && bios_size <= BIOS_SIZE) {
609 target_phys_addr_t bios_addr;
610 bios_size = (bios_size + 0xfff) & ~0xfff;
611 bios_addr = (uint32_t)(-bios_size);
612 cpu_register_physical_memory(bios_addr, bios_size,
613 bios_offset | IO_MEM_ROM);
5cea8590 614 bios_size = load_image_targphys(filename, bios_addr, bios_size);
dcac9679 615 }
4157a662 616 if (bios_size < 0 || bios_size > BIOS_SIZE) {
5cea8590
PB
617 hw_error("qemu: could not load PPC PREP bios '%s'\n", bios_name);
618 }
619 if (filename) {
620 qemu_free(filename);
64201201 621 }
4c823cff 622 if (env->nip < 0xFFF80000 && bios_size < 0x00100000) {
2ac71179 623 hw_error("PowerPC 601 / 620 / 970 need a 1MB BIOS\n");
4c823cff 624 }
26aa7d72 625
a541f297 626 if (linux_boot) {
64201201 627 kernel_base = KERNEL_LOAD_ADDR;
a541f297 628 /* now we can load the kernel */
dcac9679
PB
629 kernel_size = load_image_targphys(kernel_filename, kernel_base,
630 ram_size - kernel_base);
64201201 631 if (kernel_size < 0) {
2ac71179 632 hw_error("qemu: could not load kernel '%s'\n", kernel_filename);
a541f297
FB
633 exit(1);
634 }
635 /* load initrd */
a541f297 636 if (initrd_filename) {
64201201 637 initrd_base = INITRD_LOAD_ADDR;
dcac9679
PB
638 initrd_size = load_image_targphys(initrd_filename, initrd_base,
639 ram_size - initrd_base);
a541f297 640 if (initrd_size < 0) {
2ac71179 641 hw_error("qemu: could not load initial ram disk '%s'\n",
4a057712 642 initrd_filename);
a541f297 643 }
64201201
FB
644 } else {
645 initrd_base = 0;
646 initrd_size = 0;
a541f297 647 }
6ac0e82d 648 ppc_boot_device = 'm';
a541f297 649 } else {
64201201
FB
650 kernel_base = 0;
651 kernel_size = 0;
652 initrd_base = 0;
653 initrd_size = 0;
28c5af54
JM
654 ppc_boot_device = '\0';
655 /* For now, OHW cannot boot from the network. */
0d913fdb
JM
656 for (i = 0; boot_device[i] != '\0'; i++) {
657 if (boot_device[i] >= 'a' && boot_device[i] <= 'f') {
658 ppc_boot_device = boot_device[i];
28c5af54 659 break;
0d913fdb 660 }
28c5af54
JM
661 }
662 if (ppc_boot_device == '\0') {
663 fprintf(stderr, "No valid boot device for Mac99 machine\n");
664 exit(1);
665 }
a541f297
FB
666 }
667
64201201 668 isa_mem_base = 0xc0000000;
dd37a5e4 669 if (PPC_INPUT(env) != PPC_FLAGS_INPUT_6xx) {
2ac71179 670 hw_error("Only 6xx bus is supported on PREP machine\n");
dd37a5e4 671 }
24be5ae3 672 i8259 = i8259_init(first_cpu->irq_inputs[PPC6xx_INPUT_INT]);
d537cf6c 673 pci_bus = pci_prep_init(i8259);
b37fc148
GH
674 /* Hmm, prep has no pci-isa bridge ??? */
675 isa_bus_new(NULL);
676 isa_bus_irqs(i8259);
da9b266b
FB
677 // pci_bus = i440fx_init();
678 /* Register 8 MB of ISA IO space (needed for non-contiguous map) */
1eed09cb 679 PPC_io_memory = cpu_register_io_memory(PPC_prep_io_read,
da9b266b
FB
680 PPC_prep_io_write, sysctrl);
681 cpu_register_physical_memory(0x80000000, 0x00800000, PPC_io_memory);
64201201 682
a541f297 683 /* init basic PC hardware */
fbe1b595 684 pci_vga_init(pci_bus, 0, 0);
64201201 685 // openpic = openpic_init(0x00000000, 0xF0000000, 1);
d537cf6c 686 // pit = pit_init(0x40, i8259[0]);
32e0c826 687 rtc_init(2000);
a541f297 688
b6cd0ea1 689 serial_init(0x3f8, i8259[4], 115200, serial_hds[0]);
a541f297
FB
690 nb_nics1 = nb_nics;
691 if (nb_nics1 > NE2000_NB_MAX)
692 nb_nics1 = NE2000_NB_MAX;
693 for(i = 0; i < nb_nics1; i++) {
5652ef78
AJ
694 if (nd_table[i].model == NULL) {
695 nd_table[i].model = "ne2k_isa";
696 }
697 if (strcmp(nd_table[i].model, "ne2k_isa") == 0) {
9453c5bc 698 isa_ne2000_init(ne2000_io[i], ne2000_irq[i], &nd_table[i]);
a41b2ff2 699 } else {
5607c388 700 pci_nic_init(&nd_table[i], "ne2k_pci", NULL);
a41b2ff2 701 }
a541f297 702 }
a541f297 703
e4bcb14c
TS
704 if (drive_get_max_bus(IF_IDE) >= MAX_IDE_BUS) {
705 fprintf(stderr, "qemu: too many IDE bus\n");
706 exit(1);
707 }
708
709 for(i = 0; i < MAX_IDE_BUS * MAX_IDE_DEVS; i++) {
f455e98c 710 hd[i] = drive_get(IF_IDE, i / MAX_IDE_DEVS, i % MAX_IDE_DEVS);
e4bcb14c
TS
711 }
712
713 for(i = 0; i < MAX_IDE_BUS; i++) {
dea21e97 714 isa_ide_init(ide_iobase[i], ide_iobase2[i], ide_irq[i],
e4bcb14c
TS
715 hd[2 * i],
716 hd[2 * i + 1]);
a541f297 717 }
11d23c35 718 isa_create_simple("i8042");
b6b8bd18 719 DMA_init(1);
a541f297
FB
720 // SB16_init();
721
e4bcb14c 722 for(i = 0; i < MAX_FD; i++) {
751c6a17
GH
723 dinfo = drive_get(IF_FLOPPY, 0, i);
724 fd[i] = dinfo ? dinfo->bdrv : NULL;
e4bcb14c 725 }
86c86157 726 fdctrl_init_isa(fd);
a541f297 727
64201201
FB
728 /* Register speaker port */
729 register_ioport_read(0x61, 1, 1, speaker_ioport_read, NULL);
730 register_ioport_write(0x61, 1, 1, speaker_ioport_write, NULL);
a541f297 731 /* Register fake IO ports for PREP */
c4781a51 732 sysctrl->reset_irq = first_cpu->irq_inputs[PPC6xx_INPUT_HRESET];
64201201
FB
733 register_ioport_read(0x398, 2, 1, &PREP_io_read, sysctrl);
734 register_ioport_write(0x398, 2, 1, &PREP_io_write, sysctrl);
a541f297 735 /* System control ports */
64201201
FB
736 register_ioport_read(0x0092, 0x01, 1, &PREP_io_800_readb, sysctrl);
737 register_ioport_write(0x0092, 0x01, 1, &PREP_io_800_writeb, sysctrl);
738 register_ioport_read(0x0800, 0x52, 1, &PREP_io_800_readb, sysctrl);
739 register_ioport_write(0x0800, 0x52, 1, &PREP_io_800_writeb, sysctrl);
740 /* PCI intack location */
1eed09cb 741 PPC_io_memory = cpu_register_io_memory(PPC_intack_read,
a4193c8a 742 PPC_intack_write, NULL);
a541f297 743 cpu_register_physical_memory(0xBFFFFFF0, 0x4, PPC_io_memory);
64201201 744 /* PowerPC control and status register group */
b6b8bd18 745#if 0
1eed09cb 746 PPC_io_memory = cpu_register_io_memory(PPC_XCSR_read, PPC_XCSR_write,
36081602 747 NULL);
64201201 748 cpu_register_physical_memory(0xFEFF0000, 0x1000, PPC_io_memory);
b6b8bd18 749#endif
a541f297 750
0d92ed30 751 if (usb_enabled) {
5b19d9a2 752 usb_ohci_init_pci(pci_bus, -1);
0d92ed30
PB
753 }
754
3cbee15b
JM
755 m48t59 = m48t59_init(i8259[8], 0, 0x0074, NVRAM_SIZE, 59);
756 if (m48t59 == NULL)
64201201 757 return;
3cbee15b 758 sysctrl->nvram = m48t59;
64201201
FB
759
760 /* Initialise NVRAM */
3cbee15b
JM
761 nvram.opaque = m48t59;
762 nvram.read_fn = &m48t59_read;
763 nvram.write_fn = &m48t59_write;
6ac0e82d 764 PPC_NVRAM_set_params(&nvram, NVRAM_SIZE, "PREP", ram_size, ppc_boot_device,
64201201 765 kernel_base, kernel_size,
b6b8bd18 766 kernel_cmdline,
64201201
FB
767 initrd_base, initrd_size,
768 /* XXX: need an option to load a NVRAM image */
b6b8bd18
FB
769 0,
770 graphic_width, graphic_height, graphic_depth);
c0e564d5
FB
771
772 /* Special port to get debug messages from Open-Firmware */
773 register_ioport_write(0x0F00, 4, 1, &PPC_debug_write, NULL);
a541f297 774}
c0e564d5 775
f80f9ec9 776static QEMUMachine prep_machine = {
4b32e168
AL
777 .name = "prep",
778 .desc = "PowerPC PREP platform",
779 .init = ppc_prep_init,
3d878caa 780 .max_cpus = MAX_CPUS,
c0e564d5 781};
f80f9ec9
AL
782
783static void prep_machine_init(void)
784{
785 qemu_register_machine(&prep_machine);
786}
787
788machine_init(prep_machine_init);