]> git.proxmox.com Git - qemu.git/blame - hw/prep_pci.c
pci: update all users to look in pci/
[qemu.git] / hw / prep_pci.c
CommitLineData
502a5395
PB
1/*
2 * QEMU PREP PCI host
3 *
4 * Copyright (c) 2006 Fabrice Bellard
5fafdf24 5 *
502a5395
PB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24
87ecb68b 25#include "hw.h"
a2cb15b0
MT
26#include "pci/pci.h"
27#include "pci/pci_host.h"
6c84ce0d 28#include "pc.h"
8ca8c7bc 29#include "exec-memory.h"
502a5395 30
03a6b667
AF
31#define TYPE_RAVEN_PCI_HOST_BRIDGE "raven-pcihost"
32
33#define RAVEN_PCI_HOST_BRIDGE(obj) \
34 OBJECT_CHECK(PREPPCIState, (obj), TYPE_RAVEN_PCI_HOST_BRIDGE)
35
8ca8c7bc 36typedef struct PRePPCIState {
67c332fd 37 PCIHostState parent_obj;
03a6b667 38
6c84ce0d 39 MemoryRegion intack;
8ca8c7bc
AF
40 qemu_irq irq[4];
41} PREPPCIState;
502a5395 42
55526054
AF
43typedef struct RavenPCIState {
44 PCIDevice dev;
45} RavenPCIState;
46
a8170e5e 47static inline uint32_t PPC_PCIIO_config(hwaddr addr)
502a5395
PB
48{
49 int i;
50
03a6b667
AF
51 for (i = 0; i < 11; i++) {
52 if ((addr & (1 << (11 + i))) != 0) {
502a5395 53 break;
03a6b667 54 }
502a5395
PB
55 }
56 return (addr & 0x7ff) | (i << 11);
57}
58
a8170e5e 59static void ppc_pci_io_write(void *opaque, hwaddr addr,
7e5610ff 60 uint64_t val, unsigned int size)
502a5395
PB
61{
62 PREPPCIState *s = opaque;
67c332fd
AF
63 PCIHostState *phb = PCI_HOST_BRIDGE(s);
64 pci_data_write(phb->bus, PPC_PCIIO_config(addr), val, size);
502a5395
PB
65}
66
a8170e5e 67static uint64_t ppc_pci_io_read(void *opaque, hwaddr addr,
7e5610ff 68 unsigned int size)
502a5395
PB
69{
70 PREPPCIState *s = opaque;
67c332fd
AF
71 PCIHostState *phb = PCI_HOST_BRIDGE(s);
72 return pci_data_read(phb->bus, PPC_PCIIO_config(addr), size);
502a5395
PB
73}
74
f81138ce 75static const MemoryRegionOps PPC_PCIIO_ops = {
7e5610ff
AF
76 .read = ppc_pci_io_read,
77 .write = ppc_pci_io_write,
9c95f183 78 .endianness = DEVICE_LITTLE_ENDIAN,
502a5395
PB
79};
80
a8170e5e 81static uint64_t ppc_intack_read(void *opaque, hwaddr addr,
6c84ce0d
HP
82 unsigned int size)
83{
84 return pic_read_irq(isa_pic);
85}
86
87static const MemoryRegionOps PPC_intack_ops = {
88 .read = ppc_intack_read,
89 .valid = {
90 .max_access_size = 1,
91 },
92};
93
d2b59317 94static int prep_map_irq(PCIDevice *pci_dev, int irq_num)
502a5395 95{
80b3ada7 96 return (irq_num + (pci_dev->devfn >> 3)) & 1;
d2b59317
PB
97}
98
5d4e84c8 99static void prep_set_irq(void *opaque, int irq_num, int level)
d2b59317 100{
5d4e84c8
JQ
101 qemu_irq *pic = opaque;
102
8ca8c7bc 103 qemu_set_irq(pic[irq_num] , level);
502a5395
PB
104}
105
8ca8c7bc 106static int raven_pcihost_init(SysBusDevice *dev)
502a5395 107{
8558d942 108 PCIHostState *h = PCI_HOST_BRIDGE(dev);
03a6b667 109 PREPPCIState *s = RAVEN_PCI_HOST_BRIDGE(dev);
8ca8c7bc
AF
110 MemoryRegion *address_space_mem = get_system_memory();
111 MemoryRegion *address_space_io = get_system_io();
112 PCIBus *bus;
113 int i;
114
115 for (i = 0; i < 4; i++) {
116 sysbus_init_irq(dev, &s->irq[i]);
117 }
502a5395 118
03a6b667 119 bus = pci_register_bus(DEVICE(dev), NULL,
8ca8c7bc
AF
120 prep_set_irq, prep_map_irq, s->irq,
121 address_space_mem, address_space_io, 0, 4);
122 h->bus = bus;
502a5395 123
8ca8c7bc 124 memory_region_init_io(&h->conf_mem, &pci_host_conf_be_ops, s,
d0ed8076 125 "pci-conf-idx", 1);
8ca8c7bc
AF
126 sysbus_add_io(dev, 0xcf8, &h->conf_mem);
127 sysbus_init_ioports(&h->busdev, 0xcf8, 1);
d0ed8076 128
8ca8c7bc 129 memory_region_init_io(&h->data_mem, &pci_host_data_be_ops, s,
d0ed8076 130 "pci-conf-data", 1);
8ca8c7bc
AF
131 sysbus_add_io(dev, 0xcfc, &h->data_mem);
132 sysbus_init_ioports(&h->busdev, 0xcfc, 1);
502a5395 133
8ca8c7bc
AF
134 memory_region_init_io(&h->mmcfg, &PPC_PCIIO_ops, s, "pciio", 0x00400000);
135 memory_region_add_subregion(address_space_mem, 0x80800000, &h->mmcfg);
502a5395 136
6c84ce0d
HP
137 memory_region_init_io(&s->intack, &PPC_intack_ops, s, "pci-intack", 1);
138 memory_region_add_subregion(address_space_mem, 0xbffffff0, &s->intack);
8ca8c7bc 139 pci_create_simple(bus, 0, "raven");
55526054 140
8ca8c7bc 141 return 0;
55526054
AF
142}
143
144static int raven_init(PCIDevice *d)
145{
502a5395
PB
146 d->config[0x0C] = 0x08; // cache_line_size
147 d->config[0x0D] = 0x10; // latency_timer
502a5395
PB
148 d->config[0x34] = 0x00; // capabilities_pointer
149
55526054 150 return 0;
502a5395 151}
55526054
AF
152
153static const VMStateDescription vmstate_raven = {
154 .name = "raven",
155 .version_id = 0,
156 .minimum_version_id = 0,
157 .fields = (VMStateField[]) {
158 VMSTATE_PCI_DEVICE(dev, RavenPCIState),
159 VMSTATE_END_OF_LIST()
160 },
161};
162
40021f08
AL
163static void raven_class_init(ObjectClass *klass, void *data)
164{
165 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
39bffca2 166 DeviceClass *dc = DEVICE_CLASS(klass);
40021f08
AL
167
168 k->init = raven_init;
169 k->vendor_id = PCI_VENDOR_ID_MOTOROLA;
170 k->device_id = PCI_DEVICE_ID_MOTOROLA_RAVEN;
171 k->revision = 0x00;
172 k->class_id = PCI_CLASS_BRIDGE_HOST;
39bffca2
AL
173 dc->desc = "PReP Host Bridge - Motorola Raven";
174 dc->vmsd = &vmstate_raven;
175 dc->no_user = 1;
40021f08
AL
176}
177
4240abff 178static const TypeInfo raven_info = {
40021f08 179 .name = "raven",
39bffca2
AL
180 .parent = TYPE_PCI_DEVICE,
181 .instance_size = sizeof(RavenPCIState),
40021f08 182 .class_init = raven_class_init,
55526054
AF
183};
184
999e12bb
AL
185static void raven_pcihost_class_init(ObjectClass *klass, void *data)
186{
187 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
39bffca2 188 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
189
190 k->init = raven_pcihost_init;
39bffca2
AL
191 dc->fw_name = "pci";
192 dc->no_user = 1;
999e12bb
AL
193}
194
4240abff 195static const TypeInfo raven_pcihost_info = {
03a6b667 196 .name = TYPE_RAVEN_PCI_HOST_BRIDGE,
8558d942 197 .parent = TYPE_PCI_HOST_BRIDGE,
39bffca2 198 .instance_size = sizeof(PREPPCIState),
999e12bb 199 .class_init = raven_pcihost_class_init,
8ca8c7bc
AF
200};
201
83f7d43a 202static void raven_register_types(void)
55526054 203{
39bffca2
AL
204 type_register_static(&raven_pcihost_info);
205 type_register_static(&raven_info);
55526054
AF
206}
207
83f7d43a 208type_init(raven_register_types)