]> git.proxmox.com Git - qemu.git/blame - hw/pxa.h
Follow coding conventions
[qemu.git] / hw / pxa.h
CommitLineData
c1713132
AZ
1/*
2 * Intel XScale PXA255/270 processor support.
3 *
4 * Copyright (c) 2006 Openedhand Ltd.
5 * Written by Andrzej Zaborowski <balrog@zabor.org>
6 *
3efda49d 7 * This code is licenced under the GNU GPL v2.
c1713132
AZ
8 */
9#ifndef PXA_H
10# define PXA_H "pxa.h"
11
12/* Interrupt numbers */
13# define PXA2XX_PIC_SSP3 0
14# define PXA2XX_PIC_USBH2 2
15# define PXA2XX_PIC_USBH1 3
31b87f2e 16# define PXA2XX_PIC_KEYPAD 4
c1713132
AZ
17# define PXA2XX_PIC_PWRI2C 6
18# define PXA25X_PIC_HWUART 7
19# define PXA27X_PIC_OST_4_11 7
20# define PXA2XX_PIC_GPIO_0 8
21# define PXA2XX_PIC_GPIO_1 9
22# define PXA2XX_PIC_GPIO_X 10
23# define PXA2XX_PIC_I2S 13
24# define PXA26X_PIC_ASSP 15
25# define PXA25X_PIC_NSSP 16
26# define PXA27X_PIC_SSP2 16
27# define PXA2XX_PIC_LCD 17
28# define PXA2XX_PIC_I2C 18
29# define PXA2XX_PIC_ICP 19
30# define PXA2XX_PIC_STUART 20
31# define PXA2XX_PIC_BTUART 21
32# define PXA2XX_PIC_FFUART 22
33# define PXA2XX_PIC_MMC 23
34# define PXA2XX_PIC_SSP 24
35# define PXA2XX_PIC_DMA 25
36# define PXA2XX_PIC_OST_0 26
37# define PXA2XX_PIC_RTC1HZ 30
38# define PXA2XX_PIC_RTCALARM 31
39
40/* DMA requests */
41# define PXA2XX_RX_RQ_I2S 2
42# define PXA2XX_TX_RQ_I2S 3
43# define PXA2XX_RX_RQ_BTUART 4
44# define PXA2XX_TX_RQ_BTUART 5
45# define PXA2XX_RX_RQ_FFUART 6
46# define PXA2XX_TX_RQ_FFUART 7
47# define PXA2XX_RX_RQ_SSP1 13
48# define PXA2XX_TX_RQ_SSP1 14
49# define PXA2XX_RX_RQ_SSP2 15
50# define PXA2XX_TX_RQ_SSP2 16
51# define PXA2XX_RX_RQ_ICP 17
52# define PXA2XX_TX_RQ_ICP 18
53# define PXA2XX_RX_RQ_STUART 19
54# define PXA2XX_TX_RQ_STUART 20
55# define PXA2XX_RX_RQ_MMCI 21
56# define PXA2XX_TX_RQ_MMCI 22
57# define PXA2XX_USB_RQ(x) ((x) + 24)
58# define PXA2XX_RX_RQ_SSP3 66
59# define PXA2XX_TX_RQ_SSP3 67
60
d95b2f8d
AZ
61# define PXA2XX_SDRAM_BASE 0xa0000000
62# define PXA2XX_INTERNAL_BASE 0x5c000000
a07dec22 63# define PXA2XX_INTERNAL_SIZE 0x40000
c1713132
AZ
64
65/* pxa2xx_pic.c */
c1713132
AZ
66qemu_irq *pxa2xx_pic_init(target_phys_addr_t base, CPUState *env);
67
a171fe39 68/* pxa2xx_timer.c */
3f582262
AZ
69void pxa25x_timer_init(target_phys_addr_t base, qemu_irq *irqs);
70void pxa27x_timer_init(target_phys_addr_t base, qemu_irq *irqs, qemu_irq irq4);
a171fe39 71
c1713132 72/* pxa2xx_gpio.c */
bc24a225
PB
73typedef struct PXA2xxGPIOInfo PXA2xxGPIOInfo;
74PXA2xxGPIOInfo *pxa2xx_gpio_init(target_phys_addr_t base,
c1713132 75 CPUState *env, qemu_irq *pic, int lines);
bc24a225
PB
76qemu_irq *pxa2xx_gpio_in_get(PXA2xxGPIOInfo *s);
77void pxa2xx_gpio_out_set(PXA2xxGPIOInfo *s,
38641a52 78 int line, qemu_irq handler);
bc24a225 79void pxa2xx_gpio_read_notifier(PXA2xxGPIOInfo *s, qemu_irq handler);
c1713132
AZ
80
81/* pxa2xx_dma.c */
bc24a225
PB
82typedef struct PXA2xxDMAState PXA2xxDMAState;
83PXA2xxDMAState *pxa255_dma_init(target_phys_addr_t base,
c1713132 84 qemu_irq irq);
bc24a225 85PXA2xxDMAState *pxa27x_dma_init(target_phys_addr_t base,
c1713132 86 qemu_irq irq);
bc24a225 87void pxa2xx_dma_request(PXA2xxDMAState *s, int req_num, int on);
c1713132 88
a171fe39 89/* pxa2xx_lcd.c */
bc24a225
PB
90typedef struct PXA2xxLCDState PXA2xxLCDState;
91PXA2xxLCDState *pxa2xx_lcdc_init(target_phys_addr_t base,
3023f332 92 qemu_irq irq);
bc24a225 93void pxa2xx_lcd_vsync_notifier(PXA2xxLCDState *s, qemu_irq handler);
a171fe39
AZ
94void pxa2xx_lcdc_oritentation(void *opaque, int angle);
95
96/* pxa2xx_mmci.c */
bc24a225
PB
97typedef struct PXA2xxMMCIState PXA2xxMMCIState;
98PXA2xxMMCIState *pxa2xx_mmci_init(target_phys_addr_t base,
87ecb68b 99 BlockDriverState *bd, qemu_irq irq, void *dma);
bc24a225 100void pxa2xx_mmci_handlers(PXA2xxMMCIState *s, qemu_irq readonly,
02ce600c 101 qemu_irq coverswitch);
a171fe39
AZ
102
103/* pxa2xx_pcmcia.c */
bc24a225
PB
104typedef struct PXA2xxPCMCIAState PXA2xxPCMCIAState;
105PXA2xxPCMCIAState *pxa2xx_pcmcia_init(target_phys_addr_t base);
106int pxa2xx_pcmcia_attach(void *opaque, PCMCIACardState *card);
a171fe39
AZ
107int pxa2xx_pcmcia_dettach(void *opaque);
108void pxa2xx_pcmcia_set_irq_cb(void *opaque, qemu_irq irq, qemu_irq cd_irq);
109
31b87f2e
AZ
110/* pxa2xx_keypad.c */
111struct keymap {
112 int column;
113 int row;
114};
bc24a225
PB
115typedef struct PXA2xxKeyPadState PXA2xxKeyPadState;
116PXA2xxKeyPadState *pxa27x_keypad_init(target_phys_addr_t base,
31b87f2e 117 qemu_irq irq);
bc24a225 118void pxa27x_register_keypad(PXA2xxKeyPadState *kp, struct keymap *map,
31b87f2e
AZ
119 int size);
120
c1713132 121/* pxa2xx.c */
bc24a225
PB
122typedef struct PXA2xxSSPState PXA2xxSSPState;
123void pxa2xx_ssp_attach(PXA2xxSSPState *port,
c1713132
AZ
124 uint32_t (*readfn)(void *opaque),
125 void (*writefn)(void *opaque, uint32_t value), void *opaque);
126
bc24a225
PB
127typedef struct PXA2xxI2CState PXA2xxI2CState;
128PXA2xxI2CState *pxa2xx_i2c_init(target_phys_addr_t base,
2a163929 129 qemu_irq irq, uint32_t page_size);
bc24a225 130i2c_bus *pxa2xx_i2c_bus(PXA2xxI2CState *s);
3f582262 131
bc24a225
PB
132typedef struct PXA2xxI2SState PXA2xxI2SState;
133typedef struct PXA2xxFIrState PXA2xxFIrState;
c1713132 134
bc24a225 135typedef struct {
c1713132
AZ
136 CPUState *env;
137 qemu_irq *pic;
38641a52 138 qemu_irq reset;
bc24a225
PB
139 PXA2xxDMAState *dma;
140 PXA2xxGPIOInfo *gpio;
141 PXA2xxLCDState *lcd;
142 PXA2xxSSPState **ssp;
143 PXA2xxI2CState *i2c[2];
144 PXA2xxMMCIState *mmc;
145 PXA2xxPCMCIAState *pcmcia[2];
146 PXA2xxI2SState *i2s;
147 PXA2xxFIrState *fir;
148 PXA2xxKeyPadState *kp;
c1713132
AZ
149
150 /* Power management */
151 target_phys_addr_t pm_base;
152 uint32_t pm_regs[0x40];
153
154 /* Clock management */
155 target_phys_addr_t cm_base;
156 uint32_t cm_regs[4];
157 uint32_t clkcfg;
158
159 /* Memory management */
160 target_phys_addr_t mm_base;
161 uint32_t mm_regs[0x1a];
162
163 /* Performance monitoring */
164 uint32_t pmnc;
165
166 /* Real-Time clock */
167 target_phys_addr_t rtc_base;
168 uint32_t rttr;
169 uint32_t rtsr;
170 uint32_t rtar;
171 uint32_t rdar1;
172 uint32_t rdar2;
173 uint32_t ryar1;
174 uint32_t ryar2;
175 uint32_t swar1;
176 uint32_t swar2;
177 uint32_t piar;
178 uint32_t last_rcnr;
179 uint32_t last_rdcr;
180 uint32_t last_rycr;
181 uint32_t last_swcr;
182 uint32_t last_rtcpicr;
183 int64_t last_hz;
184 int64_t last_sw;
185 int64_t last_pi;
186 QEMUTimer *rtc_hz;
187 QEMUTimer *rtc_rdal1;
188 QEMUTimer *rtc_rdal2;
189 QEMUTimer *rtc_swal1;
190 QEMUTimer *rtc_swal2;
191 QEMUTimer *rtc_pi;
bc24a225 192} PXA2xxState;
c1713132 193
bc24a225 194struct PXA2xxI2SState {
c1713132 195 qemu_irq irq;
bc24a225 196 PXA2xxDMAState *dma;
c1713132
AZ
197 void (*data_req)(void *, int, int);
198
199 uint32_t control[2];
200 uint32_t status;
201 uint32_t mask;
202 uint32_t clk;
203
204 int enable;
205 int rx_len;
206 int tx_len;
207 void (*codec_out)(void *, uint32_t);
208 uint32_t (*codec_in)(void *);
209 void *opaque;
210
211 int fifo_len;
212 uint32_t fifo[16];
213};
214
215# define PA_FMT "0x%08lx"
444ce241 216# define REG_FMT "0x" TARGET_FMT_plx
c1713132 217
bc24a225
PB
218PXA2xxState *pxa270_init(unsigned int sdram_size, const char *revision);
219PXA2xxState *pxa255_init(unsigned int sdram_size);
c1713132 220
87ecb68b
PB
221/* usb-ohci.c */
222void usb_ohci_init_pxa(target_phys_addr_t base, int num_ports, int devfn,
223 qemu_irq irq);
224
c1713132 225#endif /* PXA_H */