]> git.proxmox.com Git - qemu.git/blame - hw/qxl.c
hw/qxl: tracing fixes
[qemu.git] / hw / qxl.c
CommitLineData
a19cbfb3
GH
1/*
2 * Copyright (C) 2010 Red Hat, Inc.
3 *
4 * written by Yaniv Kamay, Izik Eidus, Gerd Hoffmann
5 * maintained by Gerd Hoffmann <kraxel@redhat.com>
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 or
10 * (at your option) version 3 of the License.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, see <http://www.gnu.org/licenses/>.
19 */
20
a19cbfb3
GH
21#include "qemu-common.h"
22#include "qemu-timer.h"
23#include "qemu-queue.h"
24#include "monitor.h"
25#include "sysemu.h"
c480bb7d 26#include "trace.h"
a19cbfb3
GH
27
28#include "qxl.h"
29
b75c7105
AL
30#ifndef CONFIG_QXL_IO_MONITORS_CONFIG_ASYNC
31/* spice-protocol is too old, add missing definitions */
32#define QXL_IO_MONITORS_CONFIG_ASYNC (QXL_IO_FLUSH_RELEASE + 1)
33#endif
34
0b81c478
AL
35/*
36 * NOTE: SPICE_RING_PROD_ITEM accesses memory on the pci bar and as
37 * such can be changed by the guest, so to avoid a guest trigerrable
0a530548 38 * abort we just qxl_set_guest_bug and set the return to NULL. Still
0b81c478
AL
39 * it may happen as a result of emulator bug as well.
40 */
a19cbfb3 41#undef SPICE_RING_PROD_ITEM
0b81c478 42#define SPICE_RING_PROD_ITEM(qxl, r, ret) { \
a19cbfb3
GH
43 typeof(r) start = r; \
44 typeof(r) end = r + 1; \
45 uint32_t prod = (r)->prod & SPICE_RING_INDEX_MASK(r); \
46 typeof(&(r)->items[prod]) m_item = &(r)->items[prod]; \
47 if (!((uint8_t*)m_item >= (uint8_t*)(start) && (uint8_t*)(m_item + 1) <= (uint8_t*)(end))) { \
0a530548 48 qxl_set_guest_bug(qxl, "SPICE_RING_PROD_ITEM indices mismatch " \
0b81c478
AL
49 "! %p <= %p < %p", (uint8_t *)start, \
50 (uint8_t *)m_item, (uint8_t *)end); \
51 ret = NULL; \
52 } else { \
53 ret = &m_item->el; \
a19cbfb3 54 } \
a19cbfb3
GH
55 }
56
57#undef SPICE_RING_CONS_ITEM
0b81c478 58#define SPICE_RING_CONS_ITEM(qxl, r, ret) { \
a19cbfb3
GH
59 typeof(r) start = r; \
60 typeof(r) end = r + 1; \
61 uint32_t cons = (r)->cons & SPICE_RING_INDEX_MASK(r); \
62 typeof(&(r)->items[cons]) m_item = &(r)->items[cons]; \
63 if (!((uint8_t*)m_item >= (uint8_t*)(start) && (uint8_t*)(m_item + 1) <= (uint8_t*)(end))) { \
0a530548 64 qxl_set_guest_bug(qxl, "SPICE_RING_CONS_ITEM indices mismatch " \
0b81c478
AL
65 "! %p <= %p < %p", (uint8_t *)start, \
66 (uint8_t *)m_item, (uint8_t *)end); \
67 ret = NULL; \
68 } else { \
69 ret = &m_item->el; \
a19cbfb3 70 } \
a19cbfb3
GH
71 }
72
73#undef ALIGN
74#define ALIGN(a, b) (((a) + ((b) - 1)) & ~((b) - 1))
75
76#define PIXEL_SIZE 0.2936875 //1280x1024 is 14.8" x 11.9"
77
78#define QXL_MODE(_x, _y, _b, _o) \
79 { .x_res = _x, \
80 .y_res = _y, \
81 .bits = _b, \
82 .stride = (_x) * (_b) / 8, \
83 .x_mili = PIXEL_SIZE * (_x), \
84 .y_mili = PIXEL_SIZE * (_y), \
85 .orientation = _o, \
86 }
87
88#define QXL_MODE_16_32(x_res, y_res, orientation) \
89 QXL_MODE(x_res, y_res, 16, orientation), \
90 QXL_MODE(x_res, y_res, 32, orientation)
91
92#define QXL_MODE_EX(x_res, y_res) \
93 QXL_MODE_16_32(x_res, y_res, 0), \
94 QXL_MODE_16_32(y_res, x_res, 1), \
95 QXL_MODE_16_32(x_res, y_res, 2), \
96 QXL_MODE_16_32(y_res, x_res, 3)
97
98static QXLMode qxl_modes[] = {
99 QXL_MODE_EX(640, 480),
100 QXL_MODE_EX(800, 480),
101 QXL_MODE_EX(800, 600),
102 QXL_MODE_EX(832, 624),
103 QXL_MODE_EX(960, 640),
104 QXL_MODE_EX(1024, 600),
105 QXL_MODE_EX(1024, 768),
106 QXL_MODE_EX(1152, 864),
107 QXL_MODE_EX(1152, 870),
108 QXL_MODE_EX(1280, 720),
109 QXL_MODE_EX(1280, 760),
110 QXL_MODE_EX(1280, 768),
111 QXL_MODE_EX(1280, 800),
112 QXL_MODE_EX(1280, 960),
113 QXL_MODE_EX(1280, 1024),
114 QXL_MODE_EX(1360, 768),
115 QXL_MODE_EX(1366, 768),
116 QXL_MODE_EX(1400, 1050),
117 QXL_MODE_EX(1440, 900),
118 QXL_MODE_EX(1600, 900),
119 QXL_MODE_EX(1600, 1200),
120 QXL_MODE_EX(1680, 1050),
121 QXL_MODE_EX(1920, 1080),
a19cbfb3
GH
122 /* these modes need more than 8 MB video memory */
123 QXL_MODE_EX(1920, 1200),
124 QXL_MODE_EX(1920, 1440),
125 QXL_MODE_EX(2048, 1536),
126 QXL_MODE_EX(2560, 1440),
127 QXL_MODE_EX(2560, 1600),
a19cbfb3
GH
128 /* these modes need more than 16 MB video memory */
129 QXL_MODE_EX(2560, 2048),
130 QXL_MODE_EX(2800, 2100),
131 QXL_MODE_EX(3200, 2400),
a19cbfb3
GH
132};
133
134static PCIQXLDevice *qxl0;
135
136static void qxl_send_events(PCIQXLDevice *d, uint32_t events);
5ff4e36c 137static int qxl_destroy_primary(PCIQXLDevice *d, qxl_async_io async);
a19cbfb3
GH
138static void qxl_reset_memslots(PCIQXLDevice *d);
139static void qxl_reset_surfaces(PCIQXLDevice *d);
140static void qxl_ring_set_dirty(PCIQXLDevice *qxl);
141
0a530548 142void qxl_set_guest_bug(PCIQXLDevice *qxl, const char *msg, ...)
2bce0400 143{
bffb2217 144 trace_qxl_set_guest_bug(qxl->id);
2bce0400 145 qxl_send_events(qxl, QXL_INTERRUPT_ERROR);
087e6a42 146 qxl->guest_bug = 1;
2bce0400 147 if (qxl->guestdebug) {
7635392c
AL
148 va_list ap;
149 va_start(ap, msg);
150 fprintf(stderr, "qxl-%d: guest bug: ", qxl->id);
151 vfprintf(stderr, msg, ap);
152 fprintf(stderr, "\n");
153 va_end(ap);
2bce0400
GH
154 }
155}
156
087e6a42
AL
157static void qxl_clear_guest_bug(PCIQXLDevice *qxl)
158{
159 qxl->guest_bug = 0;
160}
aee32bf3
GH
161
162void qxl_spice_update_area(PCIQXLDevice *qxl, uint32_t surface_id,
163 struct QXLRect *area, struct QXLRect *dirty_rects,
164 uint32_t num_dirty_rects,
5ff4e36c 165 uint32_t clear_dirty_region,
2e1a98c9 166 qxl_async_io async, struct QXLCookie *cookie)
aee32bf3 167{
c480bb7d
AL
168 trace_qxl_spice_update_area(qxl->id, surface_id, area->left, area->right,
169 area->top, area->bottom);
170 trace_qxl_spice_update_area_rest(qxl->id, num_dirty_rects,
171 clear_dirty_region);
5ff4e36c
AL
172 if (async == QXL_SYNC) {
173 qxl->ssd.worker->update_area(qxl->ssd.worker, surface_id, area,
174 dirty_rects, num_dirty_rects, clear_dirty_region);
175 } else {
2e1a98c9 176 assert(cookie != NULL);
5ff4e36c 177 spice_qxl_update_area_async(&qxl->ssd.qxl, surface_id, area,
5dba0d45 178 clear_dirty_region, (uintptr_t)cookie);
5ff4e36c 179 }
aee32bf3
GH
180}
181
5ff4e36c
AL
182static void qxl_spice_destroy_surface_wait_complete(PCIQXLDevice *qxl,
183 uint32_t id)
aee32bf3 184{
c480bb7d 185 trace_qxl_spice_destroy_surface_wait_complete(qxl->id, id);
14898cf6 186 qemu_mutex_lock(&qxl->track_lock);
14898cf6
GH
187 qxl->guest_surfaces.cmds[id] = 0;
188 qxl->guest_surfaces.count--;
189 qemu_mutex_unlock(&qxl->track_lock);
aee32bf3
GH
190}
191
5ff4e36c
AL
192static void qxl_spice_destroy_surface_wait(PCIQXLDevice *qxl, uint32_t id,
193 qxl_async_io async)
194{
2e1a98c9
AL
195 QXLCookie *cookie;
196
c480bb7d 197 trace_qxl_spice_destroy_surface_wait(qxl->id, id, async);
5ff4e36c 198 if (async) {
2e1a98c9
AL
199 cookie = qxl_cookie_new(QXL_COOKIE_TYPE_IO,
200 QXL_IO_DESTROY_SURFACE_ASYNC);
201 cookie->u.surface_id = id;
5dba0d45 202 spice_qxl_destroy_surface_async(&qxl->ssd.qxl, id, (uintptr_t)cookie);
5ff4e36c
AL
203 } else {
204 qxl->ssd.worker->destroy_surface_wait(qxl->ssd.worker, id);
9a5a94de 205 qxl_spice_destroy_surface_wait_complete(qxl, id);
5ff4e36c
AL
206 }
207}
208
3e16b9c5
AL
209static void qxl_spice_flush_surfaces_async(PCIQXLDevice *qxl)
210{
c480bb7d
AL
211 trace_qxl_spice_flush_surfaces_async(qxl->id, qxl->guest_surfaces.count,
212 qxl->num_free_res);
2e1a98c9 213 spice_qxl_flush_surfaces_async(&qxl->ssd.qxl,
5dba0d45
PM
214 (uintptr_t)qxl_cookie_new(QXL_COOKIE_TYPE_IO,
215 QXL_IO_FLUSH_SURFACES_ASYNC));
3e16b9c5 216}
3e16b9c5 217
aee32bf3
GH
218void qxl_spice_loadvm_commands(PCIQXLDevice *qxl, struct QXLCommandExt *ext,
219 uint32_t count)
220{
c480bb7d 221 trace_qxl_spice_loadvm_commands(qxl->id, ext, count);
aee32bf3
GH
222 qxl->ssd.worker->loadvm_commands(qxl->ssd.worker, ext, count);
223}
224
225void qxl_spice_oom(PCIQXLDevice *qxl)
226{
c480bb7d 227 trace_qxl_spice_oom(qxl->id);
aee32bf3
GH
228 qxl->ssd.worker->oom(qxl->ssd.worker);
229}
230
231void qxl_spice_reset_memslots(PCIQXLDevice *qxl)
232{
c480bb7d 233 trace_qxl_spice_reset_memslots(qxl->id);
aee32bf3
GH
234 qxl->ssd.worker->reset_memslots(qxl->ssd.worker);
235}
236
5ff4e36c 237static void qxl_spice_destroy_surfaces_complete(PCIQXLDevice *qxl)
aee32bf3 238{
c480bb7d 239 trace_qxl_spice_destroy_surfaces_complete(qxl->id);
14898cf6 240 qemu_mutex_lock(&qxl->track_lock);
14898cf6
GH
241 memset(&qxl->guest_surfaces.cmds, 0, sizeof(qxl->guest_surfaces.cmds));
242 qxl->guest_surfaces.count = 0;
243 qemu_mutex_unlock(&qxl->track_lock);
aee32bf3
GH
244}
245
5ff4e36c
AL
246static void qxl_spice_destroy_surfaces(PCIQXLDevice *qxl, qxl_async_io async)
247{
c480bb7d 248 trace_qxl_spice_destroy_surfaces(qxl->id, async);
5ff4e36c 249 if (async) {
2e1a98c9 250 spice_qxl_destroy_surfaces_async(&qxl->ssd.qxl,
5dba0d45
PM
251 (uintptr_t)qxl_cookie_new(QXL_COOKIE_TYPE_IO,
252 QXL_IO_DESTROY_ALL_SURFACES_ASYNC));
5ff4e36c
AL
253 } else {
254 qxl->ssd.worker->destroy_surfaces(qxl->ssd.worker);
255 qxl_spice_destroy_surfaces_complete(qxl);
256 }
257}
258
b75c7105
AL
259static void qxl_spice_monitors_config_async(PCIQXLDevice *qxl, int replay)
260{
261 trace_qxl_spice_monitors_config(qxl->id);
262/* 0x000b01 == 0.11.1 */
263#if SPICE_SERVER_VERSION >= 0x000b01 && \
264 defined(CONFIG_QXL_IO_MONITORS_CONFIG_ASYNC)
265 if (replay) {
266 /*
267 * don't use QXL_COOKIE_TYPE_IO:
268 * - we are not running yet (post_load), we will assert
269 * in send_events
270 * - this is not a guest io, but a reply, so async_io isn't set.
271 */
272 spice_qxl_monitors_config_async(&qxl->ssd.qxl,
273 qxl->guest_monitors_config,
274 MEMSLOT_GROUP_GUEST,
275 (uintptr_t)qxl_cookie_new(
276 QXL_COOKIE_TYPE_POST_LOAD_MONITORS_CONFIG,
277 0));
278 } else {
279 qxl->guest_monitors_config = qxl->ram->monitors_config;
280 spice_qxl_monitors_config_async(&qxl->ssd.qxl,
281 qxl->ram->monitors_config,
282 MEMSLOT_GROUP_GUEST,
283 (uintptr_t)qxl_cookie_new(QXL_COOKIE_TYPE_IO,
284 QXL_IO_MONITORS_CONFIG_ASYNC));
285 }
286#else
287 fprintf(stderr, "qxl: too old spice-protocol/spice-server for "
288 "QXL_IO_MONITORS_CONFIG_ASYNC\n");
289#endif
290}
291
aee32bf3
GH
292void qxl_spice_reset_image_cache(PCIQXLDevice *qxl)
293{
c480bb7d 294 trace_qxl_spice_reset_image_cache(qxl->id);
aee32bf3
GH
295 qxl->ssd.worker->reset_image_cache(qxl->ssd.worker);
296}
297
298void qxl_spice_reset_cursor(PCIQXLDevice *qxl)
299{
c480bb7d 300 trace_qxl_spice_reset_cursor(qxl->id);
aee32bf3 301 qxl->ssd.worker->reset_cursor(qxl->ssd.worker);
30f6da66
YH
302 qemu_mutex_lock(&qxl->track_lock);
303 qxl->guest_cursor = 0;
304 qemu_mutex_unlock(&qxl->track_lock);
aee32bf3
GH
305}
306
307
a19cbfb3
GH
308static inline uint32_t msb_mask(uint32_t val)
309{
310 uint32_t mask;
311
312 do {
313 mask = ~(val - 1) & val;
314 val &= ~mask;
315 } while (mask < val);
316
317 return mask;
318}
319
320static ram_addr_t qxl_rom_size(void)
321{
322 uint32_t rom_size = sizeof(QXLRom) + sizeof(QXLModes) + sizeof(qxl_modes);
13d1fd44 323
a19cbfb3
GH
324 rom_size = MAX(rom_size, TARGET_PAGE_SIZE);
325 rom_size = msb_mask(rom_size * 2 - 1);
326 return rom_size;
327}
328
329static void init_qxl_rom(PCIQXLDevice *d)
330{
b1950430 331 QXLRom *rom = memory_region_get_ram_ptr(&d->rom_bar);
a19cbfb3
GH
332 QXLModes *modes = (QXLModes *)(rom + 1);
333 uint32_t ram_header_size;
334 uint32_t surface0_area_size;
335 uint32_t num_pages;
13d1fd44
AL
336 uint32_t fb;
337 int i, n;
a19cbfb3
GH
338
339 memset(rom, 0, d->rom_size);
340
341 rom->magic = cpu_to_le32(QXL_ROM_MAGIC);
342 rom->id = cpu_to_le32(d->id);
343 rom->log_level = cpu_to_le32(d->guestdebug);
344 rom->modes_offset = cpu_to_le32(sizeof(QXLRom));
345
346 rom->slot_gen_bits = MEMSLOT_GENERATION_BITS;
347 rom->slot_id_bits = MEMSLOT_SLOT_BITS;
348 rom->slots_start = 1;
349 rom->slots_end = NUM_MEMSLOTS - 1;
350 rom->n_surfaces = cpu_to_le32(NUM_SURFACES);
351
13d1fd44 352 for (i = 0, n = 0; i < ARRAY_SIZE(qxl_modes); i++) {
a19cbfb3 353 fb = qxl_modes[i].y_res * qxl_modes[i].stride;
13d1fd44
AL
354 if (fb > d->vgamem_size) {
355 continue;
a19cbfb3 356 }
13d1fd44
AL
357 modes->modes[n].id = cpu_to_le32(i);
358 modes->modes[n].x_res = cpu_to_le32(qxl_modes[i].x_res);
359 modes->modes[n].y_res = cpu_to_le32(qxl_modes[i].y_res);
360 modes->modes[n].bits = cpu_to_le32(qxl_modes[i].bits);
361 modes->modes[n].stride = cpu_to_le32(qxl_modes[i].stride);
362 modes->modes[n].x_mili = cpu_to_le32(qxl_modes[i].x_mili);
363 modes->modes[n].y_mili = cpu_to_le32(qxl_modes[i].y_mili);
364 modes->modes[n].orientation = cpu_to_le32(qxl_modes[i].orientation);
365 n++;
366 }
367 modes->n_modes = cpu_to_le32(n);
a19cbfb3
GH
368
369 ram_header_size = ALIGN(sizeof(QXLRam), 4096);
13d1fd44 370 surface0_area_size = ALIGN(d->vgamem_size, 4096);
a19cbfb3
GH
371 num_pages = d->vga.vram_size;
372 num_pages -= ram_header_size;
373 num_pages -= surface0_area_size;
374 num_pages = num_pages / TARGET_PAGE_SIZE;
375
376 rom->draw_area_offset = cpu_to_le32(0);
377 rom->surface0_area_size = cpu_to_le32(surface0_area_size);
378 rom->pages_offset = cpu_to_le32(surface0_area_size);
379 rom->num_pages = cpu_to_le32(num_pages);
380 rom->ram_header_offset = cpu_to_le32(d->vga.vram_size - ram_header_size);
381
382 d->shadow_rom = *rom;
383 d->rom = rom;
384 d->modes = modes;
385}
386
387static void init_qxl_ram(PCIQXLDevice *d)
388{
389 uint8_t *buf;
390 uint64_t *item;
391
392 buf = d->vga.vram_ptr;
393 d->ram = (QXLRam *)(buf + le32_to_cpu(d->shadow_rom.ram_header_offset));
394 d->ram->magic = cpu_to_le32(QXL_RAM_MAGIC);
395 d->ram->int_pending = cpu_to_le32(0);
396 d->ram->int_mask = cpu_to_le32(0);
9f0f352d 397 d->ram->update_surface = 0;
a19cbfb3
GH
398 SPICE_RING_INIT(&d->ram->cmd_ring);
399 SPICE_RING_INIT(&d->ram->cursor_ring);
400 SPICE_RING_INIT(&d->ram->release_ring);
0b81c478
AL
401 SPICE_RING_PROD_ITEM(d, &d->ram->release_ring, item);
402 assert(item);
a19cbfb3
GH
403 *item = 0;
404 qxl_ring_set_dirty(d);
405}
406
407/* can be called from spice server thread context */
b1950430 408static void qxl_set_dirty(MemoryRegion *mr, ram_addr_t addr, ram_addr_t end)
a19cbfb3 409{
fd4aa979 410 memory_region_set_dirty(mr, addr, end - addr);
a19cbfb3
GH
411}
412
413static void qxl_rom_set_dirty(PCIQXLDevice *qxl)
414{
b1950430 415 qxl_set_dirty(&qxl->rom_bar, 0, qxl->rom_size);
a19cbfb3
GH
416}
417
418/* called from spice server thread context only */
419static void qxl_ram_set_dirty(PCIQXLDevice *qxl, void *ptr)
420{
a19cbfb3
GH
421 void *base = qxl->vga.vram_ptr;
422 intptr_t offset;
423
424 offset = ptr - base;
425 offset &= ~(TARGET_PAGE_SIZE-1);
426 assert(offset < qxl->vga.vram_size);
b1950430 427 qxl_set_dirty(&qxl->vga.vram, offset, offset + TARGET_PAGE_SIZE);
a19cbfb3
GH
428}
429
430/* can be called from spice server thread context */
431static void qxl_ring_set_dirty(PCIQXLDevice *qxl)
432{
b1950430
AK
433 ram_addr_t addr = qxl->shadow_rom.ram_header_offset;
434 ram_addr_t end = qxl->vga.vram_size;
435 qxl_set_dirty(&qxl->vga.vram, addr, end);
a19cbfb3
GH
436}
437
438/*
439 * keep track of some command state, for savevm/loadvm.
440 * called from spice server thread context only
441 */
fae2afb1 442static int qxl_track_command(PCIQXLDevice *qxl, struct QXLCommandExt *ext)
a19cbfb3
GH
443{
444 switch (le32_to_cpu(ext->cmd.type)) {
445 case QXL_CMD_SURFACE:
446 {
447 QXLSurfaceCmd *cmd = qxl_phys2virt(qxl, ext->cmd.data, ext->group_id);
fae2afb1
AL
448
449 if (!cmd) {
450 return 1;
451 }
a19cbfb3 452 uint32_t id = le32_to_cpu(cmd->surface_id);
47eddfbf
AL
453
454 if (id >= NUM_SURFACES) {
0a530548
AL
455 qxl_set_guest_bug(qxl, "QXL_CMD_SURFACE id %d >= %d", id,
456 NUM_SURFACES);
47eddfbf
AL
457 return 1;
458 }
14898cf6 459 qemu_mutex_lock(&qxl->track_lock);
a19cbfb3
GH
460 if (cmd->type == QXL_SURFACE_CMD_CREATE) {
461 qxl->guest_surfaces.cmds[id] = ext->cmd.data;
462 qxl->guest_surfaces.count++;
463 if (qxl->guest_surfaces.max < qxl->guest_surfaces.count)
464 qxl->guest_surfaces.max = qxl->guest_surfaces.count;
465 }
466 if (cmd->type == QXL_SURFACE_CMD_DESTROY) {
467 qxl->guest_surfaces.cmds[id] = 0;
468 qxl->guest_surfaces.count--;
469 }
14898cf6 470 qemu_mutex_unlock(&qxl->track_lock);
a19cbfb3
GH
471 break;
472 }
473 case QXL_CMD_CURSOR:
474 {
475 QXLCursorCmd *cmd = qxl_phys2virt(qxl, ext->cmd.data, ext->group_id);
fae2afb1
AL
476
477 if (!cmd) {
478 return 1;
479 }
a19cbfb3 480 if (cmd->type == QXL_CURSOR_SET) {
30f6da66 481 qemu_mutex_lock(&qxl->track_lock);
a19cbfb3 482 qxl->guest_cursor = ext->cmd.data;
30f6da66 483 qemu_mutex_unlock(&qxl->track_lock);
a19cbfb3
GH
484 }
485 break;
486 }
487 }
fae2afb1 488 return 0;
a19cbfb3
GH
489}
490
491/* spice display interface callbacks */
492
493static void interface_attach_worker(QXLInstance *sin, QXLWorker *qxl_worker)
494{
495 PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
496
c480bb7d 497 trace_qxl_interface_attach_worker(qxl->id);
a19cbfb3
GH
498 qxl->ssd.worker = qxl_worker;
499}
500
501static void interface_set_compression_level(QXLInstance *sin, int level)
502{
503 PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
504
c480bb7d 505 trace_qxl_interface_set_compression_level(qxl->id, level);
a19cbfb3
GH
506 qxl->shadow_rom.compression_level = cpu_to_le32(level);
507 qxl->rom->compression_level = cpu_to_le32(level);
508 qxl_rom_set_dirty(qxl);
509}
510
511static void interface_set_mm_time(QXLInstance *sin, uint32_t mm_time)
512{
513 PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
514
c480bb7d 515 trace_qxl_interface_set_mm_time(qxl->id, mm_time);
a19cbfb3
GH
516 qxl->shadow_rom.mm_clock = cpu_to_le32(mm_time);
517 qxl->rom->mm_clock = cpu_to_le32(mm_time);
518 qxl_rom_set_dirty(qxl);
519}
520
521static void interface_get_init_info(QXLInstance *sin, QXLDevInitInfo *info)
522{
523 PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
524
c480bb7d 525 trace_qxl_interface_get_init_info(qxl->id);
a19cbfb3
GH
526 info->memslot_gen_bits = MEMSLOT_GENERATION_BITS;
527 info->memslot_id_bits = MEMSLOT_SLOT_BITS;
528 info->num_memslots = NUM_MEMSLOTS;
529 info->num_memslots_groups = NUM_MEMSLOTS_GROUPS;
530 info->internal_groupslot_id = 0;
531 info->qxl_ram_size = le32_to_cpu(qxl->shadow_rom.num_pages) << TARGET_PAGE_BITS;
532 info->n_surfaces = NUM_SURFACES;
533}
534
5b77870c
AL
535static const char *qxl_mode_to_string(int mode)
536{
537 switch (mode) {
538 case QXL_MODE_COMPAT:
539 return "compat";
540 case QXL_MODE_NATIVE:
541 return "native";
542 case QXL_MODE_UNDEFINED:
543 return "undefined";
544 case QXL_MODE_VGA:
545 return "vga";
546 }
547 return "INVALID";
548}
549
8b92e298
AL
550static const char *io_port_to_string(uint32_t io_port)
551{
552 if (io_port >= QXL_IO_RANGE_SIZE) {
553 return "out of range";
554 }
555 static const char *io_port_to_string[QXL_IO_RANGE_SIZE + 1] = {
556 [QXL_IO_NOTIFY_CMD] = "QXL_IO_NOTIFY_CMD",
557 [QXL_IO_NOTIFY_CURSOR] = "QXL_IO_NOTIFY_CURSOR",
558 [QXL_IO_UPDATE_AREA] = "QXL_IO_UPDATE_AREA",
559 [QXL_IO_UPDATE_IRQ] = "QXL_IO_UPDATE_IRQ",
560 [QXL_IO_NOTIFY_OOM] = "QXL_IO_NOTIFY_OOM",
561 [QXL_IO_RESET] = "QXL_IO_RESET",
562 [QXL_IO_SET_MODE] = "QXL_IO_SET_MODE",
563 [QXL_IO_LOG] = "QXL_IO_LOG",
564 [QXL_IO_MEMSLOT_ADD] = "QXL_IO_MEMSLOT_ADD",
565 [QXL_IO_MEMSLOT_DEL] = "QXL_IO_MEMSLOT_DEL",
566 [QXL_IO_DETACH_PRIMARY] = "QXL_IO_DETACH_PRIMARY",
567 [QXL_IO_ATTACH_PRIMARY] = "QXL_IO_ATTACH_PRIMARY",
568 [QXL_IO_CREATE_PRIMARY] = "QXL_IO_CREATE_PRIMARY",
569 [QXL_IO_DESTROY_PRIMARY] = "QXL_IO_DESTROY_PRIMARY",
570 [QXL_IO_DESTROY_SURFACE_WAIT] = "QXL_IO_DESTROY_SURFACE_WAIT",
571 [QXL_IO_DESTROY_ALL_SURFACES] = "QXL_IO_DESTROY_ALL_SURFACES",
8b92e298
AL
572 [QXL_IO_UPDATE_AREA_ASYNC] = "QXL_IO_UPDATE_AREA_ASYNC",
573 [QXL_IO_MEMSLOT_ADD_ASYNC] = "QXL_IO_MEMSLOT_ADD_ASYNC",
574 [QXL_IO_CREATE_PRIMARY_ASYNC] = "QXL_IO_CREATE_PRIMARY_ASYNC",
575 [QXL_IO_DESTROY_PRIMARY_ASYNC] = "QXL_IO_DESTROY_PRIMARY_ASYNC",
576 [QXL_IO_DESTROY_SURFACE_ASYNC] = "QXL_IO_DESTROY_SURFACE_ASYNC",
577 [QXL_IO_DESTROY_ALL_SURFACES_ASYNC]
578 = "QXL_IO_DESTROY_ALL_SURFACES_ASYNC",
579 [QXL_IO_FLUSH_SURFACES_ASYNC] = "QXL_IO_FLUSH_SURFACES_ASYNC",
580 [QXL_IO_FLUSH_RELEASE] = "QXL_IO_FLUSH_RELEASE",
b75c7105 581 [QXL_IO_MONITORS_CONFIG_ASYNC] = "QXL_IO_MONITORS_CONFIG_ASYNC",
8b92e298
AL
582 };
583 return io_port_to_string[io_port];
584}
585
a19cbfb3
GH
586/* called from spice server thread context only */
587static int interface_get_command(QXLInstance *sin, struct QXLCommandExt *ext)
588{
589 PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
590 SimpleSpiceUpdate *update;
591 QXLCommandRing *ring;
592 QXLCommand *cmd;
e0c64d08 593 int notify, ret;
a19cbfb3 594
c480bb7d
AL
595 trace_qxl_ring_command_check(qxl->id, qxl_mode_to_string(qxl->mode));
596
a19cbfb3
GH
597 switch (qxl->mode) {
598 case QXL_MODE_VGA:
e0c64d08
GH
599 ret = false;
600 qemu_mutex_lock(&qxl->ssd.lock);
601 if (qxl->ssd.update != NULL) {
602 update = qxl->ssd.update;
603 qxl->ssd.update = NULL;
604 *ext = update->ext;
605 ret = true;
a19cbfb3 606 }
e0c64d08 607 qemu_mutex_unlock(&qxl->ssd.lock);
212496c9 608 if (ret) {
c480bb7d 609 trace_qxl_ring_command_get(qxl->id, qxl_mode_to_string(qxl->mode));
212496c9
AL
610 qxl_log_command(qxl, "vga", ext);
611 }
e0c64d08 612 return ret;
a19cbfb3
GH
613 case QXL_MODE_COMPAT:
614 case QXL_MODE_NATIVE:
615 case QXL_MODE_UNDEFINED:
a19cbfb3 616 ring = &qxl->ram->cmd_ring;
087e6a42 617 if (qxl->guest_bug || SPICE_RING_IS_EMPTY(ring)) {
a19cbfb3
GH
618 return false;
619 }
0b81c478
AL
620 SPICE_RING_CONS_ITEM(qxl, ring, cmd);
621 if (!cmd) {
622 return false;
623 }
a19cbfb3
GH
624 ext->cmd = *cmd;
625 ext->group_id = MEMSLOT_GROUP_GUEST;
626 ext->flags = qxl->cmdflags;
627 SPICE_RING_POP(ring, notify);
628 qxl_ring_set_dirty(qxl);
629 if (notify) {
630 qxl_send_events(qxl, QXL_INTERRUPT_DISPLAY);
631 }
632 qxl->guest_primary.commands++;
633 qxl_track_command(qxl, ext);
634 qxl_log_command(qxl, "cmd", ext);
0b81c478 635 trace_qxl_ring_command_get(qxl->id, qxl_mode_to_string(qxl->mode));
a19cbfb3
GH
636 return true;
637 default:
638 return false;
639 }
640}
641
642/* called from spice server thread context only */
643static int interface_req_cmd_notification(QXLInstance *sin)
644{
645 PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
646 int wait = 1;
647
c480bb7d 648 trace_qxl_ring_command_req_notification(qxl->id);
a19cbfb3
GH
649 switch (qxl->mode) {
650 case QXL_MODE_COMPAT:
651 case QXL_MODE_NATIVE:
652 case QXL_MODE_UNDEFINED:
653 SPICE_RING_CONS_WAIT(&qxl->ram->cmd_ring, wait);
654 qxl_ring_set_dirty(qxl);
655 break;
656 default:
657 /* nothing */
658 break;
659 }
660 return wait;
661}
662
663/* called from spice server thread context only */
664static inline void qxl_push_free_res(PCIQXLDevice *d, int flush)
665{
666 QXLReleaseRing *ring = &d->ram->release_ring;
667 uint64_t *item;
668 int notify;
669
670#define QXL_FREE_BUNCH_SIZE 32
671
672 if (ring->prod - ring->cons + 1 == ring->num_items) {
673 /* ring full -- can't push */
674 return;
675 }
676 if (!flush && d->oom_running) {
677 /* collect everything from oom handler before pushing */
678 return;
679 }
680 if (!flush && d->num_free_res < QXL_FREE_BUNCH_SIZE) {
681 /* collect a bit more before pushing */
682 return;
683 }
684
685 SPICE_RING_PUSH(ring, notify);
c480bb7d
AL
686 trace_qxl_ring_res_push(d->id, qxl_mode_to_string(d->mode),
687 d->guest_surfaces.count, d->num_free_res,
688 d->last_release, notify ? "yes" : "no");
689 trace_qxl_ring_res_push_rest(d->id, ring->prod - ring->cons,
690 ring->num_items, ring->prod, ring->cons);
a19cbfb3
GH
691 if (notify) {
692 qxl_send_events(d, QXL_INTERRUPT_DISPLAY);
693 }
0b81c478
AL
694 SPICE_RING_PROD_ITEM(d, ring, item);
695 if (!item) {
696 return;
697 }
a19cbfb3
GH
698 *item = 0;
699 d->num_free_res = 0;
700 d->last_release = NULL;
701 qxl_ring_set_dirty(d);
702}
703
704/* called from spice server thread context only */
705static void interface_release_resource(QXLInstance *sin,
706 struct QXLReleaseInfoExt ext)
707{
708 PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
709 QXLReleaseRing *ring;
710 uint64_t *item, id;
711
712 if (ext.group_id == MEMSLOT_GROUP_HOST) {
713 /* host group -> vga mode update request */
f4a8a424 714 qemu_spice_destroy_update(&qxl->ssd, (void *)(intptr_t)ext.info->id);
a19cbfb3
GH
715 return;
716 }
717
718 /*
719 * ext->info points into guest-visible memory
720 * pci bar 0, $command.release_info
721 */
722 ring = &qxl->ram->release_ring;
0b81c478
AL
723 SPICE_RING_PROD_ITEM(qxl, ring, item);
724 if (!item) {
725 return;
726 }
a19cbfb3
GH
727 if (*item == 0) {
728 /* stick head into the ring */
729 id = ext.info->id;
730 ext.info->next = 0;
731 qxl_ram_set_dirty(qxl, &ext.info->next);
732 *item = id;
733 qxl_ring_set_dirty(qxl);
734 } else {
735 /* append item to the list */
736 qxl->last_release->next = ext.info->id;
737 qxl_ram_set_dirty(qxl, &qxl->last_release->next);
738 ext.info->next = 0;
739 qxl_ram_set_dirty(qxl, &ext.info->next);
740 }
741 qxl->last_release = ext.info;
742 qxl->num_free_res++;
c480bb7d 743 trace_qxl_ring_res_put(qxl->id, qxl->num_free_res);
a19cbfb3
GH
744 qxl_push_free_res(qxl, 0);
745}
746
747/* called from spice server thread context only */
748static int interface_get_cursor_command(QXLInstance *sin, struct QXLCommandExt *ext)
749{
750 PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
751 QXLCursorRing *ring;
752 QXLCommand *cmd;
753 int notify;
754
c480bb7d
AL
755 trace_qxl_ring_cursor_check(qxl->id, qxl_mode_to_string(qxl->mode));
756
a19cbfb3
GH
757 switch (qxl->mode) {
758 case QXL_MODE_COMPAT:
759 case QXL_MODE_NATIVE:
760 case QXL_MODE_UNDEFINED:
761 ring = &qxl->ram->cursor_ring;
762 if (SPICE_RING_IS_EMPTY(ring)) {
763 return false;
764 }
0b81c478
AL
765 SPICE_RING_CONS_ITEM(qxl, ring, cmd);
766 if (!cmd) {
767 return false;
768 }
a19cbfb3
GH
769 ext->cmd = *cmd;
770 ext->group_id = MEMSLOT_GROUP_GUEST;
771 ext->flags = qxl->cmdflags;
772 SPICE_RING_POP(ring, notify);
773 qxl_ring_set_dirty(qxl);
774 if (notify) {
775 qxl_send_events(qxl, QXL_INTERRUPT_CURSOR);
776 }
777 qxl->guest_primary.commands++;
778 qxl_track_command(qxl, ext);
779 qxl_log_command(qxl, "csr", ext);
780 if (qxl->id == 0) {
781 qxl_render_cursor(qxl, ext);
782 }
c480bb7d 783 trace_qxl_ring_cursor_get(qxl->id, qxl_mode_to_string(qxl->mode));
a19cbfb3
GH
784 return true;
785 default:
786 return false;
787 }
788}
789
790/* called from spice server thread context only */
791static int interface_req_cursor_notification(QXLInstance *sin)
792{
793 PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
794 int wait = 1;
795
c480bb7d 796 trace_qxl_ring_cursor_req_notification(qxl->id);
a19cbfb3
GH
797 switch (qxl->mode) {
798 case QXL_MODE_COMPAT:
799 case QXL_MODE_NATIVE:
800 case QXL_MODE_UNDEFINED:
801 SPICE_RING_CONS_WAIT(&qxl->ram->cursor_ring, wait);
802 qxl_ring_set_dirty(qxl);
803 break;
804 default:
805 /* nothing */
806 break;
807 }
808 return wait;
809}
810
811/* called from spice server thread context */
812static void interface_notify_update(QXLInstance *sin, uint32_t update_id)
813{
baeae407
AL
814 /*
815 * Called by spice-server as a result of a QXL_CMD_UPDATE which is not in
816 * use by xf86-video-qxl and is defined out in the qxl windows driver.
817 * Probably was at some earlier version that is prior to git start (2009),
818 * and is still guest trigerrable.
819 */
820 fprintf(stderr, "%s: deprecated\n", __func__);
a19cbfb3
GH
821}
822
823/* called from spice server thread context only */
824static int interface_flush_resources(QXLInstance *sin)
825{
826 PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
827 int ret;
828
a19cbfb3
GH
829 ret = qxl->num_free_res;
830 if (ret) {
831 qxl_push_free_res(qxl, 1);
832 }
833 return ret;
834}
835
5ff4e36c
AL
836static void qxl_create_guest_primary_complete(PCIQXLDevice *d);
837
5ff4e36c 838/* called from spice server thread context only */
2e1a98c9 839static void interface_async_complete_io(PCIQXLDevice *qxl, QXLCookie *cookie)
5ff4e36c 840{
5ff4e36c
AL
841 uint32_t current_async;
842
843 qemu_mutex_lock(&qxl->async_lock);
844 current_async = qxl->current_async;
845 qxl->current_async = QXL_UNDEFINED_IO;
846 qemu_mutex_unlock(&qxl->async_lock);
847
c480bb7d 848 trace_qxl_interface_async_complete_io(qxl->id, current_async, cookie);
2e1a98c9
AL
849 if (!cookie) {
850 fprintf(stderr, "qxl: %s: error, cookie is NULL\n", __func__);
851 return;
852 }
853 if (cookie && current_async != cookie->io) {
854 fprintf(stderr,
2fce7edf
AL
855 "qxl: %s: error: current_async = %d != %"
856 PRId64 " = cookie->io\n", __func__, current_async, cookie->io);
2e1a98c9 857 }
5ff4e36c 858 switch (current_async) {
81fb6f15
AL
859 case QXL_IO_MEMSLOT_ADD_ASYNC:
860 case QXL_IO_DESTROY_PRIMARY_ASYNC:
861 case QXL_IO_UPDATE_AREA_ASYNC:
862 case QXL_IO_FLUSH_SURFACES_ASYNC:
b75c7105 863 case QXL_IO_MONITORS_CONFIG_ASYNC:
81fb6f15 864 break;
5ff4e36c
AL
865 case QXL_IO_CREATE_PRIMARY_ASYNC:
866 qxl_create_guest_primary_complete(qxl);
867 break;
868 case QXL_IO_DESTROY_ALL_SURFACES_ASYNC:
869 qxl_spice_destroy_surfaces_complete(qxl);
870 break;
871 case QXL_IO_DESTROY_SURFACE_ASYNC:
2e1a98c9 872 qxl_spice_destroy_surface_wait_complete(qxl, cookie->u.surface_id);
5ff4e36c 873 break;
81fb6f15
AL
874 default:
875 fprintf(stderr, "qxl: %s: unexpected current_async %d\n", __func__,
876 current_async);
5ff4e36c
AL
877 }
878 qxl_send_events(qxl, QXL_INTERRUPT_IO_CMD);
879}
880
81fb6f15
AL
881/* called from spice server thread context only */
882static void interface_update_area_complete(QXLInstance *sin,
883 uint32_t surface_id,
884 QXLRect *dirty, uint32_t num_updated_rects)
885{
886 PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
887 int i;
888 int qxl_i;
889
890 qemu_mutex_lock(&qxl->ssd.lock);
891 if (surface_id != 0 || !qxl->render_update_cookie_num) {
892 qemu_mutex_unlock(&qxl->ssd.lock);
893 return;
894 }
c480bb7d
AL
895 trace_qxl_interface_update_area_complete(qxl->id, surface_id, dirty->left,
896 dirty->right, dirty->top, dirty->bottom);
897 trace_qxl_interface_update_area_complete_rest(qxl->id, num_updated_rects);
81fb6f15
AL
898 if (qxl->num_dirty_rects + num_updated_rects > QXL_NUM_DIRTY_RECTS) {
899 /*
900 * overflow - treat this as a full update. Not expected to be common.
901 */
c480bb7d
AL
902 trace_qxl_interface_update_area_complete_overflow(qxl->id,
903 QXL_NUM_DIRTY_RECTS);
81fb6f15
AL
904 qxl->guest_primary.resized = 1;
905 }
906 if (qxl->guest_primary.resized) {
907 /*
908 * Don't bother copying or scheduling the bh since we will flip
909 * the whole area anyway on completion of the update_area async call
910 */
911 qemu_mutex_unlock(&qxl->ssd.lock);
912 return;
913 }
914 qxl_i = qxl->num_dirty_rects;
915 for (i = 0; i < num_updated_rects; i++) {
916 qxl->dirty[qxl_i++] = dirty[i];
917 }
918 qxl->num_dirty_rects += num_updated_rects;
c480bb7d
AL
919 trace_qxl_interface_update_area_complete_schedule_bh(qxl->id,
920 qxl->num_dirty_rects);
81fb6f15
AL
921 qemu_bh_schedule(qxl->update_area_bh);
922 qemu_mutex_unlock(&qxl->ssd.lock);
923}
924
2e1a98c9
AL
925/* called from spice server thread context only */
926static void interface_async_complete(QXLInstance *sin, uint64_t cookie_token)
927{
928 PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
5dba0d45 929 QXLCookie *cookie = (QXLCookie *)(uintptr_t)cookie_token;
2e1a98c9
AL
930
931 switch (cookie->type) {
932 case QXL_COOKIE_TYPE_IO:
933 interface_async_complete_io(qxl, cookie);
81fb6f15
AL
934 g_free(cookie);
935 break;
936 case QXL_COOKIE_TYPE_RENDER_UPDATE_AREA:
937 qxl_render_update_area_done(qxl, cookie);
2e1a98c9 938 break;
b75c7105
AL
939 case QXL_COOKIE_TYPE_POST_LOAD_MONITORS_CONFIG:
940 break;
2e1a98c9
AL
941 default:
942 fprintf(stderr, "qxl: %s: unexpected cookie type %d\n",
943 __func__, cookie->type);
81fb6f15 944 g_free(cookie);
2e1a98c9 945 }
2e1a98c9
AL
946}
947
a19cbfb3
GH
948static const QXLInterface qxl_interface = {
949 .base.type = SPICE_INTERFACE_QXL,
950 .base.description = "qxl gpu",
951 .base.major_version = SPICE_INTERFACE_QXL_MAJOR,
952 .base.minor_version = SPICE_INTERFACE_QXL_MINOR,
953
954 .attache_worker = interface_attach_worker,
955 .set_compression_level = interface_set_compression_level,
956 .set_mm_time = interface_set_mm_time,
957 .get_init_info = interface_get_init_info,
958
959 /* the callbacks below are called from spice server thread context */
960 .get_command = interface_get_command,
961 .req_cmd_notification = interface_req_cmd_notification,
962 .release_resource = interface_release_resource,
963 .get_cursor_command = interface_get_cursor_command,
964 .req_cursor_notification = interface_req_cursor_notification,
965 .notify_update = interface_notify_update,
966 .flush_resources = interface_flush_resources,
5ff4e36c 967 .async_complete = interface_async_complete,
81fb6f15 968 .update_area_complete = interface_update_area_complete,
a19cbfb3
GH
969};
970
971static void qxl_enter_vga_mode(PCIQXLDevice *d)
972{
973 if (d->mode == QXL_MODE_VGA) {
974 return;
975 }
c480bb7d 976 trace_qxl_enter_vga_mode(d->id);
a19cbfb3
GH
977 qemu_spice_create_host_primary(&d->ssd);
978 d->mode = QXL_MODE_VGA;
979 memset(&d->ssd.dirty, 0, sizeof(d->ssd.dirty));
0f7bfd81 980 vga_dirty_log_start(&d->vga);
a19cbfb3
GH
981}
982
983static void qxl_exit_vga_mode(PCIQXLDevice *d)
984{
985 if (d->mode != QXL_MODE_VGA) {
986 return;
987 }
c480bb7d 988 trace_qxl_exit_vga_mode(d->id);
0f7bfd81 989 vga_dirty_log_stop(&d->vga);
5ff4e36c 990 qxl_destroy_primary(d, QXL_SYNC);
a19cbfb3
GH
991}
992
40010aea 993static void qxl_update_irq(PCIQXLDevice *d)
a19cbfb3
GH
994{
995 uint32_t pending = le32_to_cpu(d->ram->int_pending);
996 uint32_t mask = le32_to_cpu(d->ram->int_mask);
997 int level = !!(pending & mask);
998 qemu_set_irq(d->pci.irq[0], level);
999 qxl_ring_set_dirty(d);
1000}
1001
a19cbfb3
GH
1002static void qxl_check_state(PCIQXLDevice *d)
1003{
1004 QXLRam *ram = d->ram;
25bc2251 1005 int spice_display_running = qemu_spice_display_is_running(&d->ssd);
a19cbfb3 1006
25bc2251
YH
1007 assert(!spice_display_running || SPICE_RING_IS_EMPTY(&ram->cmd_ring));
1008 assert(!spice_display_running || SPICE_RING_IS_EMPTY(&ram->cursor_ring));
a19cbfb3
GH
1009}
1010
1011static void qxl_reset_state(PCIQXLDevice *d)
1012{
a19cbfb3
GH
1013 QXLRom *rom = d->rom;
1014
be48e995 1015 qxl_check_state(d);
a19cbfb3
GH
1016 d->shadow_rom.update_id = cpu_to_le32(0);
1017 *rom = d->shadow_rom;
1018 qxl_rom_set_dirty(d);
1019 init_qxl_ram(d);
1020 d->num_free_res = 0;
1021 d->last_release = NULL;
1022 memset(&d->ssd.dirty, 0, sizeof(d->ssd.dirty));
1023}
1024
1025static void qxl_soft_reset(PCIQXLDevice *d)
1026{
c480bb7d 1027 trace_qxl_soft_reset(d->id);
a19cbfb3 1028 qxl_check_state(d);
087e6a42 1029 qxl_clear_guest_bug(d);
a5f68c22 1030 d->current_async = QXL_UNDEFINED_IO;
a19cbfb3
GH
1031
1032 if (d->id == 0) {
1033 qxl_enter_vga_mode(d);
1034 } else {
1035 d->mode = QXL_MODE_UNDEFINED;
1036 }
1037}
1038
1039static void qxl_hard_reset(PCIQXLDevice *d, int loadvm)
1040{
c480bb7d 1041 trace_qxl_hard_reset(d->id, loadvm);
a19cbfb3 1042
aee32bf3
GH
1043 qxl_spice_reset_cursor(d);
1044 qxl_spice_reset_image_cache(d);
a19cbfb3
GH
1045 qxl_reset_surfaces(d);
1046 qxl_reset_memslots(d);
1047
1048 /* pre loadvm reset must not touch QXLRam. This lives in
1049 * device memory, is migrated together with RAM and thus
1050 * already loaded at this point */
1051 if (!loadvm) {
1052 qxl_reset_state(d);
1053 }
1054 qemu_spice_create_host_memslot(&d->ssd);
1055 qxl_soft_reset(d);
a19cbfb3
GH
1056}
1057
1058static void qxl_reset_handler(DeviceState *dev)
1059{
1060 PCIQXLDevice *d = DO_UPCAST(PCIQXLDevice, pci.qdev, dev);
c480bb7d 1061
a19cbfb3
GH
1062 qxl_hard_reset(d, 0);
1063}
1064
1065static void qxl_vga_ioport_write(void *opaque, uint32_t addr, uint32_t val)
1066{
1067 VGACommonState *vga = opaque;
1068 PCIQXLDevice *qxl = container_of(vga, PCIQXLDevice, vga);
1069
c480bb7d 1070 trace_qxl_io_write_vga(qxl->id, qxl_mode_to_string(qxl->mode), addr, val);
a19cbfb3 1071 if (qxl->mode != QXL_MODE_VGA) {
5ff4e36c 1072 qxl_destroy_primary(qxl, QXL_SYNC);
a19cbfb3
GH
1073 qxl_soft_reset(qxl);
1074 }
1075 vga_ioport_write(opaque, addr, val);
1076}
1077
f67ab77a
GH
1078static const MemoryRegionPortio qxl_vga_portio_list[] = {
1079 { 0x04, 2, 1, .read = vga_ioport_read,
1080 .write = qxl_vga_ioport_write }, /* 3b4 */
1081 { 0x0a, 1, 1, .read = vga_ioport_read,
1082 .write = qxl_vga_ioport_write }, /* 3ba */
1083 { 0x10, 16, 1, .read = vga_ioport_read,
1084 .write = qxl_vga_ioport_write }, /* 3c0 */
1085 { 0x24, 2, 1, .read = vga_ioport_read,
1086 .write = qxl_vga_ioport_write }, /* 3d4 */
1087 { 0x2a, 1, 1, .read = vga_ioport_read,
1088 .write = qxl_vga_ioport_write }, /* 3da */
1089 PORTIO_END_OF_LIST(),
1090};
1091
e954ea28
AL
1092static int qxl_add_memslot(PCIQXLDevice *d, uint32_t slot_id, uint64_t delta,
1093 qxl_async_io async)
a19cbfb3
GH
1094{
1095 static const int regions[] = {
1096 QXL_RAM_RANGE_INDEX,
1097 QXL_VRAM_RANGE_INDEX,
6f2b175a 1098 QXL_VRAM64_RANGE_INDEX,
a19cbfb3
GH
1099 };
1100 uint64_t guest_start;
1101 uint64_t guest_end;
1102 int pci_region;
1103 pcibus_t pci_start;
1104 pcibus_t pci_end;
1105 intptr_t virt_start;
1106 QXLDevMemSlot memslot;
1107 int i;
1108
1109 guest_start = le64_to_cpu(d->guest_slots[slot_id].slot.mem_start);
1110 guest_end = le64_to_cpu(d->guest_slots[slot_id].slot.mem_end);
1111
c480bb7d 1112 trace_qxl_memslot_add_guest(d->id, slot_id, guest_start, guest_end);
a19cbfb3 1113
e954ea28 1114 if (slot_id >= NUM_MEMSLOTS) {
0a530548 1115 qxl_set_guest_bug(d, "%s: slot_id >= NUM_MEMSLOTS %d >= %d", __func__,
e954ea28
AL
1116 slot_id, NUM_MEMSLOTS);
1117 return 1;
1118 }
1119 if (guest_start > guest_end) {
0a530548 1120 qxl_set_guest_bug(d, "%s: guest_start > guest_end 0x%" PRIx64
e954ea28
AL
1121 " > 0x%" PRIx64, __func__, guest_start, guest_end);
1122 return 1;
1123 }
a19cbfb3
GH
1124
1125 for (i = 0; i < ARRAY_SIZE(regions); i++) {
1126 pci_region = regions[i];
1127 pci_start = d->pci.io_regions[pci_region].addr;
1128 pci_end = pci_start + d->pci.io_regions[pci_region].size;
1129 /* mapped? */
1130 if (pci_start == -1) {
1131 continue;
1132 }
1133 /* start address in range ? */
1134 if (guest_start < pci_start || guest_start > pci_end) {
1135 continue;
1136 }
1137 /* end address in range ? */
1138 if (guest_end > pci_end) {
1139 continue;
1140 }
1141 /* passed */
1142 break;
1143 }
e954ea28 1144 if (i == ARRAY_SIZE(regions)) {
0a530548 1145 qxl_set_guest_bug(d, "%s: finished loop without match", __func__);
e954ea28
AL
1146 return 1;
1147 }
a19cbfb3
GH
1148
1149 switch (pci_region) {
1150 case QXL_RAM_RANGE_INDEX:
b1950430 1151 virt_start = (intptr_t)memory_region_get_ram_ptr(&d->vga.vram);
a19cbfb3
GH
1152 break;
1153 case QXL_VRAM_RANGE_INDEX:
6f2b175a 1154 case 4 /* vram 64bit */:
b1950430 1155 virt_start = (intptr_t)memory_region_get_ram_ptr(&d->vram_bar);
a19cbfb3
GH
1156 break;
1157 default:
1158 /* should not happen */
0a530548 1159 qxl_set_guest_bug(d, "%s: pci_region = %d", __func__, pci_region);
e954ea28 1160 return 1;
a19cbfb3
GH
1161 }
1162
1163 memslot.slot_id = slot_id;
1164 memslot.slot_group_id = MEMSLOT_GROUP_GUEST; /* guest group */
1165 memslot.virt_start = virt_start + (guest_start - pci_start);
1166 memslot.virt_end = virt_start + (guest_end - pci_start);
1167 memslot.addr_delta = memslot.virt_start - delta;
1168 memslot.generation = d->rom->slot_generation = 0;
1169 qxl_rom_set_dirty(d);
1170
5ff4e36c 1171 qemu_spice_add_memslot(&d->ssd, &memslot, async);
a19cbfb3
GH
1172 d->guest_slots[slot_id].ptr = (void*)memslot.virt_start;
1173 d->guest_slots[slot_id].size = memslot.virt_end - memslot.virt_start;
1174 d->guest_slots[slot_id].delta = delta;
1175 d->guest_slots[slot_id].active = 1;
e954ea28 1176 return 0;
a19cbfb3
GH
1177}
1178
1179static void qxl_del_memslot(PCIQXLDevice *d, uint32_t slot_id)
1180{
5c59d118 1181 qemu_spice_del_memslot(&d->ssd, MEMSLOT_GROUP_HOST, slot_id);
a19cbfb3
GH
1182 d->guest_slots[slot_id].active = 0;
1183}
1184
1185static void qxl_reset_memslots(PCIQXLDevice *d)
1186{
aee32bf3 1187 qxl_spice_reset_memslots(d);
a19cbfb3
GH
1188 memset(&d->guest_slots, 0, sizeof(d->guest_slots));
1189}
1190
1191static void qxl_reset_surfaces(PCIQXLDevice *d)
1192{
c480bb7d 1193 trace_qxl_reset_surfaces(d->id);
a19cbfb3 1194 d->mode = QXL_MODE_UNDEFINED;
5ff4e36c 1195 qxl_spice_destroy_surfaces(d, QXL_SYNC);
a19cbfb3
GH
1196}
1197
e25139b3 1198/* can be also called from spice server thread context */
a19cbfb3
GH
1199void *qxl_phys2virt(PCIQXLDevice *qxl, QXLPHYSICAL pqxl, int group_id)
1200{
1201 uint64_t phys = le64_to_cpu(pqxl);
1202 uint32_t slot = (phys >> (64 - 8)) & 0xff;
1203 uint64_t offset = phys & 0xffffffffffff;
1204
1205 switch (group_id) {
1206 case MEMSLOT_GROUP_HOST:
f4a8a424 1207 return (void *)(intptr_t)offset;
a19cbfb3 1208 case MEMSLOT_GROUP_GUEST:
4b635c59 1209 if (slot >= NUM_MEMSLOTS) {
0a530548
AL
1210 qxl_set_guest_bug(qxl, "slot too large %d >= %d", slot,
1211 NUM_MEMSLOTS);
4b635c59
AL
1212 return NULL;
1213 }
1214 if (!qxl->guest_slots[slot].active) {
0a530548 1215 qxl_set_guest_bug(qxl, "inactive slot %d\n", slot);
4b635c59
AL
1216 return NULL;
1217 }
1218 if (offset < qxl->guest_slots[slot].delta) {
0a530548
AL
1219 qxl_set_guest_bug(qxl,
1220 "slot %d offset %"PRIu64" < delta %"PRIu64"\n",
4b635c59
AL
1221 slot, offset, qxl->guest_slots[slot].delta);
1222 return NULL;
1223 }
a19cbfb3 1224 offset -= qxl->guest_slots[slot].delta;
4b635c59 1225 if (offset > qxl->guest_slots[slot].size) {
0a530548
AL
1226 qxl_set_guest_bug(qxl,
1227 "slot %d offset %"PRIu64" > size %"PRIu64"\n",
4b635c59
AL
1228 slot, offset, qxl->guest_slots[slot].size);
1229 return NULL;
1230 }
a19cbfb3 1231 return qxl->guest_slots[slot].ptr + offset;
a19cbfb3 1232 }
4b635c59 1233 return NULL;
a19cbfb3
GH
1234}
1235
5ff4e36c
AL
1236static void qxl_create_guest_primary_complete(PCIQXLDevice *qxl)
1237{
1238 /* for local rendering */
1239 qxl_render_resize(qxl);
1240}
1241
1242static void qxl_create_guest_primary(PCIQXLDevice *qxl, int loadvm,
1243 qxl_async_io async)
a19cbfb3
GH
1244{
1245 QXLDevSurfaceCreate surface;
1246 QXLSurfaceCreate *sc = &qxl->guest_primary.surface;
13d1fd44
AL
1247 int size;
1248 int requested_height = le32_to_cpu(sc->height);
1249 int requested_stride = le32_to_cpu(sc->stride);
1250
1251 size = abs(requested_stride) * requested_height;
1252 if (size > qxl->vgamem_size) {
1253 qxl_set_guest_bug(qxl, "%s: requested primary larger then framebuffer"
1254 " size", __func__);
1255 return;
1256 }
a19cbfb3 1257
ddf9f4b7 1258 if (qxl->mode == QXL_MODE_NATIVE) {
0a530548 1259 qxl_set_guest_bug(qxl, "%s: nop since already in QXL_MODE_NATIVE",
ddf9f4b7
AL
1260 __func__);
1261 }
a19cbfb3
GH
1262 qxl_exit_vga_mode(qxl);
1263
a19cbfb3
GH
1264 surface.format = le32_to_cpu(sc->format);
1265 surface.height = le32_to_cpu(sc->height);
1266 surface.mem = le64_to_cpu(sc->mem);
1267 surface.position = le32_to_cpu(sc->position);
1268 surface.stride = le32_to_cpu(sc->stride);
1269 surface.width = le32_to_cpu(sc->width);
1270 surface.type = le32_to_cpu(sc->type);
1271 surface.flags = le32_to_cpu(sc->flags);
c480bb7d
AL
1272 trace_qxl_create_guest_primary(qxl->id, sc->width, sc->height, sc->mem,
1273 sc->format, sc->position);
1274 trace_qxl_create_guest_primary_rest(qxl->id, sc->stride, sc->type,
1275 sc->flags);
a19cbfb3
GH
1276
1277 surface.mouse_mode = true;
1278 surface.group_id = MEMSLOT_GROUP_GUEST;
1279 if (loadvm) {
1280 surface.flags |= QXL_SURF_FLAG_KEEP_DATA;
1281 }
1282
1283 qxl->mode = QXL_MODE_NATIVE;
1284 qxl->cmdflags = 0;
5ff4e36c 1285 qemu_spice_create_primary_surface(&qxl->ssd, 0, &surface, async);
a19cbfb3 1286
5ff4e36c
AL
1287 if (async == QXL_SYNC) {
1288 qxl_create_guest_primary_complete(qxl);
1289 }
a19cbfb3
GH
1290}
1291
5ff4e36c
AL
1292/* return 1 if surface destoy was initiated (in QXL_ASYNC case) or
1293 * done (in QXL_SYNC case), 0 otherwise. */
1294static int qxl_destroy_primary(PCIQXLDevice *d, qxl_async_io async)
a19cbfb3
GH
1295{
1296 if (d->mode == QXL_MODE_UNDEFINED) {
5ff4e36c 1297 return 0;
a19cbfb3 1298 }
c480bb7d 1299 trace_qxl_destroy_primary(d->id);
a19cbfb3 1300 d->mode = QXL_MODE_UNDEFINED;
5ff4e36c 1301 qemu_spice_destroy_primary_surface(&d->ssd, 0, async);
30f6da66 1302 qxl_spice_reset_cursor(d);
5ff4e36c 1303 return 1;
a19cbfb3
GH
1304}
1305
1306static void qxl_set_mode(PCIQXLDevice *d, int modenr, int loadvm)
1307{
1308 pcibus_t start = d->pci.io_regions[QXL_RAM_RANGE_INDEX].addr;
1309 pcibus_t end = d->pci.io_regions[QXL_RAM_RANGE_INDEX].size + start;
1310 QXLMode *mode = d->modes->modes + modenr;
1311 uint64_t devmem = d->pci.io_regions[QXL_RAM_RANGE_INDEX].addr;
1312 QXLMemSlot slot = {
1313 .mem_start = start,
1314 .mem_end = end
1315 };
1316 QXLSurfaceCreate surface = {
1317 .width = mode->x_res,
1318 .height = mode->y_res,
1319 .stride = -mode->x_res * 4,
1320 .format = SPICE_SURFACE_FMT_32_xRGB,
1321 .flags = loadvm ? QXL_SURF_FLAG_KEEP_DATA : 0,
1322 .mouse_mode = true,
1323 .mem = devmem + d->shadow_rom.draw_area_offset,
1324 };
1325
c480bb7d
AL
1326 trace_qxl_set_mode(d->id, modenr, mode->x_res, mode->y_res, mode->bits,
1327 devmem);
a19cbfb3
GH
1328 if (!loadvm) {
1329 qxl_hard_reset(d, 0);
1330 }
1331
1332 d->guest_slots[0].slot = slot;
e954ea28 1333 assert(qxl_add_memslot(d, 0, devmem, QXL_SYNC) == 0);
a19cbfb3
GH
1334
1335 d->guest_primary.surface = surface;
5ff4e36c 1336 qxl_create_guest_primary(d, 0, QXL_SYNC);
a19cbfb3
GH
1337
1338 d->mode = QXL_MODE_COMPAT;
1339 d->cmdflags = QXL_COMMAND_FLAG_COMPAT;
1340#ifdef QXL_COMMAND_FLAG_COMPAT_16BPP /* new in spice 0.6.1 */
1341 if (mode->bits == 16) {
1342 d->cmdflags |= QXL_COMMAND_FLAG_COMPAT_16BPP;
1343 }
1344#endif
1345 d->shadow_rom.mode = cpu_to_le32(modenr);
1346 d->rom->mode = cpu_to_le32(modenr);
1347 qxl_rom_set_dirty(d);
1348}
1349
b1950430
AK
1350static void ioport_write(void *opaque, target_phys_addr_t addr,
1351 uint64_t val, unsigned size)
a19cbfb3
GH
1352{
1353 PCIQXLDevice *d = opaque;
b1950430 1354 uint32_t io_port = addr;
5ff4e36c 1355 qxl_async_io async = QXL_SYNC;
5ff4e36c 1356 uint32_t orig_io_port = io_port;
a19cbfb3 1357
087e6a42
AL
1358 if (d->guest_bug && !io_port == QXL_IO_RESET) {
1359 return;
1360 }
1361
b75c7105
AL
1362 if (d->revision <= QXL_REVISION_STABLE_V10 &&
1363 io_port >= QXL_IO_FLUSH_SURFACES_ASYNC) {
1364 qxl_set_guest_bug(d, "unsupported io %d for revision %d\n",
1365 io_port, d->revision);
1366 return;
1367 }
1368
a19cbfb3
GH
1369 switch (io_port) {
1370 case QXL_IO_RESET:
1371 case QXL_IO_SET_MODE:
1372 case QXL_IO_MEMSLOT_ADD:
1373 case QXL_IO_MEMSLOT_DEL:
1374 case QXL_IO_CREATE_PRIMARY:
81144d1a 1375 case QXL_IO_UPDATE_IRQ:
a3d14054 1376 case QXL_IO_LOG:
5ff4e36c
AL
1377 case QXL_IO_MEMSLOT_ADD_ASYNC:
1378 case QXL_IO_CREATE_PRIMARY_ASYNC:
a19cbfb3
GH
1379 break;
1380 default:
e21a298a 1381 if (d->mode != QXL_MODE_VGA) {
a19cbfb3 1382 break;
e21a298a 1383 }
c480bb7d 1384 trace_qxl_io_unexpected_vga_mode(d->id,
bffb2217 1385 addr, val, io_port_to_string(io_port));
5ff4e36c
AL
1386 /* be nice to buggy guest drivers */
1387 if (io_port >= QXL_IO_UPDATE_AREA_ASYNC &&
b75c7105 1388 io_port < QXL_IO_RANGE_SIZE) {
5ff4e36c
AL
1389 qxl_send_events(d, QXL_INTERRUPT_IO_CMD);
1390 }
a19cbfb3
GH
1391 return;
1392 }
1393
5ff4e36c
AL
1394 /* we change the io_port to avoid ifdeffery in the main switch */
1395 orig_io_port = io_port;
1396 switch (io_port) {
1397 case QXL_IO_UPDATE_AREA_ASYNC:
1398 io_port = QXL_IO_UPDATE_AREA;
1399 goto async_common;
1400 case QXL_IO_MEMSLOT_ADD_ASYNC:
1401 io_port = QXL_IO_MEMSLOT_ADD;
1402 goto async_common;
1403 case QXL_IO_CREATE_PRIMARY_ASYNC:
1404 io_port = QXL_IO_CREATE_PRIMARY;
1405 goto async_common;
1406 case QXL_IO_DESTROY_PRIMARY_ASYNC:
1407 io_port = QXL_IO_DESTROY_PRIMARY;
1408 goto async_common;
1409 case QXL_IO_DESTROY_SURFACE_ASYNC:
1410 io_port = QXL_IO_DESTROY_SURFACE_WAIT;
1411 goto async_common;
1412 case QXL_IO_DESTROY_ALL_SURFACES_ASYNC:
1413 io_port = QXL_IO_DESTROY_ALL_SURFACES;
3e16b9c5
AL
1414 goto async_common;
1415 case QXL_IO_FLUSH_SURFACES_ASYNC:
b75c7105 1416 case QXL_IO_MONITORS_CONFIG_ASYNC:
5ff4e36c
AL
1417async_common:
1418 async = QXL_ASYNC;
1419 qemu_mutex_lock(&d->async_lock);
1420 if (d->current_async != QXL_UNDEFINED_IO) {
0a530548 1421 qxl_set_guest_bug(d, "%d async started before last (%d) complete",
5ff4e36c
AL
1422 io_port, d->current_async);
1423 qemu_mutex_unlock(&d->async_lock);
1424 return;
1425 }
1426 d->current_async = orig_io_port;
1427 qemu_mutex_unlock(&d->async_lock);
5ff4e36c
AL
1428 break;
1429 default:
1430 break;
1431 }
c480bb7d
AL
1432 trace_qxl_io_write(d->id, qxl_mode_to_string(d->mode), addr, val, size,
1433 async);
5ff4e36c 1434
a19cbfb3
GH
1435 switch (io_port) {
1436 case QXL_IO_UPDATE_AREA:
1437 {
81fb6f15 1438 QXLCookie *cookie = NULL;
a19cbfb3 1439 QXLRect update = d->ram->update_area;
81fb6f15 1440
5b7582af
AL
1441 if (d->ram->update_surface > NUM_SURFACES) {
1442 qxl_set_guest_bug(d, "QXL_IO_UPDATE_AREA: invalid surface id %d\n",
1443 d->ram->update_surface);
1444 return;
1445 }
1446 if (update.left >= update.right || update.top >= update.bottom) {
1447 qxl_set_guest_bug(d,
1448 "QXL_IO_UPDATE_AREA: invalid area (%ux%u)x(%ux%u)\n",
1449 update.left, update.top, update.right, update.bottom);
1450 return;
1451 }
1452
b26859ab
DH
1453 if (update.left < 0 || update.top < 0 || update.left >= update.right ||
1454 update.top >= update.bottom) {
1455 qxl_set_guest_bug(d, "QXL_IO_UPDATE_AREA: "
1456 "invalid area(%d,%d,%d,%d)\n", update.left,
1457 update.right, update.top, update.bottom);
1458 break;
1459 }
81fb6f15
AL
1460 if (async == QXL_ASYNC) {
1461 cookie = qxl_cookie_new(QXL_COOKIE_TYPE_IO,
1462 QXL_IO_UPDATE_AREA_ASYNC);
1463 cookie->u.area = update;
1464 }
aee32bf3 1465 qxl_spice_update_area(d, d->ram->update_surface,
81fb6f15
AL
1466 cookie ? &cookie->u.area : &update,
1467 NULL, 0, 0, async, cookie);
a19cbfb3
GH
1468 break;
1469 }
1470 case QXL_IO_NOTIFY_CMD:
5c59d118 1471 qemu_spice_wakeup(&d->ssd);
a19cbfb3
GH
1472 break;
1473 case QXL_IO_NOTIFY_CURSOR:
5c59d118 1474 qemu_spice_wakeup(&d->ssd);
a19cbfb3
GH
1475 break;
1476 case QXL_IO_UPDATE_IRQ:
40010aea 1477 qxl_update_irq(d);
a19cbfb3
GH
1478 break;
1479 case QXL_IO_NOTIFY_OOM:
a19cbfb3
GH
1480 if (!SPICE_RING_IS_EMPTY(&d->ram->release_ring)) {
1481 break;
1482 }
1483 d->oom_running = 1;
aee32bf3 1484 qxl_spice_oom(d);
a19cbfb3
GH
1485 d->oom_running = 0;
1486 break;
1487 case QXL_IO_SET_MODE:
a19cbfb3
GH
1488 qxl_set_mode(d, val, 0);
1489 break;
1490 case QXL_IO_LOG:
1491 if (d->guestdebug) {
a680f7e7 1492 fprintf(stderr, "qxl/guest-%d: %" PRId64 ": %s", d->id,
6ebebb55 1493 qemu_get_clock_ns(vm_clock), d->ram->log_buf);
a19cbfb3
GH
1494 }
1495 break;
1496 case QXL_IO_RESET:
a19cbfb3
GH
1497 qxl_hard_reset(d, 0);
1498 break;
1499 case QXL_IO_MEMSLOT_ADD:
2bce0400 1500 if (val >= NUM_MEMSLOTS) {
0a530548 1501 qxl_set_guest_bug(d, "QXL_IO_MEMSLOT_ADD: val out of range");
2bce0400
GH
1502 break;
1503 }
1504 if (d->guest_slots[val].active) {
0a530548
AL
1505 qxl_set_guest_bug(d,
1506 "QXL_IO_MEMSLOT_ADD: memory slot already active");
2bce0400
GH
1507 break;
1508 }
a19cbfb3 1509 d->guest_slots[val].slot = d->ram->mem_slot;
5ff4e36c 1510 qxl_add_memslot(d, val, 0, async);
a19cbfb3
GH
1511 break;
1512 case QXL_IO_MEMSLOT_DEL:
2bce0400 1513 if (val >= NUM_MEMSLOTS) {
0a530548 1514 qxl_set_guest_bug(d, "QXL_IO_MEMSLOT_DEL: val out of range");
2bce0400
GH
1515 break;
1516 }
a19cbfb3
GH
1517 qxl_del_memslot(d, val);
1518 break;
1519 case QXL_IO_CREATE_PRIMARY:
2bce0400 1520 if (val != 0) {
0a530548 1521 qxl_set_guest_bug(d, "QXL_IO_CREATE_PRIMARY (async=%d): val != 0",
5ff4e36c
AL
1522 async);
1523 goto cancel_async;
2bce0400 1524 }
a19cbfb3 1525 d->guest_primary.surface = d->ram->create_surface;
5ff4e36c 1526 qxl_create_guest_primary(d, 0, async);
a19cbfb3
GH
1527 break;
1528 case QXL_IO_DESTROY_PRIMARY:
2bce0400 1529 if (val != 0) {
0a530548 1530 qxl_set_guest_bug(d, "QXL_IO_DESTROY_PRIMARY (async=%d): val != 0",
5ff4e36c
AL
1531 async);
1532 goto cancel_async;
1533 }
5ff4e36c 1534 if (!qxl_destroy_primary(d, async)) {
c480bb7d
AL
1535 trace_qxl_io_destroy_primary_ignored(d->id,
1536 qxl_mode_to_string(d->mode));
5ff4e36c 1537 goto cancel_async;
2bce0400 1538 }
a19cbfb3
GH
1539 break;
1540 case QXL_IO_DESTROY_SURFACE_WAIT:
5ff4e36c 1541 if (val >= NUM_SURFACES) {
0a530548 1542 qxl_set_guest_bug(d, "QXL_IO_DESTROY_SURFACE (async=%d):"
5f8daf2e 1543 "%" PRIu64 " >= NUM_SURFACES", async, val);
5ff4e36c
AL
1544 goto cancel_async;
1545 }
1546 qxl_spice_destroy_surface_wait(d, val, async);
a19cbfb3 1547 break;
3e16b9c5
AL
1548 case QXL_IO_FLUSH_RELEASE: {
1549 QXLReleaseRing *ring = &d->ram->release_ring;
1550 if (ring->prod - ring->cons + 1 == ring->num_items) {
1551 fprintf(stderr,
1552 "ERROR: no flush, full release ring [p%d,%dc]\n",
1553 ring->prod, ring->cons);
1554 }
1555 qxl_push_free_res(d, 1 /* flush */);
3e16b9c5
AL
1556 break;
1557 }
1558 case QXL_IO_FLUSH_SURFACES_ASYNC:
3e16b9c5
AL
1559 qxl_spice_flush_surfaces_async(d);
1560 break;
a19cbfb3 1561 case QXL_IO_DESTROY_ALL_SURFACES:
5ff4e36c
AL
1562 d->mode = QXL_MODE_UNDEFINED;
1563 qxl_spice_destroy_surfaces(d, async);
a19cbfb3 1564 break;
b75c7105
AL
1565 case QXL_IO_MONITORS_CONFIG_ASYNC:
1566 qxl_spice_monitors_config_async(d, 0);
1567 break;
a19cbfb3 1568 default:
0a530548 1569 qxl_set_guest_bug(d, "%s: unexpected ioport=0x%x\n", __func__, io_port);
a19cbfb3 1570 }
5ff4e36c
AL
1571 return;
1572cancel_async:
5ff4e36c
AL
1573 if (async) {
1574 qxl_send_events(d, QXL_INTERRUPT_IO_CMD);
1575 qemu_mutex_lock(&d->async_lock);
1576 d->current_async = QXL_UNDEFINED_IO;
1577 qemu_mutex_unlock(&d->async_lock);
1578 }
a19cbfb3
GH
1579}
1580
b1950430
AK
1581static uint64_t ioport_read(void *opaque, target_phys_addr_t addr,
1582 unsigned size)
a19cbfb3 1583{
bffb2217 1584 PCIQXLDevice *qxl = opaque;
a19cbfb3 1585
bffb2217 1586 trace_qxl_io_read_unexpected(qxl->id);
a19cbfb3
GH
1587 return 0xff;
1588}
1589
b1950430
AK
1590static const MemoryRegionOps qxl_io_ops = {
1591 .read = ioport_read,
1592 .write = ioport_write,
1593 .valid = {
1594 .min_access_size = 1,
1595 .max_access_size = 1,
1596 },
1597};
a19cbfb3
GH
1598
1599static void pipe_read(void *opaque)
1600{
1601 PCIQXLDevice *d = opaque;
1602 char dummy;
1603 int len;
1604
1605 do {
1606 len = read(d->pipe[0], &dummy, sizeof(dummy));
1607 } while (len == sizeof(dummy));
40010aea 1608 qxl_update_irq(d);
a19cbfb3
GH
1609}
1610
a19cbfb3
GH
1611static void qxl_send_events(PCIQXLDevice *d, uint32_t events)
1612{
1613 uint32_t old_pending;
1614 uint32_t le_events = cpu_to_le32(events);
1615
bffb2217 1616 trace_qxl_send_events(d->id, events);
25bc2251 1617 assert(qemu_spice_display_is_running(&d->ssd));
a19cbfb3
GH
1618 old_pending = __sync_fetch_and_or(&d->ram->int_pending, le_events);
1619 if ((old_pending & le_events) == le_events) {
1620 return;
1621 }
691f5c7b 1622 if (qemu_thread_is_self(&d->main)) {
40010aea 1623 qxl_update_irq(d);
a19cbfb3
GH
1624 } else {
1625 if (write(d->pipe[1], d, 1) != 1) {
75fe0d7b 1626 dprint(d, 1, "%s: write to pipe failed\n", __func__);
a19cbfb3
GH
1627 }
1628 }
1629}
1630
1631static void init_pipe_signaling(PCIQXLDevice *d)
1632{
aa3db423
AL
1633 if (pipe(d->pipe) < 0) {
1634 fprintf(stderr, "%s:%s: qxl pipe creation failed\n",
1635 __FILE__, __func__);
1636 exit(1);
1637 }
1638 fcntl(d->pipe[0], F_SETFL, O_NONBLOCK);
1639 fcntl(d->pipe[1], F_SETFL, O_NONBLOCK);
1640 fcntl(d->pipe[0], F_SETOWN, getpid());
1641
1642 qemu_thread_get_self(&d->main);
1643 qemu_set_fd_handler(d->pipe[0], pipe_read, NULL, d);
a19cbfb3
GH
1644}
1645
1646/* graphics console */
1647
1648static void qxl_hw_update(void *opaque)
1649{
1650 PCIQXLDevice *qxl = opaque;
1651 VGACommonState *vga = &qxl->vga;
1652
1653 switch (qxl->mode) {
1654 case QXL_MODE_VGA:
1655 vga->update(vga);
1656 break;
1657 case QXL_MODE_COMPAT:
1658 case QXL_MODE_NATIVE:
1659 qxl_render_update(qxl);
1660 break;
1661 default:
1662 break;
1663 }
1664}
1665
1666static void qxl_hw_invalidate(void *opaque)
1667{
1668 PCIQXLDevice *qxl = opaque;
1669 VGACommonState *vga = &qxl->vga;
1670
1671 vga->invalidate(vga);
1672}
1673
45efb161 1674static void qxl_hw_screen_dump(void *opaque, const char *filename, bool cswitch)
a19cbfb3
GH
1675{
1676 PCIQXLDevice *qxl = opaque;
1677 VGACommonState *vga = &qxl->vga;
1678
1679 switch (qxl->mode) {
1680 case QXL_MODE_COMPAT:
1681 case QXL_MODE_NATIVE:
1682 qxl_render_update(qxl);
1683 ppm_save(filename, qxl->ssd.ds->surface);
1684 break;
1685 case QXL_MODE_VGA:
45efb161 1686 vga->screen_dump(vga, filename, cswitch);
a19cbfb3
GH
1687 break;
1688 default:
1689 break;
1690 }
1691}
1692
1693static void qxl_hw_text_update(void *opaque, console_ch_t *chardata)
1694{
1695 PCIQXLDevice *qxl = opaque;
1696 VGACommonState *vga = &qxl->vga;
1697
1698 if (qxl->mode == QXL_MODE_VGA) {
1699 vga->text_update(vga, chardata);
1700 return;
1701 }
1702}
1703
e25139b3
YH
1704static void qxl_dirty_surfaces(PCIQXLDevice *qxl)
1705{
1706 intptr_t vram_start;
1707 int i;
1708
2aa9e85c 1709 if (qxl->mode != QXL_MODE_NATIVE && qxl->mode != QXL_MODE_COMPAT) {
e25139b3
YH
1710 return;
1711 }
1712
1713 /* dirty the primary surface */
1714 qxl_set_dirty(&qxl->vga.vram, qxl->shadow_rom.draw_area_offset,
1715 qxl->shadow_rom.surface0_area_size);
1716
1717 vram_start = (intptr_t)memory_region_get_ram_ptr(&qxl->vram_bar);
1718
1719 /* dirty the off-screen surfaces */
1720 for (i = 0; i < NUM_SURFACES; i++) {
1721 QXLSurfaceCmd *cmd;
1722 intptr_t surface_offset;
1723 int surface_size;
1724
1725 if (qxl->guest_surfaces.cmds[i] == 0) {
1726 continue;
1727 }
1728
1729 cmd = qxl_phys2virt(qxl, qxl->guest_surfaces.cmds[i],
1730 MEMSLOT_GROUP_GUEST);
fae2afb1 1731 assert(cmd);
e25139b3
YH
1732 assert(cmd->type == QXL_SURFACE_CMD_CREATE);
1733 surface_offset = (intptr_t)qxl_phys2virt(qxl,
1734 cmd->u.surface_create.data,
1735 MEMSLOT_GROUP_GUEST);
fae2afb1 1736 assert(surface_offset);
e25139b3
YH
1737 surface_offset -= vram_start;
1738 surface_size = cmd->u.surface_create.height *
1739 abs(cmd->u.surface_create.stride);
c480bb7d 1740 trace_qxl_surfaces_dirty(qxl->id, i, (int)surface_offset, surface_size);
e25139b3
YH
1741 qxl_set_dirty(&qxl->vram_bar, surface_offset, surface_size);
1742 }
1743}
1744
1dfb4dd9
LC
1745static void qxl_vm_change_state_handler(void *opaque, int running,
1746 RunState state)
a19cbfb3
GH
1747{
1748 PCIQXLDevice *qxl = opaque;
1dfb4dd9 1749 qemu_spice_vm_change_state_handler(&qxl->ssd, running, state);
a19cbfb3 1750
efbf2950
YH
1751 if (running) {
1752 /*
1753 * if qxl_send_events was called from spice server context before
40010aea 1754 * migration ended, qxl_update_irq for these events might not have been
efbf2950
YH
1755 * called
1756 */
40010aea 1757 qxl_update_irq(qxl);
e25139b3
YH
1758 } else {
1759 /* make sure surfaces are saved before migration */
1760 qxl_dirty_surfaces(qxl);
a19cbfb3
GH
1761 }
1762}
1763
1764/* display change listener */
1765
1766static void display_update(struct DisplayState *ds, int x, int y, int w, int h)
1767{
1768 if (qxl0->mode == QXL_MODE_VGA) {
1769 qemu_spice_display_update(&qxl0->ssd, x, y, w, h);
1770 }
1771}
1772
1773static void display_resize(struct DisplayState *ds)
1774{
1775 if (qxl0->mode == QXL_MODE_VGA) {
1776 qemu_spice_display_resize(&qxl0->ssd);
1777 }
1778}
1779
1780static void display_refresh(struct DisplayState *ds)
1781{
1782 if (qxl0->mode == QXL_MODE_VGA) {
1783 qemu_spice_display_refresh(&qxl0->ssd);
bb5a8cd5
AL
1784 } else {
1785 qemu_mutex_lock(&qxl0->ssd.lock);
1786 qemu_spice_cursor_refresh_unlocked(&qxl0->ssd);
1787 qemu_mutex_unlock(&qxl0->ssd.lock);
a19cbfb3
GH
1788 }
1789}
1790
1791static DisplayChangeListener display_listener = {
1792 .dpy_update = display_update,
1793 .dpy_resize = display_resize,
1794 .dpy_refresh = display_refresh,
1795};
1796
13d1fd44 1797static void qxl_init_ramsize(PCIQXLDevice *qxl)
a974192c 1798{
13d1fd44
AL
1799 /* vga mode framebuffer / primary surface (bar 0, first part) */
1800 if (qxl->vgamem_size_mb < 8) {
1801 qxl->vgamem_size_mb = 8;
1802 }
1803 qxl->vgamem_size = qxl->vgamem_size_mb * 1024 * 1024;
1804
1805 /* vga ram (bar 0, total) */
017438ee
GH
1806 if (qxl->ram_size_mb != -1) {
1807 qxl->vga.vram_size = qxl->ram_size_mb * 1024 * 1024;
1808 }
13d1fd44
AL
1809 if (qxl->vga.vram_size < qxl->vgamem_size * 2) {
1810 qxl->vga.vram_size = qxl->vgamem_size * 2;
a974192c
GH
1811 }
1812
6f2b175a
GH
1813 /* vram32 (surfaces, 32bit, bar 1) */
1814 if (qxl->vram32_size_mb != -1) {
1815 qxl->vram32_size = qxl->vram32_size_mb * 1024 * 1024;
1816 }
1817 if (qxl->vram32_size < 4096) {
1818 qxl->vram32_size = 4096;
1819 }
1820
1821 /* vram (surfaces, 64bit, bar 4+5) */
017438ee
GH
1822 if (qxl->vram_size_mb != -1) {
1823 qxl->vram_size = qxl->vram_size_mb * 1024 * 1024;
1824 }
6f2b175a
GH
1825 if (qxl->vram_size < qxl->vram32_size) {
1826 qxl->vram_size = qxl->vram32_size;
a974192c 1827 }
6f2b175a 1828
a974192c 1829 if (qxl->revision == 1) {
6f2b175a 1830 qxl->vram32_size = 4096;
a974192c
GH
1831 qxl->vram_size = 4096;
1832 }
13d1fd44 1833 qxl->vgamem_size = msb_mask(qxl->vgamem_size * 2 - 1);
a974192c 1834 qxl->vga.vram_size = msb_mask(qxl->vga.vram_size * 2 - 1);
6f2b175a 1835 qxl->vram32_size = msb_mask(qxl->vram32_size * 2 - 1);
a974192c
GH
1836 qxl->vram_size = msb_mask(qxl->vram_size * 2 - 1);
1837}
1838
a19cbfb3
GH
1839static int qxl_init_common(PCIQXLDevice *qxl)
1840{
1841 uint8_t* config = qxl->pci.config;
a19cbfb3
GH
1842 uint32_t pci_device_rev;
1843 uint32_t io_size;
1844
1845 qxl->mode = QXL_MODE_UNDEFINED;
1846 qxl->generation = 1;
1847 qxl->num_memslots = NUM_MEMSLOTS;
1848 qxl->num_surfaces = NUM_SURFACES;
14898cf6 1849 qemu_mutex_init(&qxl->track_lock);
5ff4e36c
AL
1850 qemu_mutex_init(&qxl->async_lock);
1851 qxl->current_async = QXL_UNDEFINED_IO;
087e6a42 1852 qxl->guest_bug = 0;
a19cbfb3
GH
1853
1854 switch (qxl->revision) {
1855 case 1: /* spice 0.4 -- qxl-1 */
a19cbfb3 1856 pci_device_rev = QXL_REVISION_STABLE_V04;
3f6297b9 1857 io_size = 8;
a19cbfb3
GH
1858 break;
1859 case 2: /* spice 0.6 -- qxl-2 */
a19cbfb3 1860 pci_device_rev = QXL_REVISION_STABLE_V06;
3f6297b9 1861 io_size = 16;
a19cbfb3 1862 break;
9197a7c8 1863 case 3: /* qxl-3 */
b75c7105
AL
1864 pci_device_rev = QXL_REVISION_STABLE_V10;
1865 io_size = 32; /* PCI region size must be pow2 */
1866 break;
1867/* 0x000b01 == 0.11.1 */
1868#if SPICE_SERVER_VERSION >= 0x000b01 && \
1869 defined(CONFIG_QXL_IO_MONITORS_CONFIG_ASYNC)
1870 case 4: /* qxl-4 */
1871 pci_device_rev = QXL_REVISION_STABLE_V12;
1872 io_size = msb_mask(QXL_IO_RANGE_SIZE * 2 - 1);
1873 break;
1874#endif
9197a7c8
GH
1875 default:
1876 pci_device_rev = QXL_DEFAULT_REVISION;
3f6297b9 1877 io_size = msb_mask(QXL_IO_RANGE_SIZE * 2 - 1);
9197a7c8 1878 break;
a19cbfb3
GH
1879 }
1880
a19cbfb3
GH
1881 pci_set_byte(&config[PCI_REVISION_ID], pci_device_rev);
1882 pci_set_byte(&config[PCI_INTERRUPT_PIN], 1);
1883
1884 qxl->rom_size = qxl_rom_size();
c5705a77
AK
1885 memory_region_init_ram(&qxl->rom_bar, "qxl.vrom", qxl->rom_size);
1886 vmstate_register_ram(&qxl->rom_bar, &qxl->pci.qdev);
a19cbfb3
GH
1887 init_qxl_rom(qxl);
1888 init_qxl_ram(qxl);
1889
c5705a77
AK
1890 memory_region_init_ram(&qxl->vram_bar, "qxl.vram", qxl->vram_size);
1891 vmstate_register_ram(&qxl->vram_bar, &qxl->pci.qdev);
6f2b175a
GH
1892 memory_region_init_alias(&qxl->vram32_bar, "qxl.vram32", &qxl->vram_bar,
1893 0, qxl->vram32_size);
a19cbfb3 1894
b1950430
AK
1895 memory_region_init_io(&qxl->io_bar, &qxl_io_ops, qxl,
1896 "qxl-ioports", io_size);
1897 if (qxl->id == 0) {
1898 vga_dirty_log_start(&qxl->vga);
1899 }
1900
1901
e824b2cc
AK
1902 pci_register_bar(&qxl->pci, QXL_IO_RANGE_INDEX,
1903 PCI_BASE_ADDRESS_SPACE_IO, &qxl->io_bar);
a19cbfb3 1904
e824b2cc
AK
1905 pci_register_bar(&qxl->pci, QXL_ROM_RANGE_INDEX,
1906 PCI_BASE_ADDRESS_SPACE_MEMORY, &qxl->rom_bar);
a19cbfb3 1907
e824b2cc
AK
1908 pci_register_bar(&qxl->pci, QXL_RAM_RANGE_INDEX,
1909 PCI_BASE_ADDRESS_SPACE_MEMORY, &qxl->vga.vram);
a19cbfb3 1910
e824b2cc 1911 pci_register_bar(&qxl->pci, QXL_VRAM_RANGE_INDEX,
6f2b175a
GH
1912 PCI_BASE_ADDRESS_SPACE_MEMORY, &qxl->vram32_bar);
1913
1914 if (qxl->vram32_size < qxl->vram_size) {
1915 /*
1916 * Make the 64bit vram bar show up only in case it is
1917 * configured to be larger than the 32bit vram bar.
1918 */
1919 pci_register_bar(&qxl->pci, QXL_VRAM64_RANGE_INDEX,
1920 PCI_BASE_ADDRESS_SPACE_MEMORY |
1921 PCI_BASE_ADDRESS_MEM_TYPE_64 |
1922 PCI_BASE_ADDRESS_MEM_PREFETCH,
1923 &qxl->vram_bar);
1924 }
1925
1926 /* print pci bar details */
1927 dprint(qxl, 1, "ram/%s: %d MB [region 0]\n",
1928 qxl->id == 0 ? "pri" : "sec",
1929 qxl->vga.vram_size / (1024*1024));
1930 dprint(qxl, 1, "vram/32: %d MB [region 1]\n",
1931 qxl->vram32_size / (1024*1024));
1932 dprint(qxl, 1, "vram/64: %d MB %s\n",
1933 qxl->vram_size / (1024*1024),
1934 qxl->vram32_size < qxl->vram_size ? "[region 4]" : "[unmapped]");
a19cbfb3
GH
1935
1936 qxl->ssd.qxl.base.sif = &qxl_interface.base;
1937 qxl->ssd.qxl.id = qxl->id;
1938 qemu_spice_add_interface(&qxl->ssd.qxl.base);
1939 qemu_add_vm_change_state_handler(qxl_vm_change_state_handler, qxl);
1940
1941 init_pipe_signaling(qxl);
1942 qxl_reset_state(qxl);
1943
81fb6f15
AL
1944 qxl->update_area_bh = qemu_bh_new(qxl_render_update_area_bh, qxl);
1945
a19cbfb3
GH
1946 return 0;
1947}
1948
1949static int qxl_init_primary(PCIDevice *dev)
1950{
1951 PCIQXLDevice *qxl = DO_UPCAST(PCIQXLDevice, pci, dev);
1952 VGACommonState *vga = &qxl->vga;
f67ab77a 1953 PortioList *qxl_vga_port_list = g_new(PortioList, 1);
a19cbfb3
GH
1954
1955 qxl->id = 0;
13d1fd44 1956 qxl_init_ramsize(qxl);
4a1e244e
GH
1957 vga->vram_size_mb = qxl->vga.vram_size >> 20;
1958 vga_common_init(vga);
0a039dc7 1959 vga_init(vga, pci_address_space(dev), pci_address_space_io(dev), false);
f67ab77a
GH
1960 portio_list_init(qxl_vga_port_list, qxl_vga_portio_list, vga, "vga");
1961 portio_list_add(qxl_vga_port_list, pci_address_space_io(dev), 0x3b0);
a19cbfb3
GH
1962
1963 vga->ds = graphic_console_init(qxl_hw_update, qxl_hw_invalidate,
1964 qxl_hw_screen_dump, qxl_hw_text_update, qxl);
a963f876 1965 qemu_spice_display_init_common(&qxl->ssd, vga->ds);
a19cbfb3
GH
1966
1967 qxl0 = qxl;
1968 register_displaychangelistener(vga->ds, &display_listener);
1969
a19cbfb3
GH
1970 return qxl_init_common(qxl);
1971}
1972
1973static int qxl_init_secondary(PCIDevice *dev)
1974{
1975 static int device_id = 1;
1976 PCIQXLDevice *qxl = DO_UPCAST(PCIQXLDevice, pci, dev);
a19cbfb3
GH
1977
1978 qxl->id = device_id++;
13d1fd44 1979 qxl_init_ramsize(qxl);
c5705a77
AK
1980 memory_region_init_ram(&qxl->vga.vram, "qxl.vgavram", qxl->vga.vram_size);
1981 vmstate_register_ram(&qxl->vga.vram, &qxl->pci.qdev);
b1950430 1982 qxl->vga.vram_ptr = memory_region_get_ram_ptr(&qxl->vga.vram);
a19cbfb3 1983
a19cbfb3
GH
1984 return qxl_init_common(qxl);
1985}
1986
1987static void qxl_pre_save(void *opaque)
1988{
1989 PCIQXLDevice* d = opaque;
1990 uint8_t *ram_start = d->vga.vram_ptr;
1991
c480bb7d 1992 trace_qxl_pre_save(d->id);
a19cbfb3
GH
1993 if (d->last_release == NULL) {
1994 d->last_release_offset = 0;
1995 } else {
1996 d->last_release_offset = (uint8_t *)d->last_release - ram_start;
1997 }
1998 assert(d->last_release_offset < d->vga.vram_size);
1999}
2000
2001static int qxl_pre_load(void *opaque)
2002{
2003 PCIQXLDevice* d = opaque;
2004
c480bb7d 2005 trace_qxl_pre_load(d->id);
a19cbfb3
GH
2006 qxl_hard_reset(d, 1);
2007 qxl_exit_vga_mode(d);
a19cbfb3
GH
2008 return 0;
2009}
2010
54825d2e
AL
2011static void qxl_create_memslots(PCIQXLDevice *d)
2012{
2013 int i;
2014
2015 for (i = 0; i < NUM_MEMSLOTS; i++) {
2016 if (!d->guest_slots[i].active) {
2017 continue;
2018 }
54825d2e
AL
2019 qxl_add_memslot(d, i, 0, QXL_SYNC);
2020 }
2021}
2022
a19cbfb3
GH
2023static int qxl_post_load(void *opaque, int version)
2024{
2025 PCIQXLDevice* d = opaque;
2026 uint8_t *ram_start = d->vga.vram_ptr;
2027 QXLCommandExt *cmds;
54825d2e 2028 int in, out, newmode;
a19cbfb3 2029
a19cbfb3
GH
2030 assert(d->last_release_offset < d->vga.vram_size);
2031 if (d->last_release_offset == 0) {
2032 d->last_release = NULL;
2033 } else {
2034 d->last_release = (QXLReleaseInfo *)(ram_start + d->last_release_offset);
2035 }
2036
2037 d->modes = (QXLModes*)((uint8_t*)d->rom + d->rom->modes_offset);
2038
c480bb7d 2039 trace_qxl_post_load(d->id, qxl_mode_to_string(d->mode));
a19cbfb3
GH
2040 newmode = d->mode;
2041 d->mode = QXL_MODE_UNDEFINED;
54825d2e 2042
a19cbfb3
GH
2043 switch (newmode) {
2044 case QXL_MODE_UNDEFINED:
2045 break;
2046 case QXL_MODE_VGA:
54825d2e 2047 qxl_create_memslots(d);
a19cbfb3
GH
2048 qxl_enter_vga_mode(d);
2049 break;
2050 case QXL_MODE_NATIVE:
54825d2e 2051 qxl_create_memslots(d);
5ff4e36c 2052 qxl_create_guest_primary(d, 1, QXL_SYNC);
a19cbfb3
GH
2053
2054 /* replay surface-create and cursor-set commands */
7267c094 2055 cmds = g_malloc0(sizeof(QXLCommandExt) * (NUM_SURFACES + 1));
a19cbfb3
GH
2056 for (in = 0, out = 0; in < NUM_SURFACES; in++) {
2057 if (d->guest_surfaces.cmds[in] == 0) {
2058 continue;
2059 }
2060 cmds[out].cmd.data = d->guest_surfaces.cmds[in];
2061 cmds[out].cmd.type = QXL_CMD_SURFACE;
2062 cmds[out].group_id = MEMSLOT_GROUP_GUEST;
2063 out++;
2064 }
30f6da66
YH
2065 if (d->guest_cursor) {
2066 cmds[out].cmd.data = d->guest_cursor;
2067 cmds[out].cmd.type = QXL_CMD_CURSOR;
2068 cmds[out].group_id = MEMSLOT_GROUP_GUEST;
2069 out++;
2070 }
aee32bf3 2071 qxl_spice_loadvm_commands(d, cmds, out);
7267c094 2072 g_free(cmds);
b75c7105
AL
2073 if (d->guest_monitors_config) {
2074 qxl_spice_monitors_config_async(d, 1);
2075 }
a19cbfb3
GH
2076 break;
2077 case QXL_MODE_COMPAT:
54825d2e
AL
2078 /* note: no need to call qxl_create_memslots, qxl_set_mode
2079 * creates the mem slot. */
a19cbfb3
GH
2080 qxl_set_mode(d, d->shadow_rom.mode, 1);
2081 break;
2082 }
a19cbfb3
GH
2083 return 0;
2084}
2085
b67737a6 2086#define QXL_SAVE_VERSION 21
a19cbfb3 2087
b75c7105
AL
2088static bool qxl_monitors_config_needed(void *opaque)
2089{
2090 PCIQXLDevice *qxl = opaque;
2091
2092 return qxl->guest_monitors_config != 0;
2093}
2094
2095
a19cbfb3
GH
2096static VMStateDescription qxl_memslot = {
2097 .name = "qxl-memslot",
2098 .version_id = QXL_SAVE_VERSION,
2099 .minimum_version_id = QXL_SAVE_VERSION,
2100 .fields = (VMStateField[]) {
2101 VMSTATE_UINT64(slot.mem_start, struct guest_slots),
2102 VMSTATE_UINT64(slot.mem_end, struct guest_slots),
2103 VMSTATE_UINT32(active, struct guest_slots),
2104 VMSTATE_END_OF_LIST()
2105 }
2106};
2107
2108static VMStateDescription qxl_surface = {
2109 .name = "qxl-surface",
2110 .version_id = QXL_SAVE_VERSION,
2111 .minimum_version_id = QXL_SAVE_VERSION,
2112 .fields = (VMStateField[]) {
2113 VMSTATE_UINT32(width, QXLSurfaceCreate),
2114 VMSTATE_UINT32(height, QXLSurfaceCreate),
2115 VMSTATE_INT32(stride, QXLSurfaceCreate),
2116 VMSTATE_UINT32(format, QXLSurfaceCreate),
2117 VMSTATE_UINT32(position, QXLSurfaceCreate),
2118 VMSTATE_UINT32(mouse_mode, QXLSurfaceCreate),
2119 VMSTATE_UINT32(flags, QXLSurfaceCreate),
2120 VMSTATE_UINT32(type, QXLSurfaceCreate),
2121 VMSTATE_UINT64(mem, QXLSurfaceCreate),
2122 VMSTATE_END_OF_LIST()
2123 }
2124};
2125
b75c7105
AL
2126static VMStateDescription qxl_vmstate_monitors_config = {
2127 .name = "qxl/monitors-config",
2128 .version_id = 1,
2129 .minimum_version_id = 1,
2130 .fields = (VMStateField[]) {
2131 VMSTATE_UINT64(guest_monitors_config, PCIQXLDevice),
2132 VMSTATE_END_OF_LIST()
2133 },
2134};
2135
a19cbfb3
GH
2136static VMStateDescription qxl_vmstate = {
2137 .name = "qxl",
2138 .version_id = QXL_SAVE_VERSION,
2139 .minimum_version_id = QXL_SAVE_VERSION,
2140 .pre_save = qxl_pre_save,
2141 .pre_load = qxl_pre_load,
2142 .post_load = qxl_post_load,
b75c7105 2143 .fields = (VMStateField[]) {
a19cbfb3
GH
2144 VMSTATE_PCI_DEVICE(pci, PCIQXLDevice),
2145 VMSTATE_STRUCT(vga, PCIQXLDevice, 0, vmstate_vga_common, VGACommonState),
2146 VMSTATE_UINT32(shadow_rom.mode, PCIQXLDevice),
2147 VMSTATE_UINT32(num_free_res, PCIQXLDevice),
2148 VMSTATE_UINT32(last_release_offset, PCIQXLDevice),
2149 VMSTATE_UINT32(mode, PCIQXLDevice),
2150 VMSTATE_UINT32(ssd.unique, PCIQXLDevice),
b67737a6
GH
2151 VMSTATE_INT32_EQUAL(num_memslots, PCIQXLDevice),
2152 VMSTATE_STRUCT_ARRAY(guest_slots, PCIQXLDevice, NUM_MEMSLOTS, 0,
2153 qxl_memslot, struct guest_slots),
2154 VMSTATE_STRUCT(guest_primary.surface, PCIQXLDevice, 0,
2155 qxl_surface, QXLSurfaceCreate),
2156 VMSTATE_INT32_EQUAL(num_surfaces, PCIQXLDevice),
2157 VMSTATE_ARRAY(guest_surfaces.cmds, PCIQXLDevice, NUM_SURFACES, 0,
2158 vmstate_info_uint64, uint64_t),
2159 VMSTATE_UINT64(guest_cursor, PCIQXLDevice),
a19cbfb3
GH
2160 VMSTATE_END_OF_LIST()
2161 },
b75c7105
AL
2162 .subsections = (VMStateSubsection[]) {
2163 {
2164 .vmsd = &qxl_vmstate_monitors_config,
2165 .needed = qxl_monitors_config_needed,
2166 }, {
2167 /* empty */
2168 }
2169 }
a19cbfb3
GH
2170};
2171
78e60ba5
GH
2172static Property qxl_properties[] = {
2173 DEFINE_PROP_UINT32("ram_size", PCIQXLDevice, vga.vram_size,
2174 64 * 1024 * 1024),
6f2b175a 2175 DEFINE_PROP_UINT32("vram_size", PCIQXLDevice, vram32_size,
78e60ba5
GH
2176 64 * 1024 * 1024),
2177 DEFINE_PROP_UINT32("revision", PCIQXLDevice, revision,
2178 QXL_DEFAULT_REVISION),
2179 DEFINE_PROP_UINT32("debug", PCIQXLDevice, debug, 0),
2180 DEFINE_PROP_UINT32("guestdebug", PCIQXLDevice, guestdebug, 0),
2181 DEFINE_PROP_UINT32("cmdlog", PCIQXLDevice, cmdlog, 0),
017438ee 2182 DEFINE_PROP_UINT32("ram_size_mb", PCIQXLDevice, ram_size_mb, -1),
79ce3567
AL
2183 DEFINE_PROP_UINT32("vram_size_mb", PCIQXLDevice, vram32_size_mb, -1),
2184 DEFINE_PROP_UINT32("vram64_size_mb", PCIQXLDevice, vram_size_mb, -1),
9e56edcf 2185 DEFINE_PROP_UINT32("vgamem_mb", PCIQXLDevice, vgamem_size_mb, 16),
78e60ba5
GH
2186 DEFINE_PROP_END_OF_LIST(),
2187};
2188
40021f08
AL
2189static void qxl_primary_class_init(ObjectClass *klass, void *data)
2190{
39bffca2 2191 DeviceClass *dc = DEVICE_CLASS(klass);
40021f08
AL
2192 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
2193
2194 k->no_hotplug = 1;
2195 k->init = qxl_init_primary;
2196 k->romfile = "vgabios-qxl.bin";
2197 k->vendor_id = REDHAT_PCI_VENDOR_ID;
2198 k->device_id = QXL_DEVICE_ID_STABLE;
2199 k->class_id = PCI_CLASS_DISPLAY_VGA;
39bffca2
AL
2200 dc->desc = "Spice QXL GPU (primary, vga compatible)";
2201 dc->reset = qxl_reset_handler;
2202 dc->vmsd = &qxl_vmstate;
2203 dc->props = qxl_properties;
40021f08
AL
2204}
2205
39bffca2
AL
2206static TypeInfo qxl_primary_info = {
2207 .name = "qxl-vga",
2208 .parent = TYPE_PCI_DEVICE,
2209 .instance_size = sizeof(PCIQXLDevice),
2210 .class_init = qxl_primary_class_init,
a19cbfb3
GH
2211};
2212
40021f08
AL
2213static void qxl_secondary_class_init(ObjectClass *klass, void *data)
2214{
39bffca2 2215 DeviceClass *dc = DEVICE_CLASS(klass);
40021f08
AL
2216 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
2217
2218 k->init = qxl_init_secondary;
2219 k->vendor_id = REDHAT_PCI_VENDOR_ID;
2220 k->device_id = QXL_DEVICE_ID_STABLE;
2221 k->class_id = PCI_CLASS_DISPLAY_OTHER;
39bffca2
AL
2222 dc->desc = "Spice QXL GPU (secondary)";
2223 dc->reset = qxl_reset_handler;
2224 dc->vmsd = &qxl_vmstate;
2225 dc->props = qxl_properties;
40021f08
AL
2226}
2227
39bffca2
AL
2228static TypeInfo qxl_secondary_info = {
2229 .name = "qxl",
2230 .parent = TYPE_PCI_DEVICE,
2231 .instance_size = sizeof(PCIQXLDevice),
2232 .class_init = qxl_secondary_class_init,
a19cbfb3
GH
2233};
2234
83f7d43a 2235static void qxl_register_types(void)
a19cbfb3 2236{
39bffca2
AL
2237 type_register_static(&qxl_primary_info);
2238 type_register_static(&qxl_secondary_info);
a19cbfb3
GH
2239}
2240
83f7d43a 2241type_init(qxl_register_types)