]> git.proxmox.com Git - qemu.git/blame - hw/scsi/esp.c
rng-egd: remove redundant free
[qemu.git] / hw / scsi / esp.c
CommitLineData
6f7e9aec 1/*
67e999be 2 * QEMU ESP/NCR53C9x emulation
5fafdf24 3 *
4e9aec74 4 * Copyright (c) 2005-2006 Fabrice Bellard
fabaaf1d 5 * Copyright (c) 2012 Herve Poussineau
5fafdf24 6 *
6f7e9aec
FB
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
24 */
5d20fa6b 25
83c9f4ca 26#include "hw/sysbus.h"
0d09e41a 27#include "hw/scsi/esp.h"
bf4b9889 28#include "trace.h"
1de7afc9 29#include "qemu/log.h"
6f7e9aec 30
67e999be 31/*
5ad6bb97
BS
32 * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O),
33 * also produced as NCR89C100. See
67e999be
FB
34 * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt
35 * and
36 * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt
37 */
38
c73f96fd
BS
39static void esp_raise_irq(ESPState *s)
40{
41 if (!(s->rregs[ESP_RSTAT] & STAT_INT)) {
42 s->rregs[ESP_RSTAT] |= STAT_INT;
43 qemu_irq_raise(s->irq);
bf4b9889 44 trace_esp_raise_irq();
c73f96fd
BS
45 }
46}
47
48static void esp_lower_irq(ESPState *s)
49{
50 if (s->rregs[ESP_RSTAT] & STAT_INT) {
51 s->rregs[ESP_RSTAT] &= ~STAT_INT;
52 qemu_irq_lower(s->irq);
bf4b9889 53 trace_esp_lower_irq();
c73f96fd
BS
54 }
55}
56
9c7e23fc 57void esp_dma_enable(ESPState *s, int irq, int level)
73d74342 58{
73d74342
BS
59 if (level) {
60 s->dma_enabled = 1;
bf4b9889 61 trace_esp_dma_enable();
73d74342
BS
62 if (s->dma_cb) {
63 s->dma_cb(s);
64 s->dma_cb = NULL;
65 }
66 } else {
bf4b9889 67 trace_esp_dma_disable();
73d74342
BS
68 s->dma_enabled = 0;
69 }
70}
71
9c7e23fc 72void esp_request_cancelled(SCSIRequest *req)
94d3f98a 73{
e6810db8 74 ESPState *s = req->hba_private;
94d3f98a
PB
75
76 if (req == s->current_req) {
77 scsi_req_unref(s->current_req);
78 s->current_req = NULL;
79 s->current_dev = NULL;
80 }
81}
82
22548760 83static uint32_t get_cmd(ESPState *s, uint8_t *buf)
2f275b8f 84{
a917d384 85 uint32_t dmalen;
2f275b8f
FB
86 int target;
87
8dea1dd4 88 target = s->wregs[ESP_WBUSID] & BUSID_DID;
4f6200f0 89 if (s->dma) {
9ea73f8b
PB
90 dmalen = s->rregs[ESP_TCLO];
91 dmalen |= s->rregs[ESP_TCMID] << 8;
92 dmalen |= s->rregs[ESP_TCHI] << 16;
8b17de88 93 s->dma_memory_read(s->dma_opaque, buf, dmalen);
4f6200f0 94 } else {
fc4d65da
BS
95 dmalen = s->ti_size;
96 memcpy(buf, s->ti_buf, dmalen);
75ef8496 97 buf[0] = buf[2] >> 5;
4f6200f0 98 }
bf4b9889 99 trace_esp_get_cmd(dmalen, target);
2e5d83bb 100
2f275b8f 101 s->ti_size = 0;
4f6200f0
FB
102 s->ti_rptr = 0;
103 s->ti_wptr = 0;
2f275b8f 104
429bef69 105 if (s->current_req) {
a917d384 106 /* Started a new command before the old one finished. Cancel it. */
94d3f98a 107 scsi_req_cancel(s->current_req);
a917d384
PB
108 s->async_len = 0;
109 }
110
0d3545e7 111 s->current_dev = scsi_device_find(&s->bus, 0, target, 0);
f48a7a6e 112 if (!s->current_dev) {
2e5d83bb 113 // No such drive
c73f96fd 114 s->rregs[ESP_RSTAT] = 0;
5ad6bb97
BS
115 s->rregs[ESP_RINTR] = INTR_DC;
116 s->rregs[ESP_RSEQ] = SEQ_0;
c73f96fd 117 esp_raise_irq(s);
f930d07e 118 return 0;
2f275b8f 119 }
9f149aa9
PB
120 return dmalen;
121}
122
f2818f22 123static void do_busid_cmd(ESPState *s, uint8_t *buf, uint8_t busid)
9f149aa9
PB
124{
125 int32_t datalen;
126 int lun;
f48a7a6e 127 SCSIDevice *current_lun;
9f149aa9 128
bf4b9889 129 trace_esp_do_busid_cmd(busid);
f2818f22 130 lun = busid & 7;
0d3545e7 131 current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, lun);
e6810db8 132 s->current_req = scsi_req_new(current_lun, 0, lun, buf, s);
c39ce112 133 datalen = scsi_req_enqueue(s->current_req);
67e999be
FB
134 s->ti_size = datalen;
135 if (datalen != 0) {
c73f96fd 136 s->rregs[ESP_RSTAT] = STAT_TC;
a917d384 137 s->dma_left = 0;
6787f5fa 138 s->dma_counter = 0;
2e5d83bb 139 if (datalen > 0) {
5ad6bb97 140 s->rregs[ESP_RSTAT] |= STAT_DI;
2e5d83bb 141 } else {
5ad6bb97 142 s->rregs[ESP_RSTAT] |= STAT_DO;
b9788fc4 143 }
ad3376cc 144 scsi_req_continue(s->current_req);
2f275b8f 145 }
5ad6bb97
BS
146 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
147 s->rregs[ESP_RSEQ] = SEQ_CD;
c73f96fd 148 esp_raise_irq(s);
2f275b8f
FB
149}
150
f2818f22
AT
151static void do_cmd(ESPState *s, uint8_t *buf)
152{
153 uint8_t busid = buf[0];
154
155 do_busid_cmd(s, &buf[1], busid);
156}
157
9f149aa9
PB
158static void handle_satn(ESPState *s)
159{
160 uint8_t buf[32];
161 int len;
162
1b26eaa1 163 if (s->dma && !s->dma_enabled) {
73d74342
BS
164 s->dma_cb = handle_satn;
165 return;
166 }
9f149aa9
PB
167 len = get_cmd(s, buf);
168 if (len)
169 do_cmd(s, buf);
170}
171
f2818f22
AT
172static void handle_s_without_atn(ESPState *s)
173{
174 uint8_t buf[32];
175 int len;
176
1b26eaa1 177 if (s->dma && !s->dma_enabled) {
73d74342
BS
178 s->dma_cb = handle_s_without_atn;
179 return;
180 }
f2818f22
AT
181 len = get_cmd(s, buf);
182 if (len) {
183 do_busid_cmd(s, buf, 0);
184 }
185}
186
9f149aa9
PB
187static void handle_satn_stop(ESPState *s)
188{
1b26eaa1 189 if (s->dma && !s->dma_enabled) {
73d74342
BS
190 s->dma_cb = handle_satn_stop;
191 return;
192 }
9f149aa9
PB
193 s->cmdlen = get_cmd(s, s->cmdbuf);
194 if (s->cmdlen) {
bf4b9889 195 trace_esp_handle_satn_stop(s->cmdlen);
9f149aa9 196 s->do_cmd = 1;
c73f96fd 197 s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD;
5ad6bb97
BS
198 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
199 s->rregs[ESP_RSEQ] = SEQ_CD;
c73f96fd 200 esp_raise_irq(s);
9f149aa9
PB
201 }
202}
203
0fc5c15a 204static void write_response(ESPState *s)
2f275b8f 205{
bf4b9889 206 trace_esp_write_response(s->status);
3944966d 207 s->ti_buf[0] = s->status;
0fc5c15a 208 s->ti_buf[1] = 0;
4f6200f0 209 if (s->dma) {
8b17de88 210 s->dma_memory_write(s->dma_opaque, s->ti_buf, 2);
c73f96fd 211 s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST;
5ad6bb97
BS
212 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
213 s->rregs[ESP_RSEQ] = SEQ_CD;
4f6200f0 214 } else {
f930d07e
BS
215 s->ti_size = 2;
216 s->ti_rptr = 0;
217 s->ti_wptr = 0;
5ad6bb97 218 s->rregs[ESP_RFLAGS] = 2;
4f6200f0 219 }
c73f96fd 220 esp_raise_irq(s);
2f275b8f 221}
4f6200f0 222
a917d384
PB
223static void esp_dma_done(ESPState *s)
224{
c73f96fd 225 s->rregs[ESP_RSTAT] |= STAT_TC;
5ad6bb97
BS
226 s->rregs[ESP_RINTR] = INTR_BS;
227 s->rregs[ESP_RSEQ] = 0;
228 s->rregs[ESP_RFLAGS] = 0;
229 s->rregs[ESP_TCLO] = 0;
230 s->rregs[ESP_TCMID] = 0;
9ea73f8b 231 s->rregs[ESP_TCHI] = 0;
c73f96fd 232 esp_raise_irq(s);
a917d384
PB
233}
234
4d611c9a
PB
235static void esp_do_dma(ESPState *s)
236{
67e999be 237 uint32_t len;
4d611c9a 238 int to_device;
a917d384 239
67e999be 240 to_device = (s->ti_size < 0);
a917d384 241 len = s->dma_left;
4d611c9a 242 if (s->do_cmd) {
bf4b9889 243 trace_esp_do_dma(s->cmdlen, len);
8b17de88 244 s->dma_memory_read(s->dma_opaque, &s->cmdbuf[s->cmdlen], len);
4d611c9a
PB
245 s->ti_size = 0;
246 s->cmdlen = 0;
247 s->do_cmd = 0;
248 do_cmd(s, s->cmdbuf);
249 return;
a917d384
PB
250 }
251 if (s->async_len == 0) {
252 /* Defer until data is available. */
253 return;
254 }
255 if (len > s->async_len) {
256 len = s->async_len;
257 }
258 if (to_device) {
8b17de88 259 s->dma_memory_read(s->dma_opaque, s->async_buf, len);
4d611c9a 260 } else {
8b17de88 261 s->dma_memory_write(s->dma_opaque, s->async_buf, len);
a917d384 262 }
a917d384
PB
263 s->dma_left -= len;
264 s->async_buf += len;
265 s->async_len -= len;
6787f5fa
PB
266 if (to_device)
267 s->ti_size += len;
268 else
269 s->ti_size -= len;
a917d384 270 if (s->async_len == 0) {
ad3376cc
PB
271 scsi_req_continue(s->current_req);
272 /* If there is still data to be read from the device then
273 complete the DMA operation immediately. Otherwise defer
274 until the scsi layer has completed. */
275 if (to_device || s->dma_left != 0 || s->ti_size == 0) {
276 return;
4d611c9a 277 }
a917d384 278 }
ad3376cc
PB
279
280 /* Partially filled a scsi buffer. Complete immediately. */
281 esp_dma_done(s);
4d611c9a
PB
282}
283
9c7e23fc 284void esp_command_complete(SCSIRequest *req, uint32_t status,
01e95455 285 size_t resid)
2e5d83bb 286{
e6810db8 287 ESPState *s = req->hba_private;
2e5d83bb 288
bf4b9889 289 trace_esp_command_complete();
c6df7102 290 if (s->ti_size != 0) {
bf4b9889 291 trace_esp_command_complete_unexpected();
c6df7102
PB
292 }
293 s->ti_size = 0;
294 s->dma_left = 0;
295 s->async_len = 0;
aba1f023 296 if (status) {
bf4b9889 297 trace_esp_command_complete_fail();
c6df7102 298 }
aba1f023 299 s->status = status;
c6df7102
PB
300 s->rregs[ESP_RSTAT] = STAT_ST;
301 esp_dma_done(s);
302 if (s->current_req) {
303 scsi_req_unref(s->current_req);
304 s->current_req = NULL;
305 s->current_dev = NULL;
306 }
307}
308
9c7e23fc 309void esp_transfer_data(SCSIRequest *req, uint32_t len)
c6df7102 310{
e6810db8 311 ESPState *s = req->hba_private;
c6df7102 312
bf4b9889 313 trace_esp_transfer_data(s->dma_left, s->ti_size);
aba1f023 314 s->async_len = len;
c6df7102
PB
315 s->async_buf = scsi_req_get_buf(req);
316 if (s->dma_left) {
317 esp_do_dma(s);
318 } else if (s->dma_counter != 0 && s->ti_size <= 0) {
319 /* If this was the last part of a DMA transfer then the
320 completion interrupt is deferred to here. */
a917d384 321 esp_dma_done(s);
4d611c9a 322 }
2e5d83bb
PB
323}
324
2f275b8f
FB
325static void handle_ti(ESPState *s)
326{
4d611c9a 327 uint32_t dmalen, minlen;
2f275b8f 328
7246e160
HP
329 if (s->dma && !s->dma_enabled) {
330 s->dma_cb = handle_ti;
331 return;
332 }
333
9ea73f8b
PB
334 dmalen = s->rregs[ESP_TCLO];
335 dmalen |= s->rregs[ESP_TCMID] << 8;
336 dmalen |= s->rregs[ESP_TCHI] << 16;
db59203d
PB
337 if (dmalen==0) {
338 dmalen=0x10000;
339 }
6787f5fa 340 s->dma_counter = dmalen;
db59203d 341
9f149aa9
PB
342 if (s->do_cmd)
343 minlen = (dmalen < 32) ? dmalen : 32;
67e999be
FB
344 else if (s->ti_size < 0)
345 minlen = (dmalen < -s->ti_size) ? dmalen : -s->ti_size;
9f149aa9
PB
346 else
347 minlen = (dmalen < s->ti_size) ? dmalen : s->ti_size;
bf4b9889 348 trace_esp_handle_ti(minlen);
4f6200f0 349 if (s->dma) {
4d611c9a 350 s->dma_left = minlen;
5ad6bb97 351 s->rregs[ESP_RSTAT] &= ~STAT_TC;
4d611c9a 352 esp_do_dma(s);
9f149aa9 353 } else if (s->do_cmd) {
bf4b9889 354 trace_esp_handle_ti_cmd(s->cmdlen);
9f149aa9
PB
355 s->ti_size = 0;
356 s->cmdlen = 0;
357 s->do_cmd = 0;
358 do_cmd(s, s->cmdbuf);
359 return;
360 }
2f275b8f
FB
361}
362
9c7e23fc 363void esp_hard_reset(ESPState *s)
6f7e9aec 364{
5aca8c3b
BS
365 memset(s->rregs, 0, ESP_REGS);
366 memset(s->wregs, 0, ESP_REGS);
d32e4b3d 367 s->rregs[ESP_TCHI] = s->chip_id;
4e9aec74
PB
368 s->ti_size = 0;
369 s->ti_rptr = 0;
370 s->ti_wptr = 0;
4e9aec74 371 s->dma = 0;
9f149aa9 372 s->do_cmd = 0;
73d74342 373 s->dma_cb = NULL;
8dea1dd4
BS
374
375 s->rregs[ESP_CFG1] = 7;
6f7e9aec
FB
376}
377
a391fdbc 378static void esp_soft_reset(ESPState *s)
85948643 379{
85948643 380 qemu_irq_lower(s->irq);
a391fdbc 381 esp_hard_reset(s);
85948643
BS
382}
383
a391fdbc 384static void parent_esp_reset(ESPState *s, int irq, int level)
2d069bab 385{
85948643 386 if (level) {
a391fdbc 387 esp_soft_reset(s);
85948643 388 }
2d069bab
BS
389}
390
9c7e23fc 391uint64_t esp_reg_read(ESPState *s, uint32_t saddr)
73d74342 392{
a391fdbc 393 uint32_t old_val;
73d74342 394
bf4b9889 395 trace_esp_mem_readb(saddr, s->rregs[saddr]);
6f7e9aec 396 switch (saddr) {
5ad6bb97 397 case ESP_FIFO:
f930d07e
BS
398 if (s->ti_size > 0) {
399 s->ti_size--;
5ad6bb97 400 if ((s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) {
8dea1dd4 401 /* Data out. */
3af4e9aa
HP
402 qemu_log_mask(LOG_UNIMP,
403 "esp: PIO data read not implemented\n");
5ad6bb97 404 s->rregs[ESP_FIFO] = 0;
2e5d83bb 405 } else {
5ad6bb97 406 s->rregs[ESP_FIFO] = s->ti_buf[s->ti_rptr++];
2e5d83bb 407 }
c73f96fd 408 esp_raise_irq(s);
f930d07e
BS
409 }
410 if (s->ti_size == 0) {
4f6200f0
FB
411 s->ti_rptr = 0;
412 s->ti_wptr = 0;
413 }
f930d07e 414 break;
5ad6bb97 415 case ESP_RINTR:
2814df28
BS
416 /* Clear sequence step, interrupt register and all status bits
417 except TC */
418 old_val = s->rregs[ESP_RINTR];
419 s->rregs[ESP_RINTR] = 0;
420 s->rregs[ESP_RSTAT] &= ~STAT_TC;
421 s->rregs[ESP_RSEQ] = SEQ_CD;
c73f96fd 422 esp_lower_irq(s);
2814df28
BS
423
424 return old_val;
6f7e9aec 425 default:
f930d07e 426 break;
6f7e9aec 427 }
2f275b8f 428 return s->rregs[saddr];
6f7e9aec
FB
429}
430
9c7e23fc 431void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val)
6f7e9aec 432{
bf4b9889 433 trace_esp_mem_writeb(saddr, s->wregs[saddr], val);
6f7e9aec 434 switch (saddr) {
5ad6bb97
BS
435 case ESP_TCLO:
436 case ESP_TCMID:
9ea73f8b 437 case ESP_TCHI:
5ad6bb97 438 s->rregs[ESP_RSTAT] &= ~STAT_TC;
4f6200f0 439 break;
5ad6bb97 440 case ESP_FIFO:
9f149aa9
PB
441 if (s->do_cmd) {
442 s->cmdbuf[s->cmdlen++] = val & 0xff;
8dea1dd4 443 } else if (s->ti_size == TI_BUFSZ - 1) {
3af4e9aa 444 trace_esp_error_fifo_overrun();
2e5d83bb
PB
445 } else {
446 s->ti_size++;
447 s->ti_buf[s->ti_wptr++] = val & 0xff;
448 }
f930d07e 449 break;
5ad6bb97 450 case ESP_CMD:
4f6200f0 451 s->rregs[saddr] = val;
5ad6bb97 452 if (val & CMD_DMA) {
f930d07e 453 s->dma = 1;
6787f5fa 454 /* Reload DMA counter. */
5ad6bb97
BS
455 s->rregs[ESP_TCLO] = s->wregs[ESP_TCLO];
456 s->rregs[ESP_TCMID] = s->wregs[ESP_TCMID];
9ea73f8b 457 s->rregs[ESP_TCHI] = s->wregs[ESP_TCHI];
f930d07e
BS
458 } else {
459 s->dma = 0;
460 }
5ad6bb97
BS
461 switch(val & CMD_CMD) {
462 case CMD_NOP:
bf4b9889 463 trace_esp_mem_writeb_cmd_nop(val);
f930d07e 464 break;
5ad6bb97 465 case CMD_FLUSH:
bf4b9889 466 trace_esp_mem_writeb_cmd_flush(val);
9e61bde5 467 //s->ti_size = 0;
5ad6bb97
BS
468 s->rregs[ESP_RINTR] = INTR_FC;
469 s->rregs[ESP_RSEQ] = 0;
a214c598 470 s->rregs[ESP_RFLAGS] = 0;
f930d07e 471 break;
5ad6bb97 472 case CMD_RESET:
bf4b9889 473 trace_esp_mem_writeb_cmd_reset(val);
a391fdbc 474 esp_soft_reset(s);
f930d07e 475 break;
5ad6bb97 476 case CMD_BUSRESET:
bf4b9889 477 trace_esp_mem_writeb_cmd_bus_reset(val);
5ad6bb97
BS
478 s->rregs[ESP_RINTR] = INTR_RST;
479 if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) {
c73f96fd 480 esp_raise_irq(s);
9e61bde5 481 }
f930d07e 482 break;
5ad6bb97 483 case CMD_TI:
f930d07e
BS
484 handle_ti(s);
485 break;
5ad6bb97 486 case CMD_ICCS:
bf4b9889 487 trace_esp_mem_writeb_cmd_iccs(val);
f930d07e 488 write_response(s);
4bf5801d
BS
489 s->rregs[ESP_RINTR] = INTR_FC;
490 s->rregs[ESP_RSTAT] |= STAT_MI;
f930d07e 491 break;
5ad6bb97 492 case CMD_MSGACC:
bf4b9889 493 trace_esp_mem_writeb_cmd_msgacc(val);
5ad6bb97
BS
494 s->rregs[ESP_RINTR] = INTR_DC;
495 s->rregs[ESP_RSEQ] = 0;
4e2a68c1
AT
496 s->rregs[ESP_RFLAGS] = 0;
497 esp_raise_irq(s);
f930d07e 498 break;
0fd0eb21 499 case CMD_PAD:
bf4b9889 500 trace_esp_mem_writeb_cmd_pad(val);
0fd0eb21
BS
501 s->rregs[ESP_RSTAT] = STAT_TC;
502 s->rregs[ESP_RINTR] = INTR_FC;
503 s->rregs[ESP_RSEQ] = 0;
504 break;
5ad6bb97 505 case CMD_SATN:
bf4b9889 506 trace_esp_mem_writeb_cmd_satn(val);
f930d07e 507 break;
6915bff1
HP
508 case CMD_RSTATN:
509 trace_esp_mem_writeb_cmd_rstatn(val);
510 break;
5e1e0a3b 511 case CMD_SEL:
bf4b9889 512 trace_esp_mem_writeb_cmd_sel(val);
f2818f22 513 handle_s_without_atn(s);
5e1e0a3b 514 break;
5ad6bb97 515 case CMD_SELATN:
bf4b9889 516 trace_esp_mem_writeb_cmd_selatn(val);
f930d07e
BS
517 handle_satn(s);
518 break;
5ad6bb97 519 case CMD_SELATNS:
bf4b9889 520 trace_esp_mem_writeb_cmd_selatns(val);
f930d07e
BS
521 handle_satn_stop(s);
522 break;
5ad6bb97 523 case CMD_ENSEL:
bf4b9889 524 trace_esp_mem_writeb_cmd_ensel(val);
e3926838 525 s->rregs[ESP_RINTR] = 0;
74ec6048 526 break;
6fe84c18
HP
527 case CMD_DISSEL:
528 trace_esp_mem_writeb_cmd_dissel(val);
529 s->rregs[ESP_RINTR] = 0;
530 esp_raise_irq(s);
531 break;
f930d07e 532 default:
3af4e9aa 533 trace_esp_error_unhandled_command(val);
f930d07e
BS
534 break;
535 }
536 break;
5ad6bb97 537 case ESP_WBUSID ... ESP_WSYNO:
f930d07e 538 break;
5ad6bb97 539 case ESP_CFG1:
9ea73f8b
PB
540 case ESP_CFG2: case ESP_CFG3:
541 case ESP_RES3: case ESP_RES4:
4f6200f0
FB
542 s->rregs[saddr] = val;
543 break;
5ad6bb97 544 case ESP_WCCF ... ESP_WTEST:
4f6200f0 545 break;
6f7e9aec 546 default:
3af4e9aa 547 trace_esp_error_invalid_write(val, saddr);
8dea1dd4 548 return;
6f7e9aec 549 }
2f275b8f 550 s->wregs[saddr] = val;
6f7e9aec
FB
551}
552
a8170e5e 553static bool esp_mem_accepts(void *opaque, hwaddr addr,
67bb5314
AK
554 unsigned size, bool is_write)
555{
556 return (size == 1) || (is_write && size == 4);
557}
6f7e9aec 558
9c7e23fc 559const VMStateDescription vmstate_esp = {
cc9952f3
BS
560 .name ="esp",
561 .version_id = 3,
562 .minimum_version_id = 3,
563 .minimum_version_id_old = 3,
564 .fields = (VMStateField []) {
565 VMSTATE_BUFFER(rregs, ESPState),
566 VMSTATE_BUFFER(wregs, ESPState),
567 VMSTATE_INT32(ti_size, ESPState),
568 VMSTATE_UINT32(ti_rptr, ESPState),
569 VMSTATE_UINT32(ti_wptr, ESPState),
570 VMSTATE_BUFFER(ti_buf, ESPState),
3944966d 571 VMSTATE_UINT32(status, ESPState),
cc9952f3
BS
572 VMSTATE_UINT32(dma, ESPState),
573 VMSTATE_BUFFER(cmdbuf, ESPState),
574 VMSTATE_UINT32(cmdlen, ESPState),
575 VMSTATE_UINT32(do_cmd, ESPState),
576 VMSTATE_UINT32(dma_left, ESPState),
577 VMSTATE_END_OF_LIST()
578 }
579};
6f7e9aec 580
a71c7ec5
HT
581#define TYPE_ESP "esp"
582#define ESP(obj) OBJECT_CHECK(SysBusESPState, (obj), TYPE_ESP)
583
a391fdbc 584typedef struct {
a71c7ec5
HT
585 /*< private >*/
586 SysBusDevice parent_obj;
587 /*< public >*/
588
a391fdbc
HP
589 MemoryRegion iomem;
590 uint32_t it_shift;
591 ESPState esp;
592} SysBusESPState;
593
a8170e5e 594static void sysbus_esp_mem_write(void *opaque, hwaddr addr,
a391fdbc
HP
595 uint64_t val, unsigned int size)
596{
597 SysBusESPState *sysbus = opaque;
598 uint32_t saddr;
599
600 saddr = addr >> sysbus->it_shift;
601 esp_reg_write(&sysbus->esp, saddr, val);
602}
603
a8170e5e 604static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr,
a391fdbc
HP
605 unsigned int size)
606{
607 SysBusESPState *sysbus = opaque;
608 uint32_t saddr;
609
610 saddr = addr >> sysbus->it_shift;
611 return esp_reg_read(&sysbus->esp, saddr);
612}
613
614static const MemoryRegionOps sysbus_esp_mem_ops = {
615 .read = sysbus_esp_mem_read,
616 .write = sysbus_esp_mem_write,
617 .endianness = DEVICE_NATIVE_ENDIAN,
618 .valid.accepts = esp_mem_accepts,
619};
620
a8170e5e 621void esp_init(hwaddr espaddr, int it_shift,
ff9868ec
BS
622 ESPDMAMemoryReadWriteFunc dma_memory_read,
623 ESPDMAMemoryReadWriteFunc dma_memory_write,
73d74342
BS
624 void *dma_opaque, qemu_irq irq, qemu_irq *reset,
625 qemu_irq *dma_enable)
6f7e9aec 626{
cfb9de9c
PB
627 DeviceState *dev;
628 SysBusDevice *s;
a391fdbc 629 SysBusESPState *sysbus;
ee6847d1 630 ESPState *esp;
cfb9de9c 631
a71c7ec5
HT
632 dev = qdev_create(NULL, TYPE_ESP);
633 sysbus = ESP(dev);
a391fdbc 634 esp = &sysbus->esp;
ee6847d1
GH
635 esp->dma_memory_read = dma_memory_read;
636 esp->dma_memory_write = dma_memory_write;
637 esp->dma_opaque = dma_opaque;
a391fdbc 638 sysbus->it_shift = it_shift;
73d74342
BS
639 /* XXX for now until rc4030 has been changed to use DMA enable signal */
640 esp->dma_enabled = 1;
e23a1b33 641 qdev_init_nofail(dev);
1356b98d 642 s = SYS_BUS_DEVICE(dev);
cfb9de9c
PB
643 sysbus_connect_irq(s, 0, irq);
644 sysbus_mmio_map(s, 0, espaddr);
74ff8d90 645 *reset = qdev_get_gpio_in(dev, 0);
73d74342 646 *dma_enable = qdev_get_gpio_in(dev, 1);
cfb9de9c 647}
6f7e9aec 648
afd4030c
PB
649static const struct SCSIBusInfo esp_scsi_info = {
650 .tcq = false,
7e0380b9
PB
651 .max_target = ESP_MAX_DEVS,
652 .max_lun = 7,
afd4030c 653
c6df7102 654 .transfer_data = esp_transfer_data,
94d3f98a
PB
655 .complete = esp_command_complete,
656 .cancel = esp_request_cancelled
cfdc1bb0
PB
657};
658
a391fdbc 659static void sysbus_esp_gpio_demux(void *opaque, int irq, int level)
cfb9de9c 660{
a71c7ec5 661 SysBusESPState *sysbus = ESP(opaque);
a391fdbc
HP
662 ESPState *s = &sysbus->esp;
663
664 switch (irq) {
665 case 0:
666 parent_esp_reset(s, irq, level);
667 break;
668 case 1:
669 esp_dma_enable(opaque, irq, level);
670 break;
671 }
672}
673
b09318ca 674static void sysbus_esp_realize(DeviceState *dev, Error **errp)
a391fdbc 675{
b09318ca 676 SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
a71c7ec5 677 SysBusESPState *sysbus = ESP(dev);
a391fdbc 678 ESPState *s = &sysbus->esp;
caad4eb3 679 Error *err = NULL;
6f7e9aec 680
b09318ca 681 sysbus_init_irq(sbd, &s->irq);
a391fdbc 682 assert(sysbus->it_shift != -1);
6f7e9aec 683
d32e4b3d 684 s->chip_id = TCHI_FAS100A;
29776739
PB
685 memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops,
686 sysbus, "esp", ESP_REGS << sysbus->it_shift);
b09318ca 687 sysbus_init_mmio(sbd, &sysbus->iomem);
6f7e9aec 688
b09318ca 689 qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2);
2d069bab 690
b1187b51 691 scsi_bus_new(&s->bus, sizeof(s->bus), dev, &esp_scsi_info, NULL);
caad4eb3
AF
692 scsi_bus_legacy_handle_cmdline(&s->bus, &err);
693 if (err != NULL) {
694 error_propagate(errp, err);
b09318ca
HT
695 return;
696 }
67e999be 697}
cfb9de9c 698
a391fdbc
HP
699static void sysbus_esp_hard_reset(DeviceState *dev)
700{
a71c7ec5 701 SysBusESPState *sysbus = ESP(dev);
a391fdbc
HP
702 esp_hard_reset(&sysbus->esp);
703}
704
705static const VMStateDescription vmstate_sysbus_esp_scsi = {
706 .name = "sysbusespscsi",
707 .version_id = 0,
708 .minimum_version_id = 0,
709 .minimum_version_id_old = 0,
710 .fields = (VMStateField[]) {
711 VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState),
712 VMSTATE_END_OF_LIST()
713 }
999e12bb
AL
714};
715
a391fdbc 716static void sysbus_esp_class_init(ObjectClass *klass, void *data)
999e12bb 717{
39bffca2 718 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 719
b09318ca 720 dc->realize = sysbus_esp_realize;
a391fdbc
HP
721 dc->reset = sysbus_esp_hard_reset;
722 dc->vmsd = &vmstate_sysbus_esp_scsi;
125ee0ed 723 set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
999e12bb
AL
724}
725
1f077308 726static const TypeInfo sysbus_esp_info = {
a71c7ec5 727 .name = TYPE_ESP,
39bffca2 728 .parent = TYPE_SYS_BUS_DEVICE,
a391fdbc
HP
729 .instance_size = sizeof(SysBusESPState),
730 .class_init = sysbus_esp_class_init,
63235df8
BS
731};
732
83f7d43a 733static void esp_register_types(void)
cfb9de9c 734{
a391fdbc 735 type_register_static(&sysbus_esp_info);
cfb9de9c
PB
736}
737
83f7d43a 738type_init(esp_register_types)