]> git.proxmox.com Git - qemu.git/blame - hw/serial.c
fix virtio_blk_inhdr comment
[qemu.git] / hw / serial.c
CommitLineData
80cabfad 1/*
81174dae 2 * QEMU 16550A UART emulation
5fafdf24 3 *
80cabfad 4 * Copyright (c) 2003-2004 Fabrice Bellard
81174dae 5 * Copyright (c) 2008 Citrix Systems, Inc.
5fafdf24 6 *
80cabfad
FB
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
24 */
87ecb68b
PB
25#include "hw.h"
26#include "qemu-char.h"
27#include "isa.h"
28#include "pc.h"
6936bfe5 29#include "qemu-timer.h"
80cabfad
FB
30
31//#define DEBUG_SERIAL
32
33#define UART_LCR_DLAB 0x80 /* Divisor latch access bit */
34
35#define UART_IER_MSI 0x08 /* Enable Modem status interrupt */
36#define UART_IER_RLSI 0x04 /* Enable receiver line status interrupt */
37#define UART_IER_THRI 0x02 /* Enable Transmitter holding register int. */
38#define UART_IER_RDI 0x01 /* Enable receiver data interrupt */
39
40#define UART_IIR_NO_INT 0x01 /* No interrupts pending */
41#define UART_IIR_ID 0x06 /* Mask for the interrupt ID */
42
43#define UART_IIR_MSI 0x00 /* Modem status interrupt */
44#define UART_IIR_THRI 0x02 /* Transmitter holding register empty */
45#define UART_IIR_RDI 0x04 /* Receiver data interrupt */
46#define UART_IIR_RLSI 0x06 /* Receiver line status interrupt */
81174dae
AL
47#define UART_IIR_CTI 0x0C /* Character Timeout Indication */
48
49#define UART_IIR_FENF 0x80 /* Fifo enabled, but not functionning */
50#define UART_IIR_FE 0xC0 /* Fifo enabled */
80cabfad
FB
51
52/*
53 * These are the definitions for the Modem Control Register
54 */
55#define UART_MCR_LOOP 0x10 /* Enable loopback test mode */
56#define UART_MCR_OUT2 0x08 /* Out2 complement */
57#define UART_MCR_OUT1 0x04 /* Out1 complement */
58#define UART_MCR_RTS 0x02 /* RTS complement */
59#define UART_MCR_DTR 0x01 /* DTR complement */
60
61/*
62 * These are the definitions for the Modem Status Register
63 */
64#define UART_MSR_DCD 0x80 /* Data Carrier Detect */
65#define UART_MSR_RI 0x40 /* Ring Indicator */
66#define UART_MSR_DSR 0x20 /* Data Set Ready */
67#define UART_MSR_CTS 0x10 /* Clear to Send */
68#define UART_MSR_DDCD 0x08 /* Delta DCD */
69#define UART_MSR_TERI 0x04 /* Trailing edge ring indicator */
70#define UART_MSR_DDSR 0x02 /* Delta DSR */
71#define UART_MSR_DCTS 0x01 /* Delta CTS */
72#define UART_MSR_ANY_DELTA 0x0F /* Any of the delta bits! */
73
74#define UART_LSR_TEMT 0x40 /* Transmitter empty */
75#define UART_LSR_THRE 0x20 /* Transmit-hold-register empty */
76#define UART_LSR_BI 0x10 /* Break interrupt indicator */
77#define UART_LSR_FE 0x08 /* Frame error indicator */
78#define UART_LSR_PE 0x04 /* Parity error indicator */
79#define UART_LSR_OE 0x02 /* Overrun error indicator */
80#define UART_LSR_DR 0x01 /* Receiver data ready */
81174dae 81#define UART_LSR_INT_ANY 0x1E /* Any of the lsr-interrupt-triggering status bits */
80cabfad 82
81174dae
AL
83/* Interrupt trigger levels. The byte-counts are for 16550A - in newer UARTs the byte-count for each ITL is higher. */
84
85#define UART_FCR_ITL_1 0x00 /* 1 byte ITL */
86#define UART_FCR_ITL_2 0x40 /* 4 bytes ITL */
87#define UART_FCR_ITL_3 0x80 /* 8 bytes ITL */
88#define UART_FCR_ITL_4 0xC0 /* 14 bytes ITL */
89
90#define UART_FCR_DMS 0x08 /* DMA Mode Select */
91#define UART_FCR_XFR 0x04 /* XMIT Fifo Reset */
92#define UART_FCR_RFR 0x02 /* RCVR Fifo Reset */
93#define UART_FCR_FE 0x01 /* FIFO Enable */
94
95#define UART_FIFO_LENGTH 16 /* 16550A Fifo Length */
96
97#define XMIT_FIFO 0
98#define RECV_FIFO 1
99#define MAX_XMIT_RETRY 4
100
101struct SerialFIFO {
102 uint8_t data[UART_FIFO_LENGTH];
103 uint8_t count;
104 uint8_t itl; /* Interrupt Trigger Level */
105 uint8_t tail;
106 uint8_t head;
107} typedef SerialFIFO;
6936bfe5 108
b41a2cd1 109struct SerialState {
508d92d0 110 uint16_t divider;
80cabfad 111 uint8_t rbr; /* receive register */
81174dae
AL
112 uint8_t thr; /* transmit holding register */
113 uint8_t tsr; /* transmit shift register */
80cabfad
FB
114 uint8_t ier;
115 uint8_t iir; /* read only */
116 uint8_t lcr;
117 uint8_t mcr;
118 uint8_t lsr; /* read only */
3e749fe1 119 uint8_t msr; /* read only */
80cabfad 120 uint8_t scr;
81174dae 121 uint8_t fcr;
80cabfad
FB
122 /* NOTE: this hidden state is necessary for tx irq generation as
123 it can be reset while reading iir */
124 int thr_ipending;
d537cf6c 125 qemu_irq irq;
82c643ff 126 CharDriverState *chr;
f8d179e3 127 int last_break_enable;
e5d13e2f 128 int it_shift;
b6cd0ea1 129 int baudbase;
81174dae
AL
130 int tsr_retry;
131
132 uint64_t last_xmit_ts; /* Time when the last byte was successfully sent out of the tsr */
133 SerialFIFO recv_fifo;
134 SerialFIFO xmit_fifo;
135
136 struct QEMUTimer *fifo_timeout_timer;
137 int timeout_ipending; /* timeout interrupt pending state */
138 struct QEMUTimer *transmit_timer;
139
140
141 uint64_t char_transmit_time; /* time to transmit a char in ticks*/
142 int poll_msl;
143
144 struct QEMUTimer *modem_status_poll;
b41a2cd1 145};
80cabfad 146
81174dae 147static void serial_receive1(void *opaque, const uint8_t *buf, int size);
b2a5160c 148
81174dae 149static void fifo_clear(SerialState *s, int fifo)
80cabfad 150{
81174dae
AL
151 SerialFIFO *f = (fifo) ? &s->recv_fifo : &s->xmit_fifo;
152 memset(f->data, 0, UART_FIFO_LENGTH);
153 f->count = 0;
154 f->head = 0;
155 f->tail = 0;
80cabfad
FB
156}
157
81174dae 158static int fifo_put(SerialState *s, int fifo, uint8_t chr)
6936bfe5 159{
81174dae 160 SerialFIFO *f = (fifo) ? &s->recv_fifo : &s->xmit_fifo;
6936bfe5 161
81174dae 162 f->data[f->head++] = chr;
6936bfe5 163
81174dae
AL
164 if (f->head == UART_FIFO_LENGTH)
165 f->head = 0;
166 f->count++;
167
168 return 1;
169}
170
171static uint8_t fifo_get(SerialState *s, int fifo)
172{
173 SerialFIFO *f = (fifo) ? &s->recv_fifo : &s->xmit_fifo;
174 uint8_t c;
175
176 if(f->count == 0)
177 return 0;
178
179 c = f->data[f->tail++];
180 if (f->tail == UART_FIFO_LENGTH)
181 f->tail = 0;
182 f->count--;
183
184 return c;
185}
6936bfe5 186
81174dae
AL
187static void serial_update_irq(SerialState *s)
188{
189 uint8_t tmp_iir = UART_IIR_NO_INT;
190
81174dae
AL
191 if ((s->ier & UART_IER_RLSI) && (s->lsr & UART_LSR_INT_ANY)) {
192 tmp_iir = UART_IIR_RLSI;
5628a626 193 } else if ((s->ier & UART_IER_RDI) && s->timeout_ipending) {
c9a33054
AZ
194 /* Note that(s->ier & UART_IER_RDI) can mask this interrupt,
195 * this is not in the specification but is observed on existing
196 * hardware. */
81174dae
AL
197 tmp_iir = UART_IIR_CTI;
198 } else if ((s->ier & UART_IER_RDI) && (s->lsr & UART_LSR_DR)) {
199 if (!(s->fcr & UART_FCR_FE)) {
200 tmp_iir = UART_IIR_RDI;
201 } else if (s->recv_fifo.count >= s->recv_fifo.itl) {
202 tmp_iir = UART_IIR_RDI;
203 }
204 } else if ((s->ier & UART_IER_THRI) && s->thr_ipending) {
205 tmp_iir = UART_IIR_THRI;
206 } else if ((s->ier & UART_IER_MSI) && (s->msr & UART_MSR_ANY_DELTA)) {
207 tmp_iir = UART_IIR_MSI;
208 }
209
210 s->iir = tmp_iir | (s->iir & 0xF0);
211
212 if (tmp_iir != UART_IIR_NO_INT) {
213 qemu_irq_raise(s->irq);
214 } else {
215 qemu_irq_lower(s->irq);
6936bfe5 216 }
6936bfe5
AJ
217}
218
f8d179e3
FB
219static void serial_update_parameters(SerialState *s)
220{
81174dae 221 int speed, parity, data_bits, stop_bits, frame_size;
2122c51a 222 QEMUSerialSetParams ssp;
f8d179e3 223
81174dae
AL
224 if (s->divider == 0)
225 return;
226
227 frame_size = 1;
f8d179e3
FB
228 if (s->lcr & 0x08) {
229 if (s->lcr & 0x10)
230 parity = 'E';
231 else
232 parity = 'O';
233 } else {
234 parity = 'N';
81174dae 235 frame_size = 0;
f8d179e3 236 }
5fafdf24 237 if (s->lcr & 0x04)
f8d179e3
FB
238 stop_bits = 2;
239 else
240 stop_bits = 1;
81174dae 241
f8d179e3 242 data_bits = (s->lcr & 0x03) + 5;
81174dae 243 frame_size += data_bits + stop_bits;
b6cd0ea1 244 speed = s->baudbase / s->divider;
2122c51a
FB
245 ssp.speed = speed;
246 ssp.parity = parity;
247 ssp.data_bits = data_bits;
248 ssp.stop_bits = stop_bits;
81174dae 249 s->char_transmit_time = (ticks_per_sec / speed) * frame_size;
2122c51a
FB
250 qemu_chr_ioctl(s->chr, CHR_IOCTL_SERIAL_SET_PARAMS, &ssp);
251#if 0
5fafdf24 252 printf("speed=%d parity=%c data=%d stop=%d\n",
f8d179e3
FB
253 speed, parity, data_bits, stop_bits);
254#endif
255}
256
81174dae
AL
257static void serial_update_msl(SerialState *s)
258{
259 uint8_t omsr;
260 int flags;
261
262 qemu_del_timer(s->modem_status_poll);
263
264 if (qemu_chr_ioctl(s->chr,CHR_IOCTL_SERIAL_GET_TIOCM, &flags) == -ENOTSUP) {
265 s->poll_msl = -1;
266 return;
267 }
268
269 omsr = s->msr;
270
271 s->msr = (flags & CHR_TIOCM_CTS) ? s->msr | UART_MSR_CTS : s->msr & ~UART_MSR_CTS;
272 s->msr = (flags & CHR_TIOCM_DSR) ? s->msr | UART_MSR_DSR : s->msr & ~UART_MSR_DSR;
273 s->msr = (flags & CHR_TIOCM_CAR) ? s->msr | UART_MSR_DCD : s->msr & ~UART_MSR_DCD;
274 s->msr = (flags & CHR_TIOCM_RI) ? s->msr | UART_MSR_RI : s->msr & ~UART_MSR_RI;
275
276 if (s->msr != omsr) {
277 /* Set delta bits */
278 s->msr = s->msr | ((s->msr >> 4) ^ (omsr >> 4));
279 /* UART_MSR_TERI only if change was from 1 -> 0 */
280 if ((s->msr & UART_MSR_TERI) && !(omsr & UART_MSR_RI))
281 s->msr &= ~UART_MSR_TERI;
282 serial_update_irq(s);
283 }
284
285 /* The real 16550A apparently has a 250ns response latency to line status changes.
286 We'll be lazy and poll only every 10ms, and only poll it at all if MSI interrupts are turned on */
287
288 if (s->poll_msl)
289 qemu_mod_timer(s->modem_status_poll, qemu_get_clock(vm_clock) + ticks_per_sec / 100);
290}
291
292static void serial_xmit(void *opaque)
293{
294 SerialState *s = opaque;
295 uint64_t new_xmit_ts = qemu_get_clock(vm_clock);
296
297 if (s->tsr_retry <= 0) {
298 if (s->fcr & UART_FCR_FE) {
299 s->tsr = fifo_get(s,XMIT_FIFO);
300 if (!s->xmit_fifo.count)
301 s->lsr |= UART_LSR_THRE;
302 } else {
303 s->tsr = s->thr;
304 s->lsr |= UART_LSR_THRE;
305 }
306 }
307
308 if (s->mcr & UART_MCR_LOOP) {
309 /* in loopback mode, say that we just received a char */
310 serial_receive1(s, &s->tsr, 1);
311 } else if (qemu_chr_write(s->chr, &s->tsr, 1) != 1) {
312 if ((s->tsr_retry > 0) && (s->tsr_retry <= MAX_XMIT_RETRY)) {
313 s->tsr_retry++;
314 qemu_mod_timer(s->transmit_timer, new_xmit_ts + s->char_transmit_time);
315 return;
316 } else if (s->poll_msl < 0) {
317 /* If we exceed MAX_XMIT_RETRY and the backend is not a real serial port, then
318 drop any further failed writes instantly, until we get one that goes through.
319 This is to prevent guests that log to unconnected pipes or pty's from stalling. */
320 s->tsr_retry = -1;
321 }
322 }
323 else {
324 s->tsr_retry = 0;
325 }
326
327 s->last_xmit_ts = qemu_get_clock(vm_clock);
328 if (!(s->lsr & UART_LSR_THRE))
329 qemu_mod_timer(s->transmit_timer, s->last_xmit_ts + s->char_transmit_time);
330
331 if (s->lsr & UART_LSR_THRE) {
332 s->lsr |= UART_LSR_TEMT;
333 s->thr_ipending = 1;
334 serial_update_irq(s);
335 }
336}
337
338
b41a2cd1 339static void serial_ioport_write(void *opaque, uint32_t addr, uint32_t val)
80cabfad 340{
b41a2cd1 341 SerialState *s = opaque;
3b46e624 342
80cabfad
FB
343 addr &= 7;
344#ifdef DEBUG_SERIAL
345 printf("serial: write addr=0x%02x val=0x%02x\n", addr, val);
346#endif
347 switch(addr) {
348 default:
349 case 0:
350 if (s->lcr & UART_LCR_DLAB) {
351 s->divider = (s->divider & 0xff00) | val;
f8d179e3 352 serial_update_parameters(s);
80cabfad 353 } else {
81174dae
AL
354 s->thr = (uint8_t) val;
355 if(s->fcr & UART_FCR_FE) {
356 fifo_put(s, XMIT_FIFO, s->thr);
80cabfad 357 s->thr_ipending = 0;
81174dae 358 s->lsr &= ~UART_LSR_TEMT;
80cabfad 359 s->lsr &= ~UART_LSR_THRE;
b41a2cd1 360 serial_update_irq(s);
6936bfe5 361 } else {
81174dae
AL
362 s->thr_ipending = 0;
363 s->lsr &= ~UART_LSR_THRE;
364 serial_update_irq(s);
6936bfe5 365 }
81174dae 366 serial_xmit(s);
80cabfad
FB
367 }
368 break;
369 case 1:
370 if (s->lcr & UART_LCR_DLAB) {
371 s->divider = (s->divider & 0x00ff) | (val << 8);
f8d179e3 372 serial_update_parameters(s);
80cabfad 373 } else {
60e336db 374 s->ier = val & 0x0f;
81174dae
AL
375 /* If the backend device is a real serial port, turn polling of the modem
376 status lines on physical port on or off depending on UART_IER_MSI state */
377 if (s->poll_msl >= 0) {
378 if (s->ier & UART_IER_MSI) {
379 s->poll_msl = 1;
380 serial_update_msl(s);
381 } else {
382 qemu_del_timer(s->modem_status_poll);
383 s->poll_msl = 0;
384 }
385 }
60e336db
FB
386 if (s->lsr & UART_LSR_THRE) {
387 s->thr_ipending = 1;
81174dae 388 serial_update_irq(s);
60e336db 389 }
80cabfad
FB
390 }
391 break;
392 case 2:
81174dae
AL
393 val = val & 0xFF;
394
395 if (s->fcr == val)
396 break;
397
398 /* Did the enable/disable flag change? If so, make sure FIFOs get flushed */
399 if ((val ^ s->fcr) & UART_FCR_FE)
400 val |= UART_FCR_XFR | UART_FCR_RFR;
401
402 /* FIFO clear */
403
404 if (val & UART_FCR_RFR) {
405 qemu_del_timer(s->fifo_timeout_timer);
406 s->timeout_ipending=0;
407 fifo_clear(s,RECV_FIFO);
408 }
409
410 if (val & UART_FCR_XFR) {
411 fifo_clear(s,XMIT_FIFO);
412 }
413
414 if (val & UART_FCR_FE) {
415 s->iir |= UART_IIR_FE;
416 /* Set RECV_FIFO trigger Level */
417 switch (val & 0xC0) {
418 case UART_FCR_ITL_1:
419 s->recv_fifo.itl = 1;
420 break;
421 case UART_FCR_ITL_2:
422 s->recv_fifo.itl = 4;
423 break;
424 case UART_FCR_ITL_3:
425 s->recv_fifo.itl = 8;
426 break;
427 case UART_FCR_ITL_4:
428 s->recv_fifo.itl = 14;
429 break;
430 }
431 } else
432 s->iir &= ~UART_IIR_FE;
433
434 /* Set fcr - or at least the bits in it that are supposed to "stick" */
435 s->fcr = val & 0xC9;
436 serial_update_irq(s);
80cabfad
FB
437 break;
438 case 3:
f8d179e3
FB
439 {
440 int break_enable;
441 s->lcr = val;
442 serial_update_parameters(s);
443 break_enable = (val >> 6) & 1;
444 if (break_enable != s->last_break_enable) {
445 s->last_break_enable = break_enable;
5fafdf24 446 qemu_chr_ioctl(s->chr, CHR_IOCTL_SERIAL_SET_BREAK,
2122c51a 447 &break_enable);
f8d179e3
FB
448 }
449 }
80cabfad
FB
450 break;
451 case 4:
81174dae
AL
452 {
453 int flags;
454 int old_mcr = s->mcr;
455 s->mcr = val & 0x1f;
456 if (val & UART_MCR_LOOP)
457 break;
458
459 if (s->poll_msl >= 0 && old_mcr != s->mcr) {
460
461 qemu_chr_ioctl(s->chr,CHR_IOCTL_SERIAL_GET_TIOCM, &flags);
462
463 flags &= ~(CHR_TIOCM_RTS | CHR_TIOCM_DTR);
464
465 if (val & UART_MCR_RTS)
466 flags |= CHR_TIOCM_RTS;
467 if (val & UART_MCR_DTR)
468 flags |= CHR_TIOCM_DTR;
469
470 qemu_chr_ioctl(s->chr,CHR_IOCTL_SERIAL_SET_TIOCM, &flags);
471 /* Update the modem status after a one-character-send wait-time, since there may be a response
472 from the device/computer at the other end of the serial line */
473 qemu_mod_timer(s->modem_status_poll, qemu_get_clock(vm_clock) + s->char_transmit_time);
474 }
475 }
80cabfad
FB
476 break;
477 case 5:
478 break;
479 case 6:
80cabfad
FB
480 break;
481 case 7:
482 s->scr = val;
483 break;
484 }
485}
486
b41a2cd1 487static uint32_t serial_ioport_read(void *opaque, uint32_t addr)
80cabfad 488{
b41a2cd1 489 SerialState *s = opaque;
80cabfad
FB
490 uint32_t ret;
491
492 addr &= 7;
493 switch(addr) {
494 default:
495 case 0:
496 if (s->lcr & UART_LCR_DLAB) {
5fafdf24 497 ret = s->divider & 0xff;
80cabfad 498 } else {
81174dae
AL
499 if(s->fcr & UART_FCR_FE) {
500 ret = fifo_get(s,RECV_FIFO);
501 if (s->recv_fifo.count == 0)
502 s->lsr &= ~(UART_LSR_DR | UART_LSR_BI);
503 else
504 qemu_mod_timer(s->fifo_timeout_timer, qemu_get_clock (vm_clock) + s->char_transmit_time * 4);
505 s->timeout_ipending = 0;
506 } else {
507 ret = s->rbr;
508 s->lsr &= ~(UART_LSR_DR | UART_LSR_BI);
509 }
b41a2cd1 510 serial_update_irq(s);
b2a5160c
AZ
511 if (!(s->mcr & UART_MCR_LOOP)) {
512 /* in loopback mode, don't receive any data */
513 qemu_chr_accept_input(s->chr);
514 }
80cabfad
FB
515 }
516 break;
517 case 1:
518 if (s->lcr & UART_LCR_DLAB) {
519 ret = (s->divider >> 8) & 0xff;
520 } else {
521 ret = s->ier;
522 }
523 break;
524 case 2:
525 ret = s->iir;
80cabfad 526 s->thr_ipending = 0;
b41a2cd1 527 serial_update_irq(s);
80cabfad
FB
528 break;
529 case 3:
530 ret = s->lcr;
531 break;
532 case 4:
533 ret = s->mcr;
534 break;
535 case 5:
536 ret = s->lsr;
81174dae
AL
537 /* Clear break interrupt */
538 if (s->lsr & UART_LSR_BI) {
539 s->lsr &= ~UART_LSR_BI;
540 serial_update_irq(s);
541 }
80cabfad
FB
542 break;
543 case 6:
544 if (s->mcr & UART_MCR_LOOP) {
545 /* in loopback, the modem output pins are connected to the
546 inputs */
547 ret = (s->mcr & 0x0c) << 4;
548 ret |= (s->mcr & 0x02) << 3;
549 ret |= (s->mcr & 0x01) << 5;
550 } else {
81174dae
AL
551 if (s->poll_msl >= 0)
552 serial_update_msl(s);
80cabfad 553 ret = s->msr;
81174dae
AL
554 /* Clear delta bits & msr int after read, if they were set */
555 if (s->msr & UART_MSR_ANY_DELTA) {
556 s->msr &= 0xF0;
557 serial_update_irq(s);
558 }
80cabfad
FB
559 }
560 break;
561 case 7:
562 ret = s->scr;
563 break;
564 }
565#ifdef DEBUG_SERIAL
566 printf("serial: read addr=0x%02x val=0x%02x\n", addr, ret);
567#endif
568 return ret;
569}
570
82c643ff 571static int serial_can_receive(SerialState *s)
80cabfad 572{
81174dae
AL
573 if(s->fcr & UART_FCR_FE) {
574 if(s->recv_fifo.count < UART_FIFO_LENGTH)
575 /* Advertise (fifo.itl - fifo.count) bytes when count < ITL, and 1 if above. If UART_FIFO_LENGTH - fifo.count is
576 advertised the effect will be to almost always fill the fifo completely before the guest has a chance to respond,
577 effectively overriding the ITL that the guest has set. */
578 return (s->recv_fifo.count <= s->recv_fifo.itl) ? s->recv_fifo.itl - s->recv_fifo.count : 1;
579 else
580 return 0;
581 } else {
80cabfad 582 return !(s->lsr & UART_LSR_DR);
81174dae 583 }
80cabfad
FB
584}
585
82c643ff 586static void serial_receive_break(SerialState *s)
80cabfad 587{
80cabfad
FB
588 s->rbr = 0;
589 s->lsr |= UART_LSR_BI | UART_LSR_DR;
b41a2cd1 590 serial_update_irq(s);
80cabfad
FB
591}
592
81174dae
AL
593/* There's data in recv_fifo and s->rbr has not been read for 4 char transmit times */
594static void fifo_timeout_int (void *opaque) {
595 SerialState *s = opaque;
596 if (s->recv_fifo.count) {
597 s->timeout_ipending = 1;
598 serial_update_irq(s);
599 }
600}
601
b41a2cd1 602static int serial_can_receive1(void *opaque)
80cabfad 603{
b41a2cd1
FB
604 SerialState *s = opaque;
605 return serial_can_receive(s);
606}
607
608static void serial_receive1(void *opaque, const uint8_t *buf, int size)
609{
610 SerialState *s = opaque;
81174dae
AL
611 if(s->fcr & UART_FCR_FE) {
612 int i;
613 for (i = 0; i < size; i++) {
614 fifo_put(s, RECV_FIFO, buf[i]);
615 }
616 s->lsr |= UART_LSR_DR;
617 /* call the timeout receive callback in 4 char transmit time */
618 qemu_mod_timer(s->fifo_timeout_timer, qemu_get_clock (vm_clock) + s->char_transmit_time * 4);
619 } else {
620 s->rbr = buf[0];
621 s->lsr |= UART_LSR_DR;
622 }
623 serial_update_irq(s);
b41a2cd1 624}
80cabfad 625
82c643ff
FB
626static void serial_event(void *opaque, int event)
627{
628 SerialState *s = opaque;
81174dae
AL
629#ifdef DEBUG_SERIAL
630 printf("serial: event %x\n", event);
631#endif
82c643ff
FB
632 if (event == CHR_EVENT_BREAK)
633 serial_receive_break(s);
634}
635
8738a8d0
FB
636static void serial_save(QEMUFile *f, void *opaque)
637{
638 SerialState *s = opaque;
639
508d92d0 640 qemu_put_be16s(f,&s->divider);
8738a8d0
FB
641 qemu_put_8s(f,&s->rbr);
642 qemu_put_8s(f,&s->ier);
643 qemu_put_8s(f,&s->iir);
644 qemu_put_8s(f,&s->lcr);
645 qemu_put_8s(f,&s->mcr);
646 qemu_put_8s(f,&s->lsr);
647 qemu_put_8s(f,&s->msr);
648 qemu_put_8s(f,&s->scr);
81174dae 649 qemu_put_8s(f,&s->fcr);
8738a8d0
FB
650}
651
652static int serial_load(QEMUFile *f, void *opaque, int version_id)
653{
654 SerialState *s = opaque;
81174dae 655 uint8_t fcr = 0;
8738a8d0 656
81174dae 657 if(version_id > 3)
8738a8d0
FB
658 return -EINVAL;
659
508d92d0
FB
660 if (version_id >= 2)
661 qemu_get_be16s(f, &s->divider);
662 else
663 s->divider = qemu_get_byte(f);
8738a8d0
FB
664 qemu_get_8s(f,&s->rbr);
665 qemu_get_8s(f,&s->ier);
666 qemu_get_8s(f,&s->iir);
667 qemu_get_8s(f,&s->lcr);
668 qemu_get_8s(f,&s->mcr);
669 qemu_get_8s(f,&s->lsr);
670 qemu_get_8s(f,&s->msr);
671 qemu_get_8s(f,&s->scr);
672
81174dae
AL
673 if (version_id >= 3)
674 qemu_get_8s(f,&fcr);
675
676 /* Initialize fcr via setter to perform essential side-effects */
677 serial_ioport_write(s, 0x02, fcr);
8738a8d0
FB
678 return 0;
679}
680
b2a5160c
AZ
681static void serial_reset(void *opaque)
682{
683 SerialState *s = opaque;
684
b2a5160c
AZ
685 s->rbr = 0;
686 s->ier = 0;
687 s->iir = UART_IIR_NO_INT;
688 s->lcr = 0;
b2a5160c
AZ
689 s->lsr = UART_LSR_TEMT | UART_LSR_THRE;
690 s->msr = UART_MSR_DCD | UART_MSR_DSR | UART_MSR_CTS;
81174dae
AL
691 /* Default to 9600 baud, no parity, one stop bit */
692 s->divider = 0x0C;
693 s->mcr = UART_MCR_OUT2;
b2a5160c 694 s->scr = 0;
81174dae
AL
695 s->tsr_retry = 0;
696 s->char_transmit_time = (ticks_per_sec / 9600) * 9;
697 s->poll_msl = 0;
698
699 fifo_clear(s,RECV_FIFO);
700 fifo_clear(s,XMIT_FIFO);
701
702 s->last_xmit_ts = qemu_get_clock(vm_clock);
b2a5160c
AZ
703
704 s->thr_ipending = 0;
705 s->last_break_enable = 0;
706 qemu_irq_lower(s->irq);
707}
708
81174dae
AL
709static void serial_init_core(SerialState *s, qemu_irq irq, int baudbase,
710 CharDriverState *chr)
711{
712 s->irq = irq;
713 s->baudbase = baudbase;
b47543c4 714 s->chr = chr ?: qemu_chr_open("null", "null", NULL);
81174dae
AL
715
716 s->modem_status_poll = qemu_new_timer(vm_clock, (QEMUTimerCB *) serial_update_msl, s);
717
718 s->fifo_timeout_timer = qemu_new_timer(vm_clock, (QEMUTimerCB *) fifo_timeout_int, s);
719 s->transmit_timer = qemu_new_timer(vm_clock, (QEMUTimerCB *) serial_xmit, s);
720
721 qemu_register_reset(serial_reset, s);
722 serial_reset(s);
723
b47543c4
AJ
724 qemu_chr_add_handlers(s->chr, serial_can_receive1, serial_receive1,
725 serial_event, s);
81174dae
AL
726}
727
b41a2cd1 728/* If fd is zero, it means that the serial device uses the console */
b6cd0ea1
AJ
729SerialState *serial_init(int base, qemu_irq irq, int baudbase,
730 CharDriverState *chr)
b41a2cd1
FB
731{
732 SerialState *s;
733
734 s = qemu_mallocz(sizeof(SerialState));
6936bfe5 735
81174dae 736 serial_init_core(s, irq, baudbase, chr);
b41a2cd1 737
81174dae 738 register_savevm("serial", base, 3, serial_save, serial_load, s);
8738a8d0 739
b41a2cd1
FB
740 register_ioport_write(base, 8, 1, serial_ioport_write, s);
741 register_ioport_read(base, 8, 1, serial_ioport_read, s);
b41a2cd1 742 return s;
80cabfad 743}
e5d13e2f
FB
744
745/* Memory mapped interface */
a4bc3afc 746uint32_t serial_mm_readb (void *opaque, target_phys_addr_t addr)
e5d13e2f
FB
747{
748 SerialState *s = opaque;
749
8da3ff18 750 return serial_ioport_read(s, addr >> s->it_shift) & 0xFF;
e5d13e2f
FB
751}
752
a4bc3afc
TS
753void serial_mm_writeb (void *opaque,
754 target_phys_addr_t addr, uint32_t value)
e5d13e2f
FB
755{
756 SerialState *s = opaque;
757
8da3ff18 758 serial_ioport_write(s, addr >> s->it_shift, value & 0xFF);
e5d13e2f
FB
759}
760
a4bc3afc 761uint32_t serial_mm_readw (void *opaque, target_phys_addr_t addr)
e5d13e2f
FB
762{
763 SerialState *s = opaque;
e918ee04 764 uint32_t val;
e5d13e2f 765
8da3ff18 766 val = serial_ioport_read(s, addr >> s->it_shift) & 0xFFFF;
e918ee04
TS
767#ifdef TARGET_WORDS_BIGENDIAN
768 val = bswap16(val);
769#endif
770 return val;
e5d13e2f
FB
771}
772
a4bc3afc
TS
773void serial_mm_writew (void *opaque,
774 target_phys_addr_t addr, uint32_t value)
e5d13e2f
FB
775{
776 SerialState *s = opaque;
e918ee04
TS
777#ifdef TARGET_WORDS_BIGENDIAN
778 value = bswap16(value);
779#endif
8da3ff18 780 serial_ioport_write(s, addr >> s->it_shift, value & 0xFFFF);
e5d13e2f
FB
781}
782
a4bc3afc 783uint32_t serial_mm_readl (void *opaque, target_phys_addr_t addr)
e5d13e2f
FB
784{
785 SerialState *s = opaque;
e918ee04 786 uint32_t val;
e5d13e2f 787
8da3ff18 788 val = serial_ioport_read(s, addr >> s->it_shift);
e918ee04
TS
789#ifdef TARGET_WORDS_BIGENDIAN
790 val = bswap32(val);
791#endif
792 return val;
e5d13e2f
FB
793}
794
a4bc3afc
TS
795void serial_mm_writel (void *opaque,
796 target_phys_addr_t addr, uint32_t value)
e5d13e2f
FB
797{
798 SerialState *s = opaque;
e918ee04
TS
799#ifdef TARGET_WORDS_BIGENDIAN
800 value = bswap32(value);
801#endif
8da3ff18 802 serial_ioport_write(s, addr >> s->it_shift, value);
e5d13e2f
FB
803}
804
805static CPUReadMemoryFunc *serial_mm_read[] = {
806 &serial_mm_readb,
807 &serial_mm_readw,
808 &serial_mm_readl,
809};
810
811static CPUWriteMemoryFunc *serial_mm_write[] = {
812 &serial_mm_writeb,
813 &serial_mm_writew,
814 &serial_mm_writel,
815};
816
71db710f 817SerialState *serial_mm_init (target_phys_addr_t base, int it_shift,
b6cd0ea1
AJ
818 qemu_irq irq, int baudbase,
819 CharDriverState *chr, int ioregister)
e5d13e2f
FB
820{
821 SerialState *s;
822 int s_io_memory;
823
824 s = qemu_mallocz(sizeof(SerialState));
81174dae 825
e5d13e2f
FB
826 s->it_shift = it_shift;
827
81174dae
AL
828 serial_init_core(s, irq, baudbase, chr);
829 register_savevm("serial", base, 3, serial_save, serial_load, s);
e5d13e2f 830
a4bc3afc
TS
831 if (ioregister) {
832 s_io_memory = cpu_register_io_memory(0, serial_mm_read,
833 serial_mm_write, s);
834 cpu_register_physical_memory(base, 8 << it_shift, s_io_memory);
835 }
81174dae 836 serial_update_msl(s);
e5d13e2f
FB
837 return s;
838}