]> git.proxmox.com Git - qemu.git/blame - hw/serial.c
tcg-sparc: Use TCG_TARGET_REG_BITS in conditional compilation.
[qemu.git] / hw / serial.c
CommitLineData
80cabfad 1/*
81174dae 2 * QEMU 16550A UART emulation
5fafdf24 3 *
80cabfad 4 * Copyright (c) 2003-2004 Fabrice Bellard
81174dae 5 * Copyright (c) 2008 Citrix Systems, Inc.
5fafdf24 6 *
80cabfad
FB
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
24 */
87ecb68b
PB
25#include "hw.h"
26#include "qemu-char.h"
27#include "isa.h"
28#include "pc.h"
6936bfe5 29#include "qemu-timer.h"
80cabfad
FB
30
31//#define DEBUG_SERIAL
32
33#define UART_LCR_DLAB 0x80 /* Divisor latch access bit */
34
35#define UART_IER_MSI 0x08 /* Enable Modem status interrupt */
36#define UART_IER_RLSI 0x04 /* Enable receiver line status interrupt */
37#define UART_IER_THRI 0x02 /* Enable Transmitter holding register int. */
38#define UART_IER_RDI 0x01 /* Enable receiver data interrupt */
39
40#define UART_IIR_NO_INT 0x01 /* No interrupts pending */
41#define UART_IIR_ID 0x06 /* Mask for the interrupt ID */
42
43#define UART_IIR_MSI 0x00 /* Modem status interrupt */
44#define UART_IIR_THRI 0x02 /* Transmitter holding register empty */
45#define UART_IIR_RDI 0x04 /* Receiver data interrupt */
46#define UART_IIR_RLSI 0x06 /* Receiver line status interrupt */
81174dae
AL
47#define UART_IIR_CTI 0x0C /* Character Timeout Indication */
48
49#define UART_IIR_FENF 0x80 /* Fifo enabled, but not functionning */
50#define UART_IIR_FE 0xC0 /* Fifo enabled */
80cabfad
FB
51
52/*
53 * These are the definitions for the Modem Control Register
54 */
55#define UART_MCR_LOOP 0x10 /* Enable loopback test mode */
56#define UART_MCR_OUT2 0x08 /* Out2 complement */
57#define UART_MCR_OUT1 0x04 /* Out1 complement */
58#define UART_MCR_RTS 0x02 /* RTS complement */
59#define UART_MCR_DTR 0x01 /* DTR complement */
60
61/*
62 * These are the definitions for the Modem Status Register
63 */
64#define UART_MSR_DCD 0x80 /* Data Carrier Detect */
65#define UART_MSR_RI 0x40 /* Ring Indicator */
66#define UART_MSR_DSR 0x20 /* Data Set Ready */
67#define UART_MSR_CTS 0x10 /* Clear to Send */
68#define UART_MSR_DDCD 0x08 /* Delta DCD */
69#define UART_MSR_TERI 0x04 /* Trailing edge ring indicator */
70#define UART_MSR_DDSR 0x02 /* Delta DSR */
71#define UART_MSR_DCTS 0x01 /* Delta CTS */
72#define UART_MSR_ANY_DELTA 0x0F /* Any of the delta bits! */
73
74#define UART_LSR_TEMT 0x40 /* Transmitter empty */
75#define UART_LSR_THRE 0x20 /* Transmit-hold-register empty */
76#define UART_LSR_BI 0x10 /* Break interrupt indicator */
77#define UART_LSR_FE 0x08 /* Frame error indicator */
78#define UART_LSR_PE 0x04 /* Parity error indicator */
79#define UART_LSR_OE 0x02 /* Overrun error indicator */
80#define UART_LSR_DR 0x01 /* Receiver data ready */
81174dae 81#define UART_LSR_INT_ANY 0x1E /* Any of the lsr-interrupt-triggering status bits */
80cabfad 82
81174dae
AL
83/* Interrupt trigger levels. The byte-counts are for 16550A - in newer UARTs the byte-count for each ITL is higher. */
84
85#define UART_FCR_ITL_1 0x00 /* 1 byte ITL */
86#define UART_FCR_ITL_2 0x40 /* 4 bytes ITL */
87#define UART_FCR_ITL_3 0x80 /* 8 bytes ITL */
88#define UART_FCR_ITL_4 0xC0 /* 14 bytes ITL */
89
90#define UART_FCR_DMS 0x08 /* DMA Mode Select */
91#define UART_FCR_XFR 0x04 /* XMIT Fifo Reset */
92#define UART_FCR_RFR 0x02 /* RCVR Fifo Reset */
93#define UART_FCR_FE 0x01 /* FIFO Enable */
94
95#define UART_FIFO_LENGTH 16 /* 16550A Fifo Length */
96
97#define XMIT_FIFO 0
98#define RECV_FIFO 1
99#define MAX_XMIT_RETRY 4
100
2b321d69 101typedef struct SerialFIFO {
81174dae
AL
102 uint8_t data[UART_FIFO_LENGTH];
103 uint8_t count;
104 uint8_t itl; /* Interrupt Trigger Level */
105 uint8_t tail;
106 uint8_t head;
2b321d69 107} SerialFIFO;
6936bfe5 108
b41a2cd1 109struct SerialState {
508d92d0 110 uint16_t divider;
80cabfad 111 uint8_t rbr; /* receive register */
81174dae
AL
112 uint8_t thr; /* transmit holding register */
113 uint8_t tsr; /* transmit shift register */
80cabfad
FB
114 uint8_t ier;
115 uint8_t iir; /* read only */
116 uint8_t lcr;
117 uint8_t mcr;
118 uint8_t lsr; /* read only */
3e749fe1 119 uint8_t msr; /* read only */
80cabfad 120 uint8_t scr;
81174dae 121 uint8_t fcr;
747791f1
JQ
122 uint8_t fcr_vmstate; /* we can't write directly this value
123 it has side effects */
80cabfad
FB
124 /* NOTE: this hidden state is necessary for tx irq generation as
125 it can be reset while reading iir */
126 int thr_ipending;
d537cf6c 127 qemu_irq irq;
82c643ff 128 CharDriverState *chr;
f8d179e3 129 int last_break_enable;
e5d13e2f 130 int it_shift;
b6cd0ea1 131 int baudbase;
81174dae
AL
132 int tsr_retry;
133
134 uint64_t last_xmit_ts; /* Time when the last byte was successfully sent out of the tsr */
135 SerialFIFO recv_fifo;
136 SerialFIFO xmit_fifo;
137
138 struct QEMUTimer *fifo_timeout_timer;
139 int timeout_ipending; /* timeout interrupt pending state */
140 struct QEMUTimer *transmit_timer;
141
142
143 uint64_t char_transmit_time; /* time to transmit a char in ticks*/
144 int poll_msl;
145
146 struct QEMUTimer *modem_status_poll;
b41a2cd1 147};
80cabfad 148
ac0be998
GH
149typedef struct ISASerialState {
150 ISADevice dev;
e8ee28fb 151 uint32_t index;
ac0be998
GH
152 uint32_t iobase;
153 uint32_t isairq;
154 SerialState state;
155} ISASerialState;
156
81174dae 157static void serial_receive1(void *opaque, const uint8_t *buf, int size);
b2a5160c 158
81174dae 159static void fifo_clear(SerialState *s, int fifo)
80cabfad 160{
81174dae
AL
161 SerialFIFO *f = (fifo) ? &s->recv_fifo : &s->xmit_fifo;
162 memset(f->data, 0, UART_FIFO_LENGTH);
163 f->count = 0;
164 f->head = 0;
165 f->tail = 0;
80cabfad
FB
166}
167
81174dae 168static int fifo_put(SerialState *s, int fifo, uint8_t chr)
6936bfe5 169{
81174dae 170 SerialFIFO *f = (fifo) ? &s->recv_fifo : &s->xmit_fifo;
6936bfe5 171
81174dae 172 f->data[f->head++] = chr;
6936bfe5 173
81174dae
AL
174 if (f->head == UART_FIFO_LENGTH)
175 f->head = 0;
176 f->count++;
177
178 return 1;
179}
180
181static uint8_t fifo_get(SerialState *s, int fifo)
182{
183 SerialFIFO *f = (fifo) ? &s->recv_fifo : &s->xmit_fifo;
184 uint8_t c;
185
186 if(f->count == 0)
187 return 0;
188
189 c = f->data[f->tail++];
190 if (f->tail == UART_FIFO_LENGTH)
191 f->tail = 0;
192 f->count--;
193
194 return c;
195}
6936bfe5 196
81174dae
AL
197static void serial_update_irq(SerialState *s)
198{
199 uint8_t tmp_iir = UART_IIR_NO_INT;
200
81174dae
AL
201 if ((s->ier & UART_IER_RLSI) && (s->lsr & UART_LSR_INT_ANY)) {
202 tmp_iir = UART_IIR_RLSI;
5628a626 203 } else if ((s->ier & UART_IER_RDI) && s->timeout_ipending) {
c9a33054
AZ
204 /* Note that(s->ier & UART_IER_RDI) can mask this interrupt,
205 * this is not in the specification but is observed on existing
206 * hardware. */
81174dae 207 tmp_iir = UART_IIR_CTI;
2d6ee8e7
JL
208 } else if ((s->ier & UART_IER_RDI) && (s->lsr & UART_LSR_DR) &&
209 (!(s->fcr & UART_FCR_FE) ||
210 s->recv_fifo.count >= s->recv_fifo.itl)) {
211 tmp_iir = UART_IIR_RDI;
81174dae
AL
212 } else if ((s->ier & UART_IER_THRI) && s->thr_ipending) {
213 tmp_iir = UART_IIR_THRI;
214 } else if ((s->ier & UART_IER_MSI) && (s->msr & UART_MSR_ANY_DELTA)) {
215 tmp_iir = UART_IIR_MSI;
216 }
217
218 s->iir = tmp_iir | (s->iir & 0xF0);
219
220 if (tmp_iir != UART_IIR_NO_INT) {
221 qemu_irq_raise(s->irq);
222 } else {
223 qemu_irq_lower(s->irq);
6936bfe5 224 }
6936bfe5
AJ
225}
226
f8d179e3
FB
227static void serial_update_parameters(SerialState *s)
228{
81174dae 229 int speed, parity, data_bits, stop_bits, frame_size;
2122c51a 230 QEMUSerialSetParams ssp;
f8d179e3 231
81174dae
AL
232 if (s->divider == 0)
233 return;
234
718b8aec 235 /* Start bit. */
81174dae 236 frame_size = 1;
f8d179e3 237 if (s->lcr & 0x08) {
718b8aec
SW
238 /* Parity bit. */
239 frame_size++;
f8d179e3
FB
240 if (s->lcr & 0x10)
241 parity = 'E';
242 else
243 parity = 'O';
244 } else {
245 parity = 'N';
246 }
5fafdf24 247 if (s->lcr & 0x04)
f8d179e3
FB
248 stop_bits = 2;
249 else
250 stop_bits = 1;
81174dae 251
f8d179e3 252 data_bits = (s->lcr & 0x03) + 5;
81174dae 253 frame_size += data_bits + stop_bits;
b6cd0ea1 254 speed = s->baudbase / s->divider;
2122c51a
FB
255 ssp.speed = speed;
256 ssp.parity = parity;
257 ssp.data_bits = data_bits;
258 ssp.stop_bits = stop_bits;
6ee093c9 259 s->char_transmit_time = (get_ticks_per_sec() / speed) * frame_size;
2122c51a
FB
260 qemu_chr_ioctl(s->chr, CHR_IOCTL_SERIAL_SET_PARAMS, &ssp);
261#if 0
5fafdf24 262 printf("speed=%d parity=%c data=%d stop=%d\n",
f8d179e3
FB
263 speed, parity, data_bits, stop_bits);
264#endif
265}
266
81174dae
AL
267static void serial_update_msl(SerialState *s)
268{
269 uint8_t omsr;
270 int flags;
271
272 qemu_del_timer(s->modem_status_poll);
273
274 if (qemu_chr_ioctl(s->chr,CHR_IOCTL_SERIAL_GET_TIOCM, &flags) == -ENOTSUP) {
275 s->poll_msl = -1;
276 return;
277 }
278
279 omsr = s->msr;
280
281 s->msr = (flags & CHR_TIOCM_CTS) ? s->msr | UART_MSR_CTS : s->msr & ~UART_MSR_CTS;
282 s->msr = (flags & CHR_TIOCM_DSR) ? s->msr | UART_MSR_DSR : s->msr & ~UART_MSR_DSR;
283 s->msr = (flags & CHR_TIOCM_CAR) ? s->msr | UART_MSR_DCD : s->msr & ~UART_MSR_DCD;
284 s->msr = (flags & CHR_TIOCM_RI) ? s->msr | UART_MSR_RI : s->msr & ~UART_MSR_RI;
285
286 if (s->msr != omsr) {
287 /* Set delta bits */
288 s->msr = s->msr | ((s->msr >> 4) ^ (omsr >> 4));
289 /* UART_MSR_TERI only if change was from 1 -> 0 */
290 if ((s->msr & UART_MSR_TERI) && !(omsr & UART_MSR_RI))
291 s->msr &= ~UART_MSR_TERI;
292 serial_update_irq(s);
293 }
294
295 /* The real 16550A apparently has a 250ns response latency to line status changes.
296 We'll be lazy and poll only every 10ms, and only poll it at all if MSI interrupts are turned on */
297
298 if (s->poll_msl)
6ee093c9 299 qemu_mod_timer(s->modem_status_poll, qemu_get_clock(vm_clock) + get_ticks_per_sec() / 100);
81174dae
AL
300}
301
302static void serial_xmit(void *opaque)
303{
304 SerialState *s = opaque;
305 uint64_t new_xmit_ts = qemu_get_clock(vm_clock);
306
307 if (s->tsr_retry <= 0) {
308 if (s->fcr & UART_FCR_FE) {
309 s->tsr = fifo_get(s,XMIT_FIFO);
310 if (!s->xmit_fifo.count)
311 s->lsr |= UART_LSR_THRE;
312 } else {
313 s->tsr = s->thr;
314 s->lsr |= UART_LSR_THRE;
315 }
316 }
317
318 if (s->mcr & UART_MCR_LOOP) {
319 /* in loopback mode, say that we just received a char */
320 serial_receive1(s, &s->tsr, 1);
321 } else if (qemu_chr_write(s->chr, &s->tsr, 1) != 1) {
322 if ((s->tsr_retry > 0) && (s->tsr_retry <= MAX_XMIT_RETRY)) {
323 s->tsr_retry++;
324 qemu_mod_timer(s->transmit_timer, new_xmit_ts + s->char_transmit_time);
325 return;
326 } else if (s->poll_msl < 0) {
327 /* If we exceed MAX_XMIT_RETRY and the backend is not a real serial port, then
328 drop any further failed writes instantly, until we get one that goes through.
329 This is to prevent guests that log to unconnected pipes or pty's from stalling. */
330 s->tsr_retry = -1;
331 }
332 }
333 else {
334 s->tsr_retry = 0;
335 }
336
337 s->last_xmit_ts = qemu_get_clock(vm_clock);
338 if (!(s->lsr & UART_LSR_THRE))
339 qemu_mod_timer(s->transmit_timer, s->last_xmit_ts + s->char_transmit_time);
340
341 if (s->lsr & UART_LSR_THRE) {
342 s->lsr |= UART_LSR_TEMT;
343 s->thr_ipending = 1;
344 serial_update_irq(s);
345 }
346}
347
348
b41a2cd1 349static void serial_ioport_write(void *opaque, uint32_t addr, uint32_t val)
80cabfad 350{
b41a2cd1 351 SerialState *s = opaque;
3b46e624 352
80cabfad
FB
353 addr &= 7;
354#ifdef DEBUG_SERIAL
355 printf("serial: write addr=0x%02x val=0x%02x\n", addr, val);
356#endif
357 switch(addr) {
358 default:
359 case 0:
360 if (s->lcr & UART_LCR_DLAB) {
361 s->divider = (s->divider & 0xff00) | val;
f8d179e3 362 serial_update_parameters(s);
80cabfad 363 } else {
81174dae
AL
364 s->thr = (uint8_t) val;
365 if(s->fcr & UART_FCR_FE) {
366 fifo_put(s, XMIT_FIFO, s->thr);
80cabfad 367 s->thr_ipending = 0;
81174dae 368 s->lsr &= ~UART_LSR_TEMT;
80cabfad 369 s->lsr &= ~UART_LSR_THRE;
b41a2cd1 370 serial_update_irq(s);
6936bfe5 371 } else {
81174dae
AL
372 s->thr_ipending = 0;
373 s->lsr &= ~UART_LSR_THRE;
374 serial_update_irq(s);
6936bfe5 375 }
81174dae 376 serial_xmit(s);
80cabfad
FB
377 }
378 break;
379 case 1:
380 if (s->lcr & UART_LCR_DLAB) {
381 s->divider = (s->divider & 0x00ff) | (val << 8);
f8d179e3 382 serial_update_parameters(s);
80cabfad 383 } else {
60e336db 384 s->ier = val & 0x0f;
81174dae
AL
385 /* If the backend device is a real serial port, turn polling of the modem
386 status lines on physical port on or off depending on UART_IER_MSI state */
387 if (s->poll_msl >= 0) {
388 if (s->ier & UART_IER_MSI) {
389 s->poll_msl = 1;
390 serial_update_msl(s);
391 } else {
392 qemu_del_timer(s->modem_status_poll);
393 s->poll_msl = 0;
394 }
395 }
60e336db
FB
396 if (s->lsr & UART_LSR_THRE) {
397 s->thr_ipending = 1;
81174dae 398 serial_update_irq(s);
60e336db 399 }
80cabfad
FB
400 }
401 break;
402 case 2:
81174dae
AL
403 val = val & 0xFF;
404
405 if (s->fcr == val)
406 break;
407
408 /* Did the enable/disable flag change? If so, make sure FIFOs get flushed */
409 if ((val ^ s->fcr) & UART_FCR_FE)
410 val |= UART_FCR_XFR | UART_FCR_RFR;
411
412 /* FIFO clear */
413
414 if (val & UART_FCR_RFR) {
415 qemu_del_timer(s->fifo_timeout_timer);
416 s->timeout_ipending=0;
417 fifo_clear(s,RECV_FIFO);
418 }
419
420 if (val & UART_FCR_XFR) {
421 fifo_clear(s,XMIT_FIFO);
422 }
423
424 if (val & UART_FCR_FE) {
425 s->iir |= UART_IIR_FE;
426 /* Set RECV_FIFO trigger Level */
427 switch (val & 0xC0) {
428 case UART_FCR_ITL_1:
429 s->recv_fifo.itl = 1;
430 break;
431 case UART_FCR_ITL_2:
432 s->recv_fifo.itl = 4;
433 break;
434 case UART_FCR_ITL_3:
435 s->recv_fifo.itl = 8;
436 break;
437 case UART_FCR_ITL_4:
438 s->recv_fifo.itl = 14;
439 break;
440 }
441 } else
442 s->iir &= ~UART_IIR_FE;
443
444 /* Set fcr - or at least the bits in it that are supposed to "stick" */
445 s->fcr = val & 0xC9;
446 serial_update_irq(s);
80cabfad
FB
447 break;
448 case 3:
f8d179e3
FB
449 {
450 int break_enable;
451 s->lcr = val;
452 serial_update_parameters(s);
453 break_enable = (val >> 6) & 1;
454 if (break_enable != s->last_break_enable) {
455 s->last_break_enable = break_enable;
5fafdf24 456 qemu_chr_ioctl(s->chr, CHR_IOCTL_SERIAL_SET_BREAK,
2122c51a 457 &break_enable);
f8d179e3
FB
458 }
459 }
80cabfad
FB
460 break;
461 case 4:
81174dae
AL
462 {
463 int flags;
464 int old_mcr = s->mcr;
465 s->mcr = val & 0x1f;
466 if (val & UART_MCR_LOOP)
467 break;
468
469 if (s->poll_msl >= 0 && old_mcr != s->mcr) {
470
471 qemu_chr_ioctl(s->chr,CHR_IOCTL_SERIAL_GET_TIOCM, &flags);
472
473 flags &= ~(CHR_TIOCM_RTS | CHR_TIOCM_DTR);
474
475 if (val & UART_MCR_RTS)
476 flags |= CHR_TIOCM_RTS;
477 if (val & UART_MCR_DTR)
478 flags |= CHR_TIOCM_DTR;
479
480 qemu_chr_ioctl(s->chr,CHR_IOCTL_SERIAL_SET_TIOCM, &flags);
481 /* Update the modem status after a one-character-send wait-time, since there may be a response
482 from the device/computer at the other end of the serial line */
483 qemu_mod_timer(s->modem_status_poll, qemu_get_clock(vm_clock) + s->char_transmit_time);
484 }
485 }
80cabfad
FB
486 break;
487 case 5:
488 break;
489 case 6:
80cabfad
FB
490 break;
491 case 7:
492 s->scr = val;
493 break;
494 }
495}
496
b41a2cd1 497static uint32_t serial_ioport_read(void *opaque, uint32_t addr)
80cabfad 498{
b41a2cd1 499 SerialState *s = opaque;
80cabfad
FB
500 uint32_t ret;
501
502 addr &= 7;
503 switch(addr) {
504 default:
505 case 0:
506 if (s->lcr & UART_LCR_DLAB) {
5fafdf24 507 ret = s->divider & 0xff;
80cabfad 508 } else {
81174dae
AL
509 if(s->fcr & UART_FCR_FE) {
510 ret = fifo_get(s,RECV_FIFO);
511 if (s->recv_fifo.count == 0)
512 s->lsr &= ~(UART_LSR_DR | UART_LSR_BI);
513 else
514 qemu_mod_timer(s->fifo_timeout_timer, qemu_get_clock (vm_clock) + s->char_transmit_time * 4);
515 s->timeout_ipending = 0;
516 } else {
517 ret = s->rbr;
518 s->lsr &= ~(UART_LSR_DR | UART_LSR_BI);
519 }
b41a2cd1 520 serial_update_irq(s);
b2a5160c
AZ
521 if (!(s->mcr & UART_MCR_LOOP)) {
522 /* in loopback mode, don't receive any data */
523 qemu_chr_accept_input(s->chr);
524 }
80cabfad
FB
525 }
526 break;
527 case 1:
528 if (s->lcr & UART_LCR_DLAB) {
529 ret = (s->divider >> 8) & 0xff;
530 } else {
531 ret = s->ier;
532 }
533 break;
534 case 2:
535 ret = s->iir;
80cabfad 536 s->thr_ipending = 0;
b41a2cd1 537 serial_update_irq(s);
80cabfad
FB
538 break;
539 case 3:
540 ret = s->lcr;
541 break;
542 case 4:
543 ret = s->mcr;
544 break;
545 case 5:
546 ret = s->lsr;
81174dae
AL
547 /* Clear break interrupt */
548 if (s->lsr & UART_LSR_BI) {
549 s->lsr &= ~UART_LSR_BI;
550 serial_update_irq(s);
551 }
80cabfad
FB
552 break;
553 case 6:
554 if (s->mcr & UART_MCR_LOOP) {
555 /* in loopback, the modem output pins are connected to the
556 inputs */
557 ret = (s->mcr & 0x0c) << 4;
558 ret |= (s->mcr & 0x02) << 3;
559 ret |= (s->mcr & 0x01) << 5;
560 } else {
81174dae
AL
561 if (s->poll_msl >= 0)
562 serial_update_msl(s);
80cabfad 563 ret = s->msr;
81174dae
AL
564 /* Clear delta bits & msr int after read, if they were set */
565 if (s->msr & UART_MSR_ANY_DELTA) {
566 s->msr &= 0xF0;
567 serial_update_irq(s);
568 }
80cabfad
FB
569 }
570 break;
571 case 7:
572 ret = s->scr;
573 break;
574 }
575#ifdef DEBUG_SERIAL
576 printf("serial: read addr=0x%02x val=0x%02x\n", addr, ret);
577#endif
578 return ret;
579}
580
82c643ff 581static int serial_can_receive(SerialState *s)
80cabfad 582{
81174dae
AL
583 if(s->fcr & UART_FCR_FE) {
584 if(s->recv_fifo.count < UART_FIFO_LENGTH)
585 /* Advertise (fifo.itl - fifo.count) bytes when count < ITL, and 1 if above. If UART_FIFO_LENGTH - fifo.count is
586 advertised the effect will be to almost always fill the fifo completely before the guest has a chance to respond,
587 effectively overriding the ITL that the guest has set. */
588 return (s->recv_fifo.count <= s->recv_fifo.itl) ? s->recv_fifo.itl - s->recv_fifo.count : 1;
589 else
590 return 0;
591 } else {
80cabfad 592 return !(s->lsr & UART_LSR_DR);
81174dae 593 }
80cabfad
FB
594}
595
82c643ff 596static void serial_receive_break(SerialState *s)
80cabfad 597{
80cabfad 598 s->rbr = 0;
40ff1624
JW
599 /* When the LSR_DR is set a null byte is pushed into the fifo */
600 fifo_put(s, RECV_FIFO, '\0');
80cabfad 601 s->lsr |= UART_LSR_BI | UART_LSR_DR;
b41a2cd1 602 serial_update_irq(s);
80cabfad
FB
603}
604
81174dae
AL
605/* There's data in recv_fifo and s->rbr has not been read for 4 char transmit times */
606static void fifo_timeout_int (void *opaque) {
607 SerialState *s = opaque;
608 if (s->recv_fifo.count) {
609 s->timeout_ipending = 1;
610 serial_update_irq(s);
611 }
612}
613
b41a2cd1 614static int serial_can_receive1(void *opaque)
80cabfad 615{
b41a2cd1
FB
616 SerialState *s = opaque;
617 return serial_can_receive(s);
618}
619
620static void serial_receive1(void *opaque, const uint8_t *buf, int size)
621{
622 SerialState *s = opaque;
81174dae
AL
623 if(s->fcr & UART_FCR_FE) {
624 int i;
625 for (i = 0; i < size; i++) {
626 fifo_put(s, RECV_FIFO, buf[i]);
627 }
628 s->lsr |= UART_LSR_DR;
629 /* call the timeout receive callback in 4 char transmit time */
630 qemu_mod_timer(s->fifo_timeout_timer, qemu_get_clock (vm_clock) + s->char_transmit_time * 4);
631 } else {
632 s->rbr = buf[0];
633 s->lsr |= UART_LSR_DR;
634 }
635 serial_update_irq(s);
b41a2cd1 636}
80cabfad 637
82c643ff
FB
638static void serial_event(void *opaque, int event)
639{
640 SerialState *s = opaque;
81174dae
AL
641#ifdef DEBUG_SERIAL
642 printf("serial: event %x\n", event);
643#endif
82c643ff
FB
644 if (event == CHR_EVENT_BREAK)
645 serial_receive_break(s);
646}
647
d4bfa4d7 648static void serial_pre_save(void *opaque)
8738a8d0 649{
d4bfa4d7 650 SerialState *s = opaque;
747791f1 651 s->fcr_vmstate = s->fcr;
8738a8d0
FB
652}
653
e59fb374 654static int serial_post_load(void *opaque, int version_id)
747791f1
JQ
655{
656 SerialState *s = opaque;
81174dae 657
4c18ce94
JQ
658 if (version_id < 3) {
659 s->fcr_vmstate = 0;
660 }
81174dae 661 /* Initialize fcr via setter to perform essential side-effects */
747791f1 662 serial_ioport_write(s, 0x02, s->fcr_vmstate);
8738a8d0
FB
663 return 0;
664}
665
747791f1
JQ
666static const VMStateDescription vmstate_serial = {
667 .name = "serial",
668 .version_id = 3,
669 .minimum_version_id = 2,
670 .pre_save = serial_pre_save,
747791f1
JQ
671 .post_load = serial_post_load,
672 .fields = (VMStateField []) {
673 VMSTATE_UINT16_V(divider, SerialState, 2),
674 VMSTATE_UINT8(rbr, SerialState),
675 VMSTATE_UINT8(ier, SerialState),
676 VMSTATE_UINT8(iir, SerialState),
677 VMSTATE_UINT8(lcr, SerialState),
678 VMSTATE_UINT8(mcr, SerialState),
679 VMSTATE_UINT8(lsr, SerialState),
680 VMSTATE_UINT8(msr, SerialState),
681 VMSTATE_UINT8(scr, SerialState),
682 VMSTATE_UINT8_V(fcr_vmstate, SerialState, 3),
683 VMSTATE_END_OF_LIST()
684 }
685};
686
b2a5160c
AZ
687static void serial_reset(void *opaque)
688{
689 SerialState *s = opaque;
690
b2a5160c
AZ
691 s->rbr = 0;
692 s->ier = 0;
693 s->iir = UART_IIR_NO_INT;
694 s->lcr = 0;
b2a5160c
AZ
695 s->lsr = UART_LSR_TEMT | UART_LSR_THRE;
696 s->msr = UART_MSR_DCD | UART_MSR_DSR | UART_MSR_CTS;
718b8aec 697 /* Default to 9600 baud, 1 start bit, 8 data bits, 1 stop bit, no parity. */
81174dae
AL
698 s->divider = 0x0C;
699 s->mcr = UART_MCR_OUT2;
b2a5160c 700 s->scr = 0;
81174dae 701 s->tsr_retry = 0;
718b8aec 702 s->char_transmit_time = (get_ticks_per_sec() / 9600) * 10;
81174dae
AL
703 s->poll_msl = 0;
704
705 fifo_clear(s,RECV_FIFO);
706 fifo_clear(s,XMIT_FIFO);
707
708 s->last_xmit_ts = qemu_get_clock(vm_clock);
b2a5160c
AZ
709
710 s->thr_ipending = 0;
711 s->last_break_enable = 0;
712 qemu_irq_lower(s->irq);
713}
714
ac0be998 715static void serial_init_core(SerialState *s)
81174dae 716{
ac0be998 717 if (!s->chr) {
387f4a5a
AJ
718 fprintf(stderr, "Can't create serial device, empty char device\n");
719 exit(1);
720 }
721
81174dae
AL
722 s->modem_status_poll = qemu_new_timer(vm_clock, (QEMUTimerCB *) serial_update_msl, s);
723
724 s->fifo_timeout_timer = qemu_new_timer(vm_clock, (QEMUTimerCB *) fifo_timeout_int, s);
725 s->transmit_timer = qemu_new_timer(vm_clock, (QEMUTimerCB *) serial_xmit, s);
726
a08d4367 727 qemu_register_reset(serial_reset, s);
81174dae 728
b47543c4
AJ
729 qemu_chr_add_handlers(s->chr, serial_can_receive1, serial_receive1,
730 serial_event, s);
81174dae
AL
731}
732
038eaf82
SW
733/* Change the main reference oscillator frequency. */
734void serial_set_frequency(SerialState *s, uint32_t frequency)
735{
736 s->baudbase = frequency;
737 serial_update_parameters(s);
738}
739
e8ee28fb
GH
740static const int isa_serial_io[MAX_SERIAL_PORTS] = { 0x3f8, 0x2f8, 0x3e8, 0x2e8 };
741static const int isa_serial_irq[MAX_SERIAL_PORTS] = { 4, 3, 4, 3 };
742
ac0be998
GH
743static int serial_isa_initfn(ISADevice *dev)
744{
e8ee28fb 745 static int index;
ac0be998
GH
746 ISASerialState *isa = DO_UPCAST(ISASerialState, dev, dev);
747 SerialState *s = &isa->state;
748
e8ee28fb
GH
749 if (isa->index == -1)
750 isa->index = index;
751 if (isa->index >= MAX_SERIAL_PORTS)
752 return -1;
753 if (isa->iobase == -1)
754 isa->iobase = isa_serial_io[isa->index];
755 if (isa->isairq == -1)
756 isa->isairq = isa_serial_irq[isa->index];
757 index++;
758
ac0be998
GH
759 s->baudbase = 115200;
760 isa_init_irq(dev, &s->irq, isa->isairq);
761 serial_init_core(s);
762 vmstate_register(isa->iobase, &vmstate_serial, s);
763
764 register_ioport_write(isa->iobase, 8, 1, serial_ioport_write, s);
765 register_ioport_read(isa->iobase, 8, 1, serial_ioport_read, s);
766 return 0;
767}
768
ac0be998
GH
769SerialState *serial_isa_init(int index, CharDriverState *chr)
770{
771 ISADevice *dev;
772
773 dev = isa_create("isa-serial");
e8ee28fb 774 qdev_prop_set_uint32(&dev->qdev, "index", index);
ac0be998 775 qdev_prop_set_chr(&dev->qdev, "chardev", chr);
5c17ca25 776 if (qdev_init(&dev->qdev) < 0)
ac0be998
GH
777 return NULL;
778 return &DO_UPCAST(ISASerialState, dev, dev)->state;
779}
780
b6cd0ea1
AJ
781SerialState *serial_init(int base, qemu_irq irq, int baudbase,
782 CharDriverState *chr)
b41a2cd1
FB
783{
784 SerialState *s;
785
786 s = qemu_mallocz(sizeof(SerialState));
6936bfe5 787
ac0be998
GH
788 s->irq = irq;
789 s->baudbase = baudbase;
790 s->chr = chr;
791 serial_init_core(s);
b41a2cd1 792
747791f1 793 vmstate_register(base, &vmstate_serial, s);
8738a8d0 794
b41a2cd1
FB
795 register_ioport_write(base, 8, 1, serial_ioport_write, s);
796 register_ioport_read(base, 8, 1, serial_ioport_read, s);
b41a2cd1 797 return s;
80cabfad 798}
e5d13e2f
FB
799
800/* Memory mapped interface */
c227f099 801static uint32_t serial_mm_readb(void *opaque, target_phys_addr_t addr)
e5d13e2f
FB
802{
803 SerialState *s = opaque;
804
8da3ff18 805 return serial_ioport_read(s, addr >> s->it_shift) & 0xFF;
e5d13e2f
FB
806}
807
c227f099 808static void serial_mm_writeb(void *opaque, target_phys_addr_t addr,
802670e6 809 uint32_t value)
e5d13e2f
FB
810{
811 SerialState *s = opaque;
812
8da3ff18 813 serial_ioport_write(s, addr >> s->it_shift, value & 0xFF);
e5d13e2f
FB
814}
815
c227f099 816static uint32_t serial_mm_readw(void *opaque, target_phys_addr_t addr)
e5d13e2f
FB
817{
818 SerialState *s = opaque;
e918ee04 819 uint32_t val;
e5d13e2f 820
8da3ff18 821 val = serial_ioport_read(s, addr >> s->it_shift) & 0xFFFF;
e918ee04
TS
822#ifdef TARGET_WORDS_BIGENDIAN
823 val = bswap16(val);
824#endif
825 return val;
e5d13e2f
FB
826}
827
c227f099 828static void serial_mm_writew(void *opaque, target_phys_addr_t addr,
802670e6 829 uint32_t value)
e5d13e2f
FB
830{
831 SerialState *s = opaque;
e918ee04
TS
832#ifdef TARGET_WORDS_BIGENDIAN
833 value = bswap16(value);
834#endif
8da3ff18 835 serial_ioport_write(s, addr >> s->it_shift, value & 0xFFFF);
e5d13e2f
FB
836}
837
c227f099 838static uint32_t serial_mm_readl(void *opaque, target_phys_addr_t addr)
e5d13e2f
FB
839{
840 SerialState *s = opaque;
e918ee04 841 uint32_t val;
e5d13e2f 842
8da3ff18 843 val = serial_ioport_read(s, addr >> s->it_shift);
e918ee04
TS
844#ifdef TARGET_WORDS_BIGENDIAN
845 val = bswap32(val);
846#endif
847 return val;
e5d13e2f
FB
848}
849
c227f099 850static void serial_mm_writel(void *opaque, target_phys_addr_t addr,
802670e6 851 uint32_t value)
e5d13e2f
FB
852{
853 SerialState *s = opaque;
e918ee04
TS
854#ifdef TARGET_WORDS_BIGENDIAN
855 value = bswap32(value);
856#endif
8da3ff18 857 serial_ioport_write(s, addr >> s->it_shift, value);
e5d13e2f
FB
858}
859
d60efc6b 860static CPUReadMemoryFunc * const serial_mm_read[] = {
e5d13e2f
FB
861 &serial_mm_readb,
862 &serial_mm_readw,
863 &serial_mm_readl,
864};
865
d60efc6b 866static CPUWriteMemoryFunc * const serial_mm_write[] = {
e5d13e2f
FB
867 &serial_mm_writeb,
868 &serial_mm_writew,
869 &serial_mm_writel,
870};
871
c227f099 872SerialState *serial_mm_init (target_phys_addr_t base, int it_shift,
b6cd0ea1
AJ
873 qemu_irq irq, int baudbase,
874 CharDriverState *chr, int ioregister)
e5d13e2f
FB
875{
876 SerialState *s;
877 int s_io_memory;
878
879 s = qemu_mallocz(sizeof(SerialState));
81174dae 880
e5d13e2f 881 s->it_shift = it_shift;
ac0be998
GH
882 s->irq = irq;
883 s->baudbase = baudbase;
884 s->chr = chr;
e5d13e2f 885
ac0be998 886 serial_init_core(s);
747791f1 887 vmstate_register(base, &vmstate_serial, s);
e5d13e2f 888
a4bc3afc 889 if (ioregister) {
1eed09cb 890 s_io_memory = cpu_register_io_memory(serial_mm_read,
a4bc3afc
TS
891 serial_mm_write, s);
892 cpu_register_physical_memory(base, 8 << it_shift, s_io_memory);
893 }
81174dae 894 serial_update_msl(s);
e5d13e2f
FB
895 return s;
896}
ac0be998
GH
897
898static ISADeviceInfo serial_isa_info = {
899 .qdev.name = "isa-serial",
900 .qdev.size = sizeof(ISASerialState),
901 .init = serial_isa_initfn,
902 .qdev.props = (Property[]) {
51954d56 903 DEFINE_PROP_UINT32("index", ISASerialState, index, -1),
e8ee28fb
GH
904 DEFINE_PROP_HEX32("iobase", ISASerialState, iobase, -1),
905 DEFINE_PROP_UINT32("irq", ISASerialState, isairq, -1),
ac0be998
GH
906 DEFINE_PROP_CHR("chardev", ISASerialState, state.chr),
907 DEFINE_PROP_END_OF_LIST(),
908 },
909};
910
911static void serial_register_devices(void)
912{
913 isa_qdev_register(&serial_isa_info);
914}
915
916device_init(serial_register_devices)