]> git.proxmox.com Git - qemu.git/blame - hw/serial.c
Merge remote-tracking branch 'qemu-kvm/uq/master' into staging
[qemu.git] / hw / serial.c
CommitLineData
80cabfad 1/*
81174dae 2 * QEMU 16550A UART emulation
5fafdf24 3 *
80cabfad 4 * Copyright (c) 2003-2004 Fabrice Bellard
81174dae 5 * Copyright (c) 2008 Citrix Systems, Inc.
5fafdf24 6 *
80cabfad
FB
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
24 */
87ecb68b
PB
25#include "hw.h"
26#include "qemu-char.h"
27#include "isa.h"
28#include "pc.h"
6936bfe5 29#include "qemu-timer.h"
666daa68 30#include "sysemu.h"
80cabfad
FB
31
32//#define DEBUG_SERIAL
33
34#define UART_LCR_DLAB 0x80 /* Divisor latch access bit */
35
36#define UART_IER_MSI 0x08 /* Enable Modem status interrupt */
37#define UART_IER_RLSI 0x04 /* Enable receiver line status interrupt */
38#define UART_IER_THRI 0x02 /* Enable Transmitter holding register int. */
39#define UART_IER_RDI 0x01 /* Enable receiver data interrupt */
40
41#define UART_IIR_NO_INT 0x01 /* No interrupts pending */
42#define UART_IIR_ID 0x06 /* Mask for the interrupt ID */
43
44#define UART_IIR_MSI 0x00 /* Modem status interrupt */
45#define UART_IIR_THRI 0x02 /* Transmitter holding register empty */
46#define UART_IIR_RDI 0x04 /* Receiver data interrupt */
47#define UART_IIR_RLSI 0x06 /* Receiver line status interrupt */
81174dae
AL
48#define UART_IIR_CTI 0x0C /* Character Timeout Indication */
49
50#define UART_IIR_FENF 0x80 /* Fifo enabled, but not functionning */
51#define UART_IIR_FE 0xC0 /* Fifo enabled */
80cabfad
FB
52
53/*
54 * These are the definitions for the Modem Control Register
55 */
56#define UART_MCR_LOOP 0x10 /* Enable loopback test mode */
57#define UART_MCR_OUT2 0x08 /* Out2 complement */
58#define UART_MCR_OUT1 0x04 /* Out1 complement */
59#define UART_MCR_RTS 0x02 /* RTS complement */
60#define UART_MCR_DTR 0x01 /* DTR complement */
61
62/*
63 * These are the definitions for the Modem Status Register
64 */
65#define UART_MSR_DCD 0x80 /* Data Carrier Detect */
66#define UART_MSR_RI 0x40 /* Ring Indicator */
67#define UART_MSR_DSR 0x20 /* Data Set Ready */
68#define UART_MSR_CTS 0x10 /* Clear to Send */
69#define UART_MSR_DDCD 0x08 /* Delta DCD */
70#define UART_MSR_TERI 0x04 /* Trailing edge ring indicator */
71#define UART_MSR_DDSR 0x02 /* Delta DSR */
72#define UART_MSR_DCTS 0x01 /* Delta CTS */
73#define UART_MSR_ANY_DELTA 0x0F /* Any of the delta bits! */
74
75#define UART_LSR_TEMT 0x40 /* Transmitter empty */
76#define UART_LSR_THRE 0x20 /* Transmit-hold-register empty */
77#define UART_LSR_BI 0x10 /* Break interrupt indicator */
78#define UART_LSR_FE 0x08 /* Frame error indicator */
79#define UART_LSR_PE 0x04 /* Parity error indicator */
80#define UART_LSR_OE 0x02 /* Overrun error indicator */
81#define UART_LSR_DR 0x01 /* Receiver data ready */
81174dae 82#define UART_LSR_INT_ANY 0x1E /* Any of the lsr-interrupt-triggering status bits */
80cabfad 83
81174dae
AL
84/* Interrupt trigger levels. The byte-counts are for 16550A - in newer UARTs the byte-count for each ITL is higher. */
85
86#define UART_FCR_ITL_1 0x00 /* 1 byte ITL */
87#define UART_FCR_ITL_2 0x40 /* 4 bytes ITL */
88#define UART_FCR_ITL_3 0x80 /* 8 bytes ITL */
89#define UART_FCR_ITL_4 0xC0 /* 14 bytes ITL */
90
91#define UART_FCR_DMS 0x08 /* DMA Mode Select */
92#define UART_FCR_XFR 0x04 /* XMIT Fifo Reset */
93#define UART_FCR_RFR 0x02 /* RCVR Fifo Reset */
94#define UART_FCR_FE 0x01 /* FIFO Enable */
95
96#define UART_FIFO_LENGTH 16 /* 16550A Fifo Length */
97
98#define XMIT_FIFO 0
99#define RECV_FIFO 1
100#define MAX_XMIT_RETRY 4
101
b6601141
MN
102#ifdef DEBUG_SERIAL
103#define DPRINTF(fmt, ...) \
46411f86 104do { fprintf(stderr, "serial: " fmt , ## __VA_ARGS__); } while (0)
b6601141
MN
105#else
106#define DPRINTF(fmt, ...) \
46411f86 107do {} while (0)
b6601141
MN
108#endif
109
2b321d69 110typedef struct SerialFIFO {
81174dae
AL
111 uint8_t data[UART_FIFO_LENGTH];
112 uint8_t count;
113 uint8_t itl; /* Interrupt Trigger Level */
114 uint8_t tail;
115 uint8_t head;
2b321d69 116} SerialFIFO;
6936bfe5 117
b41a2cd1 118struct SerialState {
508d92d0 119 uint16_t divider;
80cabfad 120 uint8_t rbr; /* receive register */
81174dae
AL
121 uint8_t thr; /* transmit holding register */
122 uint8_t tsr; /* transmit shift register */
80cabfad
FB
123 uint8_t ier;
124 uint8_t iir; /* read only */
125 uint8_t lcr;
126 uint8_t mcr;
127 uint8_t lsr; /* read only */
3e749fe1 128 uint8_t msr; /* read only */
80cabfad 129 uint8_t scr;
81174dae 130 uint8_t fcr;
747791f1
JQ
131 uint8_t fcr_vmstate; /* we can't write directly this value
132 it has side effects */
80cabfad
FB
133 /* NOTE: this hidden state is necessary for tx irq generation as
134 it can be reset while reading iir */
135 int thr_ipending;
d537cf6c 136 qemu_irq irq;
82c643ff 137 CharDriverState *chr;
f8d179e3 138 int last_break_enable;
e5d13e2f 139 int it_shift;
b6cd0ea1 140 int baudbase;
81174dae
AL
141 int tsr_retry;
142
143 uint64_t last_xmit_ts; /* Time when the last byte was successfully sent out of the tsr */
144 SerialFIFO recv_fifo;
145 SerialFIFO xmit_fifo;
146
147 struct QEMUTimer *fifo_timeout_timer;
148 int timeout_ipending; /* timeout interrupt pending state */
149 struct QEMUTimer *transmit_timer;
150
151
152 uint64_t char_transmit_time; /* time to transmit a char in ticks*/
153 int poll_msl;
154
155 struct QEMUTimer *modem_status_poll;
8e8ffc44 156 MemoryRegion io;
b41a2cd1 157};
80cabfad 158
ac0be998
GH
159typedef struct ISASerialState {
160 ISADevice dev;
e8ee28fb 161 uint32_t index;
ac0be998
GH
162 uint32_t iobase;
163 uint32_t isairq;
164 SerialState state;
165} ISASerialState;
166
81174dae 167static void serial_receive1(void *opaque, const uint8_t *buf, int size);
b2a5160c 168
81174dae 169static void fifo_clear(SerialState *s, int fifo)
80cabfad 170{
81174dae
AL
171 SerialFIFO *f = (fifo) ? &s->recv_fifo : &s->xmit_fifo;
172 memset(f->data, 0, UART_FIFO_LENGTH);
173 f->count = 0;
174 f->head = 0;
175 f->tail = 0;
80cabfad
FB
176}
177
81174dae 178static int fifo_put(SerialState *s, int fifo, uint8_t chr)
6936bfe5 179{
81174dae 180 SerialFIFO *f = (fifo) ? &s->recv_fifo : &s->xmit_fifo;
6936bfe5 181
71e605f8
JG
182 /* Receive overruns do not overwrite FIFO contents. */
183 if (fifo == XMIT_FIFO || f->count < UART_FIFO_LENGTH) {
6936bfe5 184
71e605f8
JG
185 f->data[f->head++] = chr;
186
187 if (f->head == UART_FIFO_LENGTH)
188 f->head = 0;
189 }
190
191 if (f->count < UART_FIFO_LENGTH)
192 f->count++;
193 else if (fifo == RECV_FIFO)
194 s->lsr |= UART_LSR_OE;
81174dae
AL
195
196 return 1;
197}
198
199static uint8_t fifo_get(SerialState *s, int fifo)
200{
201 SerialFIFO *f = (fifo) ? &s->recv_fifo : &s->xmit_fifo;
202 uint8_t c;
203
204 if(f->count == 0)
205 return 0;
206
207 c = f->data[f->tail++];
208 if (f->tail == UART_FIFO_LENGTH)
209 f->tail = 0;
210 f->count--;
211
212 return c;
213}
6936bfe5 214
81174dae
AL
215static void serial_update_irq(SerialState *s)
216{
217 uint8_t tmp_iir = UART_IIR_NO_INT;
218
81174dae
AL
219 if ((s->ier & UART_IER_RLSI) && (s->lsr & UART_LSR_INT_ANY)) {
220 tmp_iir = UART_IIR_RLSI;
5628a626 221 } else if ((s->ier & UART_IER_RDI) && s->timeout_ipending) {
c9a33054
AZ
222 /* Note that(s->ier & UART_IER_RDI) can mask this interrupt,
223 * this is not in the specification but is observed on existing
224 * hardware. */
81174dae 225 tmp_iir = UART_IIR_CTI;
2d6ee8e7
JL
226 } else if ((s->ier & UART_IER_RDI) && (s->lsr & UART_LSR_DR) &&
227 (!(s->fcr & UART_FCR_FE) ||
228 s->recv_fifo.count >= s->recv_fifo.itl)) {
229 tmp_iir = UART_IIR_RDI;
81174dae
AL
230 } else if ((s->ier & UART_IER_THRI) && s->thr_ipending) {
231 tmp_iir = UART_IIR_THRI;
232 } else if ((s->ier & UART_IER_MSI) && (s->msr & UART_MSR_ANY_DELTA)) {
233 tmp_iir = UART_IIR_MSI;
234 }
235
236 s->iir = tmp_iir | (s->iir & 0xF0);
237
238 if (tmp_iir != UART_IIR_NO_INT) {
239 qemu_irq_raise(s->irq);
240 } else {
241 qemu_irq_lower(s->irq);
6936bfe5 242 }
6936bfe5
AJ
243}
244
f8d179e3
FB
245static void serial_update_parameters(SerialState *s)
246{
81174dae 247 int speed, parity, data_bits, stop_bits, frame_size;
2122c51a 248 QEMUSerialSetParams ssp;
f8d179e3 249
81174dae
AL
250 if (s->divider == 0)
251 return;
252
718b8aec 253 /* Start bit. */
81174dae 254 frame_size = 1;
f8d179e3 255 if (s->lcr & 0x08) {
718b8aec
SW
256 /* Parity bit. */
257 frame_size++;
f8d179e3
FB
258 if (s->lcr & 0x10)
259 parity = 'E';
260 else
261 parity = 'O';
262 } else {
263 parity = 'N';
264 }
5fafdf24 265 if (s->lcr & 0x04)
f8d179e3
FB
266 stop_bits = 2;
267 else
268 stop_bits = 1;
81174dae 269
f8d179e3 270 data_bits = (s->lcr & 0x03) + 5;
81174dae 271 frame_size += data_bits + stop_bits;
b6cd0ea1 272 speed = s->baudbase / s->divider;
2122c51a
FB
273 ssp.speed = speed;
274 ssp.parity = parity;
275 ssp.data_bits = data_bits;
276 ssp.stop_bits = stop_bits;
6ee093c9 277 s->char_transmit_time = (get_ticks_per_sec() / speed) * frame_size;
41084f1b 278 qemu_chr_fe_ioctl(s->chr, CHR_IOCTL_SERIAL_SET_PARAMS, &ssp);
b6601141
MN
279
280 DPRINTF("speed=%d parity=%c data=%d stop=%d\n",
f8d179e3 281 speed, parity, data_bits, stop_bits);
f8d179e3
FB
282}
283
81174dae
AL
284static void serial_update_msl(SerialState *s)
285{
286 uint8_t omsr;
287 int flags;
288
289 qemu_del_timer(s->modem_status_poll);
290
41084f1b 291 if (qemu_chr_fe_ioctl(s->chr,CHR_IOCTL_SERIAL_GET_TIOCM, &flags) == -ENOTSUP) {
81174dae
AL
292 s->poll_msl = -1;
293 return;
294 }
295
296 omsr = s->msr;
297
298 s->msr = (flags & CHR_TIOCM_CTS) ? s->msr | UART_MSR_CTS : s->msr & ~UART_MSR_CTS;
299 s->msr = (flags & CHR_TIOCM_DSR) ? s->msr | UART_MSR_DSR : s->msr & ~UART_MSR_DSR;
300 s->msr = (flags & CHR_TIOCM_CAR) ? s->msr | UART_MSR_DCD : s->msr & ~UART_MSR_DCD;
301 s->msr = (flags & CHR_TIOCM_RI) ? s->msr | UART_MSR_RI : s->msr & ~UART_MSR_RI;
302
303 if (s->msr != omsr) {
304 /* Set delta bits */
305 s->msr = s->msr | ((s->msr >> 4) ^ (omsr >> 4));
306 /* UART_MSR_TERI only if change was from 1 -> 0 */
307 if ((s->msr & UART_MSR_TERI) && !(omsr & UART_MSR_RI))
308 s->msr &= ~UART_MSR_TERI;
309 serial_update_irq(s);
310 }
311
312 /* The real 16550A apparently has a 250ns response latency to line status changes.
313 We'll be lazy and poll only every 10ms, and only poll it at all if MSI interrupts are turned on */
314
315 if (s->poll_msl)
74475455 316 qemu_mod_timer(s->modem_status_poll, qemu_get_clock_ns(vm_clock) + get_ticks_per_sec() / 100);
81174dae
AL
317}
318
319static void serial_xmit(void *opaque)
320{
321 SerialState *s = opaque;
74475455 322 uint64_t new_xmit_ts = qemu_get_clock_ns(vm_clock);
81174dae
AL
323
324 if (s->tsr_retry <= 0) {
325 if (s->fcr & UART_FCR_FE) {
326 s->tsr = fifo_get(s,XMIT_FIFO);
327 if (!s->xmit_fifo.count)
328 s->lsr |= UART_LSR_THRE;
329 } else {
330 s->tsr = s->thr;
331 s->lsr |= UART_LSR_THRE;
332 }
333 }
334
335 if (s->mcr & UART_MCR_LOOP) {
336 /* in loopback mode, say that we just received a char */
337 serial_receive1(s, &s->tsr, 1);
2cc6e0a1 338 } else if (qemu_chr_fe_write(s->chr, &s->tsr, 1) != 1) {
81174dae
AL
339 if ((s->tsr_retry > 0) && (s->tsr_retry <= MAX_XMIT_RETRY)) {
340 s->tsr_retry++;
341 qemu_mod_timer(s->transmit_timer, new_xmit_ts + s->char_transmit_time);
342 return;
343 } else if (s->poll_msl < 0) {
344 /* If we exceed MAX_XMIT_RETRY and the backend is not a real serial port, then
345 drop any further failed writes instantly, until we get one that goes through.
346 This is to prevent guests that log to unconnected pipes or pty's from stalling. */
347 s->tsr_retry = -1;
348 }
349 }
350 else {
351 s->tsr_retry = 0;
352 }
353
74475455 354 s->last_xmit_ts = qemu_get_clock_ns(vm_clock);
81174dae
AL
355 if (!(s->lsr & UART_LSR_THRE))
356 qemu_mod_timer(s->transmit_timer, s->last_xmit_ts + s->char_transmit_time);
357
358 if (s->lsr & UART_LSR_THRE) {
359 s->lsr |= UART_LSR_TEMT;
360 s->thr_ipending = 1;
361 serial_update_irq(s);
362 }
363}
364
365
b41a2cd1 366static void serial_ioport_write(void *opaque, uint32_t addr, uint32_t val)
80cabfad 367{
b41a2cd1 368 SerialState *s = opaque;
3b46e624 369
80cabfad 370 addr &= 7;
b6601141 371 DPRINTF("write addr=0x%02x val=0x%02x\n", addr, val);
80cabfad
FB
372 switch(addr) {
373 default:
374 case 0:
375 if (s->lcr & UART_LCR_DLAB) {
376 s->divider = (s->divider & 0xff00) | val;
f8d179e3 377 serial_update_parameters(s);
80cabfad 378 } else {
81174dae
AL
379 s->thr = (uint8_t) val;
380 if(s->fcr & UART_FCR_FE) {
2f4f22bd
AJ
381 fifo_put(s, XMIT_FIFO, s->thr);
382 s->thr_ipending = 0;
383 s->lsr &= ~UART_LSR_TEMT;
384 s->lsr &= ~UART_LSR_THRE;
385 serial_update_irq(s);
6936bfe5 386 } else {
2f4f22bd
AJ
387 s->thr_ipending = 0;
388 s->lsr &= ~UART_LSR_THRE;
389 serial_update_irq(s);
6936bfe5 390 }
81174dae 391 serial_xmit(s);
80cabfad
FB
392 }
393 break;
394 case 1:
395 if (s->lcr & UART_LCR_DLAB) {
396 s->divider = (s->divider & 0x00ff) | (val << 8);
f8d179e3 397 serial_update_parameters(s);
80cabfad 398 } else {
60e336db 399 s->ier = val & 0x0f;
81174dae
AL
400 /* If the backend device is a real serial port, turn polling of the modem
401 status lines on physical port on or off depending on UART_IER_MSI state */
402 if (s->poll_msl >= 0) {
403 if (s->ier & UART_IER_MSI) {
404 s->poll_msl = 1;
405 serial_update_msl(s);
406 } else {
407 qemu_del_timer(s->modem_status_poll);
408 s->poll_msl = 0;
409 }
410 }
60e336db
FB
411 if (s->lsr & UART_LSR_THRE) {
412 s->thr_ipending = 1;
81174dae 413 serial_update_irq(s);
60e336db 414 }
80cabfad
FB
415 }
416 break;
417 case 2:
81174dae
AL
418 val = val & 0xFF;
419
420 if (s->fcr == val)
421 break;
422
423 /* Did the enable/disable flag change? If so, make sure FIFOs get flushed */
424 if ((val ^ s->fcr) & UART_FCR_FE)
425 val |= UART_FCR_XFR | UART_FCR_RFR;
426
427 /* FIFO clear */
428
429 if (val & UART_FCR_RFR) {
430 qemu_del_timer(s->fifo_timeout_timer);
431 s->timeout_ipending=0;
432 fifo_clear(s,RECV_FIFO);
433 }
434
435 if (val & UART_FCR_XFR) {
436 fifo_clear(s,XMIT_FIFO);
437 }
438
439 if (val & UART_FCR_FE) {
440 s->iir |= UART_IIR_FE;
441 /* Set RECV_FIFO trigger Level */
442 switch (val & 0xC0) {
443 case UART_FCR_ITL_1:
444 s->recv_fifo.itl = 1;
445 break;
446 case UART_FCR_ITL_2:
447 s->recv_fifo.itl = 4;
448 break;
449 case UART_FCR_ITL_3:
450 s->recv_fifo.itl = 8;
451 break;
452 case UART_FCR_ITL_4:
453 s->recv_fifo.itl = 14;
454 break;
455 }
456 } else
457 s->iir &= ~UART_IIR_FE;
458
459 /* Set fcr - or at least the bits in it that are supposed to "stick" */
460 s->fcr = val & 0xC9;
461 serial_update_irq(s);
80cabfad
FB
462 break;
463 case 3:
f8d179e3
FB
464 {
465 int break_enable;
466 s->lcr = val;
467 serial_update_parameters(s);
468 break_enable = (val >> 6) & 1;
469 if (break_enable != s->last_break_enable) {
470 s->last_break_enable = break_enable;
41084f1b 471 qemu_chr_fe_ioctl(s->chr, CHR_IOCTL_SERIAL_SET_BREAK,
2122c51a 472 &break_enable);
f8d179e3
FB
473 }
474 }
80cabfad
FB
475 break;
476 case 4:
81174dae
AL
477 {
478 int flags;
479 int old_mcr = s->mcr;
480 s->mcr = val & 0x1f;
481 if (val & UART_MCR_LOOP)
482 break;
483
484 if (s->poll_msl >= 0 && old_mcr != s->mcr) {
485
41084f1b 486 qemu_chr_fe_ioctl(s->chr,CHR_IOCTL_SERIAL_GET_TIOCM, &flags);
81174dae
AL
487
488 flags &= ~(CHR_TIOCM_RTS | CHR_TIOCM_DTR);
489
490 if (val & UART_MCR_RTS)
491 flags |= CHR_TIOCM_RTS;
492 if (val & UART_MCR_DTR)
493 flags |= CHR_TIOCM_DTR;
494
41084f1b 495 qemu_chr_fe_ioctl(s->chr,CHR_IOCTL_SERIAL_SET_TIOCM, &flags);
81174dae
AL
496 /* Update the modem status after a one-character-send wait-time, since there may be a response
497 from the device/computer at the other end of the serial line */
74475455 498 qemu_mod_timer(s->modem_status_poll, qemu_get_clock_ns(vm_clock) + s->char_transmit_time);
81174dae
AL
499 }
500 }
80cabfad
FB
501 break;
502 case 5:
503 break;
504 case 6:
80cabfad
FB
505 break;
506 case 7:
507 s->scr = val;
508 break;
509 }
510}
511
b41a2cd1 512static uint32_t serial_ioport_read(void *opaque, uint32_t addr)
80cabfad 513{
b41a2cd1 514 SerialState *s = opaque;
80cabfad
FB
515 uint32_t ret;
516
517 addr &= 7;
518 switch(addr) {
519 default:
520 case 0:
521 if (s->lcr & UART_LCR_DLAB) {
5fafdf24 522 ret = s->divider & 0xff;
80cabfad 523 } else {
81174dae
AL
524 if(s->fcr & UART_FCR_FE) {
525 ret = fifo_get(s,RECV_FIFO);
526 if (s->recv_fifo.count == 0)
527 s->lsr &= ~(UART_LSR_DR | UART_LSR_BI);
528 else
74475455 529 qemu_mod_timer(s->fifo_timeout_timer, qemu_get_clock_ns (vm_clock) + s->char_transmit_time * 4);
81174dae
AL
530 s->timeout_ipending = 0;
531 } else {
532 ret = s->rbr;
533 s->lsr &= ~(UART_LSR_DR | UART_LSR_BI);
534 }
b41a2cd1 535 serial_update_irq(s);
b2a5160c
AZ
536 if (!(s->mcr & UART_MCR_LOOP)) {
537 /* in loopback mode, don't receive any data */
538 qemu_chr_accept_input(s->chr);
539 }
80cabfad
FB
540 }
541 break;
542 case 1:
543 if (s->lcr & UART_LCR_DLAB) {
544 ret = (s->divider >> 8) & 0xff;
545 } else {
546 ret = s->ier;
547 }
548 break;
549 case 2:
550 ret = s->iir;
cdee7bdf 551 if ((ret & UART_IIR_ID) == UART_IIR_THRI) {
80cabfad 552 s->thr_ipending = 0;
71e605f8
JG
553 serial_update_irq(s);
554 }
80cabfad
FB
555 break;
556 case 3:
557 ret = s->lcr;
558 break;
559 case 4:
560 ret = s->mcr;
561 break;
562 case 5:
563 ret = s->lsr;
71e605f8
JG
564 /* Clear break and overrun interrupts */
565 if (s->lsr & (UART_LSR_BI|UART_LSR_OE)) {
566 s->lsr &= ~(UART_LSR_BI|UART_LSR_OE);
81174dae
AL
567 serial_update_irq(s);
568 }
80cabfad
FB
569 break;
570 case 6:
571 if (s->mcr & UART_MCR_LOOP) {
572 /* in loopback, the modem output pins are connected to the
573 inputs */
574 ret = (s->mcr & 0x0c) << 4;
575 ret |= (s->mcr & 0x02) << 3;
576 ret |= (s->mcr & 0x01) << 5;
577 } else {
81174dae
AL
578 if (s->poll_msl >= 0)
579 serial_update_msl(s);
80cabfad 580 ret = s->msr;
81174dae
AL
581 /* Clear delta bits & msr int after read, if they were set */
582 if (s->msr & UART_MSR_ANY_DELTA) {
583 s->msr &= 0xF0;
584 serial_update_irq(s);
585 }
80cabfad
FB
586 }
587 break;
588 case 7:
589 ret = s->scr;
590 break;
591 }
b6601141 592 DPRINTF("read addr=0x%02x val=0x%02x\n", addr, ret);
80cabfad
FB
593 return ret;
594}
595
82c643ff 596static int serial_can_receive(SerialState *s)
80cabfad 597{
81174dae
AL
598 if(s->fcr & UART_FCR_FE) {
599 if(s->recv_fifo.count < UART_FIFO_LENGTH)
600 /* Advertise (fifo.itl - fifo.count) bytes when count < ITL, and 1 if above. If UART_FIFO_LENGTH - fifo.count is
601 advertised the effect will be to almost always fill the fifo completely before the guest has a chance to respond,
602 effectively overriding the ITL that the guest has set. */
603 return (s->recv_fifo.count <= s->recv_fifo.itl) ? s->recv_fifo.itl - s->recv_fifo.count : 1;
604 else
605 return 0;
606 } else {
80cabfad 607 return !(s->lsr & UART_LSR_DR);
81174dae 608 }
80cabfad
FB
609}
610
82c643ff 611static void serial_receive_break(SerialState *s)
80cabfad 612{
80cabfad 613 s->rbr = 0;
40ff1624
JW
614 /* When the LSR_DR is set a null byte is pushed into the fifo */
615 fifo_put(s, RECV_FIFO, '\0');
80cabfad 616 s->lsr |= UART_LSR_BI | UART_LSR_DR;
b41a2cd1 617 serial_update_irq(s);
80cabfad
FB
618}
619
81174dae
AL
620/* There's data in recv_fifo and s->rbr has not been read for 4 char transmit times */
621static void fifo_timeout_int (void *opaque) {
622 SerialState *s = opaque;
623 if (s->recv_fifo.count) {
624 s->timeout_ipending = 1;
625 serial_update_irq(s);
626 }
627}
628
b41a2cd1 629static int serial_can_receive1(void *opaque)
80cabfad 630{
b41a2cd1
FB
631 SerialState *s = opaque;
632 return serial_can_receive(s);
633}
634
635static void serial_receive1(void *opaque, const uint8_t *buf, int size)
636{
637 SerialState *s = opaque;
81174dae
AL
638 if(s->fcr & UART_FCR_FE) {
639 int i;
640 for (i = 0; i < size; i++) {
641 fifo_put(s, RECV_FIFO, buf[i]);
642 }
643 s->lsr |= UART_LSR_DR;
644 /* call the timeout receive callback in 4 char transmit time */
74475455 645 qemu_mod_timer(s->fifo_timeout_timer, qemu_get_clock_ns (vm_clock) + s->char_transmit_time * 4);
81174dae 646 } else {
71e605f8
JG
647 if (s->lsr & UART_LSR_DR)
648 s->lsr |= UART_LSR_OE;
81174dae
AL
649 s->rbr = buf[0];
650 s->lsr |= UART_LSR_DR;
651 }
652 serial_update_irq(s);
b41a2cd1 653}
80cabfad 654
82c643ff
FB
655static void serial_event(void *opaque, int event)
656{
657 SerialState *s = opaque;
b6601141 658 DPRINTF("event %x\n", event);
82c643ff
FB
659 if (event == CHR_EVENT_BREAK)
660 serial_receive_break(s);
661}
662
d4bfa4d7 663static void serial_pre_save(void *opaque)
8738a8d0 664{
d4bfa4d7 665 SerialState *s = opaque;
747791f1 666 s->fcr_vmstate = s->fcr;
8738a8d0
FB
667}
668
e59fb374 669static int serial_post_load(void *opaque, int version_id)
747791f1
JQ
670{
671 SerialState *s = opaque;
81174dae 672
4c18ce94
JQ
673 if (version_id < 3) {
674 s->fcr_vmstate = 0;
675 }
81174dae 676 /* Initialize fcr via setter to perform essential side-effects */
747791f1 677 serial_ioport_write(s, 0x02, s->fcr_vmstate);
9a7c4878 678 serial_update_parameters(s);
8738a8d0
FB
679 return 0;
680}
681
747791f1
JQ
682static const VMStateDescription vmstate_serial = {
683 .name = "serial",
684 .version_id = 3,
685 .minimum_version_id = 2,
686 .pre_save = serial_pre_save,
747791f1
JQ
687 .post_load = serial_post_load,
688 .fields = (VMStateField []) {
689 VMSTATE_UINT16_V(divider, SerialState, 2),
690 VMSTATE_UINT8(rbr, SerialState),
691 VMSTATE_UINT8(ier, SerialState),
692 VMSTATE_UINT8(iir, SerialState),
693 VMSTATE_UINT8(lcr, SerialState),
694 VMSTATE_UINT8(mcr, SerialState),
695 VMSTATE_UINT8(lsr, SerialState),
696 VMSTATE_UINT8(msr, SerialState),
697 VMSTATE_UINT8(scr, SerialState),
698 VMSTATE_UINT8_V(fcr_vmstate, SerialState, 3),
699 VMSTATE_END_OF_LIST()
700 }
701};
702
b2a5160c
AZ
703static void serial_reset(void *opaque)
704{
705 SerialState *s = opaque;
706
b2a5160c
AZ
707 s->rbr = 0;
708 s->ier = 0;
709 s->iir = UART_IIR_NO_INT;
710 s->lcr = 0;
b2a5160c
AZ
711 s->lsr = UART_LSR_TEMT | UART_LSR_THRE;
712 s->msr = UART_MSR_DCD | UART_MSR_DSR | UART_MSR_CTS;
718b8aec 713 /* Default to 9600 baud, 1 start bit, 8 data bits, 1 stop bit, no parity. */
81174dae
AL
714 s->divider = 0x0C;
715 s->mcr = UART_MCR_OUT2;
b2a5160c 716 s->scr = 0;
81174dae 717 s->tsr_retry = 0;
718b8aec 718 s->char_transmit_time = (get_ticks_per_sec() / 9600) * 10;
81174dae
AL
719 s->poll_msl = 0;
720
721 fifo_clear(s,RECV_FIFO);
722 fifo_clear(s,XMIT_FIFO);
723
74475455 724 s->last_xmit_ts = qemu_get_clock_ns(vm_clock);
b2a5160c
AZ
725
726 s->thr_ipending = 0;
727 s->last_break_enable = 0;
728 qemu_irq_lower(s->irq);
729}
730
ac0be998 731static void serial_init_core(SerialState *s)
81174dae 732{
ac0be998 733 if (!s->chr) {
387f4a5a
AJ
734 fprintf(stderr, "Can't create serial device, empty char device\n");
735 exit(1);
736 }
737
74475455 738 s->modem_status_poll = qemu_new_timer_ns(vm_clock, (QEMUTimerCB *) serial_update_msl, s);
81174dae 739
74475455
PB
740 s->fifo_timeout_timer = qemu_new_timer_ns(vm_clock, (QEMUTimerCB *) fifo_timeout_int, s);
741 s->transmit_timer = qemu_new_timer_ns(vm_clock, (QEMUTimerCB *) serial_xmit, s);
81174dae 742
a08d4367 743 qemu_register_reset(serial_reset, s);
81174dae 744
b47543c4
AJ
745 qemu_chr_add_handlers(s->chr, serial_can_receive1, serial_receive1,
746 serial_event, s);
81174dae
AL
747}
748
038eaf82
SW
749/* Change the main reference oscillator frequency. */
750void serial_set_frequency(SerialState *s, uint32_t frequency)
751{
752 s->baudbase = frequency;
753 serial_update_parameters(s);
754}
755
e8ee28fb
GH
756static const int isa_serial_io[MAX_SERIAL_PORTS] = { 0x3f8, 0x2f8, 0x3e8, 0x2e8 };
757static const int isa_serial_irq[MAX_SERIAL_PORTS] = { 4, 3, 4, 3 };
758
a941ae45
RH
759static const MemoryRegionPortio serial_portio[] = {
760 { 0, 8, 1, .read = serial_ioport_read, .write = serial_ioport_write },
761 PORTIO_END_OF_LIST()
762};
763
764static const MemoryRegionOps serial_io_ops = {
765 .old_portio = serial_portio
766};
767
ac0be998
GH
768static int serial_isa_initfn(ISADevice *dev)
769{
e8ee28fb 770 static int index;
ac0be998
GH
771 ISASerialState *isa = DO_UPCAST(ISASerialState, dev, dev);
772 SerialState *s = &isa->state;
773
e8ee28fb
GH
774 if (isa->index == -1)
775 isa->index = index;
776 if (isa->index >= MAX_SERIAL_PORTS)
777 return -1;
778 if (isa->iobase == -1)
779 isa->iobase = isa_serial_io[isa->index];
780 if (isa->isairq == -1)
781 isa->isairq = isa_serial_irq[isa->index];
782 index++;
783
ac0be998
GH
784 s->baudbase = 115200;
785 isa_init_irq(dev, &s->irq, isa->isairq);
786 serial_init_core(s);
1cc9f514 787 qdev_set_legacy_instance_id(&dev->qdev, isa->iobase, 3);
ac0be998 788
8e8ffc44
RH
789 memory_region_init_io(&s->io, &serial_io_ops, s, "serial", 8);
790 isa_register_ioport(dev, &s->io, isa->iobase);
ac0be998
GH
791 return 0;
792}
793
1cc9f514
JK
794static const VMStateDescription vmstate_isa_serial = {
795 .name = "serial",
796 .version_id = 3,
797 .minimum_version_id = 2,
798 .fields = (VMStateField []) {
799 VMSTATE_STRUCT(state, ISASerialState, 0, vmstate_serial, SerialState),
800 VMSTATE_END_OF_LIST()
801 }
802};
803
b6cd0ea1
AJ
804SerialState *serial_init(int base, qemu_irq irq, int baudbase,
805 CharDriverState *chr)
b41a2cd1
FB
806{
807 SerialState *s;
808
7267c094 809 s = g_malloc0(sizeof(SerialState));
6936bfe5 810
ac0be998
GH
811 s->irq = irq;
812 s->baudbase = baudbase;
813 s->chr = chr;
814 serial_init_core(s);
b41a2cd1 815
0be71e32 816 vmstate_register(NULL, base, &vmstate_serial, s);
8738a8d0 817
b41a2cd1
FB
818 register_ioport_write(base, 8, 1, serial_ioport_write, s);
819 register_ioport_read(base, 8, 1, serial_ioport_read, s);
b41a2cd1 820 return s;
80cabfad 821}
e5d13e2f
FB
822
823/* Memory mapped interface */
8e8ffc44
RH
824static uint64_t serial_mm_read(void *opaque, target_phys_addr_t addr,
825 unsigned size)
e5d13e2f
FB
826{
827 SerialState *s = opaque;
8e8ffc44 828 return serial_ioport_read(s, addr >> s->it_shift);
e5d13e2f
FB
829}
830
8e8ffc44
RH
831static void serial_mm_write(void *opaque, target_phys_addr_t addr,
832 uint64_t value, unsigned size)
2d48377a
BS
833{
834 SerialState *s = opaque;
8e8ffc44 835 value &= ~0u >> (32 - (size * 8));
2d48377a
BS
836 serial_ioport_write(s, addr >> s->it_shift, value);
837}
838
8e8ffc44
RH
839static const MemoryRegionOps serial_mm_ops[3] = {
840 [DEVICE_NATIVE_ENDIAN] = {
841 .read = serial_mm_read,
842 .write = serial_mm_write,
843 .endianness = DEVICE_NATIVE_ENDIAN,
844 },
845 [DEVICE_LITTLE_ENDIAN] = {
846 .read = serial_mm_read,
847 .write = serial_mm_write,
848 .endianness = DEVICE_LITTLE_ENDIAN,
849 },
850 [DEVICE_BIG_ENDIAN] = {
851 .read = serial_mm_read,
852 .write = serial_mm_write,
853 .endianness = DEVICE_BIG_ENDIAN,
854 },
e5d13e2f
FB
855};
856
39186d8a
RH
857SerialState *serial_mm_init(MemoryRegion *address_space,
858 target_phys_addr_t base, int it_shift,
859 qemu_irq irq, int baudbase,
860 CharDriverState *chr, enum device_endian end)
e5d13e2f
FB
861{
862 SerialState *s;
e5d13e2f 863
7267c094 864 s = g_malloc0(sizeof(SerialState));
81174dae 865
e5d13e2f 866 s->it_shift = it_shift;
ac0be998
GH
867 s->irq = irq;
868 s->baudbase = baudbase;
869 s->chr = chr;
e5d13e2f 870
ac0be998 871 serial_init_core(s);
0be71e32 872 vmstate_register(NULL, base, &vmstate_serial, s);
e5d13e2f 873
8e8ffc44
RH
874 memory_region_init_io(&s->io, &serial_mm_ops[end], s,
875 "serial", 8 << it_shift);
39186d8a 876 memory_region_add_subregion(address_space, base, &s->io);
2ff0c7c3 877
81174dae 878 serial_update_msl(s);
e5d13e2f
FB
879 return s;
880}
ac0be998 881
39bffca2
AL
882static Property serial_isa_properties[] = {
883 DEFINE_PROP_UINT32("index", ISASerialState, index, -1),
884 DEFINE_PROP_HEX32("iobase", ISASerialState, iobase, -1),
885 DEFINE_PROP_UINT32("irq", ISASerialState, isairq, -1),
886 DEFINE_PROP_CHR("chardev", ISASerialState, state.chr),
887 DEFINE_PROP_END_OF_LIST(),
888};
889
8f04ee08
AL
890static void serial_isa_class_initfn(ObjectClass *klass, void *data)
891{
39bffca2 892 DeviceClass *dc = DEVICE_CLASS(klass);
8f04ee08
AL
893 ISADeviceClass *ic = ISA_DEVICE_CLASS(klass);
894 ic->init = serial_isa_initfn;
39bffca2
AL
895 dc->vmsd = &vmstate_isa_serial;
896 dc->props = serial_isa_properties;
8f04ee08
AL
897}
898
39bffca2
AL
899static TypeInfo serial_isa_info = {
900 .name = "isa-serial",
901 .parent = TYPE_ISA_DEVICE,
902 .instance_size = sizeof(ISASerialState),
903 .class_init = serial_isa_class_initfn,
ac0be998
GH
904};
905
83f7d43a 906static void serial_register_types(void)
ac0be998 907{
39bffca2 908 type_register_static(&serial_isa_info);
ac0be998
GH
909}
910
83f7d43a 911type_init(serial_register_types)