]> git.proxmox.com Git - qemu.git/blame - hw/sh_intc.h
slirp: Replace m_freem with m_free
[qemu.git] / hw / sh_intc.h
CommitLineData
80f515e6
AZ
1#ifndef __SH_INTC_H__
2#define __SH_INTC_H__
3
96e2fc41
AJ
4#include "qemu-common.h"
5#include "irq.h"
6
80f515e6
AZ
7typedef unsigned char intc_enum;
8
9struct intc_vect {
10 intc_enum enum_id;
11 unsigned short vect;
12};
13
14#define INTC_VECT(enum_id, vect) { enum_id, vect }
15
16struct intc_group {
17 intc_enum enum_id;
18 intc_enum enum_ids[32];
19};
20
001faf32 21#define INTC_GROUP(enum_id, ...) { enum_id, { __VA_ARGS__ } }
80f515e6
AZ
22
23struct intc_mask_reg {
24 unsigned long set_reg, clr_reg, reg_width;
25 intc_enum enum_ids[32];
26 unsigned long value;
27};
28
29struct intc_prio_reg {
30 unsigned long set_reg, clr_reg, reg_width, field_width;
31 intc_enum enum_ids[16];
32 unsigned long value;
33};
34
b1503cda 35#define _INTC_ARRAY(a) a, ARRAY_SIZE(a)
80f515e6
AZ
36
37struct intc_source {
38 unsigned short vect;
39 intc_enum next_enum_id;
40
e96e2044 41 int asserted; /* emulates the interrupt signal line from device to intc */
80f515e6
AZ
42 int enable_count;
43 int enable_max;
e96e2044
TS
44 int pending; /* emulates the result of signal and masking */
45 struct intc_desc *parent;
80f515e6
AZ
46};
47
48struct intc_desc {
96e2fc41 49 qemu_irq *irqs;
80f515e6
AZ
50 struct intc_source *sources;
51 int nr_sources;
52 struct intc_mask_reg *mask_regs;
53 int nr_mask_regs;
54 struct intc_prio_reg *prio_regs;
55 int nr_prio_regs;
80f515e6 56 int iomemtype;
e96e2044 57 int pending; /* number of interrupt sources that has pending set */
80f515e6
AZ
58};
59
e96e2044 60int sh_intc_get_pending_vector(struct intc_desc *desc, int imask);
80f515e6 61struct intc_source *sh_intc_source(struct intc_desc *desc, intc_enum id);
e96e2044
TS
62void sh_intc_toggle_source(struct intc_source *source,
63 int enable_adj, int assert_adj);
80f515e6
AZ
64
65void sh_intc_register_sources(struct intc_desc *desc,
66 struct intc_vect *vectors,
67 int nr_vectors,
68 struct intc_group *groups,
69 int nr_groups);
70
71int sh_intc_init(struct intc_desc *desc,
72 int nr_sources,
73 struct intc_mask_reg *mask_regs,
74 int nr_mask_regs,
75 struct intc_prio_reg *prio_regs,
76 int nr_prio_regs);
77
c6d86a33
AZ
78void sh_intc_set_irl(void *opaque, int n, int level);
79
80f515e6 80#endif /* __SH_INTC_H__ */