]> git.proxmox.com Git - qemu.git/blame - hw/sun4m.c
Merge remote-tracking branch 'kraxel/chardev.1' into staging
[qemu.git] / hw / sun4m.c
CommitLineData
420557e8 1/*
ee76f82e 2 * QEMU Sun4m & Sun4d & Sun4c System Emulator
5fafdf24 3 *
b81b3b10 4 * Copyright (c) 2003-2005 Fabrice Bellard
5fafdf24 5 *
420557e8
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
9d07d757 24#include "sysbus.h"
1de7afc9 25#include "qemu/timer.h"
87ecb68b
PB
26#include "sun4m.h"
27#include "nvram.h"
28#include "sparc32_dma.h"
29#include "fdc.h"
9c17d615 30#include "sysemu/sysemu.h"
1422e32d 31#include "net/net.h"
87ecb68b 32#include "boards.h"
d2c63fc1 33#include "firmware_abi.h"
1cd3af54 34#include "esp.h"
22548760
BS
35#include "pc.h"
36#include "isa.h"
3cce6243 37#include "fw_cfg.h"
b4ed08e0 38#include "escc.h"
676d9b9b 39#include "empty_slot.h"
4b48bf05 40#include "qdev-addr.h"
ca20cf32
BS
41#include "loader.h"
42#include "elf.h"
9c17d615 43#include "sysemu/blockdev.h"
97bf4851 44#include "trace.h"
420557e8 45
36cd9210
BS
46/*
47 * Sun4m architecture was used in the following machines:
48 *
49 * SPARCserver 6xxMP/xx
77f193da
BS
50 * SPARCclassic (SPARCclassic Server)(SPARCstation LC) (4/15),
51 * SPARCclassic X (4/10)
36cd9210
BS
52 * SPARCstation LX/ZX (4/30)
53 * SPARCstation Voyager
54 * SPARCstation 10/xx, SPARCserver 10/xx
55 * SPARCstation 5, SPARCserver 5
56 * SPARCstation 20/xx, SPARCserver 20
57 * SPARCstation 4
58 *
7d85892b
BS
59 * Sun4d architecture was used in the following machines:
60 *
61 * SPARCcenter 2000
62 * SPARCserver 1000
63 *
ee76f82e
BS
64 * Sun4c architecture was used in the following machines:
65 * SPARCstation 1/1+, SPARCserver 1/1+
66 * SPARCstation SLC
67 * SPARCstation IPC
68 * SPARCstation ELC
69 * SPARCstation IPX
70 *
36cd9210
BS
71 * See for example: http://www.sunhelp.org/faq/sunref1.html
72 */
73
420557e8 74#define KERNEL_LOAD_ADDR 0x00004000
b6f479d3 75#define CMDLINE_ADDR 0x007ff000
713c45fa 76#define INITRD_LOAD_ADDR 0x00800000
a7227727 77#define PROM_SIZE_MAX (1024 * 1024)
40ce0a9a 78#define PROM_VADDR 0xffd00000
f930d07e 79#define PROM_FILENAME "openbios-sparc32"
3cce6243 80#define CFG_ADDR 0xd00000510ULL
fbfcf955 81#define FW_CFG_SUN4M_DEPTH (FW_CFG_ARCH_LOCAL + 0x00)
b8174937 82
ba3c64fb 83#define MAX_CPUS 16
b3a23197 84#define MAX_PILS 16
9a62fb24 85#define MAX_VSIMMS 4
420557e8 86
b4ed08e0
BS
87#define ESCC_CLOCK 4915200
88
8137cde8 89struct sun4m_hwdef {
a8170e5e
AK
90 hwaddr iommu_base, iommu_pad_base, iommu_pad_len, slavio_base;
91 hwaddr intctl_base, counter_base, nvram_base, ms_kb_base;
92 hwaddr serial_base, fd_base;
93 hwaddr afx_base, idreg_base, dma_base, esp_base, le_base;
94 hwaddr tcx_base, cs_base, apc_base, aux1_base, aux2_base;
95 hwaddr bpp_base, dbri_base, sx_base;
9a62fb24 96 struct {
a8170e5e 97 hwaddr reg_base, vram_base;
9a62fb24 98 } vsimm[MAX_VSIMMS];
a8170e5e 99 hwaddr ecc_base;
3ebf5aaf
BS
100 uint64_t max_mem;
101 const char * const default_cpu_model;
61999750
BS
102 uint32_t ecc_version;
103 uint32_t iommu_version;
104 uint16_t machine_id;
105 uint8_t nvram_machine_id;
36cd9210
BS
106};
107
7d85892b
BS
108#define MAX_IOUNITS 5
109
110struct sun4d_hwdef {
a8170e5e
AK
111 hwaddr iounit_bases[MAX_IOUNITS], slavio_base;
112 hwaddr counter_base, nvram_base, ms_kb_base;
113 hwaddr serial_base;
114 hwaddr espdma_base, esp_base;
115 hwaddr ledma_base, le_base;
116 hwaddr tcx_base;
117 hwaddr sbi_base;
7d85892b
BS
118 uint64_t max_mem;
119 const char * const default_cpu_model;
61999750
BS
120 uint32_t iounit_version;
121 uint16_t machine_id;
122 uint8_t nvram_machine_id;
7d85892b
BS
123};
124
8137cde8 125struct sun4c_hwdef {
a8170e5e
AK
126 hwaddr iommu_base, slavio_base;
127 hwaddr intctl_base, counter_base, nvram_base, ms_kb_base;
128 hwaddr serial_base, fd_base;
129 hwaddr idreg_base, dma_base, esp_base, le_base;
130 hwaddr tcx_base, aux1_base;
8137cde8
BS
131 uint64_t max_mem;
132 const char * const default_cpu_model;
61999750
BS
133 uint32_t iommu_version;
134 uint16_t machine_id;
135 uint8_t nvram_machine_id;
8137cde8
BS
136};
137
6f7e9aec
FB
138int DMA_get_channel_mode (int nchan)
139{
140 return 0;
141}
142int DMA_read_memory (int nchan, void *buf, int pos, int size)
143{
144 return 0;
145}
146int DMA_write_memory (int nchan, void *buf, int pos, int size)
147{
148 return 0;
149}
150void DMA_hold_DREQ (int nchan) {}
151void DMA_release_DREQ (int nchan) {}
152void DMA_schedule(int nchan) {}
4556bd8b
BS
153
154void DMA_init(int high_page_enable, qemu_irq *cpu_request_exit)
155{
156}
157
6f7e9aec
FB
158void DMA_register_channel (int nchan,
159 DMA_transfer_handler transfer_handler,
160 void *opaque)
161{
162}
163
513f789f 164static int fw_cfg_boot_set(void *opaque, const char *boot_device)
81864572 165{
513f789f 166 fw_cfg_add_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
81864572
BS
167 return 0;
168}
169
43a34704
BS
170static void nvram_init(M48t59State *nvram, uint8_t *macaddr,
171 const char *cmdline, const char *boot_devices,
172 ram_addr_t RAM_size, uint32_t kernel_size,
f930d07e 173 int width, int height, int depth,
905fdcb5 174 int nvram_machine_id, const char *arch)
e80cfcfc 175{
d2c63fc1 176 unsigned int i;
66508601 177 uint32_t start, end;
d2c63fc1 178 uint8_t image[0x1ff0];
d2c63fc1
BS
179 struct OpenBIOS_nvpart_v1 *part_header;
180
181 memset(image, '\0', sizeof(image));
e80cfcfc 182
513f789f 183 start = 0;
b6f479d3 184
66508601
BS
185 // OpenBIOS nvram variables
186 // Variable partition
d2c63fc1
BS
187 part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
188 part_header->signature = OPENBIOS_PART_SYSTEM;
363a37d5 189 pstrcpy(part_header->name, sizeof(part_header->name), "system");
66508601 190
d2c63fc1 191 end = start + sizeof(struct OpenBIOS_nvpart_v1);
66508601 192 for (i = 0; i < nb_prom_envs; i++)
d2c63fc1
BS
193 end = OpenBIOS_set_var(image, end, prom_envs[i]);
194
195 // End marker
196 image[end++] = '\0';
66508601 197
66508601 198 end = start + ((end - start + 15) & ~15);
d2c63fc1 199 OpenBIOS_finish_partition(part_header, end - start);
66508601
BS
200
201 // free partition
202 start = end;
d2c63fc1
BS
203 part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
204 part_header->signature = OPENBIOS_PART_FREE;
363a37d5 205 pstrcpy(part_header->name, sizeof(part_header->name), "free");
66508601
BS
206
207 end = 0x1fd0;
d2c63fc1
BS
208 OpenBIOS_finish_partition(part_header, end - start);
209
905fdcb5
BS
210 Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr,
211 nvram_machine_id);
d2c63fc1
BS
212
213 for (i = 0; i < sizeof(image); i++)
214 m48t59_write(nvram, i, image[i]);
e80cfcfc
FB
215}
216
d453c2c3 217static DeviceState *slavio_intctl;
e80cfcfc 218
661f1929 219void sun4m_pic_info(Monitor *mon)
e80cfcfc 220{
7d85892b 221 if (slavio_intctl)
376253ec 222 slavio_pic_info(mon, slavio_intctl);
e80cfcfc
FB
223}
224
661f1929 225void sun4m_irq_info(Monitor *mon)
e80cfcfc 226{
7d85892b 227 if (slavio_intctl)
376253ec 228 slavio_irq_info(mon, slavio_intctl);
e80cfcfc
FB
229}
230
98cec4a2 231void cpu_check_irqs(CPUSPARCState *env)
327ac2e7
BS
232{
233 if (env->pil_in && (env->interrupt_index == 0 ||
234 (env->interrupt_index & ~15) == TT_EXTINT)) {
235 unsigned int i;
236
237 for (i = 15; i > 0; i--) {
238 if (env->pil_in & (1 << i)) {
239 int old_interrupt = env->interrupt_index;
240
241 env->interrupt_index = TT_EXTINT | i;
f32d7ec5 242 if (old_interrupt != env->interrupt_index) {
97bf4851 243 trace_sun4m_cpu_interrupt(i);
327ac2e7 244 cpu_interrupt(env, CPU_INTERRUPT_HARD);
f32d7ec5 245 }
327ac2e7
BS
246 break;
247 }
248 }
249 } else if (!env->pil_in && (env->interrupt_index & ~15) == TT_EXTINT) {
97bf4851 250 trace_sun4m_cpu_reset_interrupt(env->interrupt_index & 15);
327ac2e7
BS
251 env->interrupt_index = 0;
252 cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
253 }
254}
255
38c66cf2 256static void cpu_kick_irq(SPARCCPU *cpu)
94ad5b00 257{
38c66cf2
AF
258 CPUSPARCState *env = &cpu->env;
259
94ad5b00
PB
260 env->halted = 0;
261 cpu_check_irqs(env);
c08d7424 262 qemu_cpu_kick(CPU(cpu));
94ad5b00
PB
263}
264
b3a23197
BS
265static void cpu_set_irq(void *opaque, int irq, int level)
266{
e0bbf9b5
AF
267 SPARCCPU *cpu = opaque;
268 CPUSPARCState *env = &cpu->env;
b3a23197
BS
269
270 if (level) {
97bf4851 271 trace_sun4m_cpu_set_irq_raise(irq);
327ac2e7 272 env->pil_in |= 1 << irq;
38c66cf2 273 cpu_kick_irq(cpu);
b3a23197 274 } else {
97bf4851 275 trace_sun4m_cpu_set_irq_lower(irq);
327ac2e7
BS
276 env->pil_in &= ~(1 << irq);
277 cpu_check_irqs(env);
b3a23197
BS
278 }
279}
280
281static void dummy_cpu_set_irq(void *opaque, int irq, int level)
282{
283}
284
c68ea704
FB
285static void main_cpu_reset(void *opaque)
286{
5414dec6
AF
287 SPARCCPU *cpu = opaque;
288 CPUSPARCState *env = &cpu->env;
3d29fbef 289
5414dec6 290 cpu_reset(CPU(cpu));
3d29fbef
BS
291 env->halted = 0;
292}
293
294static void secondary_cpu_reset(void *opaque)
295{
5414dec6
AF
296 SPARCCPU *cpu = opaque;
297 CPUSPARCState *env = &cpu->env;
3d29fbef 298
5414dec6 299 cpu_reset(CPU(cpu));
3d29fbef 300 env->halted = 1;
c68ea704
FB
301}
302
6d0c293d
BS
303static void cpu_halt_signal(void *opaque, int irq, int level)
304{
305 if (level && cpu_single_env)
306 cpu_interrupt(cpu_single_env, CPU_INTERRUPT_HALT);
307}
308
409dbce5
AJ
309static uint64_t translate_kernel_address(void *opaque, uint64_t addr)
310{
311 return addr - 0xf0000000ULL;
312}
313
3ebf5aaf 314static unsigned long sun4m_load_kernel(const char *kernel_filename,
293f78bc 315 const char *initrd_filename,
c227f099 316 ram_addr_t RAM_size)
3ebf5aaf
BS
317{
318 int linux_boot;
319 unsigned int i;
320 long initrd_size, kernel_size;
3c178e72 321 uint8_t *ptr;
3ebf5aaf
BS
322
323 linux_boot = (kernel_filename != NULL);
324
325 kernel_size = 0;
326 if (linux_boot) {
ca20cf32
BS
327 int bswap_needed;
328
329#ifdef BSWAP_NEEDED
330 bswap_needed = 1;
331#else
332 bswap_needed = 0;
333#endif
409dbce5
AJ
334 kernel_size = load_elf(kernel_filename, translate_kernel_address, NULL,
335 NULL, NULL, NULL, 1, ELF_MACHINE, 0);
3ebf5aaf 336 if (kernel_size < 0)
293f78bc 337 kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR,
ca20cf32
BS
338 RAM_size - KERNEL_LOAD_ADDR, bswap_needed,
339 TARGET_PAGE_SIZE);
3ebf5aaf 340 if (kernel_size < 0)
293f78bc
BS
341 kernel_size = load_image_targphys(kernel_filename,
342 KERNEL_LOAD_ADDR,
343 RAM_size - KERNEL_LOAD_ADDR);
3ebf5aaf
BS
344 if (kernel_size < 0) {
345 fprintf(stderr, "qemu: could not load kernel '%s'\n",
346 kernel_filename);
347 exit(1);
348 }
349
350 /* load initrd */
351 initrd_size = 0;
352 if (initrd_filename) {
293f78bc
BS
353 initrd_size = load_image_targphys(initrd_filename,
354 INITRD_LOAD_ADDR,
355 RAM_size - INITRD_LOAD_ADDR);
3ebf5aaf
BS
356 if (initrd_size < 0) {
357 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
358 initrd_filename);
359 exit(1);
360 }
361 }
362 if (initrd_size > 0) {
363 for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) {
3c178e72
GH
364 ptr = rom_ptr(KERNEL_LOAD_ADDR + i);
365 if (ldl_p(ptr) == 0x48647253) { // HdrS
366 stl_p(ptr + 16, INITRD_LOAD_ADDR);
367 stl_p(ptr + 20, initrd_size);
3ebf5aaf
BS
368 break;
369 }
370 }
371 }
372 }
373 return kernel_size;
374}
375
a8170e5e 376static void *iommu_init(hwaddr addr, uint32_t version, qemu_irq irq)
4b48bf05
BS
377{
378 DeviceState *dev;
379 SysBusDevice *s;
380
381 dev = qdev_create(NULL, "iommu");
382 qdev_prop_set_uint32(dev, "version", version);
e23a1b33 383 qdev_init_nofail(dev);
4b48bf05
BS
384 s = sysbus_from_qdev(dev);
385 sysbus_connect_irq(s, 0, irq);
386 sysbus_mmio_map(s, 0, addr);
387
388 return s;
389}
390
a8170e5e 391static void *sparc32_dma_init(hwaddr daddr, qemu_irq parent_irq,
86d1c388 392 void *iommu, qemu_irq *dev_irq, int is_ledma)
74ff8d90
BS
393{
394 DeviceState *dev;
395 SysBusDevice *s;
396
397 dev = qdev_create(NULL, "sparc32_dma");
398 qdev_prop_set_ptr(dev, "iommu_opaque", iommu);
86d1c388 399 qdev_prop_set_uint32(dev, "is_ledma", is_ledma);
e23a1b33 400 qdev_init_nofail(dev);
74ff8d90
BS
401 s = sysbus_from_qdev(dev);
402 sysbus_connect_irq(s, 0, parent_irq);
403 *dev_irq = qdev_get_gpio_in(dev, 0);
404 sysbus_mmio_map(s, 0, daddr);
405
406 return s;
407}
408
a8170e5e 409static void lance_init(NICInfo *nd, hwaddr leaddr,
74ff8d90 410 void *dma_opaque, qemu_irq irq)
9d07d757
PB
411{
412 DeviceState *dev;
413 SysBusDevice *s;
74ff8d90 414 qemu_irq reset;
9d07d757
PB
415
416 qemu_check_nic_model(&nd_table[0], "lance");
417
418 dev = qdev_create(NULL, "lance");
76224833 419 qdev_set_nic_properties(dev, nd);
daa65491 420 qdev_prop_set_ptr(dev, "dma", dma_opaque);
e23a1b33 421 qdev_init_nofail(dev);
9d07d757
PB
422 s = sysbus_from_qdev(dev);
423 sysbus_mmio_map(s, 0, leaddr);
424 sysbus_connect_irq(s, 0, irq);
74ff8d90
BS
425 reset = qdev_get_gpio_in(dev, 0);
426 qdev_connect_gpio_out(dma_opaque, 0, reset);
9d07d757
PB
427}
428
a8170e5e
AK
429static DeviceState *slavio_intctl_init(hwaddr addr,
430 hwaddr addrg,
462eda24 431 qemu_irq **parent_irq)
4b48bf05
BS
432{
433 DeviceState *dev;
434 SysBusDevice *s;
435 unsigned int i, j;
436
437 dev = qdev_create(NULL, "slavio_intctl");
e23a1b33 438 qdev_init_nofail(dev);
4b48bf05
BS
439
440 s = sysbus_from_qdev(dev);
441
442 for (i = 0; i < MAX_CPUS; i++) {
443 for (j = 0; j < MAX_PILS; j++) {
444 sysbus_connect_irq(s, i * MAX_PILS + j, parent_irq[i][j]);
445 }
446 }
447 sysbus_mmio_map(s, 0, addrg);
448 for (i = 0; i < MAX_CPUS; i++) {
449 sysbus_mmio_map(s, i + 1, addr + i * TARGET_PAGE_SIZE);
450 }
451
452 return dev;
453}
454
455#define SYS_TIMER_OFFSET 0x10000ULL
456#define CPU_TIMER_OFFSET(cpu) (0x1000ULL * cpu)
457
a8170e5e 458static void slavio_timer_init_all(hwaddr addr, qemu_irq master_irq,
4b48bf05
BS
459 qemu_irq *cpu_irqs, unsigned int num_cpus)
460{
461 DeviceState *dev;
462 SysBusDevice *s;
463 unsigned int i;
464
465 dev = qdev_create(NULL, "slavio_timer");
466 qdev_prop_set_uint32(dev, "num_cpus", num_cpus);
e23a1b33 467 qdev_init_nofail(dev);
4b48bf05
BS
468 s = sysbus_from_qdev(dev);
469 sysbus_connect_irq(s, 0, master_irq);
470 sysbus_mmio_map(s, 0, addr + SYS_TIMER_OFFSET);
471
472 for (i = 0; i < MAX_CPUS; i++) {
a8170e5e 473 sysbus_mmio_map(s, i + 1, addr + (hwaddr)CPU_TIMER_OFFSET(i));
4b48bf05
BS
474 sysbus_connect_irq(s, i + 1, cpu_irqs[i]);
475 }
476}
477
bea42280
IM
478static qemu_irq slavio_system_powerdown;
479
480static void slavio_powerdown_req(Notifier *n, void *opaque)
481{
482 qemu_irq_raise(slavio_system_powerdown);
483}
484
485static Notifier slavio_system_powerdown_notifier = {
486 .notify = slavio_powerdown_req
487};
488
4b48bf05
BS
489#define MISC_LEDS 0x01600000
490#define MISC_CFG 0x01800000
491#define MISC_DIAG 0x01a00000
492#define MISC_MDM 0x01b00000
493#define MISC_SYS 0x01f00000
494
a8170e5e
AK
495static void slavio_misc_init(hwaddr base,
496 hwaddr aux1_base,
497 hwaddr aux2_base, qemu_irq irq,
b2b6f6ec 498 qemu_irq fdc_tc)
4b48bf05
BS
499{
500 DeviceState *dev;
501 SysBusDevice *s;
502
503 dev = qdev_create(NULL, "slavio_misc");
e23a1b33 504 qdev_init_nofail(dev);
4b48bf05
BS
505 s = sysbus_from_qdev(dev);
506 if (base) {
507 /* 8 bit registers */
508 /* Slavio control */
509 sysbus_mmio_map(s, 0, base + MISC_CFG);
510 /* Diagnostics */
511 sysbus_mmio_map(s, 1, base + MISC_DIAG);
512 /* Modem control */
513 sysbus_mmio_map(s, 2, base + MISC_MDM);
514 /* 16 bit registers */
515 /* ss600mp diag LEDs */
516 sysbus_mmio_map(s, 3, base + MISC_LEDS);
517 /* 32 bit registers */
518 /* System control */
519 sysbus_mmio_map(s, 4, base + MISC_SYS);
520 }
521 if (aux1_base) {
522 /* AUX 1 (Misc System Functions) */
523 sysbus_mmio_map(s, 5, aux1_base);
524 }
525 if (aux2_base) {
526 /* AUX 2 (Software Powerdown Control) */
527 sysbus_mmio_map(s, 6, aux2_base);
528 }
529 sysbus_connect_irq(s, 0, irq);
530 sysbus_connect_irq(s, 1, fdc_tc);
bea42280
IM
531 slavio_system_powerdown = qdev_get_gpio_in(dev, 0);
532 qemu_register_powerdown_notifier(&slavio_system_powerdown_notifier);
4b48bf05
BS
533}
534
a8170e5e 535static void ecc_init(hwaddr base, qemu_irq irq, uint32_t version)
4b48bf05
BS
536{
537 DeviceState *dev;
538 SysBusDevice *s;
539
540 dev = qdev_create(NULL, "eccmemctl");
541 qdev_prop_set_uint32(dev, "version", version);
e23a1b33 542 qdev_init_nofail(dev);
4b48bf05
BS
543 s = sysbus_from_qdev(dev);
544 sysbus_connect_irq(s, 0, irq);
545 sysbus_mmio_map(s, 0, base);
546 if (version == 0) { // SS-600MP only
547 sysbus_mmio_map(s, 1, base + 0x1000);
548 }
549}
550
a8170e5e 551static void apc_init(hwaddr power_base, qemu_irq cpu_halt)
4b48bf05
BS
552{
553 DeviceState *dev;
554 SysBusDevice *s;
555
556 dev = qdev_create(NULL, "apc");
e23a1b33 557 qdev_init_nofail(dev);
4b48bf05
BS
558 s = sysbus_from_qdev(dev);
559 /* Power management (APC) XXX: not a Slavio device */
560 sysbus_mmio_map(s, 0, power_base);
561 sysbus_connect_irq(s, 0, cpu_halt);
562}
563
a8170e5e 564static void tcx_init(hwaddr addr, int vram_size, int width,
4b48bf05
BS
565 int height, int depth)
566{
567 DeviceState *dev;
568 SysBusDevice *s;
569
570 dev = qdev_create(NULL, "SUNW,tcx");
571 qdev_prop_set_taddr(dev, "addr", addr);
572 qdev_prop_set_uint32(dev, "vram_size", vram_size);
573 qdev_prop_set_uint16(dev, "width", width);
574 qdev_prop_set_uint16(dev, "height", height);
575 qdev_prop_set_uint16(dev, "depth", depth);
e23a1b33 576 qdev_init_nofail(dev);
4b48bf05
BS
577 s = sysbus_from_qdev(dev);
578 /* 8-bit plane */
579 sysbus_mmio_map(s, 0, addr + 0x00800000ULL);
580 /* DAC */
581 sysbus_mmio_map(s, 1, addr + 0x00200000ULL);
582 /* TEC (dummy) */
583 sysbus_mmio_map(s, 2, addr + 0x00700000ULL);
584 /* THC 24 bit: NetBSD writes here even with 8-bit display: dummy */
585 sysbus_mmio_map(s, 3, addr + 0x00301000ULL);
586 if (depth == 24) {
587 /* 24-bit plane */
588 sysbus_mmio_map(s, 4, addr + 0x02000000ULL);
589 /* Control plane */
590 sysbus_mmio_map(s, 5, addr + 0x0a000000ULL);
591 } else {
592 /* THC 8 bit (dummy) */
593 sysbus_mmio_map(s, 4, addr + 0x00300000ULL);
594 }
595}
596
325f2747
BS
597/* NCR89C100/MACIO Internal ID register */
598static const uint8_t idreg_data[] = { 0xfe, 0x81, 0x01, 0x03 };
599
a8170e5e 600static void idreg_init(hwaddr addr)
325f2747
BS
601{
602 DeviceState *dev;
603 SysBusDevice *s;
604
605 dev = qdev_create(NULL, "macio_idreg");
e23a1b33 606 qdev_init_nofail(dev);
325f2747
BS
607 s = sysbus_from_qdev(dev);
608
609 sysbus_mmio_map(s, 0, addr);
610 cpu_physical_memory_write_rom(addr, idreg_data, sizeof(idreg_data));
611}
612
3150fa50
AK
613typedef struct IDRegState {
614 SysBusDevice busdev;
615 MemoryRegion mem;
616} IDRegState;
617
81a322d4 618static int idreg_init1(SysBusDevice *dev)
325f2747 619{
3150fa50 620 IDRegState *s = FROM_SYSBUS(IDRegState, dev);
325f2747 621
c5705a77
AK
622 memory_region_init_ram(&s->mem, "sun4m.idreg", sizeof(idreg_data));
623 vmstate_register_ram_global(&s->mem);
3150fa50 624 memory_region_set_readonly(&s->mem, true);
750ecd44 625 sysbus_init_mmio(dev, &s->mem);
81a322d4 626 return 0;
325f2747
BS
627}
628
999e12bb
AL
629static void idreg_class_init(ObjectClass *klass, void *data)
630{
631 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
632
633 k->init = idreg_init1;
634}
635
8c43a6f0 636static const TypeInfo idreg_info = {
39bffca2
AL
637 .name = "macio_idreg",
638 .parent = TYPE_SYS_BUS_DEVICE,
639 .instance_size = sizeof(IDRegState),
640 .class_init = idreg_class_init,
325f2747
BS
641};
642
3150fa50
AK
643typedef struct AFXState {
644 SysBusDevice busdev;
645 MemoryRegion mem;
646} AFXState;
647
c5de386a 648/* SS-5 TCX AFX register */
a8170e5e 649static void afx_init(hwaddr addr)
c5de386a
AT
650{
651 DeviceState *dev;
652 SysBusDevice *s;
653
654 dev = qdev_create(NULL, "tcx_afx");
655 qdev_init_nofail(dev);
656 s = sysbus_from_qdev(dev);
657
658 sysbus_mmio_map(s, 0, addr);
659}
660
661static int afx_init1(SysBusDevice *dev)
662{
3150fa50 663 AFXState *s = FROM_SYSBUS(AFXState, dev);
c5de386a 664
c5705a77
AK
665 memory_region_init_ram(&s->mem, "sun4m.afx", 4);
666 vmstate_register_ram_global(&s->mem);
750ecd44 667 sysbus_init_mmio(dev, &s->mem);
c5de386a
AT
668 return 0;
669}
670
999e12bb
AL
671static void afx_class_init(ObjectClass *klass, void *data)
672{
673 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
674
675 k->init = afx_init1;
676}
677
8c43a6f0 678static const TypeInfo afx_info = {
39bffca2
AL
679 .name = "tcx_afx",
680 .parent = TYPE_SYS_BUS_DEVICE,
681 .instance_size = sizeof(AFXState),
682 .class_init = afx_class_init,
c5de386a
AT
683};
684
3150fa50
AK
685typedef struct PROMState {
686 SysBusDevice busdev;
687 MemoryRegion prom;
688} PROMState;
689
f48f6569 690/* Boot PROM (OpenBIOS) */
409dbce5
AJ
691static uint64_t translate_prom_address(void *opaque, uint64_t addr)
692{
a8170e5e 693 hwaddr *base_addr = (hwaddr *)opaque;
409dbce5
AJ
694 return addr + *base_addr - PROM_VADDR;
695}
696
a8170e5e 697static void prom_init(hwaddr addr, const char *bios_name)
f48f6569
BS
698{
699 DeviceState *dev;
700 SysBusDevice *s;
701 char *filename;
702 int ret;
703
704 dev = qdev_create(NULL, "openprom");
e23a1b33 705 qdev_init_nofail(dev);
f48f6569
BS
706 s = sysbus_from_qdev(dev);
707
708 sysbus_mmio_map(s, 0, addr);
709
710 /* load boot prom */
711 if (bios_name == NULL) {
712 bios_name = PROM_FILENAME;
713 }
714 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
715 if (filename) {
409dbce5
AJ
716 ret = load_elf(filename, translate_prom_address, &addr, NULL,
717 NULL, NULL, 1, ELF_MACHINE, 0);
f48f6569
BS
718 if (ret < 0 || ret > PROM_SIZE_MAX) {
719 ret = load_image_targphys(filename, addr, PROM_SIZE_MAX);
720 }
7267c094 721 g_free(filename);
f48f6569
BS
722 } else {
723 ret = -1;
724 }
725 if (ret < 0 || ret > PROM_SIZE_MAX) {
726 fprintf(stderr, "qemu: could not load prom '%s'\n", bios_name);
727 exit(1);
728 }
729}
730
81a322d4 731static int prom_init1(SysBusDevice *dev)
f48f6569 732{
3150fa50 733 PROMState *s = FROM_SYSBUS(PROMState, dev);
f48f6569 734
c5705a77
AK
735 memory_region_init_ram(&s->prom, "sun4m.prom", PROM_SIZE_MAX);
736 vmstate_register_ram_global(&s->prom);
3150fa50 737 memory_region_set_readonly(&s->prom, true);
750ecd44 738 sysbus_init_mmio(dev, &s->prom);
81a322d4 739 return 0;
f48f6569
BS
740}
741
999e12bb
AL
742static Property prom_properties[] = {
743 {/* end of property list */},
744};
745
746static void prom_class_init(ObjectClass *klass, void *data)
747{
39bffca2 748 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
749 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
750
751 k->init = prom_init1;
39bffca2 752 dc->props = prom_properties;
999e12bb
AL
753}
754
8c43a6f0 755static const TypeInfo prom_info = {
39bffca2
AL
756 .name = "openprom",
757 .parent = TYPE_SYS_BUS_DEVICE,
758 .instance_size = sizeof(PROMState),
759 .class_init = prom_class_init,
f48f6569
BS
760};
761
ee6847d1
GH
762typedef struct RamDevice
763{
764 SysBusDevice busdev;
3150fa50 765 MemoryRegion ram;
04843626 766 uint64_t size;
ee6847d1
GH
767} RamDevice;
768
a350db85 769/* System RAM */
81a322d4 770static int ram_init1(SysBusDevice *dev)
a350db85 771{
ee6847d1 772 RamDevice *d = FROM_SYSBUS(RamDevice, dev);
a350db85 773
c5705a77
AK
774 memory_region_init_ram(&d->ram, "sun4m.ram", d->size);
775 vmstate_register_ram_global(&d->ram);
750ecd44 776 sysbus_init_mmio(dev, &d->ram);
81a322d4 777 return 0;
a350db85
BS
778}
779
a8170e5e 780static void ram_init(hwaddr addr, ram_addr_t RAM_size,
a350db85
BS
781 uint64_t max_mem)
782{
783 DeviceState *dev;
784 SysBusDevice *s;
ee6847d1 785 RamDevice *d;
a350db85
BS
786
787 /* allocate RAM */
788 if ((uint64_t)RAM_size > max_mem) {
789 fprintf(stderr,
790 "qemu: Too much memory for this machine: %d, maximum %d\n",
791 (unsigned int)(RAM_size / (1024 * 1024)),
792 (unsigned int)(max_mem / (1024 * 1024)));
793 exit(1);
794 }
795 dev = qdev_create(NULL, "memory");
a350db85
BS
796 s = sysbus_from_qdev(dev);
797
ee6847d1
GH
798 d = FROM_SYSBUS(RamDevice, s);
799 d->size = RAM_size;
e23a1b33 800 qdev_init_nofail(dev);
ee6847d1 801
a350db85
BS
802 sysbus_mmio_map(s, 0, addr);
803}
804
999e12bb
AL
805static Property ram_properties[] = {
806 DEFINE_PROP_UINT64("size", RamDevice, size, 0),
807 DEFINE_PROP_END_OF_LIST(),
808};
809
810static void ram_class_init(ObjectClass *klass, void *data)
811{
39bffca2 812 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
813 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
814
815 k->init = ram_init1;
39bffca2 816 dc->props = ram_properties;
999e12bb
AL
817}
818
8c43a6f0 819static const TypeInfo ram_info = {
39bffca2
AL
820 .name = "memory",
821 .parent = TYPE_SYS_BUS_DEVICE,
822 .instance_size = sizeof(RamDevice),
823 .class_init = ram_class_init,
a350db85
BS
824};
825
89835363
BS
826static void cpu_devinit(const char *cpu_model, unsigned int id,
827 uint64_t prom_addr, qemu_irq **cpu_irqs)
666713c0 828{
8968f588 829 SPARCCPU *cpu;
98cec4a2 830 CPUSPARCState *env;
666713c0 831
8968f588
AF
832 cpu = cpu_sparc_init(cpu_model);
833 if (cpu == NULL) {
666713c0
BS
834 fprintf(stderr, "qemu: Unable to find Sparc CPU definition\n");
835 exit(1);
836 }
8968f588 837 env = &cpu->env;
666713c0
BS
838
839 cpu_sparc_set_id(env, id);
840 if (id == 0) {
5414dec6 841 qemu_register_reset(main_cpu_reset, cpu);
666713c0 842 } else {
5414dec6 843 qemu_register_reset(secondary_cpu_reset, cpu);
666713c0
BS
844 env->halted = 1;
845 }
e0bbf9b5 846 *cpu_irqs = qemu_allocate_irqs(cpu_set_irq, cpu, MAX_PILS);
666713c0 847 env->prom_addr = prom_addr;
666713c0
BS
848}
849
acfbe712
BS
850static void dummy_fdc_tc(void *opaque, int irq, int level)
851{
852}
853
c227f099 854static void sun4m_hw_init(const struct sun4m_hwdef *hwdef, ram_addr_t RAM_size,
3ebf5aaf 855 const char *boot_device,
3023f332 856 const char *kernel_filename,
3ebf5aaf
BS
857 const char *kernel_cmdline,
858 const char *initrd_filename, const char *cpu_model)
420557e8 859{
713c45fa 860 unsigned int i;
cfb9de9c 861 void *iommu, *espdma, *ledma, *nvram;
a1961a4b 862 qemu_irq *cpu_irqs[MAX_CPUS], slavio_irq[32], slavio_cpu_irq[MAX_CPUS],
6f6260c7 863 espdma_irq, ledma_irq;
73d74342 864 qemu_irq esp_reset, dma_enable;
2582cfa0 865 qemu_irq fdc_tc;
6d0c293d 866 qemu_irq *cpu_halt;
5c6602c5 867 unsigned long kernel_size;
fd8014e1 868 DriveInfo *fd[MAX_FD];
3cce6243 869 void *fw_cfg;
9a62fb24 870 unsigned int num_vsimms;
420557e8 871
ba3c64fb 872 /* init CPUs */
3ebf5aaf
BS
873 if (!cpu_model)
874 cpu_model = hwdef->default_cpu_model;
b3a23197 875
ba3c64fb 876 for(i = 0; i < smp_cpus; i++) {
89835363 877 cpu_devinit(cpu_model, i, hwdef->slavio_base, &cpu_irqs[i]);
ba3c64fb 878 }
b3a23197
BS
879
880 for (i = smp_cpus; i < MAX_CPUS; i++)
881 cpu_irqs[i] = qemu_allocate_irqs(dummy_cpu_set_irq, NULL, MAX_PILS);
882
3ebf5aaf 883
3ebf5aaf 884 /* set up devices */
a350db85 885 ram_init(0, RAM_size, hwdef->max_mem);
676d9b9b
AT
886 /* models without ECC don't trap when missing ram is accessed */
887 if (!hwdef->ecc_base) {
888 empty_slot_init(RAM_size, hwdef->max_mem - RAM_size);
889 }
a350db85 890
f48f6569
BS
891 prom_init(hwdef->slavio_base, bios_name);
892
d453c2c3
BS
893 slavio_intctl = slavio_intctl_init(hwdef->intctl_base,
894 hwdef->intctl_base + 0x10000ULL,
462eda24 895 cpu_irqs);
a1961a4b
BS
896
897 for (i = 0; i < 32; i++) {
d453c2c3 898 slavio_irq[i] = qdev_get_gpio_in(slavio_intctl, i);
a1961a4b
BS
899 }
900 for (i = 0; i < MAX_CPUS; i++) {
d453c2c3 901 slavio_cpu_irq[i] = qdev_get_gpio_in(slavio_intctl, 32 + i);
a1961a4b 902 }
b3a23197 903
fe096129 904 if (hwdef->idreg_base) {
325f2747 905 idreg_init(hwdef->idreg_base);
4c2485de
BS
906 }
907
c5de386a
AT
908 if (hwdef->afx_base) {
909 afx_init(hwdef->afx_base);
910 }
911
ff403da6 912 iommu = iommu_init(hwdef->iommu_base, hwdef->iommu_version,
c533e0b3 913 slavio_irq[30]);
ff403da6 914
3386376c
AT
915 if (hwdef->iommu_pad_base) {
916 /* On the real hardware (SS-5, LX) the MMU is not padded, but aliased.
917 Software shouldn't use aliased addresses, neither should it crash
918 when does. Using empty_slot instead of aliasing can help with
919 debugging such accesses */
920 empty_slot_init(hwdef->iommu_pad_base,hwdef->iommu_pad_len);
921 }
922
c533e0b3 923 espdma = sparc32_dma_init(hwdef->dma_base, slavio_irq[18],
86d1c388 924 iommu, &espdma_irq, 0);
2d069bab 925
5aca8c3b 926 ledma = sparc32_dma_init(hwdef->dma_base + 16ULL,
86d1c388 927 slavio_irq[16], iommu, &ledma_irq, 1);
ba3c64fb 928
eee0b836
BS
929 if (graphic_depth != 8 && graphic_depth != 24) {
930 fprintf(stderr, "qemu: Unsupported depth: %d\n", graphic_depth);
931 exit (1);
932 }
9a62fb24
BB
933 num_vsimms = 0;
934 if (num_vsimms == 0) {
935 tcx_init(hwdef->tcx_base, 0x00100000, graphic_width, graphic_height,
936 graphic_depth);
937 }
938
939 for (i = num_vsimms; i < MAX_VSIMMS; i++) {
940 /* vsimm registers probed by OBP */
941 if (hwdef->vsimm[i].reg_base) {
942 empty_slot_init(hwdef->vsimm[i].reg_base, 0x2000);
943 }
944 }
945
946 if (hwdef->sx_base) {
947 empty_slot_init(hwdef->sx_base, 0x2000);
948 }
dbe06e18 949
74ff8d90 950 lance_init(&nd_table[0], hwdef->le_base, ledma, ledma_irq);
dbe06e18 951
d95d8f1c 952 nvram = m48t59_init(slavio_irq[0], hwdef->nvram_base, 0, 0x2000, 8);
81732d19 953
c533e0b3 954 slavio_timer_init_all(hwdef->counter_base, slavio_irq[19], slavio_cpu_irq, smp_cpus);
81732d19 955
c533e0b3 956 slavio_serial_ms_kbd_init(hwdef->ms_kb_base, slavio_irq[14],
993fbfdb 957 display_type == DT_NOGRAPHIC, ESCC_CLOCK, 1);
5cbdb3a3
SW
958 /* Slavio TTYA (base+4, Linux ttyS0) is the first QEMU serial device
959 Slavio TTYB (base+0, Linux ttyS1) is the second QEMU serial device */
c533e0b3 960 escc_init(hwdef->serial_base, slavio_irq[15], slavio_irq[15],
aeeb69c7 961 serial_hds[0], serial_hds[1], ESCC_CLOCK, 1);
741402f9 962
6d0c293d 963 cpu_halt = qemu_allocate_irqs(cpu_halt_signal, NULL, 1);
2582cfa0
BS
964 if (hwdef->apc_base) {
965 apc_init(hwdef->apc_base, cpu_halt[0]);
966 }
2be17ebd 967
fe096129 968 if (hwdef->fd_base) {
e4bcb14c 969 /* there is zero or one floppy drive */
309e60bd 970 memset(fd, 0, sizeof(fd));
fd8014e1 971 fd[0] = drive_get(IF_FLOPPY, 0, 0);
c533e0b3 972 sun4m_fdctrl_init(slavio_irq[22], hwdef->fd_base, fd,
2582cfa0 973 &fdc_tc);
acfbe712
BS
974 } else {
975 fdc_tc = *qemu_allocate_irqs(dummy_fdc_tc, NULL, 1);
e4bcb14c
TS
976 }
977
acfbe712
BS
978 slavio_misc_init(hwdef->slavio_base, hwdef->aux1_base, hwdef->aux2_base,
979 slavio_irq[30], fdc_tc);
980
e4bcb14c
TS
981 if (drive_get_max_bus(IF_SCSI) > 0) {
982 fprintf(stderr, "qemu: too many SCSI bus\n");
983 exit(1);
984 }
985
cfb9de9c
PB
986 esp_init(hwdef->esp_base, 2,
987 espdma_memory_read, espdma_memory_write,
73d74342 988 espdma, espdma_irq, &esp_reset, &dma_enable);
74ff8d90 989
73d74342
BS
990 qdev_connect_gpio_out(espdma, 0, esp_reset);
991 qdev_connect_gpio_out(espdma, 1, dma_enable);
f1587550 992
fa28ec52
BS
993 if (hwdef->cs_base) {
994 sysbus_create_simple("SUNW,CS4231", hwdef->cs_base,
c533e0b3 995 slavio_irq[5]);
fa28ec52 996 }
b3ceef24 997
9a62fb24
BB
998 if (hwdef->dbri_base) {
999 /* ISDN chip with attached CS4215 audio codec */
1000 /* prom space */
1001 empty_slot_init(hwdef->dbri_base+0x1000, 0x30);
1002 /* reg space */
1003 empty_slot_init(hwdef->dbri_base+0x10000, 0x100);
1004 }
1005
1006 if (hwdef->bpp_base) {
1007 /* parallel port */
1008 empty_slot_init(hwdef->bpp_base, 0x20);
1009 }
1010
293f78bc
BS
1011 kernel_size = sun4m_load_kernel(kernel_filename, initrd_filename,
1012 RAM_size);
36cd9210 1013
36cd9210 1014 nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, kernel_cmdline,
b3ceef24 1015 boot_device, RAM_size, kernel_size, graphic_width,
905fdcb5
BS
1016 graphic_height, graphic_depth, hwdef->nvram_machine_id,
1017 "Sun4m");
7eb0c8e8 1018
fe096129 1019 if (hwdef->ecc_base)
c533e0b3 1020 ecc_init(hwdef->ecc_base, slavio_irq[28],
e42c20b4 1021 hwdef->ecc_version);
3cce6243
BS
1022
1023 fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2);
1024 fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
905fdcb5
BS
1025 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
1026 fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
fbfcf955 1027 fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_DEPTH, graphic_depth);
513f789f
BS
1028 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR);
1029 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
1030 if (kernel_cmdline) {
1031 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
3c178e72 1032 pstrcpy_targphys("cmdline", CMDLINE_ADDR, TARGET_PAGE_SIZE, kernel_cmdline);
6bb4ca57
BS
1033 fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA,
1034 (uint8_t*)strdup(kernel_cmdline),
1035 strlen(kernel_cmdline) + 1);
748a4ee3
BS
1036 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE,
1037 strlen(kernel_cmdline) + 1);
513f789f
BS
1038 } else {
1039 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
748a4ee3 1040 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 0);
513f789f
BS
1041 }
1042 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR);
1043 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, 0); // not used
1044 fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_device[0]);
1045 qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
36cd9210
BS
1046}
1047
905fdcb5
BS
1048enum {
1049 ss2_id = 0,
1050 ss5_id = 32,
1051 vger_id,
1052 lx_id,
1053 ss4_id,
1054 scls_id,
1055 sbook_id,
1056 ss10_id = 64,
1057 ss20_id,
1058 ss600mp_id,
1059 ss1000_id = 96,
1060 ss2000_id,
1061};
1062
8137cde8 1063static const struct sun4m_hwdef sun4m_hwdefs[] = {
36cd9210
BS
1064 /* SS-5 */
1065 {
1066 .iommu_base = 0x10000000,
3386376c
AT
1067 .iommu_pad_base = 0x10004000,
1068 .iommu_pad_len = 0x0fffb000,
36cd9210
BS
1069 .tcx_base = 0x50000000,
1070 .cs_base = 0x6c000000,
384ccb5d 1071 .slavio_base = 0x70000000,
36cd9210
BS
1072 .ms_kb_base = 0x71000000,
1073 .serial_base = 0x71100000,
1074 .nvram_base = 0x71200000,
1075 .fd_base = 0x71400000,
1076 .counter_base = 0x71d00000,
1077 .intctl_base = 0x71e00000,
4c2485de 1078 .idreg_base = 0x78000000,
36cd9210
BS
1079 .dma_base = 0x78400000,
1080 .esp_base = 0x78800000,
1081 .le_base = 0x78c00000,
127fc407 1082 .apc_base = 0x6a000000,
c5de386a 1083 .afx_base = 0x6e000000,
0019ad53
BS
1084 .aux1_base = 0x71900000,
1085 .aux2_base = 0x71910000,
905fdcb5
BS
1086 .nvram_machine_id = 0x80,
1087 .machine_id = ss5_id,
cf3102ac 1088 .iommu_version = 0x05000000,
3ebf5aaf
BS
1089 .max_mem = 0x10000000,
1090 .default_cpu_model = "Fujitsu MB86904",
e0353fe2
BS
1091 },
1092 /* SS-10 */
e0353fe2 1093 {
5dcb6b91
BS
1094 .iommu_base = 0xfe0000000ULL,
1095 .tcx_base = 0xe20000000ULL,
5dcb6b91
BS
1096 .slavio_base = 0xff0000000ULL,
1097 .ms_kb_base = 0xff1000000ULL,
1098 .serial_base = 0xff1100000ULL,
1099 .nvram_base = 0xff1200000ULL,
1100 .fd_base = 0xff1700000ULL,
1101 .counter_base = 0xff1300000ULL,
1102 .intctl_base = 0xff1400000ULL,
4c2485de 1103 .idreg_base = 0xef0000000ULL,
5dcb6b91
BS
1104 .dma_base = 0xef0400000ULL,
1105 .esp_base = 0xef0800000ULL,
1106 .le_base = 0xef0c00000ULL,
0019ad53 1107 .apc_base = 0xefa000000ULL, // XXX should not exist
127fc407
BS
1108 .aux1_base = 0xff1800000ULL,
1109 .aux2_base = 0xff1a01000ULL,
7eb0c8e8
BS
1110 .ecc_base = 0xf00000000ULL,
1111 .ecc_version = 0x10000000, // version 0, implementation 1
905fdcb5
BS
1112 .nvram_machine_id = 0x72,
1113 .machine_id = ss10_id,
7fbfb139 1114 .iommu_version = 0x03000000,
6ef05b95 1115 .max_mem = 0xf00000000ULL,
3ebf5aaf 1116 .default_cpu_model = "TI SuperSparc II",
36cd9210 1117 },
6a3b9cc9
BS
1118 /* SS-600MP */
1119 {
1120 .iommu_base = 0xfe0000000ULL,
1121 .tcx_base = 0xe20000000ULL,
6a3b9cc9
BS
1122 .slavio_base = 0xff0000000ULL,
1123 .ms_kb_base = 0xff1000000ULL,
1124 .serial_base = 0xff1100000ULL,
1125 .nvram_base = 0xff1200000ULL,
6a3b9cc9
BS
1126 .counter_base = 0xff1300000ULL,
1127 .intctl_base = 0xff1400000ULL,
1128 .dma_base = 0xef0081000ULL,
1129 .esp_base = 0xef0080000ULL,
1130 .le_base = 0xef0060000ULL,
0019ad53 1131 .apc_base = 0xefa000000ULL, // XXX should not exist
127fc407
BS
1132 .aux1_base = 0xff1800000ULL,
1133 .aux2_base = 0xff1a01000ULL, // XXX should not exist
7eb0c8e8
BS
1134 .ecc_base = 0xf00000000ULL,
1135 .ecc_version = 0x00000000, // version 0, implementation 0
905fdcb5
BS
1136 .nvram_machine_id = 0x71,
1137 .machine_id = ss600mp_id,
7fbfb139 1138 .iommu_version = 0x01000000,
6ef05b95 1139 .max_mem = 0xf00000000ULL,
3ebf5aaf 1140 .default_cpu_model = "TI SuperSparc II",
6a3b9cc9 1141 },
ae40972f
BS
1142 /* SS-20 */
1143 {
1144 .iommu_base = 0xfe0000000ULL,
1145 .tcx_base = 0xe20000000ULL,
ae40972f
BS
1146 .slavio_base = 0xff0000000ULL,
1147 .ms_kb_base = 0xff1000000ULL,
1148 .serial_base = 0xff1100000ULL,
1149 .nvram_base = 0xff1200000ULL,
1150 .fd_base = 0xff1700000ULL,
1151 .counter_base = 0xff1300000ULL,
1152 .intctl_base = 0xff1400000ULL,
4c2485de 1153 .idreg_base = 0xef0000000ULL,
ae40972f
BS
1154 .dma_base = 0xef0400000ULL,
1155 .esp_base = 0xef0800000ULL,
1156 .le_base = 0xef0c00000ULL,
9a62fb24 1157 .bpp_base = 0xef4800000ULL,
0019ad53 1158 .apc_base = 0xefa000000ULL, // XXX should not exist
577d8dd4
BS
1159 .aux1_base = 0xff1800000ULL,
1160 .aux2_base = 0xff1a01000ULL,
9a62fb24
BB
1161 .dbri_base = 0xee0000000ULL,
1162 .sx_base = 0xf80000000ULL,
1163 .vsimm = {
1164 {
1165 .reg_base = 0x9c000000ULL,
1166 .vram_base = 0xfc000000ULL
1167 }, {
1168 .reg_base = 0x90000000ULL,
1169 .vram_base = 0xf0000000ULL
1170 }, {
1171 .reg_base = 0x94000000ULL
1172 }, {
1173 .reg_base = 0x98000000ULL
1174 }
1175 },
ae40972f
BS
1176 .ecc_base = 0xf00000000ULL,
1177 .ecc_version = 0x20000000, // version 0, implementation 2
905fdcb5
BS
1178 .nvram_machine_id = 0x72,
1179 .machine_id = ss20_id,
ae40972f 1180 .iommu_version = 0x13000000,
6ef05b95 1181 .max_mem = 0xf00000000ULL,
ae40972f
BS
1182 .default_cpu_model = "TI SuperSparc II",
1183 },
a526a31c
BS
1184 /* Voyager */
1185 {
1186 .iommu_base = 0x10000000,
1187 .tcx_base = 0x50000000,
a526a31c
BS
1188 .slavio_base = 0x70000000,
1189 .ms_kb_base = 0x71000000,
1190 .serial_base = 0x71100000,
1191 .nvram_base = 0x71200000,
1192 .fd_base = 0x71400000,
1193 .counter_base = 0x71d00000,
1194 .intctl_base = 0x71e00000,
1195 .idreg_base = 0x78000000,
1196 .dma_base = 0x78400000,
1197 .esp_base = 0x78800000,
1198 .le_base = 0x78c00000,
1199 .apc_base = 0x71300000, // pmc
1200 .aux1_base = 0x71900000,
1201 .aux2_base = 0x71910000,
905fdcb5
BS
1202 .nvram_machine_id = 0x80,
1203 .machine_id = vger_id,
a526a31c 1204 .iommu_version = 0x05000000,
a526a31c
BS
1205 .max_mem = 0x10000000,
1206 .default_cpu_model = "Fujitsu MB86904",
1207 },
1208 /* LX */
1209 {
1210 .iommu_base = 0x10000000,
3386376c
AT
1211 .iommu_pad_base = 0x10004000,
1212 .iommu_pad_len = 0x0fffb000,
a526a31c 1213 .tcx_base = 0x50000000,
a526a31c
BS
1214 .slavio_base = 0x70000000,
1215 .ms_kb_base = 0x71000000,
1216 .serial_base = 0x71100000,
1217 .nvram_base = 0x71200000,
1218 .fd_base = 0x71400000,
1219 .counter_base = 0x71d00000,
1220 .intctl_base = 0x71e00000,
1221 .idreg_base = 0x78000000,
1222 .dma_base = 0x78400000,
1223 .esp_base = 0x78800000,
1224 .le_base = 0x78c00000,
a526a31c
BS
1225 .aux1_base = 0x71900000,
1226 .aux2_base = 0x71910000,
905fdcb5
BS
1227 .nvram_machine_id = 0x80,
1228 .machine_id = lx_id,
a526a31c 1229 .iommu_version = 0x04000000,
a526a31c
BS
1230 .max_mem = 0x10000000,
1231 .default_cpu_model = "TI MicroSparc I",
1232 },
1233 /* SS-4 */
1234 {
1235 .iommu_base = 0x10000000,
1236 .tcx_base = 0x50000000,
1237 .cs_base = 0x6c000000,
1238 .slavio_base = 0x70000000,
1239 .ms_kb_base = 0x71000000,
1240 .serial_base = 0x71100000,
1241 .nvram_base = 0x71200000,
1242 .fd_base = 0x71400000,
1243 .counter_base = 0x71d00000,
1244 .intctl_base = 0x71e00000,
1245 .idreg_base = 0x78000000,
1246 .dma_base = 0x78400000,
1247 .esp_base = 0x78800000,
1248 .le_base = 0x78c00000,
1249 .apc_base = 0x6a000000,
1250 .aux1_base = 0x71900000,
1251 .aux2_base = 0x71910000,
905fdcb5
BS
1252 .nvram_machine_id = 0x80,
1253 .machine_id = ss4_id,
a526a31c 1254 .iommu_version = 0x05000000,
a526a31c
BS
1255 .max_mem = 0x10000000,
1256 .default_cpu_model = "Fujitsu MB86904",
1257 },
1258 /* SPARCClassic */
1259 {
1260 .iommu_base = 0x10000000,
1261 .tcx_base = 0x50000000,
a526a31c
BS
1262 .slavio_base = 0x70000000,
1263 .ms_kb_base = 0x71000000,
1264 .serial_base = 0x71100000,
1265 .nvram_base = 0x71200000,
1266 .fd_base = 0x71400000,
1267 .counter_base = 0x71d00000,
1268 .intctl_base = 0x71e00000,
1269 .idreg_base = 0x78000000,
1270 .dma_base = 0x78400000,
1271 .esp_base = 0x78800000,
1272 .le_base = 0x78c00000,
1273 .apc_base = 0x6a000000,
1274 .aux1_base = 0x71900000,
1275 .aux2_base = 0x71910000,
905fdcb5
BS
1276 .nvram_machine_id = 0x80,
1277 .machine_id = scls_id,
a526a31c 1278 .iommu_version = 0x05000000,
a526a31c
BS
1279 .max_mem = 0x10000000,
1280 .default_cpu_model = "TI MicroSparc I",
1281 },
1282 /* SPARCbook */
1283 {
1284 .iommu_base = 0x10000000,
1285 .tcx_base = 0x50000000, // XXX
a526a31c
BS
1286 .slavio_base = 0x70000000,
1287 .ms_kb_base = 0x71000000,
1288 .serial_base = 0x71100000,
1289 .nvram_base = 0x71200000,
1290 .fd_base = 0x71400000,
1291 .counter_base = 0x71d00000,
1292 .intctl_base = 0x71e00000,
1293 .idreg_base = 0x78000000,
1294 .dma_base = 0x78400000,
1295 .esp_base = 0x78800000,
1296 .le_base = 0x78c00000,
1297 .apc_base = 0x6a000000,
1298 .aux1_base = 0x71900000,
1299 .aux2_base = 0x71910000,
905fdcb5
BS
1300 .nvram_machine_id = 0x80,
1301 .machine_id = sbook_id,
a526a31c 1302 .iommu_version = 0x05000000,
a526a31c
BS
1303 .max_mem = 0x10000000,
1304 .default_cpu_model = "TI MicroSparc I",
1305 },
36cd9210
BS
1306};
1307
36cd9210 1308/* SPARCstation 5 hardware initialisation */
5f072e1f 1309static void ss5_init(QEMUMachineInitArgs *args)
36cd9210 1310{
5f072e1f
EH
1311 ram_addr_t RAM_size = args->ram_size;
1312 const char *cpu_model = args->cpu_model;
1313 const char *kernel_filename = args->kernel_filename;
1314 const char *kernel_cmdline = args->kernel_cmdline;
1315 const char *initrd_filename = args->initrd_filename;
1316 const char *boot_device = args->boot_device;
3023f332 1317 sun4m_hw_init(&sun4m_hwdefs[0], RAM_size, boot_device, kernel_filename,
3ebf5aaf 1318 kernel_cmdline, initrd_filename, cpu_model);
420557e8 1319}
c0e564d5 1320
e0353fe2 1321/* SPARCstation 10 hardware initialisation */
5f072e1f 1322static void ss10_init(QEMUMachineInitArgs *args)
e0353fe2 1323{
5f072e1f
EH
1324 ram_addr_t RAM_size = args->ram_size;
1325 const char *cpu_model = args->cpu_model;
1326 const char *kernel_filename = args->kernel_filename;
1327 const char *kernel_cmdline = args->kernel_cmdline;
1328 const char *initrd_filename = args->initrd_filename;
1329 const char *boot_device = args->boot_device;
3023f332 1330 sun4m_hw_init(&sun4m_hwdefs[1], RAM_size, boot_device, kernel_filename,
3ebf5aaf 1331 kernel_cmdline, initrd_filename, cpu_model);
e0353fe2
BS
1332}
1333
6a3b9cc9 1334/* SPARCserver 600MP hardware initialisation */
5f072e1f 1335static void ss600mp_init(QEMUMachineInitArgs *args)
6a3b9cc9 1336{
5f072e1f
EH
1337 ram_addr_t RAM_size = args->ram_size;
1338 const char *cpu_model = args->cpu_model;
1339 const char *kernel_filename = args->kernel_filename;
1340 const char *kernel_cmdline = args->kernel_cmdline;
1341 const char *initrd_filename = args->initrd_filename;
1342 const char *boot_device = args->boot_device;
3023f332 1343 sun4m_hw_init(&sun4m_hwdefs[2], RAM_size, boot_device, kernel_filename,
3ebf5aaf 1344 kernel_cmdline, initrd_filename, cpu_model);
6a3b9cc9
BS
1345}
1346
ae40972f 1347/* SPARCstation 20 hardware initialisation */
5f072e1f 1348static void ss20_init(QEMUMachineInitArgs *args)
ae40972f 1349{
5f072e1f
EH
1350 ram_addr_t RAM_size = args->ram_size;
1351 const char *cpu_model = args->cpu_model;
1352 const char *kernel_filename = args->kernel_filename;
1353 const char *kernel_cmdline = args->kernel_cmdline;
1354 const char *initrd_filename = args->initrd_filename;
1355 const char *boot_device = args->boot_device;
3023f332 1356 sun4m_hw_init(&sun4m_hwdefs[3], RAM_size, boot_device, kernel_filename,
ee76f82e
BS
1357 kernel_cmdline, initrd_filename, cpu_model);
1358}
1359
a526a31c 1360/* SPARCstation Voyager hardware initialisation */
5f072e1f 1361static void vger_init(QEMUMachineInitArgs *args)
a526a31c 1362{
5f072e1f
EH
1363 ram_addr_t RAM_size = args->ram_size;
1364 const char *cpu_model = args->cpu_model;
1365 const char *kernel_filename = args->kernel_filename;
1366 const char *kernel_cmdline = args->kernel_cmdline;
1367 const char *initrd_filename = args->initrd_filename;
1368 const char *boot_device = args->boot_device;
3023f332 1369 sun4m_hw_init(&sun4m_hwdefs[4], RAM_size, boot_device, kernel_filename,
a526a31c
BS
1370 kernel_cmdline, initrd_filename, cpu_model);
1371}
1372
1373/* SPARCstation LX hardware initialisation */
5f072e1f 1374static void ss_lx_init(QEMUMachineInitArgs *args)
a526a31c 1375{
5f072e1f
EH
1376 ram_addr_t RAM_size = args->ram_size;
1377 const char *cpu_model = args->cpu_model;
1378 const char *kernel_filename = args->kernel_filename;
1379 const char *kernel_cmdline = args->kernel_cmdline;
1380 const char *initrd_filename = args->initrd_filename;
1381 const char *boot_device = args->boot_device;
3023f332 1382 sun4m_hw_init(&sun4m_hwdefs[5], RAM_size, boot_device, kernel_filename,
a526a31c
BS
1383 kernel_cmdline, initrd_filename, cpu_model);
1384}
1385
1386/* SPARCstation 4 hardware initialisation */
5f072e1f 1387static void ss4_init(QEMUMachineInitArgs *args)
a526a31c 1388{
5f072e1f
EH
1389 ram_addr_t RAM_size = args->ram_size;
1390 const char *cpu_model = args->cpu_model;
1391 const char *kernel_filename = args->kernel_filename;
1392 const char *kernel_cmdline = args->kernel_cmdline;
1393 const char *initrd_filename = args->initrd_filename;
1394 const char *boot_device = args->boot_device;
3023f332 1395 sun4m_hw_init(&sun4m_hwdefs[6], RAM_size, boot_device, kernel_filename,
a526a31c
BS
1396 kernel_cmdline, initrd_filename, cpu_model);
1397}
1398
1399/* SPARCClassic hardware initialisation */
5f072e1f 1400static void scls_init(QEMUMachineInitArgs *args)
a526a31c 1401{
5f072e1f
EH
1402 ram_addr_t RAM_size = args->ram_size;
1403 const char *cpu_model = args->cpu_model;
1404 const char *kernel_filename = args->kernel_filename;
1405 const char *kernel_cmdline = args->kernel_cmdline;
1406 const char *initrd_filename = args->initrd_filename;
1407 const char *boot_device = args->boot_device;
3023f332 1408 sun4m_hw_init(&sun4m_hwdefs[7], RAM_size, boot_device, kernel_filename,
a526a31c
BS
1409 kernel_cmdline, initrd_filename, cpu_model);
1410}
1411
1412/* SPARCbook hardware initialisation */
5f072e1f 1413static void sbook_init(QEMUMachineInitArgs *args)
a526a31c 1414{
5f072e1f
EH
1415 ram_addr_t RAM_size = args->ram_size;
1416 const char *cpu_model = args->cpu_model;
1417 const char *kernel_filename = args->kernel_filename;
1418 const char *kernel_cmdline = args->kernel_cmdline;
1419 const char *initrd_filename = args->initrd_filename;
1420 const char *boot_device = args->boot_device;
3023f332 1421 sun4m_hw_init(&sun4m_hwdefs[8], RAM_size, boot_device, kernel_filename,
a526a31c
BS
1422 kernel_cmdline, initrd_filename, cpu_model);
1423}
1424
f80f9ec9 1425static QEMUMachine ss5_machine = {
66de733b
BS
1426 .name = "SS-5",
1427 .desc = "Sun4m platform, SPARCstation 5",
1428 .init = ss5_init,
2d0d2837 1429 .block_default_type = IF_SCSI,
0c257437 1430 .is_default = 1,
e4ada29e 1431 DEFAULT_MACHINE_OPTIONS,
c0e564d5 1432};
e0353fe2 1433
f80f9ec9 1434static QEMUMachine ss10_machine = {
66de733b
BS
1435 .name = "SS-10",
1436 .desc = "Sun4m platform, SPARCstation 10",
1437 .init = ss10_init,
2d0d2837 1438 .block_default_type = IF_SCSI,
1bcee014 1439 .max_cpus = 4,
e4ada29e 1440 DEFAULT_MACHINE_OPTIONS,
e0353fe2 1441};
6a3b9cc9 1442
f80f9ec9 1443static QEMUMachine ss600mp_machine = {
66de733b
BS
1444 .name = "SS-600MP",
1445 .desc = "Sun4m platform, SPARCserver 600MP",
1446 .init = ss600mp_init,
2d0d2837 1447 .block_default_type = IF_SCSI,
1bcee014 1448 .max_cpus = 4,
e4ada29e 1449 DEFAULT_MACHINE_OPTIONS,
6a3b9cc9 1450};
ae40972f 1451
f80f9ec9 1452static QEMUMachine ss20_machine = {
66de733b
BS
1453 .name = "SS-20",
1454 .desc = "Sun4m platform, SPARCstation 20",
1455 .init = ss20_init,
2d0d2837 1456 .block_default_type = IF_SCSI,
1bcee014 1457 .max_cpus = 4,
e4ada29e 1458 DEFAULT_MACHINE_OPTIONS,
ae40972f
BS
1459};
1460
f80f9ec9 1461static QEMUMachine voyager_machine = {
66de733b
BS
1462 .name = "Voyager",
1463 .desc = "Sun4m platform, SPARCstation Voyager",
1464 .init = vger_init,
2d0d2837 1465 .block_default_type = IF_SCSI,
e4ada29e 1466 DEFAULT_MACHINE_OPTIONS,
a526a31c
BS
1467};
1468
f80f9ec9 1469static QEMUMachine ss_lx_machine = {
66de733b
BS
1470 .name = "LX",
1471 .desc = "Sun4m platform, SPARCstation LX",
1472 .init = ss_lx_init,
2d0d2837 1473 .block_default_type = IF_SCSI,
e4ada29e 1474 DEFAULT_MACHINE_OPTIONS,
a526a31c
BS
1475};
1476
f80f9ec9 1477static QEMUMachine ss4_machine = {
66de733b
BS
1478 .name = "SS-4",
1479 .desc = "Sun4m platform, SPARCstation 4",
1480 .init = ss4_init,
2d0d2837 1481 .block_default_type = IF_SCSI,
e4ada29e 1482 DEFAULT_MACHINE_OPTIONS,
a526a31c
BS
1483};
1484
f80f9ec9 1485static QEMUMachine scls_machine = {
66de733b
BS
1486 .name = "SPARCClassic",
1487 .desc = "Sun4m platform, SPARCClassic",
1488 .init = scls_init,
2d0d2837 1489 .block_default_type = IF_SCSI,
e4ada29e 1490 DEFAULT_MACHINE_OPTIONS,
a526a31c
BS
1491};
1492
f80f9ec9 1493static QEMUMachine sbook_machine = {
66de733b
BS
1494 .name = "SPARCbook",
1495 .desc = "Sun4m platform, SPARCbook",
1496 .init = sbook_init,
2d0d2837 1497 .block_default_type = IF_SCSI,
e4ada29e 1498 DEFAULT_MACHINE_OPTIONS,
a526a31c
BS
1499};
1500
7d85892b
BS
1501static const struct sun4d_hwdef sun4d_hwdefs[] = {
1502 /* SS-1000 */
1503 {
1504 .iounit_bases = {
1505 0xfe0200000ULL,
1506 0xfe1200000ULL,
1507 0xfe2200000ULL,
1508 0xfe3200000ULL,
1509 -1,
1510 },
1511 .tcx_base = 0x820000000ULL,
1512 .slavio_base = 0xf00000000ULL,
1513 .ms_kb_base = 0xf00240000ULL,
1514 .serial_base = 0xf00200000ULL,
1515 .nvram_base = 0xf00280000ULL,
1516 .counter_base = 0xf00300000ULL,
1517 .espdma_base = 0x800081000ULL,
1518 .esp_base = 0x800080000ULL,
1519 .ledma_base = 0x800040000ULL,
1520 .le_base = 0x800060000ULL,
1521 .sbi_base = 0xf02800000ULL,
905fdcb5
BS
1522 .nvram_machine_id = 0x80,
1523 .machine_id = ss1000_id,
7d85892b 1524 .iounit_version = 0x03000000,
6ef05b95 1525 .max_mem = 0xf00000000ULL,
7d85892b
BS
1526 .default_cpu_model = "TI SuperSparc II",
1527 },
1528 /* SS-2000 */
1529 {
1530 .iounit_bases = {
1531 0xfe0200000ULL,
1532 0xfe1200000ULL,
1533 0xfe2200000ULL,
1534 0xfe3200000ULL,
1535 0xfe4200000ULL,
1536 },
1537 .tcx_base = 0x820000000ULL,
1538 .slavio_base = 0xf00000000ULL,
1539 .ms_kb_base = 0xf00240000ULL,
1540 .serial_base = 0xf00200000ULL,
1541 .nvram_base = 0xf00280000ULL,
1542 .counter_base = 0xf00300000ULL,
1543 .espdma_base = 0x800081000ULL,
1544 .esp_base = 0x800080000ULL,
1545 .ledma_base = 0x800040000ULL,
1546 .le_base = 0x800060000ULL,
1547 .sbi_base = 0xf02800000ULL,
905fdcb5
BS
1548 .nvram_machine_id = 0x80,
1549 .machine_id = ss2000_id,
7d85892b 1550 .iounit_version = 0x03000000,
6ef05b95 1551 .max_mem = 0xf00000000ULL,
7d85892b
BS
1552 .default_cpu_model = "TI SuperSparc II",
1553 },
1554};
1555
a8170e5e 1556static DeviceState *sbi_init(hwaddr addr, qemu_irq **parent_irq)
4b48bf05
BS
1557{
1558 DeviceState *dev;
1559 SysBusDevice *s;
1560 unsigned int i;
1561
1562 dev = qdev_create(NULL, "sbi");
e23a1b33 1563 qdev_init_nofail(dev);
4b48bf05
BS
1564
1565 s = sysbus_from_qdev(dev);
1566
1567 for (i = 0; i < MAX_CPUS; i++) {
1568 sysbus_connect_irq(s, i, *parent_irq[i]);
1569 }
1570
1571 sysbus_mmio_map(s, 0, addr);
1572
1573 return dev;
1574}
1575
c227f099 1576static void sun4d_hw_init(const struct sun4d_hwdef *hwdef, ram_addr_t RAM_size,
7d85892b 1577 const char *boot_device,
3023f332 1578 const char *kernel_filename,
7d85892b
BS
1579 const char *kernel_cmdline,
1580 const char *initrd_filename, const char *cpu_model)
1581{
7d85892b 1582 unsigned int i;
7fc06735
BS
1583 void *iounits[MAX_IOUNITS], *espdma, *ledma, *nvram;
1584 qemu_irq *cpu_irqs[MAX_CPUS], sbi_irq[32], sbi_cpu_irq[MAX_CPUS],
6f6260c7 1585 espdma_irq, ledma_irq;
73d74342 1586 qemu_irq esp_reset, dma_enable;
5c6602c5 1587 unsigned long kernel_size;
3cce6243 1588 void *fw_cfg;
7fc06735 1589 DeviceState *dev;
7d85892b
BS
1590
1591 /* init CPUs */
1592 if (!cpu_model)
1593 cpu_model = hwdef->default_cpu_model;
1594
666713c0 1595 for(i = 0; i < smp_cpus; i++) {
89835363 1596 cpu_devinit(cpu_model, i, hwdef->slavio_base, &cpu_irqs[i]);
7d85892b
BS
1597 }
1598
1599 for (i = smp_cpus; i < MAX_CPUS; i++)
1600 cpu_irqs[i] = qemu_allocate_irqs(dummy_cpu_set_irq, NULL, MAX_PILS);
1601
7d85892b 1602 /* set up devices */
a350db85
BS
1603 ram_init(0, RAM_size, hwdef->max_mem);
1604
f48f6569
BS
1605 prom_init(hwdef->slavio_base, bios_name);
1606
7fc06735
BS
1607 dev = sbi_init(hwdef->sbi_base, cpu_irqs);
1608
1609 for (i = 0; i < 32; i++) {
1610 sbi_irq[i] = qdev_get_gpio_in(dev, i);
1611 }
1612 for (i = 0; i < MAX_CPUS; i++) {
1613 sbi_cpu_irq[i] = qdev_get_gpio_in(dev, 32 + i);
1614 }
7d85892b
BS
1615
1616 for (i = 0; i < MAX_IOUNITS; i++)
a8170e5e 1617 if (hwdef->iounit_bases[i] != (hwaddr)-1)
ff403da6
BS
1618 iounits[i] = iommu_init(hwdef->iounit_bases[i],
1619 hwdef->iounit_version,
c533e0b3 1620 sbi_irq[0]);
7d85892b 1621
c533e0b3 1622 espdma = sparc32_dma_init(hwdef->espdma_base, sbi_irq[3],
86d1c388 1623 iounits[0], &espdma_irq, 0);
7d85892b 1624
86d1c388 1625 /* should be lebuffer instead */
c533e0b3 1626 ledma = sparc32_dma_init(hwdef->ledma_base, sbi_irq[4],
86d1c388 1627 iounits[0], &ledma_irq, 0);
7d85892b
BS
1628
1629 if (graphic_depth != 8 && graphic_depth != 24) {
1630 fprintf(stderr, "qemu: Unsupported depth: %d\n", graphic_depth);
1631 exit (1);
1632 }
d95d8f1c 1633 tcx_init(hwdef->tcx_base, 0x00100000, graphic_width, graphic_height,
dc828ca1 1634 graphic_depth);
7d85892b 1635
74ff8d90 1636 lance_init(&nd_table[0], hwdef->le_base, ledma, ledma_irq);
7d85892b 1637
d95d8f1c 1638 nvram = m48t59_init(sbi_irq[0], hwdef->nvram_base, 0, 0x2000, 8);
7d85892b 1639
c533e0b3 1640 slavio_timer_init_all(hwdef->counter_base, sbi_irq[10], sbi_cpu_irq, smp_cpus);
7d85892b 1641
c533e0b3 1642 slavio_serial_ms_kbd_init(hwdef->ms_kb_base, sbi_irq[12],
993fbfdb 1643 display_type == DT_NOGRAPHIC, ESCC_CLOCK, 1);
5cbdb3a3
SW
1644 /* Slavio TTYA (base+4, Linux ttyS0) is the first QEMU serial device
1645 Slavio TTYB (base+0, Linux ttyS1) is the second QEMU serial device */
c533e0b3 1646 escc_init(hwdef->serial_base, sbi_irq[12], sbi_irq[12],
aeeb69c7 1647 serial_hds[0], serial_hds[1], ESCC_CLOCK, 1);
7d85892b
BS
1648
1649 if (drive_get_max_bus(IF_SCSI) > 0) {
1650 fprintf(stderr, "qemu: too many SCSI bus\n");
1651 exit(1);
1652 }
1653
cfb9de9c
PB
1654 esp_init(hwdef->esp_base, 2,
1655 espdma_memory_read, espdma_memory_write,
73d74342
BS
1656 espdma, espdma_irq, &esp_reset, &dma_enable);
1657
1658 qdev_connect_gpio_out(espdma, 0, esp_reset);
1659 qdev_connect_gpio_out(espdma, 1, dma_enable);
7d85892b 1660
293f78bc
BS
1661 kernel_size = sun4m_load_kernel(kernel_filename, initrd_filename,
1662 RAM_size);
7d85892b
BS
1663
1664 nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, kernel_cmdline,
1665 boot_device, RAM_size, kernel_size, graphic_width,
905fdcb5
BS
1666 graphic_height, graphic_depth, hwdef->nvram_machine_id,
1667 "Sun4d");
3cce6243
BS
1668
1669 fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2);
1670 fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
905fdcb5
BS
1671 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
1672 fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
513f789f
BS
1673 fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_DEPTH, graphic_depth);
1674 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR);
1675 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
1676 if (kernel_cmdline) {
1677 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
3c178e72 1678 pstrcpy_targphys("cmdline", CMDLINE_ADDR, TARGET_PAGE_SIZE, kernel_cmdline);
6bb4ca57
BS
1679 fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA,
1680 (uint8_t*)strdup(kernel_cmdline),
1681 strlen(kernel_cmdline) + 1);
513f789f
BS
1682 } else {
1683 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
1684 }
1685 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR);
1686 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, 0); // not used
1687 fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_device[0]);
1688 qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
7d85892b
BS
1689}
1690
1691/* SPARCserver 1000 hardware initialisation */
5f072e1f 1692static void ss1000_init(QEMUMachineInitArgs *args)
7d85892b 1693{
5f072e1f
EH
1694 ram_addr_t RAM_size = args->ram_size;
1695 const char *cpu_model = args->cpu_model;
1696 const char *kernel_filename = args->kernel_filename;
1697 const char *kernel_cmdline = args->kernel_cmdline;
1698 const char *initrd_filename = args->initrd_filename;
1699 const char *boot_device = args->boot_device;
3023f332 1700 sun4d_hw_init(&sun4d_hwdefs[0], RAM_size, boot_device, kernel_filename,
7d85892b
BS
1701 kernel_cmdline, initrd_filename, cpu_model);
1702}
1703
1704/* SPARCcenter 2000 hardware initialisation */
5f072e1f 1705static void ss2000_init(QEMUMachineInitArgs *args)
7d85892b 1706{
5f072e1f
EH
1707 ram_addr_t RAM_size = args->ram_size;
1708 const char *cpu_model = args->cpu_model;
1709 const char *kernel_filename = args->kernel_filename;
1710 const char *kernel_cmdline = args->kernel_cmdline;
1711 const char *initrd_filename = args->initrd_filename;
1712 const char *boot_device = args->boot_device;
3023f332 1713 sun4d_hw_init(&sun4d_hwdefs[1], RAM_size, boot_device, kernel_filename,
7d85892b
BS
1714 kernel_cmdline, initrd_filename, cpu_model);
1715}
1716
f80f9ec9 1717static QEMUMachine ss1000_machine = {
66de733b
BS
1718 .name = "SS-1000",
1719 .desc = "Sun4d platform, SPARCserver 1000",
1720 .init = ss1000_init,
2d0d2837 1721 .block_default_type = IF_SCSI,
1bcee014 1722 .max_cpus = 8,
e4ada29e 1723 DEFAULT_MACHINE_OPTIONS,
7d85892b
BS
1724};
1725
f80f9ec9 1726static QEMUMachine ss2000_machine = {
66de733b
BS
1727 .name = "SS-2000",
1728 .desc = "Sun4d platform, SPARCcenter 2000",
1729 .init = ss2000_init,
2d0d2837 1730 .block_default_type = IF_SCSI,
1bcee014 1731 .max_cpus = 20,
e4ada29e 1732 DEFAULT_MACHINE_OPTIONS,
7d85892b 1733};
8137cde8
BS
1734
1735static const struct sun4c_hwdef sun4c_hwdefs[] = {
1736 /* SS-2 */
1737 {
1738 .iommu_base = 0xf8000000,
1739 .tcx_base = 0xfe000000,
8137cde8
BS
1740 .slavio_base = 0xf6000000,
1741 .intctl_base = 0xf5000000,
1742 .counter_base = 0xf3000000,
1743 .ms_kb_base = 0xf0000000,
1744 .serial_base = 0xf1000000,
1745 .nvram_base = 0xf2000000,
1746 .fd_base = 0xf7200000,
1747 .dma_base = 0xf8400000,
1748 .esp_base = 0xf8800000,
1749 .le_base = 0xf8c00000,
8137cde8 1750 .aux1_base = 0xf7400003,
8137cde8
BS
1751 .nvram_machine_id = 0x55,
1752 .machine_id = ss2_id,
1753 .max_mem = 0x10000000,
1754 .default_cpu_model = "Cypress CY7C601",
1755 },
1756};
1757
a8170e5e 1758static DeviceState *sun4c_intctl_init(hwaddr addr,
4b48bf05
BS
1759 qemu_irq *parent_irq)
1760{
1761 DeviceState *dev;
1762 SysBusDevice *s;
1763 unsigned int i;
1764
1765 dev = qdev_create(NULL, "sun4c_intctl");
e23a1b33 1766 qdev_init_nofail(dev);
4b48bf05
BS
1767
1768 s = sysbus_from_qdev(dev);
1769
1770 for (i = 0; i < MAX_PILS; i++) {
1771 sysbus_connect_irq(s, i, parent_irq[i]);
1772 }
1773 sysbus_mmio_map(s, 0, addr);
1774
1775 return dev;
1776}
1777
c227f099 1778static void sun4c_hw_init(const struct sun4c_hwdef *hwdef, ram_addr_t RAM_size,
8137cde8 1779 const char *boot_device,
3023f332 1780 const char *kernel_filename,
8137cde8
BS
1781 const char *kernel_cmdline,
1782 const char *initrd_filename, const char *cpu_model)
1783{
cfb9de9c 1784 void *iommu, *espdma, *ledma, *nvram;
e32cba29 1785 qemu_irq *cpu_irqs, slavio_irq[8], espdma_irq, ledma_irq;
73d74342 1786 qemu_irq esp_reset, dma_enable;
2582cfa0 1787 qemu_irq fdc_tc;
5c6602c5 1788 unsigned long kernel_size;
fd8014e1 1789 DriveInfo *fd[MAX_FD];
8137cde8 1790 void *fw_cfg;
e32cba29
BS
1791 DeviceState *dev;
1792 unsigned int i;
8137cde8
BS
1793
1794 /* init CPU */
1795 if (!cpu_model)
1796 cpu_model = hwdef->default_cpu_model;
1797
89835363 1798 cpu_devinit(cpu_model, 0, hwdef->slavio_base, &cpu_irqs);
8137cde8 1799
8137cde8 1800 /* set up devices */
a350db85
BS
1801 ram_init(0, RAM_size, hwdef->max_mem);
1802
f48f6569
BS
1803 prom_init(hwdef->slavio_base, bios_name);
1804
e32cba29
BS
1805 dev = sun4c_intctl_init(hwdef->intctl_base, cpu_irqs);
1806
1807 for (i = 0; i < 8; i++) {
1808 slavio_irq[i] = qdev_get_gpio_in(dev, i);
1809 }
8137cde8
BS
1810
1811 iommu = iommu_init(hwdef->iommu_base, hwdef->iommu_version,
c533e0b3 1812 slavio_irq[1]);
8137cde8 1813
c533e0b3 1814 espdma = sparc32_dma_init(hwdef->dma_base, slavio_irq[2],
86d1c388 1815 iommu, &espdma_irq, 0);
8137cde8
BS
1816
1817 ledma = sparc32_dma_init(hwdef->dma_base + 16ULL,
86d1c388 1818 slavio_irq[3], iommu, &ledma_irq, 1);
8137cde8
BS
1819
1820 if (graphic_depth != 8 && graphic_depth != 24) {
1821 fprintf(stderr, "qemu: Unsupported depth: %d\n", graphic_depth);
1822 exit (1);
1823 }
d95d8f1c 1824 tcx_init(hwdef->tcx_base, 0x00100000, graphic_width, graphic_height,
dc828ca1 1825 graphic_depth);
8137cde8 1826
74ff8d90 1827 lance_init(&nd_table[0], hwdef->le_base, ledma, ledma_irq);
8137cde8 1828
d95d8f1c 1829 nvram = m48t59_init(slavio_irq[0], hwdef->nvram_base, 0, 0x800, 2);
8137cde8 1830
c533e0b3 1831 slavio_serial_ms_kbd_init(hwdef->ms_kb_base, slavio_irq[1],
993fbfdb 1832 display_type == DT_NOGRAPHIC, ESCC_CLOCK, 1);
5cbdb3a3
SW
1833 /* Slavio TTYA (base+4, Linux ttyS0) is the first QEMU serial device
1834 Slavio TTYB (base+0, Linux ttyS1) is the second QEMU serial device */
c533e0b3
BS
1835 escc_init(hwdef->serial_base, slavio_irq[1],
1836 slavio_irq[1], serial_hds[0], serial_hds[1],
aeeb69c7 1837 ESCC_CLOCK, 1);
8137cde8 1838
a8170e5e 1839 if (hwdef->fd_base != (hwaddr)-1) {
8137cde8 1840 /* there is zero or one floppy drive */
ce802585 1841 memset(fd, 0, sizeof(fd));
fd8014e1 1842 fd[0] = drive_get(IF_FLOPPY, 0, 0);
c533e0b3 1843 sun4m_fdctrl_init(slavio_irq[1], hwdef->fd_base, fd,
2582cfa0 1844 &fdc_tc);
acfbe712
BS
1845 } else {
1846 fdc_tc = *qemu_allocate_irqs(dummy_fdc_tc, NULL, 1);
8137cde8
BS
1847 }
1848
acfbe712
BS
1849 slavio_misc_init(0, hwdef->aux1_base, 0, slavio_irq[1], fdc_tc);
1850
8137cde8
BS
1851 if (drive_get_max_bus(IF_SCSI) > 0) {
1852 fprintf(stderr, "qemu: too many SCSI bus\n");
1853 exit(1);
1854 }
1855
cfb9de9c
PB
1856 esp_init(hwdef->esp_base, 2,
1857 espdma_memory_read, espdma_memory_write,
73d74342
BS
1858 espdma, espdma_irq, &esp_reset, &dma_enable);
1859
1860 qdev_connect_gpio_out(espdma, 0, esp_reset);
1861 qdev_connect_gpio_out(espdma, 1, dma_enable);
8137cde8
BS
1862
1863 kernel_size = sun4m_load_kernel(kernel_filename, initrd_filename,
1864 RAM_size);
1865
1866 nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, kernel_cmdline,
1867 boot_device, RAM_size, kernel_size, graphic_width,
1868 graphic_height, graphic_depth, hwdef->nvram_machine_id,
1869 "Sun4c");
1870
1871 fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2);
1872 fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
1873 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
1874 fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
513f789f
BS
1875 fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_DEPTH, graphic_depth);
1876 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR);
1877 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
1878 if (kernel_cmdline) {
1879 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
3c178e72 1880 pstrcpy_targphys("cmdline", CMDLINE_ADDR, TARGET_PAGE_SIZE, kernel_cmdline);
6bb4ca57
BS
1881 fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA,
1882 (uint8_t*)strdup(kernel_cmdline),
1883 strlen(kernel_cmdline) + 1);
513f789f
BS
1884 } else {
1885 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
1886 }
1887 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR);
1888 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, 0); // not used
1889 fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_device[0]);
1890 qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
8137cde8
BS
1891}
1892
1893/* SPARCstation 2 hardware initialisation */
5f072e1f 1894static void ss2_init(QEMUMachineInitArgs *args)
8137cde8 1895{
5f072e1f
EH
1896 ram_addr_t RAM_size = args->ram_size;
1897 const char *cpu_model = args->cpu_model;
1898 const char *kernel_filename = args->kernel_filename;
1899 const char *kernel_cmdline = args->kernel_cmdline;
1900 const char *initrd_filename = args->initrd_filename;
1901 const char *boot_device = args->boot_device;
3023f332 1902 sun4c_hw_init(&sun4c_hwdefs[0], RAM_size, boot_device, kernel_filename,
8137cde8
BS
1903 kernel_cmdline, initrd_filename, cpu_model);
1904}
1905
f80f9ec9 1906static QEMUMachine ss2_machine = {
8137cde8
BS
1907 .name = "SS-2",
1908 .desc = "Sun4c platform, SPARCstation 2",
1909 .init = ss2_init,
2d0d2837 1910 .block_default_type = IF_SCSI,
e4ada29e 1911 DEFAULT_MACHINE_OPTIONS,
8137cde8 1912};
f80f9ec9 1913
83f7d43a
AF
1914static void sun4m_register_types(void)
1915{
1916 type_register_static(&idreg_info);
1917 type_register_static(&afx_info);
1918 type_register_static(&prom_info);
1919 type_register_static(&ram_info);
1920}
1921
f80f9ec9
AL
1922static void ss2_machine_init(void)
1923{
1924 qemu_register_machine(&ss5_machine);
1925 qemu_register_machine(&ss10_machine);
1926 qemu_register_machine(&ss600mp_machine);
1927 qemu_register_machine(&ss20_machine);
1928 qemu_register_machine(&voyager_machine);
1929 qemu_register_machine(&ss_lx_machine);
1930 qemu_register_machine(&ss4_machine);
1931 qemu_register_machine(&scls_machine);
1932 qemu_register_machine(&sbook_machine);
1933 qemu_register_machine(&ss1000_machine);
1934 qemu_register_machine(&ss2000_machine);
1935 qemu_register_machine(&ss2_machine);
1936}
1937
83f7d43a 1938type_init(sun4m_register_types)
f80f9ec9 1939machine_init(ss2_machine_init);