]> git.proxmox.com Git - qemu.git/blame - hw/sun4u.c
kill drives_table
[qemu.git] / hw / sun4u.c
CommitLineData
3475187d 1/*
c7ba218d 2 * QEMU Sun4u/Sun4v System Emulator
5fafdf24 3 *
3475187d 4 * Copyright (c) 2005 Fabrice Bellard
5fafdf24 5 *
3475187d
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
87ecb68b
PB
24#include "hw.h"
25#include "pci.h"
26#include "pc.h"
27#include "nvram.h"
28#include "fdc.h"
29#include "net.h"
30#include "qemu-timer.h"
31#include "sysemu.h"
32#include "boards.h"
d2c63fc1 33#include "firmware_abi.h"
3cce6243 34#include "fw_cfg.h"
1baffa46 35#include "sysbus.h"
3475187d 36
9d926598
BS
37//#define DEBUG_IRQ
38
39#ifdef DEBUG_IRQ
001faf32
BS
40#define DPRINTF(fmt, ...) \
41 do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
9d926598 42#else
001faf32 43#define DPRINTF(fmt, ...)
9d926598
BS
44#endif
45
83469015
FB
46#define KERNEL_LOAD_ADDR 0x00404000
47#define CMDLINE_ADDR 0x003ff000
48#define INITRD_LOAD_ADDR 0x00300000
ac2e9d66 49#define PROM_SIZE_MAX (4 * 1024 * 1024)
f930d07e 50#define PROM_VADDR 0x000ffd00000ULL
83469015 51#define APB_SPECIAL_BASE 0x1fe00000000ULL
f930d07e
BS
52#define APB_MEM_BASE 0x1ff00000000ULL
53#define VGA_BASE (APB_MEM_BASE + 0x400000ULL)
54#define PROM_FILENAME "openbios-sparc64"
83469015 55#define NVRAM_SIZE 0x2000
e4bcb14c 56#define MAX_IDE_BUS 2
3cce6243 57#define BIOS_CFG_IOPORT 0x510
3475187d 58
9d926598
BS
59#define MAX_PILS 16
60
8fa211e8
BS
61#define TICK_INT_DIS 0x8000000000000000ULL
62#define TICK_MAX 0x7fffffffffffffffULL
63
c7ba218d
BS
64struct hwdef {
65 const char * const default_cpu_model;
905fdcb5 66 uint16_t machine_id;
e87231d4
BS
67 uint64_t prom_addr;
68 uint64_t console_serial_base;
c7ba218d
BS
69};
70
3475187d
FB
71int DMA_get_channel_mode (int nchan)
72{
73 return 0;
74}
75int DMA_read_memory (int nchan, void *buf, int pos, int size)
76{
77 return 0;
78}
79int DMA_write_memory (int nchan, void *buf, int pos, int size)
80{
81 return 0;
82}
83void DMA_hold_DREQ (int nchan) {}
84void DMA_release_DREQ (int nchan) {}
85void DMA_schedule(int nchan) {}
3475187d
FB
86void DMA_init (int high_page_enable) {}
87void DMA_register_channel (int nchan,
88 DMA_transfer_handler transfer_handler,
89 void *opaque)
90{
91}
92
513f789f 93static int fw_cfg_boot_set(void *opaque, const char *boot_device)
81864572 94{
513f789f 95 fw_cfg_add_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
81864572
BS
96 return 0;
97}
98
d2c63fc1 99static int sun4u_NVRAM_set_params (m48t59_t *nvram, uint16_t NVRAM_size,
e7fb1406 100 const char *arch,
77f193da
BS
101 ram_addr_t RAM_size,
102 const char *boot_devices,
d2c63fc1
BS
103 uint32_t kernel_image, uint32_t kernel_size,
104 const char *cmdline,
105 uint32_t initrd_image, uint32_t initrd_size,
106 uint32_t NVRAM_image,
0d31cb99
BS
107 int width, int height, int depth,
108 const uint8_t *macaddr)
83469015 109{
66508601
BS
110 unsigned int i;
111 uint32_t start, end;
d2c63fc1 112 uint8_t image[0x1ff0];
d2c63fc1
BS
113 struct OpenBIOS_nvpart_v1 *part_header;
114
115 memset(image, '\0', sizeof(image));
116
513f789f 117 start = 0;
83469015 118
66508601
BS
119 // OpenBIOS nvram variables
120 // Variable partition
d2c63fc1
BS
121 part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
122 part_header->signature = OPENBIOS_PART_SYSTEM;
363a37d5 123 pstrcpy(part_header->name, sizeof(part_header->name), "system");
66508601 124
d2c63fc1 125 end = start + sizeof(struct OpenBIOS_nvpart_v1);
66508601 126 for (i = 0; i < nb_prom_envs; i++)
d2c63fc1
BS
127 end = OpenBIOS_set_var(image, end, prom_envs[i]);
128
129 // End marker
130 image[end++] = '\0';
66508601 131
66508601 132 end = start + ((end - start + 15) & ~15);
d2c63fc1 133 OpenBIOS_finish_partition(part_header, end - start);
66508601
BS
134
135 // free partition
136 start = end;
d2c63fc1
BS
137 part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
138 part_header->signature = OPENBIOS_PART_FREE;
363a37d5 139 pstrcpy(part_header->name, sizeof(part_header->name), "free");
66508601
BS
140
141 end = 0x1fd0;
d2c63fc1
BS
142 OpenBIOS_finish_partition(part_header, end - start);
143
0d31cb99
BS
144 Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr, 0x80);
145
d2c63fc1
BS
146 for (i = 0; i < sizeof(image); i++)
147 m48t59_write(nvram, i, image[i]);
66508601 148
83469015 149 return 0;
3475187d 150}
636aa70a
BS
151static unsigned long sun4u_load_kernel(const char *kernel_filename,
152 const char *initrd_filename,
153 ram_addr_t RAM_size, long *initrd_size)
154{
155 int linux_boot;
156 unsigned int i;
157 long kernel_size;
158
159 linux_boot = (kernel_filename != NULL);
160
161 kernel_size = 0;
162 if (linux_boot) {
163 kernel_size = load_elf(kernel_filename, 0, NULL, NULL, NULL);
164 if (kernel_size < 0)
165 kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR,
166 RAM_size - KERNEL_LOAD_ADDR);
167 if (kernel_size < 0)
168 kernel_size = load_image_targphys(kernel_filename,
169 KERNEL_LOAD_ADDR,
170 RAM_size - KERNEL_LOAD_ADDR);
171 if (kernel_size < 0) {
172 fprintf(stderr, "qemu: could not load kernel '%s'\n",
173 kernel_filename);
174 exit(1);
175 }
176
177 /* load initrd */
178 *initrd_size = 0;
179 if (initrd_filename) {
180 *initrd_size = load_image_targphys(initrd_filename,
181 INITRD_LOAD_ADDR,
182 RAM_size - INITRD_LOAD_ADDR);
183 if (*initrd_size < 0) {
184 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
185 initrd_filename);
186 exit(1);
187 }
188 }
189 if (*initrd_size > 0) {
190 for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) {
191 if (ldl_phys(KERNEL_LOAD_ADDR + i) == 0x48647253) { // HdrS
192 stl_phys(KERNEL_LOAD_ADDR + i + 16, INITRD_LOAD_ADDR);
193 stl_phys(KERNEL_LOAD_ADDR + i + 20, *initrd_size);
194 break;
195 }
196 }
197 }
198 }
199 return kernel_size;
200}
3475187d 201
b4950060 202void pic_info(Monitor *mon)
3475187d
FB
203{
204}
205
b4950060 206void irq_info(Monitor *mon)
3475187d
FB
207{
208}
209
9d926598
BS
210void cpu_check_irqs(CPUState *env)
211{
212 uint32_t pil = env->pil_in | (env->softint & ~SOFTINT_TIMER) |
213 ((env->softint & SOFTINT_TIMER) << 14);
214
215 if (pil && (env->interrupt_index == 0 ||
216 (env->interrupt_index & ~15) == TT_EXTINT)) {
217 unsigned int i;
218
219 for (i = 15; i > 0; i--) {
220 if (pil & (1 << i)) {
221 int old_interrupt = env->interrupt_index;
222
223 env->interrupt_index = TT_EXTINT | i;
224 if (old_interrupt != env->interrupt_index) {
225 DPRINTF("Set CPU IRQ %d\n", i);
226 cpu_interrupt(env, CPU_INTERRUPT_HARD);
227 }
228 break;
229 }
230 }
231 } else if (!pil && (env->interrupt_index & ~15) == TT_EXTINT) {
232 DPRINTF("Reset CPU IRQ %d\n", env->interrupt_index & 15);
233 env->interrupt_index = 0;
234 cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
235 }
236}
237
238static void cpu_set_irq(void *opaque, int irq, int level)
239{
240 CPUState *env = opaque;
241
242 if (level) {
243 DPRINTF("Raise CPU IRQ %d\n", irq);
244 env->halted = 0;
245 env->pil_in |= 1 << irq;
246 cpu_check_irqs(env);
247 } else {
248 DPRINTF("Lower CPU IRQ %d\n", irq);
249 env->pil_in &= ~(1 << irq);
250 cpu_check_irqs(env);
251 }
252}
253
83469015 254void qemu_system_powerdown(void)
3475187d
FB
255{
256}
257
e87231d4
BS
258typedef struct ResetData {
259 CPUState *env;
260 uint64_t reset_addr;
261} ResetData;
262
c68ea704
FB
263static void main_cpu_reset(void *opaque)
264{
e87231d4
BS
265 ResetData *s = (ResetData *)opaque;
266 CPUState *env = s->env;
20c9f095 267
c68ea704 268 cpu_reset(env);
8fa211e8
BS
269 env->tick_cmpr = TICK_INT_DIS | 0;
270 ptimer_set_limit(env->tick, TICK_MAX, 1);
2f43e00e 271 ptimer_run(env->tick, 1);
8fa211e8
BS
272 env->stick_cmpr = TICK_INT_DIS | 0;
273 ptimer_set_limit(env->stick, TICK_MAX, 1);
2f43e00e 274 ptimer_run(env->stick, 1);
8fa211e8
BS
275 env->hstick_cmpr = TICK_INT_DIS | 0;
276 ptimer_set_limit(env->hstick, TICK_MAX, 1);
2f43e00e 277 ptimer_run(env->hstick, 1);
e87231d4
BS
278 env->gregs[1] = 0; // Memory start
279 env->gregs[2] = ram_size; // Memory size
280 env->gregs[3] = 0; // Machine description XXX
281 env->pc = s->reset_addr;
282 env->npc = env->pc + 4;
20c9f095
BS
283}
284
22548760 285static void tick_irq(void *opaque)
20c9f095
BS
286{
287 CPUState *env = opaque;
288
8fa211e8
BS
289 if (!(env->tick_cmpr & TICK_INT_DIS)) {
290 env->softint |= SOFTINT_TIMER;
291 cpu_interrupt(env, CPU_INTERRUPT_TIMER);
292 }
20c9f095
BS
293}
294
22548760 295static void stick_irq(void *opaque)
20c9f095
BS
296{
297 CPUState *env = opaque;
298
8fa211e8
BS
299 if (!(env->stick_cmpr & TICK_INT_DIS)) {
300 env->softint |= SOFTINT_STIMER;
301 cpu_interrupt(env, CPU_INTERRUPT_TIMER);
302 }
20c9f095
BS
303}
304
22548760 305static void hstick_irq(void *opaque)
20c9f095
BS
306{
307 CPUState *env = opaque;
308
8fa211e8
BS
309 if (!(env->hstick_cmpr & TICK_INT_DIS)) {
310 cpu_interrupt(env, CPU_INTERRUPT_TIMER);
311 }
c68ea704
FB
312}
313
f4b1a842
BS
314void cpu_tick_set_count(void *opaque, uint64_t count)
315{
316 ptimer_set_count(opaque, -count);
317}
318
319uint64_t cpu_tick_get_count(void *opaque)
320{
321 return -ptimer_get_count(opaque);
322}
323
324void cpu_tick_set_limit(void *opaque, uint64_t limit)
325{
326 ptimer_set_limit(opaque, -limit, 0);
327}
328
83469015
FB
329static const int ide_iobase[2] = { 0x1f0, 0x170 };
330static const int ide_iobase2[2] = { 0x3f6, 0x376 };
331static const int ide_irq[2] = { 14, 15 };
3475187d 332
83469015
FB
333static const int serial_io[MAX_SERIAL_PORTS] = { 0x3f8, 0x2f8, 0x3e8, 0x2e8 };
334static const int serial_irq[MAX_SERIAL_PORTS] = { 4, 3, 4, 3 };
335
336static const int parallel_io[MAX_PARALLEL_PORTS] = { 0x378, 0x278, 0x3bc };
337static const int parallel_irq[MAX_PARALLEL_PORTS] = { 7, 7, 7 };
338
339static fdctrl_t *floppy_controller;
3475187d 340
c190ea07
BS
341static void ebus_mmio_mapfunc(PCIDevice *pci_dev, int region_num,
342 uint32_t addr, uint32_t size, int type)
343{
344 DPRINTF("Mapping region %d registers at %08x\n", region_num, addr);
345 switch (region_num) {
346 case 0:
347 isa_mmio_init(addr, 0x1000000);
348 break;
349 case 1:
350 isa_mmio_init(addr, 0x800000);
351 break;
352 }
353}
354
355/* EBUS (Eight bit bus) bridge */
356static void
357pci_ebus_init(PCIBus *bus, int devfn)
358{
53e3c4f9
BS
359 pci_create_simple(bus, devfn, "ebus");
360}
c190ea07 361
53e3c4f9
BS
362static void
363pci_ebus_init1(PCIDevice *s)
364{
deb54399
AL
365 pci_config_set_vendor_id(s->config, PCI_VENDOR_ID_SUN);
366 pci_config_set_device_id(s->config, PCI_DEVICE_ID_SUN_EBUS);
c190ea07
BS
367 s->config[0x04] = 0x06; // command = bus master, pci mem
368 s->config[0x05] = 0x00;
369 s->config[0x06] = 0xa0; // status = fast back-to-back, 66MHz, no error
370 s->config[0x07] = 0x03; // status = medium devsel
371 s->config[0x08] = 0x01; // revision
372 s->config[0x09] = 0x00; // programming i/f
173a543b 373 pci_config_set_class(s->config, PCI_CLASS_BRIDGE_OTHER);
c190ea07 374 s->config[0x0D] = 0x0a; // latency_timer
6407f373 375 s->config[PCI_HEADER_TYPE] = PCI_HEADER_TYPE_NORMAL; // header_type
c190ea07 376
28c2c264 377 pci_register_bar(s, 0, 0x1000000, PCI_ADDRESS_SPACE_MEM,
c190ea07 378 ebus_mmio_mapfunc);
28c2c264 379 pci_register_bar(s, 1, 0x800000, PCI_ADDRESS_SPACE_MEM,
c190ea07
BS
380 ebus_mmio_mapfunc);
381}
382
53e3c4f9
BS
383static PCIDeviceInfo ebus_info = {
384 .qdev.name = "ebus",
385 .qdev.size = sizeof(PCIDevice),
386 .init = pci_ebus_init1,
387};
388
389static void pci_ebus_register(void)
390{
391 pci_qdev_register(&ebus_info);
392}
393
394device_init(pci_ebus_register);
395
1baffa46
BS
396/* Boot PROM (OpenBIOS) */
397static void prom_init(target_phys_addr_t addr, const char *bios_name)
398{
399 DeviceState *dev;
400 SysBusDevice *s;
401 char *filename;
402 int ret;
403
404 dev = qdev_create(NULL, "openprom");
405 qdev_init(dev);
406 s = sysbus_from_qdev(dev);
407
408 sysbus_mmio_map(s, 0, addr);
409
410 /* load boot prom */
411 if (bios_name == NULL) {
412 bios_name = PROM_FILENAME;
413 }
414 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
415 if (filename) {
416 ret = load_elf(filename, addr - PROM_VADDR, NULL, NULL, NULL);
417 if (ret < 0 || ret > PROM_SIZE_MAX) {
418 ret = load_image_targphys(filename, addr, PROM_SIZE_MAX);
419 }
420 qemu_free(filename);
421 } else {
422 ret = -1;
423 }
424 if (ret < 0 || ret > PROM_SIZE_MAX) {
425 fprintf(stderr, "qemu: could not load prom '%s'\n", bios_name);
426 exit(1);
427 }
428}
429
430static void prom_init1(SysBusDevice *dev)
431{
432 ram_addr_t prom_offset;
433
434 prom_offset = qemu_ram_alloc(PROM_SIZE_MAX);
435 sysbus_init_mmio(dev, PROM_SIZE_MAX, prom_offset | IO_MEM_ROM);
436}
437
438static SysBusDeviceInfo prom_info = {
439 .init = prom_init1,
440 .qdev.name = "openprom",
441 .qdev.size = sizeof(SysBusDevice),
442 .qdev.props = (Property[]) {
443 {/* end of property list */}
444 }
445};
446
447static void prom_register_devices(void)
448{
449 sysbus_register_withprop(&prom_info);
450}
451
452device_init(prom_register_devices);
453
bda42033
BS
454
455typedef struct RamDevice
456{
457 SysBusDevice busdev;
04843626 458 uint64_t size;
bda42033
BS
459} RamDevice;
460
461/* System RAM */
462static void ram_init1(SysBusDevice *dev)
463{
464 ram_addr_t RAM_size, ram_offset;
465 RamDevice *d = FROM_SYSBUS(RamDevice, dev);
466
467 RAM_size = d->size;
468
469 ram_offset = qemu_ram_alloc(RAM_size);
470 sysbus_init_mmio(dev, RAM_size, ram_offset);
471}
472
473static void ram_init(target_phys_addr_t addr, ram_addr_t RAM_size)
474{
475 DeviceState *dev;
476 SysBusDevice *s;
477 RamDevice *d;
478
479 /* allocate RAM */
480 dev = qdev_create(NULL, "memory");
481 s = sysbus_from_qdev(dev);
482
483 d = FROM_SYSBUS(RamDevice, s);
484 d->size = RAM_size;
485 qdev_init(dev);
486
487 sysbus_mmio_map(s, 0, addr);
488}
489
490static SysBusDeviceInfo ram_info = {
491 .init = ram_init1,
492 .qdev.name = "memory",
493 .qdev.size = sizeof(RamDevice),
494 .qdev.props = (Property[]) {
495 {
496 .name = "size",
04843626 497 .info = &qdev_prop_uint64,
bda42033
BS
498 .offset = offsetof(RamDevice, size),
499 },
500 {/* end of property list */}
501 }
502};
503
504static void ram_register_devices(void)
505{
506 sysbus_register_withprop(&ram_info);
507}
508
509device_init(ram_register_devices);
510
7b833f5b 511static CPUState *cpu_devinit(const char *cpu_model, const struct hwdef *hwdef)
3475187d 512{
c68ea704 513 CPUState *env;
20c9f095 514 QEMUBH *bh;
e87231d4 515 ResetData *reset_info;
3475187d 516
c7ba218d
BS
517 if (!cpu_model)
518 cpu_model = hwdef->default_cpu_model;
aaed909a
FB
519 env = cpu_init(cpu_model);
520 if (!env) {
62724a37
BS
521 fprintf(stderr, "Unable to find Sparc CPU definition\n");
522 exit(1);
523 }
20c9f095
BS
524 bh = qemu_bh_new(tick_irq, env);
525 env->tick = ptimer_init(bh);
526 ptimer_set_period(env->tick, 1ULL);
527
528 bh = qemu_bh_new(stick_irq, env);
529 env->stick = ptimer_init(bh);
530 ptimer_set_period(env->stick, 1ULL);
531
532 bh = qemu_bh_new(hstick_irq, env);
533 env->hstick = ptimer_init(bh);
534 ptimer_set_period(env->hstick, 1ULL);
e87231d4
BS
535
536 reset_info = qemu_mallocz(sizeof(ResetData));
537 reset_info->env = env;
538 reset_info->reset_addr = hwdef->prom_addr + 0x40ULL;
a08d4367 539 qemu_register_reset(main_cpu_reset, reset_info);
e87231d4
BS
540 main_cpu_reset(reset_info);
541 // Override warm reset address with cold start address
542 env->pc = hwdef->prom_addr + 0x20ULL;
543 env->npc = env->pc + 4;
c68ea704 544
7b833f5b
BS
545 return env;
546}
547
548static void sun4uv_init(ram_addr_t RAM_size,
549 const char *boot_devices,
550 const char *kernel_filename, const char *kernel_cmdline,
551 const char *initrd_filename, const char *cpu_model,
552 const struct hwdef *hwdef)
553{
554 CPUState *env;
555 m48t59_t *nvram;
7b833f5b
BS
556 unsigned int i;
557 long initrd_size, kernel_size;
558 PCIBus *pci_bus, *pci_bus2, *pci_bus3;
559 qemu_irq *irq;
7b833f5b
BS
560 BlockDriverState *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
561 BlockDriverState *fd[MAX_FD];
562 void *fw_cfg;
751c6a17 563 DriveInfo *dinfo;
7b833f5b 564
7b833f5b
BS
565 /* init CPUs */
566 env = cpu_devinit(cpu_model, hwdef);
567
bda42033
BS
568 /* set up devices */
569 ram_init(0, RAM_size);
3475187d 570
1baffa46 571 prom_init(hwdef->prom_addr, bios_name);
3475187d 572
7d55273f
IK
573
574 irq = qemu_allocate_irqs(cpu_set_irq, env, MAX_PILS);
575 pci_bus = pci_apb_init(APB_SPECIAL_BASE, APB_MEM_BASE, irq, &pci_bus2,
c190ea07 576 &pci_bus3);
83469015 577 isa_mem_base = VGA_BASE;
fbe1b595 578 pci_vga_init(pci_bus, 0, 0);
83469015 579
c190ea07
BS
580 // XXX Should be pci_bus3
581 pci_ebus_init(pci_bus, -1);
582
e87231d4
BS
583 i = 0;
584 if (hwdef->console_serial_base) {
585 serial_mm_init(hwdef->console_serial_base, 0, NULL, 115200,
586 serial_hds[i], 1);
587 i++;
588 }
589 for(; i < MAX_SERIAL_PORTS; i++) {
83469015 590 if (serial_hds[i]) {
cbf5c748
BS
591 serial_init(serial_io[i], NULL/*serial_irq[i]*/, 115200,
592 serial_hds[i]);
83469015
FB
593 }
594 }
595
596 for(i = 0; i < MAX_PARALLEL_PORTS; i++) {
597 if (parallel_hds[i]) {
77f193da
BS
598 parallel_init(parallel_io[i], NULL/*parallel_irq[i]*/,
599 parallel_hds[i]);
83469015
FB
600 }
601 }
602
cb457d76 603 for(i = 0; i < nb_nics; i++)
6d53bfd1 604 pci_nic_init(&nd_table[i], "ne2k_pci", NULL);
83469015 605
e4bcb14c
TS
606 if (drive_get_max_bus(IF_IDE) >= MAX_IDE_BUS) {
607 fprintf(stderr, "qemu: too many IDE bus\n");
608 exit(1);
609 }
610 for(i = 0; i < MAX_IDE_BUS * MAX_IDE_DEVS; i++) {
751c6a17
GH
611 dinfo = drive_get(IF_IDE, i / MAX_IDE_DEVS,
612 i % MAX_IDE_DEVS);
613 hd[i] = dinfo ? dinfo->bdrv : NULL;
e4bcb14c
TS
614 }
615
3b898dda
BS
616 pci_cmd646_ide_init(pci_bus, hd, 1);
617
d537cf6c
PB
618 /* FIXME: wire up interrupts. */
619 i8042_init(NULL/*1*/, NULL/*12*/, 0x60);
e4bcb14c 620 for(i = 0; i < MAX_FD; i++) {
751c6a17
GH
621 dinfo = drive_get(IF_FLOPPY, 0, i);
622 fd[i] = dinfo ? dinfo->bdrv : NULL;
e4bcb14c
TS
623 }
624 floppy_controller = fdctrl_init(NULL/*6*/, 2, 0, 0x3f0, fd);
d537cf6c 625 nvram = m48t59_init(NULL/*8*/, 0, 0x0074, NVRAM_SIZE, 59);
636aa70a
BS
626
627 initrd_size = 0;
628 kernel_size = sun4u_load_kernel(kernel_filename, initrd_filename,
629 ram_size, &initrd_size);
630
22548760 631 sun4u_NVRAM_set_params(nvram, NVRAM_SIZE, "Sun4u", RAM_size, boot_devices,
0d31cb99
BS
632 KERNEL_LOAD_ADDR, kernel_size,
633 kernel_cmdline,
634 INITRD_LOAD_ADDR, initrd_size,
635 /* XXX: need an option to load a NVRAM image */
636 0,
637 graphic_width, graphic_height, graphic_depth,
638 (uint8_t *)&nd_table[0].macaddr);
83469015 639
3cce6243
BS
640 fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0);
641 fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
905fdcb5
BS
642 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
643 fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
513f789f
BS
644 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR);
645 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
646 if (kernel_cmdline) {
647 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
648 pstrcpy_targphys(CMDLINE_ADDR, TARGET_PAGE_SIZE, kernel_cmdline);
649 } else {
650 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
651 }
652 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR);
653 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
654 fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_devices[0]);
655 qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
3475187d
FB
656}
657
905fdcb5
BS
658enum {
659 sun4u_id = 0,
660 sun4v_id = 64,
e87231d4 661 niagara_id,
905fdcb5
BS
662};
663
c7ba218d
BS
664static const struct hwdef hwdefs[] = {
665 /* Sun4u generic PC-like machine */
666 {
667 .default_cpu_model = "TI UltraSparc II",
905fdcb5 668 .machine_id = sun4u_id,
e87231d4
BS
669 .prom_addr = 0x1fff0000000ULL,
670 .console_serial_base = 0,
c7ba218d
BS
671 },
672 /* Sun4v generic PC-like machine */
673 {
674 .default_cpu_model = "Sun UltraSparc T1",
905fdcb5 675 .machine_id = sun4v_id,
e87231d4
BS
676 .prom_addr = 0x1fff0000000ULL,
677 .console_serial_base = 0,
678 },
679 /* Sun4v generic Niagara machine */
680 {
681 .default_cpu_model = "Sun UltraSparc T1",
682 .machine_id = niagara_id,
683 .prom_addr = 0xfff0000000ULL,
684 .console_serial_base = 0xfff0c2c000ULL,
c7ba218d
BS
685 },
686};
687
688/* Sun4u hardware initialisation */
fbe1b595 689static void sun4u_init(ram_addr_t RAM_size,
3023f332 690 const char *boot_devices,
c7ba218d
BS
691 const char *kernel_filename, const char *kernel_cmdline,
692 const char *initrd_filename, const char *cpu_model)
693{
fbe1b595 694 sun4uv_init(RAM_size, boot_devices, kernel_filename,
c7ba218d
BS
695 kernel_cmdline, initrd_filename, cpu_model, &hwdefs[0]);
696}
697
698/* Sun4v hardware initialisation */
fbe1b595 699static void sun4v_init(ram_addr_t RAM_size,
3023f332 700 const char *boot_devices,
c7ba218d
BS
701 const char *kernel_filename, const char *kernel_cmdline,
702 const char *initrd_filename, const char *cpu_model)
703{
fbe1b595 704 sun4uv_init(RAM_size, boot_devices, kernel_filename,
c7ba218d
BS
705 kernel_cmdline, initrd_filename, cpu_model, &hwdefs[1]);
706}
707
e87231d4 708/* Niagara hardware initialisation */
fbe1b595 709static void niagara_init(ram_addr_t RAM_size,
3023f332 710 const char *boot_devices,
e87231d4
BS
711 const char *kernel_filename, const char *kernel_cmdline,
712 const char *initrd_filename, const char *cpu_model)
713{
fbe1b595 714 sun4uv_init(RAM_size, boot_devices, kernel_filename,
e87231d4
BS
715 kernel_cmdline, initrd_filename, cpu_model, &hwdefs[2]);
716}
717
f80f9ec9 718static QEMUMachine sun4u_machine = {
66de733b
BS
719 .name = "sun4u",
720 .desc = "Sun4u platform",
721 .init = sun4u_init,
1bcee014 722 .max_cpus = 1, // XXX for now
0c257437 723 .is_default = 1,
3475187d 724};
c7ba218d 725
f80f9ec9 726static QEMUMachine sun4v_machine = {
66de733b
BS
727 .name = "sun4v",
728 .desc = "Sun4v platform",
729 .init = sun4v_init,
1bcee014 730 .max_cpus = 1, // XXX for now
c7ba218d 731};
e87231d4 732
f80f9ec9 733static QEMUMachine niagara_machine = {
e87231d4
BS
734 .name = "Niagara",
735 .desc = "Sun4v platform, Niagara",
736 .init = niagara_init,
1bcee014 737 .max_cpus = 1, // XXX for now
e87231d4 738};
f80f9ec9
AL
739
740static void sun4u_machine_init(void)
741{
742 qemu_register_machine(&sun4u_machine);
743 qemu_register_machine(&sun4v_machine);
744 qemu_register_machine(&niagara_machine);
745}
746
747machine_init(sun4u_machine_init);