]> git.proxmox.com Git - qemu.git/blame - hw/tcx.c
Use cpu_physical_memory_write_rom instead of memcpy.
[qemu.git] / hw / tcx.c
CommitLineData
420557e8 1/*
6f7e9aec 2 * QEMU TCX Frame buffer
5fafdf24 3 *
6f7e9aec 4 * Copyright (c) 2003-2005 Fabrice Bellard
5fafdf24 5 *
420557e8
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
87ecb68b
PB
24#include "hw.h"
25#include "sun4m.h"
26#include "console.h"
94470844 27#include "pixel_ops.h"
420557e8 28
420557e8
FB
29#define MAXX 1024
30#define MAXY 768
6f7e9aec 31#define TCX_DAC_NREGS 16
8508b89e
BS
32#define TCX_THC_NREGS_8 0x081c
33#define TCX_THC_NREGS_24 0x1000
34#define TCX_TEC_NREGS 0x1000
420557e8 35
420557e8 36typedef struct TCXState {
5dcb6b91 37 target_phys_addr_t addr;
420557e8 38 DisplayState *ds;
8d5f07fa 39 uint8_t *vram;
eee0b836
BS
40 uint32_t *vram24, *cplane;
41 ram_addr_t vram_offset, vram24_offset, cplane_offset;
42 uint16_t width, height, depth;
e80cfcfc 43 uint8_t r[256], g[256], b[256];
21206a10 44 uint32_t palette[256];
6f7e9aec 45 uint8_t dac_index, dac_state;
420557e8
FB
46} TCXState;
47
95219897 48static void tcx_screen_dump(void *opaque, const char *filename);
eee0b836 49static void tcx24_screen_dump(void *opaque, const char *filename);
97e7df27
BS
50static void tcx_invalidate_display(void *opaque);
51static void tcx24_invalidate_display(void *opaque);
95219897 52
21206a10
FB
53static void update_palette_entries(TCXState *s, int start, int end)
54{
55 int i;
56 for(i = start; i < end; i++) {
0e1f5a0c 57 switch(ds_get_bits_per_pixel(s->ds)) {
21206a10
FB
58 default:
59 case 8:
60 s->palette[i] = rgb_to_pixel8(s->r[i], s->g[i], s->b[i]);
61 break;
62 case 15:
8927bcfd 63 s->palette[i] = rgb_to_pixel15(s->r[i], s->g[i], s->b[i]);
21206a10
FB
64 break;
65 case 16:
8927bcfd 66 s->palette[i] = rgb_to_pixel16(s->r[i], s->g[i], s->b[i]);
21206a10
FB
67 break;
68 case 32:
7b5d76da
AL
69 if (is_surface_bgr(s->ds->surface))
70 s->palette[i] = rgb_to_pixel32bgr(s->r[i], s->g[i], s->b[i]);
71 else
72 s->palette[i] = rgb_to_pixel32(s->r[i], s->g[i], s->b[i]);
21206a10
FB
73 break;
74 }
75 }
97e7df27
BS
76 if (s->depth == 24)
77 tcx24_invalidate_display(s);
78 else
79 tcx_invalidate_display(s);
21206a10
FB
80}
81
5fafdf24 82static void tcx_draw_line32(TCXState *s1, uint8_t *d,
f930d07e 83 const uint8_t *s, int width)
420557e8 84{
e80cfcfc
FB
85 int x;
86 uint8_t val;
8bdc2159 87 uint32_t *p = (uint32_t *)d;
e80cfcfc
FB
88
89 for(x = 0; x < width; x++) {
f930d07e 90 val = *s++;
8bdc2159 91 *p++ = s1->palette[val];
e80cfcfc 92 }
420557e8
FB
93}
94
5fafdf24 95static void tcx_draw_line16(TCXState *s1, uint8_t *d,
f930d07e 96 const uint8_t *s, int width)
e80cfcfc
FB
97{
98 int x;
99 uint8_t val;
8bdc2159 100 uint16_t *p = (uint16_t *)d;
8d5f07fa 101
e80cfcfc 102 for(x = 0; x < width; x++) {
f930d07e 103 val = *s++;
8bdc2159 104 *p++ = s1->palette[val];
e80cfcfc
FB
105 }
106}
107
5fafdf24 108static void tcx_draw_line8(TCXState *s1, uint8_t *d,
f930d07e 109 const uint8_t *s, int width)
420557e8 110{
e80cfcfc
FB
111 int x;
112 uint8_t val;
113
114 for(x = 0; x < width; x++) {
f930d07e 115 val = *s++;
21206a10 116 *d++ = s1->palette[val];
420557e8 117 }
420557e8
FB
118}
119
688ea2eb
BS
120/*
121 XXX Could be much more optimal:
122 * detect if line/page/whole screen is in 24 bit mode
123 * if destination is also BGR, use memcpy
124 */
eee0b836
BS
125static inline void tcx24_draw_line32(TCXState *s1, uint8_t *d,
126 const uint8_t *s, int width,
127 const uint32_t *cplane,
128 const uint32_t *s24)
129{
7b5d76da 130 int x, bgr, r, g, b;
688ea2eb 131 uint8_t val, *p8;
eee0b836
BS
132 uint32_t *p = (uint32_t *)d;
133 uint32_t dval;
134
7b5d76da 135 bgr = is_surface_bgr(s1->ds->surface);
eee0b836 136 for(x = 0; x < width; x++, s++, s24++) {
688ea2eb
BS
137 if ((be32_to_cpu(*cplane++) & 0xff000000) == 0x03000000) {
138 // 24-bit direct, BGR order
139 p8 = (uint8_t *)s24;
140 p8++;
141 b = *p8++;
142 g = *p8++;
143 r = *p8++;
7b5d76da
AL
144 if (bgr)
145 dval = rgb_to_pixel32bgr(r, g, b);
146 else
147 dval = rgb_to_pixel32(r, g, b);
eee0b836
BS
148 } else {
149 val = *s;
150 dval = s1->palette[val];
151 }
152 *p++ = dval;
153 }
154}
155
22548760 156static inline int check_dirty(ram_addr_t page, ram_addr_t page24,
eee0b836
BS
157 ram_addr_t cpage)
158{
159 int ret;
160 unsigned int off;
161
162 ret = cpu_physical_memory_get_dirty(page, VGA_DIRTY_FLAG);
163 for (off = 0; off < TARGET_PAGE_SIZE * 4; off += TARGET_PAGE_SIZE) {
164 ret |= cpu_physical_memory_get_dirty(page24 + off, VGA_DIRTY_FLAG);
165 ret |= cpu_physical_memory_get_dirty(cpage + off, VGA_DIRTY_FLAG);
166 }
167 return ret;
168}
169
170static inline void reset_dirty(TCXState *ts, ram_addr_t page_min,
171 ram_addr_t page_max, ram_addr_t page24,
172 ram_addr_t cpage)
173{
174 cpu_physical_memory_reset_dirty(page_min, page_max + TARGET_PAGE_SIZE,
175 VGA_DIRTY_FLAG);
176 page_min -= ts->vram_offset;
177 page_max -= ts->vram_offset;
178 cpu_physical_memory_reset_dirty(page24 + page_min * 4,
179 page24 + page_max * 4 + TARGET_PAGE_SIZE,
180 VGA_DIRTY_FLAG);
181 cpu_physical_memory_reset_dirty(cpage + page_min * 4,
182 cpage + page_max * 4 + TARGET_PAGE_SIZE,
183 VGA_DIRTY_FLAG);
184}
185
e80cfcfc
FB
186/* Fixed line length 1024 allows us to do nice tricks not possible on
187 VGA... */
95219897 188static void tcx_update_display(void *opaque)
420557e8 189{
e80cfcfc 190 TCXState *ts = opaque;
550be127
FB
191 ram_addr_t page, page_min, page_max;
192 int y, y_start, dd, ds;
e80cfcfc 193 uint8_t *d, *s;
b3ceef24 194 void (*f)(TCXState *s1, uint8_t *dst, const uint8_t *src, int width);
e80cfcfc 195
0e1f5a0c 196 if (ds_get_bits_per_pixel(ts->ds) == 0)
f930d07e 197 return;
6f7e9aec 198 page = ts->vram_offset;
e80cfcfc 199 y_start = -1;
550be127
FB
200 page_min = 0xffffffff;
201 page_max = 0;
0e1f5a0c 202 d = ds_get_data(ts->ds);
6f7e9aec 203 s = ts->vram;
0e1f5a0c 204 dd = ds_get_linesize(ts->ds);
e80cfcfc
FB
205 ds = 1024;
206
0e1f5a0c 207 switch (ds_get_bits_per_pixel(ts->ds)) {
e80cfcfc 208 case 32:
f930d07e
BS
209 f = tcx_draw_line32;
210 break;
21206a10
FB
211 case 15:
212 case 16:
f930d07e
BS
213 f = tcx_draw_line16;
214 break;
e80cfcfc
FB
215 default:
216 case 8:
f930d07e
BS
217 f = tcx_draw_line8;
218 break;
e80cfcfc 219 case 0:
f930d07e 220 return;
e80cfcfc 221 }
3b46e624 222
6f7e9aec 223 for(y = 0; y < ts->height; y += 4, page += TARGET_PAGE_SIZE) {
f930d07e
BS
224 if (cpu_physical_memory_get_dirty(page, VGA_DIRTY_FLAG)) {
225 if (y_start < 0)
e80cfcfc
FB
226 y_start = y;
227 if (page < page_min)
228 page_min = page;
229 if (page > page_max)
230 page_max = page;
f930d07e
BS
231 f(ts, d, s, ts->width);
232 d += dd;
233 s += ds;
234 f(ts, d, s, ts->width);
235 d += dd;
236 s += ds;
237 f(ts, d, s, ts->width);
238 d += dd;
239 s += ds;
240 f(ts, d, s, ts->width);
241 d += dd;
242 s += ds;
243 } else {
e80cfcfc
FB
244 if (y_start >= 0) {
245 /* flush to display */
5fafdf24 246 dpy_update(ts->ds, 0, y_start,
6f7e9aec 247 ts->width, y - y_start);
e80cfcfc
FB
248 y_start = -1;
249 }
f930d07e
BS
250 d += dd * 4;
251 s += ds * 4;
252 }
e80cfcfc
FB
253 }
254 if (y_start >= 0) {
f930d07e
BS
255 /* flush to display */
256 dpy_update(ts->ds, 0, y_start,
257 ts->width, y - y_start);
e80cfcfc
FB
258 }
259 /* reset modified pages */
550be127 260 if (page_min <= page_max) {
0a962c02
FB
261 cpu_physical_memory_reset_dirty(page_min, page_max + TARGET_PAGE_SIZE,
262 VGA_DIRTY_FLAG);
e80cfcfc 263 }
420557e8
FB
264}
265
eee0b836
BS
266static void tcx24_update_display(void *opaque)
267{
268 TCXState *ts = opaque;
269 ram_addr_t page, page_min, page_max, cpage, page24;
270 int y, y_start, dd, ds;
271 uint8_t *d, *s;
272 uint32_t *cptr, *s24;
273
0e1f5a0c 274 if (ds_get_bits_per_pixel(ts->ds) != 32)
eee0b836
BS
275 return;
276 page = ts->vram_offset;
277 page24 = ts->vram24_offset;
278 cpage = ts->cplane_offset;
279 y_start = -1;
280 page_min = 0xffffffff;
281 page_max = 0;
0e1f5a0c 282 d = ds_get_data(ts->ds);
eee0b836
BS
283 s = ts->vram;
284 s24 = ts->vram24;
285 cptr = ts->cplane;
0e1f5a0c 286 dd = ds_get_linesize(ts->ds);
eee0b836
BS
287 ds = 1024;
288
289 for(y = 0; y < ts->height; y += 4, page += TARGET_PAGE_SIZE,
290 page24 += TARGET_PAGE_SIZE, cpage += TARGET_PAGE_SIZE) {
22548760 291 if (check_dirty(page, page24, cpage)) {
eee0b836
BS
292 if (y_start < 0)
293 y_start = y;
294 if (page < page_min)
295 page_min = page;
296 if (page > page_max)
297 page_max = page;
298 tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
299 d += dd;
300 s += ds;
301 cptr += ds;
302 s24 += ds;
303 tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
304 d += dd;
305 s += ds;
306 cptr += ds;
307 s24 += ds;
308 tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
309 d += dd;
310 s += ds;
311 cptr += ds;
312 s24 += ds;
313 tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
314 d += dd;
315 s += ds;
316 cptr += ds;
317 s24 += ds;
318 } else {
319 if (y_start >= 0) {
320 /* flush to display */
321 dpy_update(ts->ds, 0, y_start,
322 ts->width, y - y_start);
323 y_start = -1;
324 }
325 d += dd * 4;
326 s += ds * 4;
327 cptr += ds * 4;
328 s24 += ds * 4;
329 }
330 }
331 if (y_start >= 0) {
332 /* flush to display */
333 dpy_update(ts->ds, 0, y_start,
334 ts->width, y - y_start);
335 }
336 /* reset modified pages */
337 if (page_min <= page_max) {
338 reset_dirty(ts, page_min, page_max, page24, cpage);
339 }
340}
341
95219897 342static void tcx_invalidate_display(void *opaque)
420557e8 343{
e80cfcfc
FB
344 TCXState *s = opaque;
345 int i;
346
347 for (i = 0; i < MAXX*MAXY; i += TARGET_PAGE_SIZE) {
f930d07e 348 cpu_physical_memory_set_dirty(s->vram_offset + i);
e80cfcfc 349 }
420557e8
FB
350}
351
eee0b836
BS
352static void tcx24_invalidate_display(void *opaque)
353{
354 TCXState *s = opaque;
355 int i;
356
357 tcx_invalidate_display(s);
358 for (i = 0; i < MAXX*MAXY * 4; i += TARGET_PAGE_SIZE) {
359 cpu_physical_memory_set_dirty(s->vram24_offset + i);
360 cpu_physical_memory_set_dirty(s->cplane_offset + i);
361 }
362}
363
e80cfcfc 364static void tcx_save(QEMUFile *f, void *opaque)
420557e8
FB
365{
366 TCXState *s = opaque;
3b46e624 367
b6c4f71f
BS
368 qemu_put_be16s(f, &s->height);
369 qemu_put_be16s(f, &s->width);
370 qemu_put_be16s(f, &s->depth);
e80cfcfc
FB
371 qemu_put_buffer(f, s->r, 256);
372 qemu_put_buffer(f, s->g, 256);
373 qemu_put_buffer(f, s->b, 256);
6f7e9aec
FB
374 qemu_put_8s(f, &s->dac_index);
375 qemu_put_8s(f, &s->dac_state);
420557e8
FB
376}
377
e80cfcfc 378static int tcx_load(QEMUFile *f, void *opaque, int version_id)
420557e8 379{
e80cfcfc 380 TCXState *s = opaque;
fda77c2d
BS
381 uint32_t dummy;
382
383 if (version_id != 3 && version_id != 4)
e80cfcfc
FB
384 return -EINVAL;
385
fda77c2d 386 if (version_id == 3) {
b6c4f71f
BS
387 qemu_get_be32s(f, &dummy);
388 qemu_get_be32s(f, &dummy);
389 qemu_get_be32s(f, &dummy);
fda77c2d 390 }
b6c4f71f
BS
391 qemu_get_be16s(f, &s->height);
392 qemu_get_be16s(f, &s->width);
393 qemu_get_be16s(f, &s->depth);
e80cfcfc
FB
394 qemu_get_buffer(f, s->r, 256);
395 qemu_get_buffer(f, s->g, 256);
396 qemu_get_buffer(f, s->b, 256);
6f7e9aec
FB
397 qemu_get_8s(f, &s->dac_index);
398 qemu_get_8s(f, &s->dac_state);
21206a10 399 update_palette_entries(s, 0, 256);
97e7df27
BS
400 if (s->depth == 24)
401 tcx24_invalidate_display(s);
402 else
403 tcx_invalidate_display(s);
5425a216 404
e80cfcfc 405 return 0;
420557e8
FB
406}
407
e80cfcfc 408static void tcx_reset(void *opaque)
420557e8 409{
e80cfcfc
FB
410 TCXState *s = opaque;
411
412 /* Initialize palette */
413 memset(s->r, 0, 256);
414 memset(s->g, 0, 256);
415 memset(s->b, 0, 256);
416 s->r[255] = s->g[255] = s->b[255] = 255;
21206a10 417 update_palette_entries(s, 0, 256);
e80cfcfc 418 memset(s->vram, 0, MAXX*MAXY);
eee0b836
BS
419 cpu_physical_memory_reset_dirty(s->vram_offset, s->vram_offset +
420 MAXX * MAXY * (1 + 4 + 4), VGA_DIRTY_FLAG);
6f7e9aec
FB
421 s->dac_index = 0;
422 s->dac_state = 0;
423}
424
425static uint32_t tcx_dac_readl(void *opaque, target_phys_addr_t addr)
426{
427 return 0;
428}
429
430static void tcx_dac_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
431{
432 TCXState *s = opaque;
6f7e9aec 433
e64d7d59 434 switch (addr) {
6f7e9aec 435 case 0:
f930d07e
BS
436 s->dac_index = val >> 24;
437 s->dac_state = 0;
438 break;
e64d7d59 439 case 4:
f930d07e
BS
440 switch (s->dac_state) {
441 case 0:
442 s->r[s->dac_index] = val >> 24;
21206a10 443 update_palette_entries(s, s->dac_index, s->dac_index + 1);
f930d07e
BS
444 s->dac_state++;
445 break;
446 case 1:
447 s->g[s->dac_index] = val >> 24;
21206a10 448 update_palette_entries(s, s->dac_index, s->dac_index + 1);
f930d07e
BS
449 s->dac_state++;
450 break;
451 case 2:
452 s->b[s->dac_index] = val >> 24;
21206a10 453 update_palette_entries(s, s->dac_index, s->dac_index + 1);
5c8cdbf8 454 s->dac_index = (s->dac_index + 1) & 255; // Index autoincrement
f930d07e
BS
455 default:
456 s->dac_state = 0;
457 break;
458 }
459 break;
6f7e9aec 460 default:
f930d07e 461 break;
6f7e9aec
FB
462 }
463 return;
420557e8
FB
464}
465
6f7e9aec 466static CPUReadMemoryFunc *tcx_dac_read[3] = {
7c560456
BS
467 NULL,
468 NULL,
6f7e9aec
FB
469 tcx_dac_readl,
470};
471
472static CPUWriteMemoryFunc *tcx_dac_write[3] = {
7c560456
BS
473 NULL,
474 NULL,
6f7e9aec
FB
475 tcx_dac_writel,
476};
477
8508b89e
BS
478static uint32_t tcx_dummy_readl(void *opaque, target_phys_addr_t addr)
479{
480 return 0;
481}
482
483static void tcx_dummy_writel(void *opaque, target_phys_addr_t addr,
484 uint32_t val)
485{
486}
487
488static CPUReadMemoryFunc *tcx_dummy_read[3] = {
7c560456
BS
489 NULL,
490 NULL,
8508b89e
BS
491 tcx_dummy_readl,
492};
493
494static CPUWriteMemoryFunc *tcx_dummy_write[3] = {
7c560456
BS
495 NULL,
496 NULL,
8508b89e
BS
497 tcx_dummy_writel,
498};
499
3023f332 500void tcx_init(target_phys_addr_t addr, uint8_t *vram_base,
eee0b836
BS
501 unsigned long vram_offset, int vram_size, int width, int height,
502 int depth)
420557e8
FB
503{
504 TCXState *s;
8508b89e 505 int io_memory, dummy_memory;
eee0b836 506 int size;
420557e8
FB
507
508 s = qemu_mallocz(sizeof(TCXState));
8d5f07fa 509 s->addr = addr;
e80cfcfc 510 s->vram_offset = vram_offset;
6f7e9aec
FB
511 s->width = width;
512 s->height = height;
eee0b836
BS
513 s->depth = depth;
514
515 // 8-bit plane
516 s->vram = vram_base;
517 size = vram_size;
5dcb6b91 518 cpu_register_physical_memory(addr + 0x00800000ULL, size, vram_offset);
eee0b836
BS
519 vram_offset += size;
520 vram_base += size;
e80cfcfc 521
6f7e9aec 522 io_memory = cpu_register_io_memory(0, tcx_dac_read, tcx_dac_write, s);
77f193da
BS
523 cpu_register_physical_memory(addr + 0x00200000ULL, TCX_DAC_NREGS,
524 io_memory);
eee0b836 525
8508b89e
BS
526 dummy_memory = cpu_register_io_memory(0, tcx_dummy_read, tcx_dummy_write,
527 s);
5dcb6b91 528 cpu_register_physical_memory(addr + 0x00700000ULL, TCX_TEC_NREGS,
8508b89e 529 dummy_memory);
eee0b836
BS
530 if (depth == 24) {
531 // 24-bit plane
532 size = vram_size * 4;
533 s->vram24 = (uint32_t *)vram_base;
534 s->vram24_offset = vram_offset;
5dcb6b91 535 cpu_register_physical_memory(addr + 0x02000000ULL, size, vram_offset);
eee0b836
BS
536 vram_offset += size;
537 vram_base += size;
538
539 // Control plane
540 size = vram_size * 4;
541 s->cplane = (uint32_t *)vram_base;
542 s->cplane_offset = vram_offset;
5dcb6b91 543 cpu_register_physical_memory(addr + 0x0a000000ULL, size, vram_offset);
3023f332
AL
544 s->ds = graphic_console_init(tcx24_update_display,
545 tcx24_invalidate_display,
546 tcx24_screen_dump, NULL, s);
eee0b836 547 } else {
5dcb6b91 548 cpu_register_physical_memory(addr + 0x00300000ULL, TCX_THC_NREGS_8,
8508b89e 549 dummy_memory);
3023f332
AL
550 s->ds = graphic_console_init(tcx_update_display,
551 tcx_invalidate_display,
552 tcx_screen_dump, NULL, s);
eee0b836 553 }
f96f4c9d 554 // NetBSD writes here even with 8-bit display
5dcb6b91 555 cpu_register_physical_memory(addr + 0x00301000ULL, TCX_THC_NREGS_24,
f96f4c9d 556 dummy_memory);
e80cfcfc 557
fda77c2d 558 register_savevm("tcx", addr, 4, tcx_save, tcx_load, s);
e80cfcfc
FB
559 qemu_register_reset(tcx_reset, s);
560 tcx_reset(s);
3023f332 561 qemu_console_resize(s->ds, width, height);
420557e8
FB
562}
563
95219897 564static void tcx_screen_dump(void *opaque, const char *filename)
8d5f07fa 565{
e80cfcfc 566 TCXState *s = opaque;
8d5f07fa 567 FILE *f;
e80cfcfc 568 uint8_t *d, *d1, v;
8d5f07fa
FB
569 int y, x;
570
571 f = fopen(filename, "wb");
572 if (!f)
e80cfcfc 573 return;
6f7e9aec
FB
574 fprintf(f, "P6\n%d %d\n%d\n", s->width, s->height, 255);
575 d1 = s->vram;
576 for(y = 0; y < s->height; y++) {
8d5f07fa 577 d = d1;
6f7e9aec 578 for(x = 0; x < s->width; x++) {
8d5f07fa 579 v = *d;
e80cfcfc
FB
580 fputc(s->r[v], f);
581 fputc(s->g[v], f);
582 fputc(s->b[v], f);
8d5f07fa
FB
583 d++;
584 }
e80cfcfc 585 d1 += MAXX;
8d5f07fa
FB
586 }
587 fclose(f);
588 return;
589}
590
eee0b836
BS
591static void tcx24_screen_dump(void *opaque, const char *filename)
592{
593 TCXState *s = opaque;
594 FILE *f;
595 uint8_t *d, *d1, v;
596 uint32_t *s24, *cptr, dval;
597 int y, x;
8d5f07fa 598
eee0b836
BS
599 f = fopen(filename, "wb");
600 if (!f)
601 return;
602 fprintf(f, "P6\n%d %d\n%d\n", s->width, s->height, 255);
603 d1 = s->vram;
604 s24 = s->vram24;
605 cptr = s->cplane;
606 for(y = 0; y < s->height; y++) {
607 d = d1;
608 for(x = 0; x < s->width; x++, d++, s24++) {
609 if ((*cptr++ & 0xff000000) == 0x03000000) { // 24-bit direct
610 dval = *s24 & 0x00ffffff;
611 fputc((dval >> 16) & 0xff, f);
612 fputc((dval >> 8) & 0xff, f);
613 fputc(dval & 0xff, f);
614 } else {
615 v = *d;
616 fputc(s->r[v], f);
617 fputc(s->g[v], f);
618 fputc(s->b[v], f);
619 }
620 }
621 d1 += MAXX;
622 }
623 fclose(f);
624 return;
625}