]> git.proxmox.com Git - qemu.git/blame - hw/tcx.c
Merge remote-tracking branch 'kraxel/build.1' into staging
[qemu.git] / hw / tcx.c
CommitLineData
420557e8 1/*
6f7e9aec 2 * QEMU TCX Frame buffer
5fafdf24 3 *
6f7e9aec 4 * Copyright (c) 2003-2005 Fabrice Bellard
5fafdf24 5 *
420557e8
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
f40070c3 24
077805fa 25#include "qemu-common.h"
28ecbaee
PB
26#include "ui/console.h"
27#include "ui/pixel_ops.h"
f40070c3 28#include "sysbus.h"
ee6847d1 29#include "qdev-addr.h"
420557e8 30
420557e8
FB
31#define MAXX 1024
32#define MAXY 768
6f7e9aec 33#define TCX_DAC_NREGS 16
8508b89e
BS
34#define TCX_THC_NREGS_8 0x081c
35#define TCX_THC_NREGS_24 0x1000
36#define TCX_TEC_NREGS 0x1000
420557e8 37
420557e8 38typedef struct TCXState {
f40070c3 39 SysBusDevice busdev;
a8170e5e 40 hwaddr addr;
420557e8 41 DisplayState *ds;
8d5f07fa 42 uint8_t *vram;
eee0b836 43 uint32_t *vram24, *cplane;
d08151bf
AK
44 MemoryRegion vram_mem;
45 MemoryRegion vram_8bit;
46 MemoryRegion vram_24bit;
47 MemoryRegion vram_cplane;
48 MemoryRegion dac;
49 MemoryRegion tec;
50 MemoryRegion thc24;
51 MemoryRegion thc8;
52 ram_addr_t vram24_offset, cplane_offset;
ee6847d1 53 uint32_t vram_size;
21206a10 54 uint32_t palette[256];
427a66c3
BS
55 uint8_t r[256], g[256], b[256];
56 uint16_t width, height, depth;
6f7e9aec 57 uint8_t dac_index, dac_state;
420557e8
FB
58} TCXState;
59
d7098135
LC
60static void tcx_screen_dump(void *opaque, const char *filename, bool cswitch,
61 Error **errp);
62static void tcx24_screen_dump(void *opaque, const char *filename, bool cswitch,
63 Error **errp);
d3ffcafe
BS
64
65static void tcx_set_dirty(TCXState *s)
66{
fd4aa979 67 memory_region_set_dirty(&s->vram_mem, 0, MAXX * MAXY);
d3ffcafe
BS
68}
69
70static void tcx24_set_dirty(TCXState *s)
71{
fd4aa979
BS
72 memory_region_set_dirty(&s->vram_mem, s->vram24_offset, MAXX * MAXY * 4);
73 memory_region_set_dirty(&s->vram_mem, s->cplane_offset, MAXX * MAXY * 4);
d3ffcafe 74}
95219897 75
21206a10
FB
76static void update_palette_entries(TCXState *s, int start, int end)
77{
78 int i;
79 for(i = start; i < end; i++) {
0e1f5a0c 80 switch(ds_get_bits_per_pixel(s->ds)) {
21206a10
FB
81 default:
82 case 8:
83 s->palette[i] = rgb_to_pixel8(s->r[i], s->g[i], s->b[i]);
84 break;
85 case 15:
8927bcfd 86 s->palette[i] = rgb_to_pixel15(s->r[i], s->g[i], s->b[i]);
21206a10
FB
87 break;
88 case 16:
8927bcfd 89 s->palette[i] = rgb_to_pixel16(s->r[i], s->g[i], s->b[i]);
21206a10
FB
90 break;
91 case 32:
7b5d76da
AL
92 if (is_surface_bgr(s->ds->surface))
93 s->palette[i] = rgb_to_pixel32bgr(s->r[i], s->g[i], s->b[i]);
94 else
95 s->palette[i] = rgb_to_pixel32(s->r[i], s->g[i], s->b[i]);
21206a10
FB
96 break;
97 }
98 }
d3ffcafe
BS
99 if (s->depth == 24) {
100 tcx24_set_dirty(s);
101 } else {
102 tcx_set_dirty(s);
103 }
21206a10
FB
104}
105
5fafdf24 106static void tcx_draw_line32(TCXState *s1, uint8_t *d,
f930d07e 107 const uint8_t *s, int width)
420557e8 108{
e80cfcfc
FB
109 int x;
110 uint8_t val;
8bdc2159 111 uint32_t *p = (uint32_t *)d;
e80cfcfc
FB
112
113 for(x = 0; x < width; x++) {
f930d07e 114 val = *s++;
8bdc2159 115 *p++ = s1->palette[val];
e80cfcfc 116 }
420557e8
FB
117}
118
5fafdf24 119static void tcx_draw_line16(TCXState *s1, uint8_t *d,
f930d07e 120 const uint8_t *s, int width)
e80cfcfc
FB
121{
122 int x;
123 uint8_t val;
8bdc2159 124 uint16_t *p = (uint16_t *)d;
8d5f07fa 125
e80cfcfc 126 for(x = 0; x < width; x++) {
f930d07e 127 val = *s++;
8bdc2159 128 *p++ = s1->palette[val];
e80cfcfc
FB
129 }
130}
131
5fafdf24 132static void tcx_draw_line8(TCXState *s1, uint8_t *d,
f930d07e 133 const uint8_t *s, int width)
420557e8 134{
e80cfcfc
FB
135 int x;
136 uint8_t val;
137
138 for(x = 0; x < width; x++) {
f930d07e 139 val = *s++;
21206a10 140 *d++ = s1->palette[val];
420557e8 141 }
420557e8
FB
142}
143
688ea2eb
BS
144/*
145 XXX Could be much more optimal:
146 * detect if line/page/whole screen is in 24 bit mode
147 * if destination is also BGR, use memcpy
148 */
eee0b836
BS
149static inline void tcx24_draw_line32(TCXState *s1, uint8_t *d,
150 const uint8_t *s, int width,
151 const uint32_t *cplane,
152 const uint32_t *s24)
153{
7b5d76da 154 int x, bgr, r, g, b;
688ea2eb 155 uint8_t val, *p8;
eee0b836
BS
156 uint32_t *p = (uint32_t *)d;
157 uint32_t dval;
158
7b5d76da 159 bgr = is_surface_bgr(s1->ds->surface);
eee0b836 160 for(x = 0; x < width; x++, s++, s24++) {
688ea2eb
BS
161 if ((be32_to_cpu(*cplane++) & 0xff000000) == 0x03000000) {
162 // 24-bit direct, BGR order
163 p8 = (uint8_t *)s24;
164 p8++;
165 b = *p8++;
166 g = *p8++;
f7e683b8 167 r = *p8;
7b5d76da
AL
168 if (bgr)
169 dval = rgb_to_pixel32bgr(r, g, b);
170 else
171 dval = rgb_to_pixel32(r, g, b);
eee0b836
BS
172 } else {
173 val = *s;
174 dval = s1->palette[val];
175 }
176 *p++ = dval;
177 }
178}
179
d08151bf 180static inline int check_dirty(TCXState *s, ram_addr_t page, ram_addr_t page24,
c227f099 181 ram_addr_t cpage)
eee0b836
BS
182{
183 int ret;
eee0b836 184
cd7a45c9
BS
185 ret = memory_region_get_dirty(&s->vram_mem, page, TARGET_PAGE_SIZE,
186 DIRTY_MEMORY_VGA);
187 ret |= memory_region_get_dirty(&s->vram_mem, page24, TARGET_PAGE_SIZE * 4,
188 DIRTY_MEMORY_VGA);
189 ret |= memory_region_get_dirty(&s->vram_mem, cpage, TARGET_PAGE_SIZE * 4,
190 DIRTY_MEMORY_VGA);
eee0b836
BS
191 return ret;
192}
193
c227f099
AL
194static inline void reset_dirty(TCXState *ts, ram_addr_t page_min,
195 ram_addr_t page_max, ram_addr_t page24,
196 ram_addr_t cpage)
eee0b836 197{
d08151bf
AK
198 memory_region_reset_dirty(&ts->vram_mem,
199 page_min, page_max + TARGET_PAGE_SIZE,
200 DIRTY_MEMORY_VGA);
201 memory_region_reset_dirty(&ts->vram_mem,
202 page24 + page_min * 4,
203 page24 + page_max * 4 + TARGET_PAGE_SIZE,
204 DIRTY_MEMORY_VGA);
205 memory_region_reset_dirty(&ts->vram_mem,
206 cpage + page_min * 4,
207 cpage + page_max * 4 + TARGET_PAGE_SIZE,
208 DIRTY_MEMORY_VGA);
eee0b836
BS
209}
210
e80cfcfc
FB
211/* Fixed line length 1024 allows us to do nice tricks not possible on
212 VGA... */
95219897 213static void tcx_update_display(void *opaque)
420557e8 214{
e80cfcfc 215 TCXState *ts = opaque;
c227f099 216 ram_addr_t page, page_min, page_max;
550be127 217 int y, y_start, dd, ds;
e80cfcfc 218 uint8_t *d, *s;
b3ceef24 219 void (*f)(TCXState *s1, uint8_t *dst, const uint8_t *src, int width);
e80cfcfc 220
0e1f5a0c 221 if (ds_get_bits_per_pixel(ts->ds) == 0)
f930d07e 222 return;
d08151bf 223 page = 0;
e80cfcfc 224 y_start = -1;
c0c440f3 225 page_min = -1;
550be127 226 page_max = 0;
0e1f5a0c 227 d = ds_get_data(ts->ds);
6f7e9aec 228 s = ts->vram;
0e1f5a0c 229 dd = ds_get_linesize(ts->ds);
e80cfcfc
FB
230 ds = 1024;
231
0e1f5a0c 232 switch (ds_get_bits_per_pixel(ts->ds)) {
e80cfcfc 233 case 32:
f930d07e
BS
234 f = tcx_draw_line32;
235 break;
21206a10
FB
236 case 15:
237 case 16:
f930d07e
BS
238 f = tcx_draw_line16;
239 break;
e80cfcfc
FB
240 default:
241 case 8:
f930d07e
BS
242 f = tcx_draw_line8;
243 break;
e80cfcfc 244 case 0:
f930d07e 245 return;
e80cfcfc 246 }
3b46e624 247
6f7e9aec 248 for(y = 0; y < ts->height; y += 4, page += TARGET_PAGE_SIZE) {
cd7a45c9
BS
249 if (memory_region_get_dirty(&ts->vram_mem, page, TARGET_PAGE_SIZE,
250 DIRTY_MEMORY_VGA)) {
f930d07e 251 if (y_start < 0)
e80cfcfc
FB
252 y_start = y;
253 if (page < page_min)
254 page_min = page;
255 if (page > page_max)
256 page_max = page;
f930d07e
BS
257 f(ts, d, s, ts->width);
258 d += dd;
259 s += ds;
260 f(ts, d, s, ts->width);
261 d += dd;
262 s += ds;
263 f(ts, d, s, ts->width);
264 d += dd;
265 s += ds;
266 f(ts, d, s, ts->width);
267 d += dd;
268 s += ds;
269 } else {
e80cfcfc
FB
270 if (y_start >= 0) {
271 /* flush to display */
a93a4a22
GH
272 dpy_gfx_update(ts->ds, 0, y_start,
273 ts->width, y - y_start);
e80cfcfc
FB
274 y_start = -1;
275 }
f930d07e
BS
276 d += dd * 4;
277 s += ds * 4;
278 }
e80cfcfc
FB
279 }
280 if (y_start >= 0) {
f930d07e 281 /* flush to display */
a93a4a22
GH
282 dpy_gfx_update(ts->ds, 0, y_start,
283 ts->width, y - y_start);
e80cfcfc
FB
284 }
285 /* reset modified pages */
c0c440f3 286 if (page_max >= page_min) {
d08151bf
AK
287 memory_region_reset_dirty(&ts->vram_mem,
288 page_min, page_max + TARGET_PAGE_SIZE,
289 DIRTY_MEMORY_VGA);
e80cfcfc 290 }
420557e8
FB
291}
292
eee0b836
BS
293static void tcx24_update_display(void *opaque)
294{
295 TCXState *ts = opaque;
c227f099 296 ram_addr_t page, page_min, page_max, cpage, page24;
eee0b836
BS
297 int y, y_start, dd, ds;
298 uint8_t *d, *s;
299 uint32_t *cptr, *s24;
300
0e1f5a0c 301 if (ds_get_bits_per_pixel(ts->ds) != 32)
eee0b836 302 return;
d08151bf 303 page = 0;
eee0b836
BS
304 page24 = ts->vram24_offset;
305 cpage = ts->cplane_offset;
306 y_start = -1;
c0c440f3 307 page_min = -1;
eee0b836 308 page_max = 0;
0e1f5a0c 309 d = ds_get_data(ts->ds);
eee0b836
BS
310 s = ts->vram;
311 s24 = ts->vram24;
312 cptr = ts->cplane;
0e1f5a0c 313 dd = ds_get_linesize(ts->ds);
eee0b836
BS
314 ds = 1024;
315
316 for(y = 0; y < ts->height; y += 4, page += TARGET_PAGE_SIZE,
317 page24 += TARGET_PAGE_SIZE, cpage += TARGET_PAGE_SIZE) {
d08151bf 318 if (check_dirty(ts, page, page24, cpage)) {
eee0b836
BS
319 if (y_start < 0)
320 y_start = y;
321 if (page < page_min)
322 page_min = page;
323 if (page > page_max)
324 page_max = page;
325 tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
326 d += dd;
327 s += ds;
328 cptr += ds;
329 s24 += ds;
330 tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
331 d += dd;
332 s += ds;
333 cptr += ds;
334 s24 += ds;
335 tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
336 d += dd;
337 s += ds;
338 cptr += ds;
339 s24 += ds;
340 tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
341 d += dd;
342 s += ds;
343 cptr += ds;
344 s24 += ds;
345 } else {
346 if (y_start >= 0) {
347 /* flush to display */
a93a4a22
GH
348 dpy_gfx_update(ts->ds, 0, y_start,
349 ts->width, y - y_start);
eee0b836
BS
350 y_start = -1;
351 }
352 d += dd * 4;
353 s += ds * 4;
354 cptr += ds * 4;
355 s24 += ds * 4;
356 }
357 }
358 if (y_start >= 0) {
359 /* flush to display */
a93a4a22
GH
360 dpy_gfx_update(ts->ds, 0, y_start,
361 ts->width, y - y_start);
eee0b836
BS
362 }
363 /* reset modified pages */
c0c440f3 364 if (page_max >= page_min) {
eee0b836
BS
365 reset_dirty(ts, page_min, page_max, page24, cpage);
366 }
367}
368
95219897 369static void tcx_invalidate_display(void *opaque)
420557e8 370{
e80cfcfc 371 TCXState *s = opaque;
e80cfcfc 372
d3ffcafe
BS
373 tcx_set_dirty(s);
374 qemu_console_resize(s->ds, s->width, s->height);
420557e8
FB
375}
376
eee0b836
BS
377static void tcx24_invalidate_display(void *opaque)
378{
379 TCXState *s = opaque;
eee0b836 380
d3ffcafe
BS
381 tcx_set_dirty(s);
382 tcx24_set_dirty(s);
383 qemu_console_resize(s->ds, s->width, s->height);
eee0b836
BS
384}
385
e59fb374 386static int vmstate_tcx_post_load(void *opaque, int version_id)
420557e8
FB
387{
388 TCXState *s = opaque;
3b46e624 389
21206a10 390 update_palette_entries(s, 0, 256);
d3ffcafe
BS
391 if (s->depth == 24) {
392 tcx24_set_dirty(s);
393 } else {
394 tcx_set_dirty(s);
395 }
5425a216 396
e80cfcfc 397 return 0;
420557e8
FB
398}
399
c0c41a4b
BS
400static const VMStateDescription vmstate_tcx = {
401 .name ="tcx",
402 .version_id = 4,
403 .minimum_version_id = 4,
404 .minimum_version_id_old = 4,
752ff2fa 405 .post_load = vmstate_tcx_post_load,
c0c41a4b
BS
406 .fields = (VMStateField []) {
407 VMSTATE_UINT16(height, TCXState),
408 VMSTATE_UINT16(width, TCXState),
409 VMSTATE_UINT16(depth, TCXState),
410 VMSTATE_BUFFER(r, TCXState),
411 VMSTATE_BUFFER(g, TCXState),
412 VMSTATE_BUFFER(b, TCXState),
413 VMSTATE_UINT8(dac_index, TCXState),
414 VMSTATE_UINT8(dac_state, TCXState),
415 VMSTATE_END_OF_LIST()
416 }
417};
418
7f23f812 419static void tcx_reset(DeviceState *d)
420557e8 420{
7f23f812 421 TCXState *s = container_of(d, TCXState, busdev.qdev);
e80cfcfc
FB
422
423 /* Initialize palette */
424 memset(s->r, 0, 256);
425 memset(s->g, 0, 256);
426 memset(s->b, 0, 256);
427 s->r[255] = s->g[255] = s->b[255] = 255;
21206a10 428 update_palette_entries(s, 0, 256);
e80cfcfc 429 memset(s->vram, 0, MAXX*MAXY);
d08151bf
AK
430 memory_region_reset_dirty(&s->vram_mem, 0, MAXX * MAXY * (1 + 4 + 4),
431 DIRTY_MEMORY_VGA);
6f7e9aec
FB
432 s->dac_index = 0;
433 s->dac_state = 0;
434}
435
a8170e5e 436static uint64_t tcx_dac_readl(void *opaque, hwaddr addr,
d08151bf 437 unsigned size)
6f7e9aec
FB
438{
439 return 0;
440}
441
a8170e5e 442static void tcx_dac_writel(void *opaque, hwaddr addr, uint64_t val,
d08151bf 443 unsigned size)
6f7e9aec
FB
444{
445 TCXState *s = opaque;
6f7e9aec 446
e64d7d59 447 switch (addr) {
6f7e9aec 448 case 0:
f930d07e
BS
449 s->dac_index = val >> 24;
450 s->dac_state = 0;
451 break;
e64d7d59 452 case 4:
f930d07e
BS
453 switch (s->dac_state) {
454 case 0:
455 s->r[s->dac_index] = val >> 24;
21206a10 456 update_palette_entries(s, s->dac_index, s->dac_index + 1);
f930d07e
BS
457 s->dac_state++;
458 break;
459 case 1:
460 s->g[s->dac_index] = val >> 24;
21206a10 461 update_palette_entries(s, s->dac_index, s->dac_index + 1);
f930d07e
BS
462 s->dac_state++;
463 break;
464 case 2:
465 s->b[s->dac_index] = val >> 24;
21206a10 466 update_palette_entries(s, s->dac_index, s->dac_index + 1);
5c8cdbf8 467 s->dac_index = (s->dac_index + 1) & 255; // Index autoincrement
f930d07e
BS
468 default:
469 s->dac_state = 0;
470 break;
471 }
472 break;
6f7e9aec 473 default:
f930d07e 474 break;
6f7e9aec 475 }
420557e8
FB
476}
477
d08151bf
AK
478static const MemoryRegionOps tcx_dac_ops = {
479 .read = tcx_dac_readl,
480 .write = tcx_dac_writel,
481 .endianness = DEVICE_NATIVE_ENDIAN,
482 .valid = {
483 .min_access_size = 4,
484 .max_access_size = 4,
485 },
6f7e9aec
FB
486};
487
a8170e5e 488static uint64_t dummy_readl(void *opaque, hwaddr addr,
d08151bf 489 unsigned size)
8508b89e
BS
490{
491 return 0;
492}
493
a8170e5e 494static void dummy_writel(void *opaque, hwaddr addr,
d08151bf 495 uint64_t val, unsigned size)
8508b89e
BS
496{
497}
498
d08151bf
AK
499static const MemoryRegionOps dummy_ops = {
500 .read = dummy_readl,
501 .write = dummy_writel,
502 .endianness = DEVICE_NATIVE_ENDIAN,
503 .valid = {
504 .min_access_size = 4,
505 .max_access_size = 4,
506 },
8508b89e
BS
507};
508
81a322d4 509static int tcx_init1(SysBusDevice *dev)
f40070c3
BS
510{
511 TCXState *s = FROM_SYSBUS(TCXState, dev);
d08151bf 512 ram_addr_t vram_offset = 0;
ee6847d1 513 int size;
dc828ca1
PB
514 uint8_t *vram_base;
515
c5705a77 516 memory_region_init_ram(&s->vram_mem, "tcx.vram",
d08151bf 517 s->vram_size * (1 + 4 + 4));
c5705a77 518 vmstate_register_ram_global(&s->vram_mem);
d08151bf 519 vram_base = memory_region_get_ram_ptr(&s->vram_mem);
eee0b836 520
f40070c3 521 /* 8-bit plane */
eee0b836 522 s->vram = vram_base;
ee6847d1 523 size = s->vram_size;
d08151bf
AK
524 memory_region_init_alias(&s->vram_8bit, "tcx.vram.8bit",
525 &s->vram_mem, vram_offset, size);
750ecd44 526 sysbus_init_mmio(dev, &s->vram_8bit);
eee0b836
BS
527 vram_offset += size;
528 vram_base += size;
e80cfcfc 529
f40070c3 530 /* DAC */
d08151bf 531 memory_region_init_io(&s->dac, &tcx_dac_ops, s, "tcx.dac", TCX_DAC_NREGS);
750ecd44 532 sysbus_init_mmio(dev, &s->dac);
eee0b836 533
f40070c3 534 /* TEC (dummy) */
d08151bf 535 memory_region_init_io(&s->tec, &dummy_ops, s, "tcx.tec", TCX_TEC_NREGS);
750ecd44 536 sysbus_init_mmio(dev, &s->tec);
f40070c3 537 /* THC: NetBSD writes here even with 8-bit display: dummy */
d08151bf
AK
538 memory_region_init_io(&s->thc24, &dummy_ops, s, "tcx.thc24",
539 TCX_THC_NREGS_24);
750ecd44 540 sysbus_init_mmio(dev, &s->thc24);
f40070c3
BS
541
542 if (s->depth == 24) {
543 /* 24-bit plane */
ee6847d1 544 size = s->vram_size * 4;
eee0b836
BS
545 s->vram24 = (uint32_t *)vram_base;
546 s->vram24_offset = vram_offset;
d08151bf
AK
547 memory_region_init_alias(&s->vram_24bit, "tcx.vram.24bit",
548 &s->vram_mem, vram_offset, size);
750ecd44 549 sysbus_init_mmio(dev, &s->vram_24bit);
eee0b836
BS
550 vram_offset += size;
551 vram_base += size;
552
f40070c3 553 /* Control plane */
ee6847d1 554 size = s->vram_size * 4;
eee0b836
BS
555 s->cplane = (uint32_t *)vram_base;
556 s->cplane_offset = vram_offset;
d08151bf
AK
557 memory_region_init_alias(&s->vram_cplane, "tcx.vram.cplane",
558 &s->vram_mem, vram_offset, size);
750ecd44 559 sysbus_init_mmio(dev, &s->vram_cplane);
f40070c3 560
3023f332
AL
561 s->ds = graphic_console_init(tcx24_update_display,
562 tcx24_invalidate_display,
563 tcx24_screen_dump, NULL, s);
eee0b836 564 } else {
f40070c3 565 /* THC 8 bit (dummy) */
d08151bf
AK
566 memory_region_init_io(&s->thc8, &dummy_ops, s, "tcx.thc8",
567 TCX_THC_NREGS_8);
750ecd44 568 sysbus_init_mmio(dev, &s->thc8);
f40070c3 569
3023f332
AL
570 s->ds = graphic_console_init(tcx_update_display,
571 tcx_invalidate_display,
572 tcx_screen_dump, NULL, s);
eee0b836 573 }
e80cfcfc 574
f40070c3 575 qemu_console_resize(s->ds, s->width, s->height);
81a322d4 576 return 0;
420557e8
FB
577}
578
d7098135
LC
579static void tcx_screen_dump(void *opaque, const char *filename, bool cswitch,
580 Error **errp)
8d5f07fa 581{
e80cfcfc 582 TCXState *s = opaque;
8d5f07fa 583 FILE *f;
e80cfcfc 584 uint8_t *d, *d1, v;
0ab6b636 585 int ret, y, x;
8d5f07fa
FB
586
587 f = fopen(filename, "wb");
0ab6b636
LC
588 if (!f) {
589 error_setg(errp, "failed to open file '%s': %s", filename,
590 strerror(errno));
e80cfcfc 591 return;
0ab6b636
LC
592 }
593 ret = fprintf(f, "P6\n%d %d\n%d\n", s->width, s->height, 255);
594 if (ret < 0) {
595 goto write_err;
596 }
6f7e9aec
FB
597 d1 = s->vram;
598 for(y = 0; y < s->height; y++) {
8d5f07fa 599 d = d1;
6f7e9aec 600 for(x = 0; x < s->width; x++) {
8d5f07fa 601 v = *d;
0ab6b636
LC
602 ret = fputc(s->r[v], f);
603 if (ret == EOF) {
604 goto write_err;
605 }
606 ret = fputc(s->g[v], f);
607 if (ret == EOF) {
608 goto write_err;
609 }
610 ret = fputc(s->b[v], f);
611 if (ret == EOF) {
612 goto write_err;
613 }
8d5f07fa
FB
614 d++;
615 }
e80cfcfc 616 d1 += MAXX;
8d5f07fa 617 }
0ab6b636
LC
618
619out:
8d5f07fa
FB
620 fclose(f);
621 return;
0ab6b636
LC
622
623write_err:
624 error_setg(errp, "failed to write to file '%s': %s", filename,
625 strerror(errno));
626 unlink(filename);
627 goto out;
8d5f07fa
FB
628}
629
d7098135
LC
630static void tcx24_screen_dump(void *opaque, const char *filename, bool cswitch,
631 Error **errp)
eee0b836
BS
632{
633 TCXState *s = opaque;
634 FILE *f;
635 uint8_t *d, *d1, v;
636 uint32_t *s24, *cptr, dval;
537f2d2b 637 int ret, y, x;
8d5f07fa 638
eee0b836 639 f = fopen(filename, "wb");
537f2d2b
LC
640 if (!f) {
641 error_setg(errp, "failed to open file '%s': %s", filename,
642 strerror(errno));
eee0b836 643 return;
537f2d2b
LC
644 }
645 ret = fprintf(f, "P6\n%d %d\n%d\n", s->width, s->height, 255);
646 if (ret < 0) {
647 goto write_err;
648 }
eee0b836
BS
649 d1 = s->vram;
650 s24 = s->vram24;
651 cptr = s->cplane;
652 for(y = 0; y < s->height; y++) {
653 d = d1;
654 for(x = 0; x < s->width; x++, d++, s24++) {
655 if ((*cptr++ & 0xff000000) == 0x03000000) { // 24-bit direct
656 dval = *s24 & 0x00ffffff;
537f2d2b
LC
657 ret = fputc((dval >> 16) & 0xff, f);
658 if (ret == EOF) {
659 goto write_err;
660 }
661 ret = fputc((dval >> 8) & 0xff, f);
662 if (ret == EOF) {
663 goto write_err;
664 }
665 ret = fputc(dval & 0xff, f);
666 if (ret == EOF) {
667 goto write_err;
668 }
eee0b836
BS
669 } else {
670 v = *d;
537f2d2b
LC
671 ret = fputc(s->r[v], f);
672 if (ret == EOF) {
673 goto write_err;
674 }
675 ret = fputc(s->g[v], f);
676 if (ret == EOF) {
677 goto write_err;
678 }
679 ret = fputc(s->b[v], f);
680 if (ret == EOF) {
681 goto write_err;
682 }
eee0b836
BS
683 }
684 }
685 d1 += MAXX;
686 }
537f2d2b
LC
687
688out:
eee0b836
BS
689 fclose(f);
690 return;
537f2d2b
LC
691
692write_err:
693 error_setg(errp, "failed to write to file '%s': %s", filename,
694 strerror(errno));
695 unlink(filename);
696 goto out;
eee0b836 697}
f40070c3 698
999e12bb
AL
699static Property tcx_properties[] = {
700 DEFINE_PROP_TADDR("addr", TCXState, addr, -1),
701 DEFINE_PROP_HEX32("vram_size", TCXState, vram_size, -1),
702 DEFINE_PROP_UINT16("width", TCXState, width, -1),
703 DEFINE_PROP_UINT16("height", TCXState, height, -1),
704 DEFINE_PROP_UINT16("depth", TCXState, depth, -1),
705 DEFINE_PROP_END_OF_LIST(),
706};
707
708static void tcx_class_init(ObjectClass *klass, void *data)
709{
39bffca2 710 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
711 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
712
713 k->init = tcx_init1;
39bffca2
AL
714 dc->reset = tcx_reset;
715 dc->vmsd = &vmstate_tcx;
716 dc->props = tcx_properties;
999e12bb
AL
717}
718
39bffca2
AL
719static TypeInfo tcx_info = {
720 .name = "SUNW,tcx",
721 .parent = TYPE_SYS_BUS_DEVICE,
722 .instance_size = sizeof(TCXState),
723 .class_init = tcx_class_init,
ee6847d1
GH
724};
725
83f7d43a 726static void tcx_register_types(void)
f40070c3 727{
39bffca2 728 type_register_static(&tcx_info);
f40070c3
BS
729}
730
83f7d43a 731type_init(tcx_register_types)