]> git.proxmox.com Git - qemu.git/blame - hw/tcx.c
Rename target_phys_addr_t to hwaddr
[qemu.git] / hw / tcx.c
CommitLineData
420557e8 1/*
6f7e9aec 2 * QEMU TCX Frame buffer
5fafdf24 3 *
6f7e9aec 4 * Copyright (c) 2003-2005 Fabrice Bellard
5fafdf24 5 *
420557e8
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
f40070c3 24
87ecb68b 25#include "console.h"
94470844 26#include "pixel_ops.h"
f40070c3 27#include "sysbus.h"
ee6847d1 28#include "qdev-addr.h"
420557e8 29
420557e8
FB
30#define MAXX 1024
31#define MAXY 768
6f7e9aec 32#define TCX_DAC_NREGS 16
8508b89e
BS
33#define TCX_THC_NREGS_8 0x081c
34#define TCX_THC_NREGS_24 0x1000
35#define TCX_TEC_NREGS 0x1000
420557e8 36
420557e8 37typedef struct TCXState {
f40070c3 38 SysBusDevice busdev;
a8170e5e 39 hwaddr addr;
420557e8 40 DisplayState *ds;
8d5f07fa 41 uint8_t *vram;
eee0b836 42 uint32_t *vram24, *cplane;
d08151bf
AK
43 MemoryRegion vram_mem;
44 MemoryRegion vram_8bit;
45 MemoryRegion vram_24bit;
46 MemoryRegion vram_cplane;
47 MemoryRegion dac;
48 MemoryRegion tec;
49 MemoryRegion thc24;
50 MemoryRegion thc8;
51 ram_addr_t vram24_offset, cplane_offset;
ee6847d1 52 uint32_t vram_size;
21206a10 53 uint32_t palette[256];
427a66c3
BS
54 uint8_t r[256], g[256], b[256];
55 uint16_t width, height, depth;
6f7e9aec 56 uint8_t dac_index, dac_state;
420557e8
FB
57} TCXState;
58
d7098135
LC
59static void tcx_screen_dump(void *opaque, const char *filename, bool cswitch,
60 Error **errp);
61static void tcx24_screen_dump(void *opaque, const char *filename, bool cswitch,
62 Error **errp);
d3ffcafe
BS
63
64static void tcx_set_dirty(TCXState *s)
65{
fd4aa979 66 memory_region_set_dirty(&s->vram_mem, 0, MAXX * MAXY);
d3ffcafe
BS
67}
68
69static void tcx24_set_dirty(TCXState *s)
70{
fd4aa979
BS
71 memory_region_set_dirty(&s->vram_mem, s->vram24_offset, MAXX * MAXY * 4);
72 memory_region_set_dirty(&s->vram_mem, s->cplane_offset, MAXX * MAXY * 4);
d3ffcafe 73}
95219897 74
21206a10
FB
75static void update_palette_entries(TCXState *s, int start, int end)
76{
77 int i;
78 for(i = start; i < end; i++) {
0e1f5a0c 79 switch(ds_get_bits_per_pixel(s->ds)) {
21206a10
FB
80 default:
81 case 8:
82 s->palette[i] = rgb_to_pixel8(s->r[i], s->g[i], s->b[i]);
83 break;
84 case 15:
8927bcfd 85 s->palette[i] = rgb_to_pixel15(s->r[i], s->g[i], s->b[i]);
21206a10
FB
86 break;
87 case 16:
8927bcfd 88 s->palette[i] = rgb_to_pixel16(s->r[i], s->g[i], s->b[i]);
21206a10
FB
89 break;
90 case 32:
7b5d76da
AL
91 if (is_surface_bgr(s->ds->surface))
92 s->palette[i] = rgb_to_pixel32bgr(s->r[i], s->g[i], s->b[i]);
93 else
94 s->palette[i] = rgb_to_pixel32(s->r[i], s->g[i], s->b[i]);
21206a10
FB
95 break;
96 }
97 }
d3ffcafe
BS
98 if (s->depth == 24) {
99 tcx24_set_dirty(s);
100 } else {
101 tcx_set_dirty(s);
102 }
21206a10
FB
103}
104
5fafdf24 105static void tcx_draw_line32(TCXState *s1, uint8_t *d,
f930d07e 106 const uint8_t *s, int width)
420557e8 107{
e80cfcfc
FB
108 int x;
109 uint8_t val;
8bdc2159 110 uint32_t *p = (uint32_t *)d;
e80cfcfc
FB
111
112 for(x = 0; x < width; x++) {
f930d07e 113 val = *s++;
8bdc2159 114 *p++ = s1->palette[val];
e80cfcfc 115 }
420557e8
FB
116}
117
5fafdf24 118static void tcx_draw_line16(TCXState *s1, uint8_t *d,
f930d07e 119 const uint8_t *s, int width)
e80cfcfc
FB
120{
121 int x;
122 uint8_t val;
8bdc2159 123 uint16_t *p = (uint16_t *)d;
8d5f07fa 124
e80cfcfc 125 for(x = 0; x < width; x++) {
f930d07e 126 val = *s++;
8bdc2159 127 *p++ = s1->palette[val];
e80cfcfc
FB
128 }
129}
130
5fafdf24 131static void tcx_draw_line8(TCXState *s1, uint8_t *d,
f930d07e 132 const uint8_t *s, int width)
420557e8 133{
e80cfcfc
FB
134 int x;
135 uint8_t val;
136
137 for(x = 0; x < width; x++) {
f930d07e 138 val = *s++;
21206a10 139 *d++ = s1->palette[val];
420557e8 140 }
420557e8
FB
141}
142
688ea2eb
BS
143/*
144 XXX Could be much more optimal:
145 * detect if line/page/whole screen is in 24 bit mode
146 * if destination is also BGR, use memcpy
147 */
eee0b836
BS
148static inline void tcx24_draw_line32(TCXState *s1, uint8_t *d,
149 const uint8_t *s, int width,
150 const uint32_t *cplane,
151 const uint32_t *s24)
152{
7b5d76da 153 int x, bgr, r, g, b;
688ea2eb 154 uint8_t val, *p8;
eee0b836
BS
155 uint32_t *p = (uint32_t *)d;
156 uint32_t dval;
157
7b5d76da 158 bgr = is_surface_bgr(s1->ds->surface);
eee0b836 159 for(x = 0; x < width; x++, s++, s24++) {
688ea2eb
BS
160 if ((be32_to_cpu(*cplane++) & 0xff000000) == 0x03000000) {
161 // 24-bit direct, BGR order
162 p8 = (uint8_t *)s24;
163 p8++;
164 b = *p8++;
165 g = *p8++;
f7e683b8 166 r = *p8;
7b5d76da
AL
167 if (bgr)
168 dval = rgb_to_pixel32bgr(r, g, b);
169 else
170 dval = rgb_to_pixel32(r, g, b);
eee0b836
BS
171 } else {
172 val = *s;
173 dval = s1->palette[val];
174 }
175 *p++ = dval;
176 }
177}
178
d08151bf 179static inline int check_dirty(TCXState *s, ram_addr_t page, ram_addr_t page24,
c227f099 180 ram_addr_t cpage)
eee0b836
BS
181{
182 int ret;
eee0b836 183
cd7a45c9
BS
184 ret = memory_region_get_dirty(&s->vram_mem, page, TARGET_PAGE_SIZE,
185 DIRTY_MEMORY_VGA);
186 ret |= memory_region_get_dirty(&s->vram_mem, page24, TARGET_PAGE_SIZE * 4,
187 DIRTY_MEMORY_VGA);
188 ret |= memory_region_get_dirty(&s->vram_mem, cpage, TARGET_PAGE_SIZE * 4,
189 DIRTY_MEMORY_VGA);
eee0b836
BS
190 return ret;
191}
192
c227f099
AL
193static inline void reset_dirty(TCXState *ts, ram_addr_t page_min,
194 ram_addr_t page_max, ram_addr_t page24,
195 ram_addr_t cpage)
eee0b836 196{
d08151bf
AK
197 memory_region_reset_dirty(&ts->vram_mem,
198 page_min, page_max + TARGET_PAGE_SIZE,
199 DIRTY_MEMORY_VGA);
200 memory_region_reset_dirty(&ts->vram_mem,
201 page24 + page_min * 4,
202 page24 + page_max * 4 + TARGET_PAGE_SIZE,
203 DIRTY_MEMORY_VGA);
204 memory_region_reset_dirty(&ts->vram_mem,
205 cpage + page_min * 4,
206 cpage + page_max * 4 + TARGET_PAGE_SIZE,
207 DIRTY_MEMORY_VGA);
eee0b836
BS
208}
209
e80cfcfc
FB
210/* Fixed line length 1024 allows us to do nice tricks not possible on
211 VGA... */
95219897 212static void tcx_update_display(void *opaque)
420557e8 213{
e80cfcfc 214 TCXState *ts = opaque;
c227f099 215 ram_addr_t page, page_min, page_max;
550be127 216 int y, y_start, dd, ds;
e80cfcfc 217 uint8_t *d, *s;
b3ceef24 218 void (*f)(TCXState *s1, uint8_t *dst, const uint8_t *src, int width);
e80cfcfc 219
0e1f5a0c 220 if (ds_get_bits_per_pixel(ts->ds) == 0)
f930d07e 221 return;
d08151bf 222 page = 0;
e80cfcfc 223 y_start = -1;
c0c440f3 224 page_min = -1;
550be127 225 page_max = 0;
0e1f5a0c 226 d = ds_get_data(ts->ds);
6f7e9aec 227 s = ts->vram;
0e1f5a0c 228 dd = ds_get_linesize(ts->ds);
e80cfcfc
FB
229 ds = 1024;
230
0e1f5a0c 231 switch (ds_get_bits_per_pixel(ts->ds)) {
e80cfcfc 232 case 32:
f930d07e
BS
233 f = tcx_draw_line32;
234 break;
21206a10
FB
235 case 15:
236 case 16:
f930d07e
BS
237 f = tcx_draw_line16;
238 break;
e80cfcfc
FB
239 default:
240 case 8:
f930d07e
BS
241 f = tcx_draw_line8;
242 break;
e80cfcfc 243 case 0:
f930d07e 244 return;
e80cfcfc 245 }
3b46e624 246
6f7e9aec 247 for(y = 0; y < ts->height; y += 4, page += TARGET_PAGE_SIZE) {
cd7a45c9
BS
248 if (memory_region_get_dirty(&ts->vram_mem, page, TARGET_PAGE_SIZE,
249 DIRTY_MEMORY_VGA)) {
f930d07e 250 if (y_start < 0)
e80cfcfc
FB
251 y_start = y;
252 if (page < page_min)
253 page_min = page;
254 if (page > page_max)
255 page_max = page;
f930d07e
BS
256 f(ts, d, s, ts->width);
257 d += dd;
258 s += ds;
259 f(ts, d, s, ts->width);
260 d += dd;
261 s += ds;
262 f(ts, d, s, ts->width);
263 d += dd;
264 s += ds;
265 f(ts, d, s, ts->width);
266 d += dd;
267 s += ds;
268 } else {
e80cfcfc
FB
269 if (y_start >= 0) {
270 /* flush to display */
5fafdf24 271 dpy_update(ts->ds, 0, y_start,
6f7e9aec 272 ts->width, y - y_start);
e80cfcfc
FB
273 y_start = -1;
274 }
f930d07e
BS
275 d += dd * 4;
276 s += ds * 4;
277 }
e80cfcfc
FB
278 }
279 if (y_start >= 0) {
f930d07e
BS
280 /* flush to display */
281 dpy_update(ts->ds, 0, y_start,
282 ts->width, y - y_start);
e80cfcfc
FB
283 }
284 /* reset modified pages */
c0c440f3 285 if (page_max >= page_min) {
d08151bf
AK
286 memory_region_reset_dirty(&ts->vram_mem,
287 page_min, page_max + TARGET_PAGE_SIZE,
288 DIRTY_MEMORY_VGA);
e80cfcfc 289 }
420557e8
FB
290}
291
eee0b836
BS
292static void tcx24_update_display(void *opaque)
293{
294 TCXState *ts = opaque;
c227f099 295 ram_addr_t page, page_min, page_max, cpage, page24;
eee0b836
BS
296 int y, y_start, dd, ds;
297 uint8_t *d, *s;
298 uint32_t *cptr, *s24;
299
0e1f5a0c 300 if (ds_get_bits_per_pixel(ts->ds) != 32)
eee0b836 301 return;
d08151bf 302 page = 0;
eee0b836
BS
303 page24 = ts->vram24_offset;
304 cpage = ts->cplane_offset;
305 y_start = -1;
c0c440f3 306 page_min = -1;
eee0b836 307 page_max = 0;
0e1f5a0c 308 d = ds_get_data(ts->ds);
eee0b836
BS
309 s = ts->vram;
310 s24 = ts->vram24;
311 cptr = ts->cplane;
0e1f5a0c 312 dd = ds_get_linesize(ts->ds);
eee0b836
BS
313 ds = 1024;
314
315 for(y = 0; y < ts->height; y += 4, page += TARGET_PAGE_SIZE,
316 page24 += TARGET_PAGE_SIZE, cpage += TARGET_PAGE_SIZE) {
d08151bf 317 if (check_dirty(ts, page, page24, cpage)) {
eee0b836
BS
318 if (y_start < 0)
319 y_start = y;
320 if (page < page_min)
321 page_min = page;
322 if (page > page_max)
323 page_max = page;
324 tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
325 d += dd;
326 s += ds;
327 cptr += ds;
328 s24 += ds;
329 tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
330 d += dd;
331 s += ds;
332 cptr += ds;
333 s24 += ds;
334 tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
335 d += dd;
336 s += ds;
337 cptr += ds;
338 s24 += ds;
339 tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
340 d += dd;
341 s += ds;
342 cptr += ds;
343 s24 += ds;
344 } else {
345 if (y_start >= 0) {
346 /* flush to display */
347 dpy_update(ts->ds, 0, y_start,
348 ts->width, y - y_start);
349 y_start = -1;
350 }
351 d += dd * 4;
352 s += ds * 4;
353 cptr += ds * 4;
354 s24 += ds * 4;
355 }
356 }
357 if (y_start >= 0) {
358 /* flush to display */
359 dpy_update(ts->ds, 0, y_start,
360 ts->width, y - y_start);
361 }
362 /* reset modified pages */
c0c440f3 363 if (page_max >= page_min) {
eee0b836
BS
364 reset_dirty(ts, page_min, page_max, page24, cpage);
365 }
366}
367
95219897 368static void tcx_invalidate_display(void *opaque)
420557e8 369{
e80cfcfc 370 TCXState *s = opaque;
e80cfcfc 371
d3ffcafe
BS
372 tcx_set_dirty(s);
373 qemu_console_resize(s->ds, s->width, s->height);
420557e8
FB
374}
375
eee0b836
BS
376static void tcx24_invalidate_display(void *opaque)
377{
378 TCXState *s = opaque;
eee0b836 379
d3ffcafe
BS
380 tcx_set_dirty(s);
381 tcx24_set_dirty(s);
382 qemu_console_resize(s->ds, s->width, s->height);
eee0b836
BS
383}
384
e59fb374 385static int vmstate_tcx_post_load(void *opaque, int version_id)
420557e8
FB
386{
387 TCXState *s = opaque;
3b46e624 388
21206a10 389 update_palette_entries(s, 0, 256);
d3ffcafe
BS
390 if (s->depth == 24) {
391 tcx24_set_dirty(s);
392 } else {
393 tcx_set_dirty(s);
394 }
5425a216 395
e80cfcfc 396 return 0;
420557e8
FB
397}
398
c0c41a4b
BS
399static const VMStateDescription vmstate_tcx = {
400 .name ="tcx",
401 .version_id = 4,
402 .minimum_version_id = 4,
403 .minimum_version_id_old = 4,
752ff2fa 404 .post_load = vmstate_tcx_post_load,
c0c41a4b
BS
405 .fields = (VMStateField []) {
406 VMSTATE_UINT16(height, TCXState),
407 VMSTATE_UINT16(width, TCXState),
408 VMSTATE_UINT16(depth, TCXState),
409 VMSTATE_BUFFER(r, TCXState),
410 VMSTATE_BUFFER(g, TCXState),
411 VMSTATE_BUFFER(b, TCXState),
412 VMSTATE_UINT8(dac_index, TCXState),
413 VMSTATE_UINT8(dac_state, TCXState),
414 VMSTATE_END_OF_LIST()
415 }
416};
417
7f23f812 418static void tcx_reset(DeviceState *d)
420557e8 419{
7f23f812 420 TCXState *s = container_of(d, TCXState, busdev.qdev);
e80cfcfc
FB
421
422 /* Initialize palette */
423 memset(s->r, 0, 256);
424 memset(s->g, 0, 256);
425 memset(s->b, 0, 256);
426 s->r[255] = s->g[255] = s->b[255] = 255;
21206a10 427 update_palette_entries(s, 0, 256);
e80cfcfc 428 memset(s->vram, 0, MAXX*MAXY);
d08151bf
AK
429 memory_region_reset_dirty(&s->vram_mem, 0, MAXX * MAXY * (1 + 4 + 4),
430 DIRTY_MEMORY_VGA);
6f7e9aec
FB
431 s->dac_index = 0;
432 s->dac_state = 0;
433}
434
a8170e5e 435static uint64_t tcx_dac_readl(void *opaque, hwaddr addr,
d08151bf 436 unsigned size)
6f7e9aec
FB
437{
438 return 0;
439}
440
a8170e5e 441static void tcx_dac_writel(void *opaque, hwaddr addr, uint64_t val,
d08151bf 442 unsigned size)
6f7e9aec
FB
443{
444 TCXState *s = opaque;
6f7e9aec 445
e64d7d59 446 switch (addr) {
6f7e9aec 447 case 0:
f930d07e
BS
448 s->dac_index = val >> 24;
449 s->dac_state = 0;
450 break;
e64d7d59 451 case 4:
f930d07e
BS
452 switch (s->dac_state) {
453 case 0:
454 s->r[s->dac_index] = val >> 24;
21206a10 455 update_palette_entries(s, s->dac_index, s->dac_index + 1);
f930d07e
BS
456 s->dac_state++;
457 break;
458 case 1:
459 s->g[s->dac_index] = val >> 24;
21206a10 460 update_palette_entries(s, s->dac_index, s->dac_index + 1);
f930d07e
BS
461 s->dac_state++;
462 break;
463 case 2:
464 s->b[s->dac_index] = val >> 24;
21206a10 465 update_palette_entries(s, s->dac_index, s->dac_index + 1);
5c8cdbf8 466 s->dac_index = (s->dac_index + 1) & 255; // Index autoincrement
f930d07e
BS
467 default:
468 s->dac_state = 0;
469 break;
470 }
471 break;
6f7e9aec 472 default:
f930d07e 473 break;
6f7e9aec 474 }
420557e8
FB
475}
476
d08151bf
AK
477static const MemoryRegionOps tcx_dac_ops = {
478 .read = tcx_dac_readl,
479 .write = tcx_dac_writel,
480 .endianness = DEVICE_NATIVE_ENDIAN,
481 .valid = {
482 .min_access_size = 4,
483 .max_access_size = 4,
484 },
6f7e9aec
FB
485};
486
a8170e5e 487static uint64_t dummy_readl(void *opaque, hwaddr addr,
d08151bf 488 unsigned size)
8508b89e
BS
489{
490 return 0;
491}
492
a8170e5e 493static void dummy_writel(void *opaque, hwaddr addr,
d08151bf 494 uint64_t val, unsigned size)
8508b89e
BS
495{
496}
497
d08151bf
AK
498static const MemoryRegionOps dummy_ops = {
499 .read = dummy_readl,
500 .write = dummy_writel,
501 .endianness = DEVICE_NATIVE_ENDIAN,
502 .valid = {
503 .min_access_size = 4,
504 .max_access_size = 4,
505 },
8508b89e
BS
506};
507
81a322d4 508static int tcx_init1(SysBusDevice *dev)
f40070c3
BS
509{
510 TCXState *s = FROM_SYSBUS(TCXState, dev);
d08151bf 511 ram_addr_t vram_offset = 0;
ee6847d1 512 int size;
dc828ca1
PB
513 uint8_t *vram_base;
514
c5705a77 515 memory_region_init_ram(&s->vram_mem, "tcx.vram",
d08151bf 516 s->vram_size * (1 + 4 + 4));
c5705a77 517 vmstate_register_ram_global(&s->vram_mem);
d08151bf 518 vram_base = memory_region_get_ram_ptr(&s->vram_mem);
eee0b836 519
f40070c3 520 /* 8-bit plane */
eee0b836 521 s->vram = vram_base;
ee6847d1 522 size = s->vram_size;
d08151bf
AK
523 memory_region_init_alias(&s->vram_8bit, "tcx.vram.8bit",
524 &s->vram_mem, vram_offset, size);
750ecd44 525 sysbus_init_mmio(dev, &s->vram_8bit);
eee0b836
BS
526 vram_offset += size;
527 vram_base += size;
e80cfcfc 528
f40070c3 529 /* DAC */
d08151bf 530 memory_region_init_io(&s->dac, &tcx_dac_ops, s, "tcx.dac", TCX_DAC_NREGS);
750ecd44 531 sysbus_init_mmio(dev, &s->dac);
eee0b836 532
f40070c3 533 /* TEC (dummy) */
d08151bf 534 memory_region_init_io(&s->tec, &dummy_ops, s, "tcx.tec", TCX_TEC_NREGS);
750ecd44 535 sysbus_init_mmio(dev, &s->tec);
f40070c3 536 /* THC: NetBSD writes here even with 8-bit display: dummy */
d08151bf
AK
537 memory_region_init_io(&s->thc24, &dummy_ops, s, "tcx.thc24",
538 TCX_THC_NREGS_24);
750ecd44 539 sysbus_init_mmio(dev, &s->thc24);
f40070c3
BS
540
541 if (s->depth == 24) {
542 /* 24-bit plane */
ee6847d1 543 size = s->vram_size * 4;
eee0b836
BS
544 s->vram24 = (uint32_t *)vram_base;
545 s->vram24_offset = vram_offset;
d08151bf
AK
546 memory_region_init_alias(&s->vram_24bit, "tcx.vram.24bit",
547 &s->vram_mem, vram_offset, size);
750ecd44 548 sysbus_init_mmio(dev, &s->vram_24bit);
eee0b836
BS
549 vram_offset += size;
550 vram_base += size;
551
f40070c3 552 /* Control plane */
ee6847d1 553 size = s->vram_size * 4;
eee0b836
BS
554 s->cplane = (uint32_t *)vram_base;
555 s->cplane_offset = vram_offset;
d08151bf
AK
556 memory_region_init_alias(&s->vram_cplane, "tcx.vram.cplane",
557 &s->vram_mem, vram_offset, size);
750ecd44 558 sysbus_init_mmio(dev, &s->vram_cplane);
f40070c3 559
3023f332
AL
560 s->ds = graphic_console_init(tcx24_update_display,
561 tcx24_invalidate_display,
562 tcx24_screen_dump, NULL, s);
eee0b836 563 } else {
f40070c3 564 /* THC 8 bit (dummy) */
d08151bf
AK
565 memory_region_init_io(&s->thc8, &dummy_ops, s, "tcx.thc8",
566 TCX_THC_NREGS_8);
750ecd44 567 sysbus_init_mmio(dev, &s->thc8);
f40070c3 568
3023f332
AL
569 s->ds = graphic_console_init(tcx_update_display,
570 tcx_invalidate_display,
571 tcx_screen_dump, NULL, s);
eee0b836 572 }
e80cfcfc 573
f40070c3 574 qemu_console_resize(s->ds, s->width, s->height);
81a322d4 575 return 0;
420557e8
FB
576}
577
d7098135
LC
578static void tcx_screen_dump(void *opaque, const char *filename, bool cswitch,
579 Error **errp)
8d5f07fa 580{
e80cfcfc 581 TCXState *s = opaque;
8d5f07fa 582 FILE *f;
e80cfcfc 583 uint8_t *d, *d1, v;
0ab6b636 584 int ret, y, x;
8d5f07fa
FB
585
586 f = fopen(filename, "wb");
0ab6b636
LC
587 if (!f) {
588 error_setg(errp, "failed to open file '%s': %s", filename,
589 strerror(errno));
e80cfcfc 590 return;
0ab6b636
LC
591 }
592 ret = fprintf(f, "P6\n%d %d\n%d\n", s->width, s->height, 255);
593 if (ret < 0) {
594 goto write_err;
595 }
6f7e9aec
FB
596 d1 = s->vram;
597 for(y = 0; y < s->height; y++) {
8d5f07fa 598 d = d1;
6f7e9aec 599 for(x = 0; x < s->width; x++) {
8d5f07fa 600 v = *d;
0ab6b636
LC
601 ret = fputc(s->r[v], f);
602 if (ret == EOF) {
603 goto write_err;
604 }
605 ret = fputc(s->g[v], f);
606 if (ret == EOF) {
607 goto write_err;
608 }
609 ret = fputc(s->b[v], f);
610 if (ret == EOF) {
611 goto write_err;
612 }
8d5f07fa
FB
613 d++;
614 }
e80cfcfc 615 d1 += MAXX;
8d5f07fa 616 }
0ab6b636
LC
617
618out:
8d5f07fa
FB
619 fclose(f);
620 return;
0ab6b636
LC
621
622write_err:
623 error_setg(errp, "failed to write to file '%s': %s", filename,
624 strerror(errno));
625 unlink(filename);
626 goto out;
8d5f07fa
FB
627}
628
d7098135
LC
629static void tcx24_screen_dump(void *opaque, const char *filename, bool cswitch,
630 Error **errp)
eee0b836
BS
631{
632 TCXState *s = opaque;
633 FILE *f;
634 uint8_t *d, *d1, v;
635 uint32_t *s24, *cptr, dval;
537f2d2b 636 int ret, y, x;
8d5f07fa 637
eee0b836 638 f = fopen(filename, "wb");
537f2d2b
LC
639 if (!f) {
640 error_setg(errp, "failed to open file '%s': %s", filename,
641 strerror(errno));
eee0b836 642 return;
537f2d2b
LC
643 }
644 ret = fprintf(f, "P6\n%d %d\n%d\n", s->width, s->height, 255);
645 if (ret < 0) {
646 goto write_err;
647 }
eee0b836
BS
648 d1 = s->vram;
649 s24 = s->vram24;
650 cptr = s->cplane;
651 for(y = 0; y < s->height; y++) {
652 d = d1;
653 for(x = 0; x < s->width; x++, d++, s24++) {
654 if ((*cptr++ & 0xff000000) == 0x03000000) { // 24-bit direct
655 dval = *s24 & 0x00ffffff;
537f2d2b
LC
656 ret = fputc((dval >> 16) & 0xff, f);
657 if (ret == EOF) {
658 goto write_err;
659 }
660 ret = fputc((dval >> 8) & 0xff, f);
661 if (ret == EOF) {
662 goto write_err;
663 }
664 ret = fputc(dval & 0xff, f);
665 if (ret == EOF) {
666 goto write_err;
667 }
eee0b836
BS
668 } else {
669 v = *d;
537f2d2b
LC
670 ret = fputc(s->r[v], f);
671 if (ret == EOF) {
672 goto write_err;
673 }
674 ret = fputc(s->g[v], f);
675 if (ret == EOF) {
676 goto write_err;
677 }
678 ret = fputc(s->b[v], f);
679 if (ret == EOF) {
680 goto write_err;
681 }
eee0b836
BS
682 }
683 }
684 d1 += MAXX;
685 }
537f2d2b
LC
686
687out:
eee0b836
BS
688 fclose(f);
689 return;
537f2d2b
LC
690
691write_err:
692 error_setg(errp, "failed to write to file '%s': %s", filename,
693 strerror(errno));
694 unlink(filename);
695 goto out;
eee0b836 696}
f40070c3 697
999e12bb
AL
698static Property tcx_properties[] = {
699 DEFINE_PROP_TADDR("addr", TCXState, addr, -1),
700 DEFINE_PROP_HEX32("vram_size", TCXState, vram_size, -1),
701 DEFINE_PROP_UINT16("width", TCXState, width, -1),
702 DEFINE_PROP_UINT16("height", TCXState, height, -1),
703 DEFINE_PROP_UINT16("depth", TCXState, depth, -1),
704 DEFINE_PROP_END_OF_LIST(),
705};
706
707static void tcx_class_init(ObjectClass *klass, void *data)
708{
39bffca2 709 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
710 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
711
712 k->init = tcx_init1;
39bffca2
AL
713 dc->reset = tcx_reset;
714 dc->vmsd = &vmstate_tcx;
715 dc->props = tcx_properties;
999e12bb
AL
716}
717
39bffca2
AL
718static TypeInfo tcx_info = {
719 .name = "SUNW,tcx",
720 .parent = TYPE_SYS_BUS_DEVICE,
721 .instance_size = sizeof(TCXState),
722 .class_init = tcx_class_init,
ee6847d1
GH
723};
724
83f7d43a 725static void tcx_register_types(void)
f40070c3 726{
39bffca2 727 type_register_static(&tcx_info);
f40070c3
BS
728}
729
83f7d43a 730type_init(tcx_register_types)