]> git.proxmox.com Git - qemu.git/blame - hw/usb/hcd-uhci.c
hw/arm/boot: Make user not specifying a kernel not an error
[qemu.git] / hw / usb / hcd-uhci.c
CommitLineData
bb36d470
FB
1/*
2 * USB UHCI controller emulation
5fafdf24 3 *
bb36d470 4 * Copyright (c) 2005 Fabrice Bellard
5fafdf24 5 *
54f254f9
AL
6 * Copyright (c) 2008 Max Krasnyansky
7 * Magor rewrite of the UHCI data structures parser and frame processor
8 * Support for fully async operation and multiple outstanding transactions
9 *
bb36d470
FB
10 * Permission is hereby granted, free of charge, to any person obtaining a copy
11 * of this software and associated documentation files (the "Software"), to deal
12 * in the Software without restriction, including without limitation the rights
13 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
14 * copies of the Software, and to permit persons to whom the Software is
15 * furnished to do so, subject to the following conditions:
16 *
17 * The above copyright notice and this permission notice shall be included in
18 * all copies or substantial portions of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
21 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
22 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
23 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
24 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
25 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
26 * THE SOFTWARE.
27 */
f1ae32a1
GH
28#include "hw/hw.h"
29#include "hw/usb.h"
a2cb15b0 30#include "hw/pci/pci.h"
1de7afc9
PB
31#include "qemu/timer.h"
32#include "qemu/iov.h"
9c17d615 33#include "sysemu/dma.h"
50dcc0f8 34#include "trace.h"
6a1751b7 35#include "qemu/main-loop.h"
bb36d470
FB
36
37//#define DEBUG
54f254f9 38//#define DEBUG_DUMP_DATA
bb36d470 39
96217e31
TS
40#define UHCI_CMD_FGR (1 << 4)
41#define UHCI_CMD_EGSM (1 << 3)
bb36d470
FB
42#define UHCI_CMD_GRESET (1 << 2)
43#define UHCI_CMD_HCRESET (1 << 1)
44#define UHCI_CMD_RS (1 << 0)
45
46#define UHCI_STS_HCHALTED (1 << 5)
47#define UHCI_STS_HCPERR (1 << 4)
48#define UHCI_STS_HSERR (1 << 3)
49#define UHCI_STS_RD (1 << 2)
50#define UHCI_STS_USBERR (1 << 1)
51#define UHCI_STS_USBINT (1 << 0)
52
53#define TD_CTRL_SPD (1 << 29)
54#define TD_CTRL_ERROR_SHIFT 27
55#define TD_CTRL_IOS (1 << 25)
56#define TD_CTRL_IOC (1 << 24)
57#define TD_CTRL_ACTIVE (1 << 23)
58#define TD_CTRL_STALL (1 << 22)
59#define TD_CTRL_BABBLE (1 << 20)
60#define TD_CTRL_NAK (1 << 19)
61#define TD_CTRL_TIMEOUT (1 << 18)
62
9159f679 63#define UHCI_PORT_SUSPEND (1 << 12)
bb36d470
FB
64#define UHCI_PORT_RESET (1 << 9)
65#define UHCI_PORT_LSDA (1 << 8)
9159f679 66#define UHCI_PORT_RD (1 << 6)
bb36d470
FB
67#define UHCI_PORT_ENC (1 << 3)
68#define UHCI_PORT_EN (1 << 2)
69#define UHCI_PORT_CSC (1 << 1)
70#define UHCI_PORT_CCS (1 << 0)
71
9159f679
GH
72#define UHCI_PORT_READ_ONLY (0x1bb)
73#define UHCI_PORT_WRITE_CLEAR (UHCI_PORT_CSC | UHCI_PORT_ENC)
74
bb36d470
FB
75#define FRAME_TIMER_FREQ 1000
76
3200d108 77#define FRAME_MAX_LOOPS 256
bb36d470 78
475443cf
HG
79/* Must be large enough to handle 10 frame delay for initial isoc requests */
80#define QH_VALID 32
81
f8f48b69
HG
82#define MAX_FRAMES_PER_TICK (QH_VALID / 2)
83
bb36d470
FB
84#define NB_PORTS 2
85
60e1b2a6 86enum {
0cd178ca
GH
87 TD_RESULT_STOP_FRAME = 10,
88 TD_RESULT_COMPLETE,
89 TD_RESULT_NEXT_QH,
4efe4ef3
GH
90 TD_RESULT_ASYNC_START,
91 TD_RESULT_ASYNC_CONT,
60e1b2a6
GH
92};
93
7b5a44c5 94typedef struct UHCIState UHCIState;
f8af1e88
GH
95typedef struct UHCIAsync UHCIAsync;
96typedef struct UHCIQueue UHCIQueue;
2c2e8525 97typedef struct UHCIInfo UHCIInfo;
8f3f90b0 98typedef struct UHCIPCIDeviceClass UHCIPCIDeviceClass;
2c2e8525
GH
99
100struct UHCIInfo {
101 const char *name;
102 uint16_t vendor_id;
103 uint16_t device_id;
104 uint8_t revision;
8f3f90b0 105 uint8_t irq_pin;
2c2e8525
GH
106 int (*initfn)(PCIDevice *dev);
107 bool unplug;
108};
7b5a44c5 109
8f3f90b0
GH
110struct UHCIPCIDeviceClass {
111 PCIDeviceClass parent_class;
112 UHCIInfo info;
113};
114
54f254f9
AL
115/*
116 * Pending async transaction.
117 * 'packet' must be the first field because completion
118 * handler does "(UHCIAsync *) pkt" cast.
119 */
f8af1e88
GH
120
121struct UHCIAsync {
54f254f9 122 USBPacket packet;
9822261c
HG
123 uint8_t static_buf[64]; /* 64 bytes is enough, except for isoc packets */
124 uint8_t *buf;
f8af1e88 125 UHCIQueue *queue;
ddf6583f 126 QTAILQ_ENTRY(UHCIAsync) next;
1f250cc7 127 uint32_t td_addr;
54f254f9 128 uint8_t done;
f8af1e88
GH
129};
130
131struct UHCIQueue {
66a08cbe 132 uint32_t qh_addr;
f8af1e88
GH
133 uint32_t token;
134 UHCIState *uhci;
11d15e40 135 USBEndpoint *ep;
f8af1e88 136 QTAILQ_ENTRY(UHCIQueue) next;
8928c9c4 137 QTAILQ_HEAD(asyncs_head, UHCIAsync) asyncs;
f8af1e88
GH
138 int8_t valid;
139};
54f254f9 140
bb36d470
FB
141typedef struct UHCIPort {
142 USBPort port;
143 uint16_t ctrl;
bb36d470
FB
144} UHCIPort;
145
7b5a44c5 146struct UHCIState {
bb36d470 147 PCIDevice dev;
a03f66e4 148 MemoryRegion io_bar;
35e4977f 149 USBBus bus; /* Note unused when we're a companion controller */
bb36d470
FB
150 uint16_t cmd; /* cmd register */
151 uint16_t status;
152 uint16_t intr; /* interrupt enable register */
153 uint16_t frnum; /* frame number */
154 uint32_t fl_base_addr; /* frame list base address */
155 uint8_t sof_timing;
156 uint8_t status2; /* bit 0 and 1 are used to generate UHCI_STS_USBINT */
8e65b7c0 157 int64_t expire_time;
bb36d470 158 QEMUTimer *frame_timer;
9a16c595 159 QEMUBH *bh;
4aed20e2 160 uint32_t frame_bytes;
40141d12 161 uint32_t frame_bandwidth;
88793816 162 bool completions_only;
bb36d470 163 UHCIPort ports[NB_PORTS];
4d611c9a
PB
164
165 /* Interrupts that should be raised at the end of the current frame. */
166 uint32_t pending_int_mask;
973002c1 167 int irq_pin;
54f254f9
AL
168
169 /* Active packets */
f8af1e88 170 QTAILQ_HEAD(, UHCIQueue) queues;
64e58fe5 171 uint8_t num_ports_vmstate;
35e4977f
HG
172
173 /* Properties */
174 char *masterbus;
175 uint32_t firstport;
9fdf7027 176 uint32_t maxframes;
7b5a44c5 177};
bb36d470
FB
178
179typedef struct UHCI_TD {
180 uint32_t link;
181 uint32_t ctrl; /* see TD_CTRL_xxx */
182 uint32_t token;
183 uint32_t buffer;
184} UHCI_TD;
185
186typedef struct UHCI_QH {
187 uint32_t link;
188 uint32_t el_link;
189} UHCI_QH;
190
40507377 191static void uhci_async_cancel(UHCIAsync *async);
11d15e40 192static void uhci_queue_fill(UHCIQueue *q, UHCI_TD *td);
9f0f1a0c 193static void uhci_resume(void *opaque);
40507377 194
f8af1e88
GH
195static inline int32_t uhci_queue_token(UHCI_TD *td)
196{
6fe30910
HG
197 if ((td->token & (0xf << 15)) == 0) {
198 /* ctrl ep, cover ep and dev, not pid! */
199 return td->token & 0x7ff00;
200 } else {
201 /* covers ep, dev, pid -> identifies the endpoint */
202 return td->token & 0x7ffff;
203 }
f8af1e88
GH
204}
205
66a08cbe
HG
206static UHCIQueue *uhci_queue_new(UHCIState *s, uint32_t qh_addr, UHCI_TD *td,
207 USBEndpoint *ep)
f8af1e88 208{
f8af1e88
GH
209 UHCIQueue *queue;
210
f8af1e88
GH
211 queue = g_new0(UHCIQueue, 1);
212 queue->uhci = s;
66a08cbe
HG
213 queue->qh_addr = qh_addr;
214 queue->token = uhci_queue_token(td);
11d15e40 215 queue->ep = ep;
f8af1e88
GH
216 QTAILQ_INIT(&queue->asyncs);
217 QTAILQ_INSERT_HEAD(&s->queues, queue, next);
475443cf 218 queue->valid = QH_VALID;
50dcc0f8 219 trace_usb_uhci_queue_add(queue->token);
f8af1e88
GH
220 return queue;
221}
222
66a08cbe 223static void uhci_queue_free(UHCIQueue *queue, const char *reason)
f8af1e88
GH
224{
225 UHCIState *s = queue->uhci;
40507377
HG
226 UHCIAsync *async;
227
228 while (!QTAILQ_EMPTY(&queue->asyncs)) {
229 async = QTAILQ_FIRST(&queue->asyncs);
230 uhci_async_cancel(async);
231 }
f79738b0 232 usb_device_ep_stopped(queue->ep->dev, queue->ep);
f8af1e88 233
66a08cbe 234 trace_usb_uhci_queue_del(queue->token, reason);
f8af1e88
GH
235 QTAILQ_REMOVE(&s->queues, queue, next);
236 g_free(queue);
237}
238
66a08cbe
HG
239static UHCIQueue *uhci_queue_find(UHCIState *s, UHCI_TD *td)
240{
241 uint32_t token = uhci_queue_token(td);
242 UHCIQueue *queue;
243
244 QTAILQ_FOREACH(queue, &s->queues, next) {
245 if (queue->token == token) {
246 return queue;
247 }
248 }
249 return NULL;
250}
251
252static bool uhci_queue_verify(UHCIQueue *queue, uint32_t qh_addr, UHCI_TD *td,
253 uint32_t td_addr, bool queuing)
254{
255 UHCIAsync *first = QTAILQ_FIRST(&queue->asyncs);
256
257 return queue->qh_addr == qh_addr &&
258 queue->token == uhci_queue_token(td) &&
259 (queuing || !(td->ctrl & TD_CTRL_ACTIVE) || first == NULL ||
260 first->td_addr == td_addr);
261}
262
1f250cc7 263static UHCIAsync *uhci_async_alloc(UHCIQueue *queue, uint32_t td_addr)
54f254f9 264{
326700e3 265 UHCIAsync *async = g_new0(UHCIAsync, 1);
487414f1 266
f8af1e88 267 async->queue = queue;
1f250cc7 268 async->td_addr = td_addr;
4f4321c1 269 usb_packet_init(&async->packet);
1f250cc7 270 trace_usb_uhci_packet_add(async->queue->token, async->td_addr);
54f254f9
AL
271
272 return async;
273}
274
f8af1e88 275static void uhci_async_free(UHCIAsync *async)
54f254f9 276{
1f250cc7 277 trace_usb_uhci_packet_del(async->queue->token, async->td_addr);
4f4321c1 278 usb_packet_cleanup(&async->packet);
9822261c
HG
279 if (async->buf != async->static_buf) {
280 g_free(async->buf);
281 }
7267c094 282 g_free(async);
54f254f9
AL
283}
284
f8af1e88 285static void uhci_async_link(UHCIAsync *async)
54f254f9 286{
f8af1e88
GH
287 UHCIQueue *queue = async->queue;
288 QTAILQ_INSERT_TAIL(&queue->asyncs, async, next);
1f250cc7 289 trace_usb_uhci_packet_link_async(async->queue->token, async->td_addr);
54f254f9
AL
290}
291
f8af1e88 292static void uhci_async_unlink(UHCIAsync *async)
54f254f9 293{
f8af1e88
GH
294 UHCIQueue *queue = async->queue;
295 QTAILQ_REMOVE(&queue->asyncs, async, next);
1f250cc7 296 trace_usb_uhci_packet_unlink_async(async->queue->token, async->td_addr);
54f254f9
AL
297}
298
f8af1e88 299static void uhci_async_cancel(UHCIAsync *async)
54f254f9 300{
2f2ee268 301 uhci_async_unlink(async);
1f250cc7
HG
302 trace_usb_uhci_packet_cancel(async->queue->token, async->td_addr,
303 async->done);
54f254f9
AL
304 if (!async->done)
305 usb_cancel_packet(&async->packet);
f8af1e88 306 uhci_async_free(async);
54f254f9
AL
307}
308
309/*
310 * Mark all outstanding async packets as invalid.
311 * This is used for canceling them when TDs are removed by the HCD.
312 */
f8af1e88 313static void uhci_async_validate_begin(UHCIState *s)
54f254f9 314{
f8af1e88 315 UHCIQueue *queue;
54f254f9 316
f8af1e88
GH
317 QTAILQ_FOREACH(queue, &s->queues, next) {
318 queue->valid--;
54f254f9 319 }
54f254f9
AL
320}
321
322/*
323 * Cancel async packets that are no longer valid
324 */
325static void uhci_async_validate_end(UHCIState *s)
326{
f8af1e88 327 UHCIQueue *queue, *n;
54f254f9 328
f8af1e88 329 QTAILQ_FOREACH_SAFE(queue, &s->queues, next, n) {
40507377 330 if (!queue->valid) {
66a08cbe 331 uhci_queue_free(queue, "validate-end");
f8af1e88 332 }
54f254f9
AL
333 }
334}
335
07771f6f
GH
336static void uhci_async_cancel_device(UHCIState *s, USBDevice *dev)
337{
5ad23e87 338 UHCIQueue *queue, *n;
07771f6f 339
5ad23e87
HG
340 QTAILQ_FOREACH_SAFE(queue, &s->queues, next, n) {
341 if (queue->ep->dev == dev) {
342 uhci_queue_free(queue, "cancel-device");
07771f6f 343 }
07771f6f
GH
344 }
345}
346
54f254f9
AL
347static void uhci_async_cancel_all(UHCIState *s)
348{
77fa9aee 349 UHCIQueue *queue, *nq;
54f254f9 350
77fa9aee 351 QTAILQ_FOREACH_SAFE(queue, &s->queues, next, nq) {
66a08cbe 352 uhci_queue_free(queue, "cancel-all");
54f254f9 353 }
54f254f9
AL
354}
355
8c75a899 356static UHCIAsync *uhci_async_find_td(UHCIState *s, uint32_t td_addr)
54f254f9 357{
f8af1e88 358 UHCIQueue *queue;
ddf6583f 359 UHCIAsync *async;
e8ee3c72 360
f8af1e88 361 QTAILQ_FOREACH(queue, &s->queues, next) {
8c75a899
HG
362 QTAILQ_FOREACH(async, &queue->asyncs, next) {
363 if (async->td_addr == td_addr) {
364 return async;
365 }
f8af1e88
GH
366 }
367 }
f8af1e88 368 return NULL;
54f254f9
AL
369}
370
bb36d470
FB
371static void uhci_update_irq(UHCIState *s)
372{
373 int level;
374 if (((s->status2 & 1) && (s->intr & (1 << 2))) ||
375 ((s->status2 & 2) && (s->intr & (1 << 3))) ||
376 ((s->status & UHCI_STS_USBERR) && (s->intr & (1 << 0))) ||
377 ((s->status & UHCI_STS_RD) && (s->intr & (1 << 1))) ||
378 (s->status & UHCI_STS_HSERR) ||
379 (s->status & UHCI_STS_HCPERR)) {
380 level = 1;
381 } else {
382 level = 0;
383 }
973002c1 384 qemu_set_irq(s->dev.irq[s->irq_pin], level);
bb36d470
FB
385}
386
c8075ac3 387static void uhci_reset(void *opaque)
bb36d470 388{
c8075ac3 389 UHCIState *s = opaque;
bb36d470
FB
390 uint8_t *pci_conf;
391 int i;
392 UHCIPort *port;
393
50dcc0f8 394 trace_usb_uhci_reset();
6f382b5e 395
bb36d470
FB
396 pci_conf = s->dev.config;
397
398 pci_conf[0x6a] = 0x01; /* usb clock */
399 pci_conf[0x6b] = 0x00;
400 s->cmd = 0;
401 s->status = 0;
402 s->status2 = 0;
403 s->intr = 0;
404 s->fl_base_addr = 0;
405 s->sof_timing = 64;
54f254f9 406
bb36d470
FB
407 for(i = 0; i < NB_PORTS; i++) {
408 port = &s->ports[i];
409 port->ctrl = 0x0080;
891fb2cd 410 if (port->port.dev && port->port.dev->attached) {
d28f4e2d 411 usb_port_reset(&port->port);
618c169b 412 }
bb36d470 413 }
54f254f9
AL
414
415 uhci_async_cancel_all(s);
9a16c595 416 qemu_bh_cancel(s->bh);
aba1f242 417 uhci_update_irq(s);
bb36d470
FB
418}
419
817afc61
JQ
420static const VMStateDescription vmstate_uhci_port = {
421 .name = "uhci port",
422 .version_id = 1,
423 .minimum_version_id = 1,
424 .minimum_version_id_old = 1,
425 .fields = (VMStateField []) {
426 VMSTATE_UINT16(ctrl, UHCIPort),
427 VMSTATE_END_OF_LIST()
428 }
429};
430
75f151cd
GH
431static int uhci_post_load(void *opaque, int version_id)
432{
433 UHCIState *s = opaque;
434
435 if (version_id < 2) {
bc72ad67 436 s->expire_time = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
75f151cd
GH
437 (get_ticks_per_sec() / FRAME_TIMER_FREQ);
438 }
439 return 0;
440}
441
817afc61
JQ
442static const VMStateDescription vmstate_uhci = {
443 .name = "uhci",
ecfdc15f 444 .version_id = 3,
817afc61
JQ
445 .minimum_version_id = 1,
446 .minimum_version_id_old = 1,
75f151cd 447 .post_load = uhci_post_load,
817afc61
JQ
448 .fields = (VMStateField []) {
449 VMSTATE_PCI_DEVICE(dev, UHCIState),
450 VMSTATE_UINT8_EQUAL(num_ports_vmstate, UHCIState),
451 VMSTATE_STRUCT_ARRAY(ports, UHCIState, NB_PORTS, 1,
452 vmstate_uhci_port, UHCIPort),
453 VMSTATE_UINT16(cmd, UHCIState),
454 VMSTATE_UINT16(status, UHCIState),
455 VMSTATE_UINT16(intr, UHCIState),
456 VMSTATE_UINT16(frnum, UHCIState),
457 VMSTATE_UINT32(fl_base_addr, UHCIState),
458 VMSTATE_UINT8(sof_timing, UHCIState),
459 VMSTATE_UINT8(status2, UHCIState),
460 VMSTATE_TIMER(frame_timer, UHCIState),
6881dd5f 461 VMSTATE_INT64_V(expire_time, UHCIState, 2),
ecfdc15f 462 VMSTATE_UINT32_V(pending_int_mask, UHCIState, 3),
817afc61
JQ
463 VMSTATE_END_OF_LIST()
464 }
465};
b9dc033c 466
89eb147c
GH
467static void uhci_port_write(void *opaque, hwaddr addr,
468 uint64_t val, unsigned size)
bb36d470
FB
469{
470 UHCIState *s = opaque;
3b46e624 471
50dcc0f8 472 trace_usb_uhci_mmio_writew(addr, val);
54f254f9 473
bb36d470
FB
474 switch(addr) {
475 case 0x00:
476 if ((val & UHCI_CMD_RS) && !(s->cmd & UHCI_CMD_RS)) {
477 /* start frame processing */
50dcc0f8 478 trace_usb_uhci_schedule_start();
bc72ad67 479 s->expire_time = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
94cc916a 480 (get_ticks_per_sec() / FRAME_TIMER_FREQ);
bc72ad67 481 timer_mod(s->frame_timer, s->expire_time);
52328140 482 s->status &= ~UHCI_STS_HCHALTED;
467d409f 483 } else if (!(val & UHCI_CMD_RS)) {
52328140 484 s->status |= UHCI_STS_HCHALTED;
bb36d470
FB
485 }
486 if (val & UHCI_CMD_GRESET) {
487 UHCIPort *port;
bb36d470
FB
488 int i;
489
490 /* send reset on the USB bus */
491 for(i = 0; i < NB_PORTS; i++) {
492 port = &s->ports[i];
d28f4e2d 493 usb_device_reset(port->port.dev);
bb36d470
FB
494 }
495 uhci_reset(s);
496 return;
497 }
5e9ab4c4 498 if (val & UHCI_CMD_HCRESET) {
bb36d470
FB
499 uhci_reset(s);
500 return;
501 }
502 s->cmd = val;
9f0f1a0c
GH
503 if (val & UHCI_CMD_EGSM) {
504 if ((s->ports[0].ctrl & UHCI_PORT_RD) ||
505 (s->ports[1].ctrl & UHCI_PORT_RD)) {
506 uhci_resume(s);
507 }
508 }
bb36d470
FB
509 break;
510 case 0x02:
511 s->status &= ~val;
512 /* XXX: the chip spec is not coherent, so we add a hidden
513 register to distinguish between IOC and SPD */
514 if (val & UHCI_STS_USBINT)
515 s->status2 = 0;
516 uhci_update_irq(s);
517 break;
518 case 0x04:
519 s->intr = val;
520 uhci_update_irq(s);
521 break;
522 case 0x06:
523 if (s->status & UHCI_STS_HCHALTED)
524 s->frnum = val & 0x7ff;
525 break;
89eb147c
GH
526 case 0x08:
527 s->fl_base_addr &= 0xffff0000;
528 s->fl_base_addr |= val & ~0xfff;
529 break;
530 case 0x0a:
531 s->fl_base_addr &= 0x0000ffff;
532 s->fl_base_addr |= (val << 16);
533 break;
534 case 0x0c:
535 s->sof_timing = val & 0xff;
536 break;
bb36d470
FB
537 case 0x10 ... 0x1f:
538 {
539 UHCIPort *port;
540 USBDevice *dev;
541 int n;
542
543 n = (addr >> 1) & 7;
544 if (n >= NB_PORTS)
545 return;
546 port = &s->ports[n];
a594cfbf 547 dev = port->port.dev;
891fb2cd 548 if (dev && dev->attached) {
bb36d470 549 /* port reset */
5fafdf24 550 if ( (val & UHCI_PORT_RESET) &&
bb36d470 551 !(port->ctrl & UHCI_PORT_RESET) ) {
d28f4e2d 552 usb_device_reset(dev);
bb36d470
FB
553 }
554 }
9159f679 555 port->ctrl &= UHCI_PORT_READ_ONLY;
1cbdde90
HG
556 /* enabled may only be set if a device is connected */
557 if (!(port->ctrl & UHCI_PORT_CCS)) {
558 val &= ~UHCI_PORT_EN;
559 }
9159f679 560 port->ctrl |= (val & ~UHCI_PORT_READ_ONLY);
bb36d470 561 /* some bits are reset when a '1' is written to them */
9159f679 562 port->ctrl &= ~(val & UHCI_PORT_WRITE_CLEAR);
bb36d470
FB
563 }
564 break;
565 }
566}
567
89eb147c 568static uint64_t uhci_port_read(void *opaque, hwaddr addr, unsigned size)
bb36d470
FB
569{
570 UHCIState *s = opaque;
571 uint32_t val;
572
bb36d470
FB
573 switch(addr) {
574 case 0x00:
575 val = s->cmd;
576 break;
577 case 0x02:
578 val = s->status;
579 break;
580 case 0x04:
581 val = s->intr;
582 break;
583 case 0x06:
584 val = s->frnum;
585 break;
89eb147c
GH
586 case 0x08:
587 val = s->fl_base_addr & 0xffff;
588 break;
589 case 0x0a:
590 val = (s->fl_base_addr >> 16) & 0xffff;
591 break;
592 case 0x0c:
593 val = s->sof_timing;
594 break;
bb36d470
FB
595 case 0x10 ... 0x1f:
596 {
597 UHCIPort *port;
598 int n;
599 n = (addr >> 1) & 7;
5fafdf24 600 if (n >= NB_PORTS)
bb36d470
FB
601 goto read_default;
602 port = &s->ports[n];
603 val = port->ctrl;
604 }
605 break;
606 default:
607 read_default:
608 val = 0xff7f; /* disabled port */
609 break;
610 }
54f254f9 611
50dcc0f8 612 trace_usb_uhci_mmio_readw(addr, val);
54f254f9 613
bb36d470
FB
614 return val;
615}
616
96217e31
TS
617/* signal resume if controller suspended */
618static void uhci_resume (void *opaque)
619{
620 UHCIState *s = (UHCIState *)opaque;
621
622 if (!s)
623 return;
624
625 if (s->cmd & UHCI_CMD_EGSM) {
626 s->cmd |= UHCI_CMD_FGR;
627 s->status |= UHCI_STS_RD;
628 uhci_update_irq(s);
629 }
630}
631
618c169b 632static void uhci_attach(USBPort *port1)
bb36d470
FB
633{
634 UHCIState *s = port1->opaque;
635 UHCIPort *port = &s->ports[port1->index];
636
618c169b
GH
637 /* set connect status */
638 port->ctrl |= UHCI_PORT_CCS | UHCI_PORT_CSC;
61064870 639
618c169b
GH
640 /* update speed */
641 if (port->port.dev->speed == USB_SPEED_LOW) {
642 port->ctrl |= UHCI_PORT_LSDA;
bb36d470 643 } else {
618c169b
GH
644 port->ctrl &= ~UHCI_PORT_LSDA;
645 }
96217e31 646
618c169b
GH
647 uhci_resume(s);
648}
96217e31 649
618c169b
GH
650static void uhci_detach(USBPort *port1)
651{
652 UHCIState *s = port1->opaque;
653 UHCIPort *port = &s->ports[port1->index];
654
4706ab6c
HG
655 uhci_async_cancel_device(s, port1->dev);
656
618c169b
GH
657 /* set connect status */
658 if (port->ctrl & UHCI_PORT_CCS) {
659 port->ctrl &= ~UHCI_PORT_CCS;
660 port->ctrl |= UHCI_PORT_CSC;
bb36d470 661 }
618c169b
GH
662 /* disable port */
663 if (port->ctrl & UHCI_PORT_EN) {
664 port->ctrl &= ~UHCI_PORT_EN;
665 port->ctrl |= UHCI_PORT_ENC;
666 }
667
668 uhci_resume(s);
bb36d470
FB
669}
670
4706ab6c
HG
671static void uhci_child_detach(USBPort *port1, USBDevice *child)
672{
673 UHCIState *s = port1->opaque;
674
675 uhci_async_cancel_device(s, child);
676}
677
d47e59b8 678static void uhci_wakeup(USBPort *port1)
9159f679 679{
d47e59b8
HG
680 UHCIState *s = port1->opaque;
681 UHCIPort *port = &s->ports[port1->index];
9159f679
GH
682
683 if (port->ctrl & UHCI_PORT_SUSPEND && !(port->ctrl & UHCI_PORT_RD)) {
684 port->ctrl |= UHCI_PORT_RD;
685 uhci_resume(s);
686 }
687}
688
461700c1 689static USBDevice *uhci_find_device(UHCIState *s, uint8_t addr)
bb36d470 690{
461700c1
GH
691 USBDevice *dev;
692 int i;
54f254f9 693
461700c1 694 for (i = 0; i < NB_PORTS; i++) {
54f254f9 695 UHCIPort *port = &s->ports[i];
461700c1
GH
696 if (!(port->ctrl & UHCI_PORT_EN)) {
697 continue;
698 }
699 dev = usb_find_device(&port->port, addr);
700 if (dev != NULL) {
701 return dev;
891fb2cd 702 }
bb36d470 703 }
461700c1 704 return NULL;
bb36d470
FB
705}
706
963a68b5
HG
707static void uhci_read_td(UHCIState *s, UHCI_TD *td, uint32_t link)
708{
709 pci_dma_read(&s->dev, link & ~0xf, td, sizeof(*td));
710 le32_to_cpus(&td->link);
711 le32_to_cpus(&td->ctrl);
712 le32_to_cpus(&td->token);
713 le32_to_cpus(&td->buffer);
714}
715
faccca00
HG
716static int uhci_handle_td_error(UHCIState *s, UHCI_TD *td, uint32_t td_addr,
717 int status, uint32_t *int_mask)
718{
719 uint32_t queue_token = uhci_queue_token(td);
720 int ret;
721
722 switch (status) {
723 case USB_RET_NAK:
724 td->ctrl |= TD_CTRL_NAK;
725 return TD_RESULT_NEXT_QH;
726
727 case USB_RET_STALL:
728 td->ctrl |= TD_CTRL_STALL;
729 trace_usb_uhci_packet_complete_stall(queue_token, td_addr);
730 ret = TD_RESULT_NEXT_QH;
731 break;
732
733 case USB_RET_BABBLE:
734 td->ctrl |= TD_CTRL_BABBLE | TD_CTRL_STALL;
735 /* frame interrupted */
736 trace_usb_uhci_packet_complete_babble(queue_token, td_addr);
737 ret = TD_RESULT_STOP_FRAME;
738 break;
739
740 case USB_RET_IOERROR:
741 case USB_RET_NODEV:
742 default:
743 td->ctrl |= TD_CTRL_TIMEOUT;
744 td->ctrl &= ~(3 << TD_CTRL_ERROR_SHIFT);
745 trace_usb_uhci_packet_complete_error(queue_token, td_addr);
746 ret = TD_RESULT_NEXT_QH;
747 break;
748 }
749
750 td->ctrl &= ~TD_CTRL_ACTIVE;
751 s->status |= UHCI_STS_USBERR;
752 if (td->ctrl & TD_CTRL_IOC) {
753 *int_mask |= 0x01;
754 }
755 uhci_update_irq(s);
756 return ret;
757}
758
54f254f9 759static int uhci_complete_td(UHCIState *s, UHCI_TD *td, UHCIAsync *async, uint32_t *int_mask)
bb36d470 760{
9a77a0f5 761 int len = 0, max_len;
bb36d470 762 uint8_t pid;
bb36d470 763
54f254f9
AL
764 max_len = ((td->token >> 21) + 1) & 0x7ff;
765 pid = td->token & 0xff;
766
54f254f9
AL
767 if (td->ctrl & TD_CTRL_IOS)
768 td->ctrl &= ~TD_CTRL_ACTIVE;
bb36d470 769
9a77a0f5
HG
770 if (async->packet.status != USB_RET_SUCCESS) {
771 return uhci_handle_td_error(s, td, async->td_addr,
772 async->packet.status, int_mask);
faccca00 773 }
b9dc033c 774
9a77a0f5 775 len = async->packet.actual_length;
54f254f9
AL
776 td->ctrl = (td->ctrl & ~0x7ff) | ((len - 1) & 0x7ff);
777
778 /* The NAK bit may have been set by a previous frame, so clear it
779 here. The docs are somewhat unclear, but win2k relies on this
780 behavior. */
781 td->ctrl &= ~(TD_CTRL_ACTIVE | TD_CTRL_NAK);
5bd2c0d7
PB
782 if (td->ctrl & TD_CTRL_IOC)
783 *int_mask |= 0x01;
54f254f9
AL
784
785 if (pid == USB_TOKEN_IN) {
9822261c 786 pci_dma_write(&s->dev, td->buffer, async->buf, len);
54f254f9 787 if ((td->ctrl & TD_CTRL_SPD) && len < max_len) {
bb36d470
FB
788 *int_mask |= 0x02;
789 /* short packet: do not update QH */
50dcc0f8 790 trace_usb_uhci_packet_complete_shortxfer(async->queue->token,
1f250cc7 791 async->td_addr);
60e1b2a6 792 return TD_RESULT_NEXT_QH;
bb36d470 793 }
54f254f9
AL
794 }
795
796 /* success */
1f250cc7
HG
797 trace_usb_uhci_packet_complete_success(async->queue->token,
798 async->td_addr);
60e1b2a6 799 return TD_RESULT_COMPLETE;
bb36d470
FB
800}
801
66a08cbe 802static int uhci_handle_td(UHCIState *s, UHCIQueue *q, uint32_t qh_addr,
a4f30cd7 803 UHCI_TD *td, uint32_t td_addr, uint32_t *int_mask)
54f254f9 804{
9a77a0f5 805 int ret, max_len;
6ba43f1f 806 bool spd;
a4f30cd7 807 bool queuing = (q != NULL);
11d15e40 808 uint8_t pid = td->token & 0xff;
8c75a899
HG
809 UHCIAsync *async = uhci_async_find_td(s, td_addr);
810
811 if (async) {
812 if (uhci_queue_verify(async->queue, qh_addr, td, td_addr, queuing)) {
813 assert(q == NULL || q == async->queue);
814 q = async->queue;
815 } else {
816 uhci_queue_free(async->queue, "guest re-used pending td");
817 async = NULL;
818 }
819 }
54f254f9 820
66a08cbe
HG
821 if (q == NULL) {
822 q = uhci_queue_find(s, td);
823 if (q && !uhci_queue_verify(q, qh_addr, td, td_addr, queuing)) {
824 uhci_queue_free(q, "guest re-used qh");
825 q = NULL;
826 }
827 }
828
3905097e 829 if (q) {
475443cf 830 q->valid = QH_VALID;
3905097e
HG
831 }
832
54f254f9 833 /* Is active ? */
883bca77 834 if (!(td->ctrl & TD_CTRL_ACTIVE)) {
420ca987
HG
835 if (async) {
836 /* Guest marked a pending td non-active, cancel the queue */
837 uhci_queue_free(async->queue, "pending td non-active");
838 }
883bca77
HG
839 /*
840 * ehci11d spec page 22: "Even if the Active bit in the TD is already
841 * cleared when the TD is fetched ... an IOC interrupt is generated"
842 */
843 if (td->ctrl & TD_CTRL_IOC) {
844 *int_mask |= 0x01;
845 }
60e1b2a6 846 return TD_RESULT_NEXT_QH;
883bca77 847 }
54f254f9 848
54f254f9 849 if (async) {
ee008ba6
GH
850 if (queuing) {
851 /* we are busy filling the queue, we are not prepared
852 to consume completed packages then, just leave them
853 in async state */
854 return TD_RESULT_ASYNC_CONT;
855 }
8928c9c4
HG
856 if (!async->done) {
857 UHCI_TD last_td;
858 UHCIAsync *last = QTAILQ_LAST(&async->queue->asyncs, asyncs_head);
859 /*
860 * While we are waiting for the current td to complete, the guest
861 * may have added more tds to the queue. Note we re-read the td
862 * rather then caching it, as we want to see guest made changes!
863 */
864 uhci_read_td(s, &last_td, last->td_addr);
865 uhci_queue_fill(async->queue, &last_td);
54f254f9 866
8928c9c4
HG
867 return TD_RESULT_ASYNC_CONT;
868 }
f8af1e88 869 uhci_async_unlink(async);
54f254f9
AL
870 goto done;
871 }
872
88793816
HG
873 if (s->completions_only) {
874 return TD_RESULT_ASYNC_CONT;
875 }
876
54f254f9 877 /* Allocate new packet */
a4f30cd7 878 if (q == NULL) {
11d15e40
HG
879 USBDevice *dev = uhci_find_device(s, (td->token >> 8) & 0x7f);
880 USBEndpoint *ep = usb_ep_get(dev, pid, (td->token >> 15) & 0xf);
7f102ebe
HG
881
882 if (ep == NULL) {
883 return uhci_handle_td_error(s, td, td_addr, USB_RET_NODEV,
884 int_mask);
885 }
66a08cbe 886 q = uhci_queue_new(s, qh_addr, td, ep);
a4f30cd7
HG
887 }
888 async = uhci_async_alloc(q, td_addr);
54f254f9 889
54f254f9 890 max_len = ((td->token >> 21) + 1) & 0x7ff;
6ba43f1f 891 spd = (pid == USB_TOKEN_IN && (td->ctrl & TD_CTRL_SPD) != 0);
8550a02d 892 usb_packet_setup(&async->packet, pid, q->ep, 0, td_addr, spd,
a6fb2ddb 893 (td->ctrl & TD_CTRL_IOC) != 0);
9822261c
HG
894 if (max_len <= sizeof(async->static_buf)) {
895 async->buf = async->static_buf;
896 } else {
897 async->buf = g_malloc(max_len);
898 }
899 usb_packet_addbuf(&async->packet, async->buf, max_len);
54f254f9
AL
900
901 switch(pid) {
902 case USB_TOKEN_OUT:
903 case USB_TOKEN_SETUP:
9822261c 904 pci_dma_read(&s->dev, td->buffer, async->buf, max_len);
9a77a0f5
HG
905 usb_handle_packet(q->ep->dev, &async->packet);
906 if (async->packet.status == USB_RET_SUCCESS) {
907 async->packet.actual_length = max_len;
908 }
54f254f9
AL
909 break;
910
911 case USB_TOKEN_IN:
9a77a0f5 912 usb_handle_packet(q->ep->dev, &async->packet);
54f254f9
AL
913 break;
914
915 default:
916 /* invalid pid : frame interrupted */
f8af1e88 917 uhci_async_free(async);
54f254f9
AL
918 s->status |= UHCI_STS_HCPERR;
919 uhci_update_irq(s);
60e1b2a6 920 return TD_RESULT_STOP_FRAME;
54f254f9 921 }
9a77a0f5
HG
922
923 if (async->packet.status == USB_RET_ASYNC) {
f8af1e88 924 uhci_async_link(async);
a4f30cd7 925 if (!queuing) {
11d15e40 926 uhci_queue_fill(q, td);
a4f30cd7 927 }
4efe4ef3 928 return TD_RESULT_ASYNC_START;
54f254f9
AL
929 }
930
54f254f9 931done:
9a77a0f5 932 ret = uhci_complete_td(s, td, async, int_mask);
f8af1e88 933 uhci_async_free(async);
9a77a0f5 934 return ret;
54f254f9
AL
935}
936
d47e59b8 937static void uhci_async_complete(USBPort *port, USBPacket *packet)
4d611c9a 938{
7b5a44c5 939 UHCIAsync *async = container_of(packet, UHCIAsync, packet);
f8af1e88 940 UHCIState *s = async->queue->uhci;
54f254f9 941
9a77a0f5 942 if (packet->status == USB_RET_REMOVE_FROM_QUEUE) {
0cae7b1a
HG
943 uhci_async_cancel(async);
944 return;
945 }
946
5b352ed5 947 async->done = 1;
88793816
HG
948 /* Force processing of this packet *now*, needed for migration */
949 s->completions_only = true;
950 qemu_bh_schedule(s->bh);
54f254f9
AL
951}
952
953static int is_valid(uint32_t link)
954{
955 return (link & 1) == 0;
956}
957
958static int is_qh(uint32_t link)
959{
960 return (link & 2) != 0;
961}
962
963static int depth_first(uint32_t link)
964{
965 return (link & 4) != 0;
966}
967
968/* QH DB used for detecting QH loops */
969#define UHCI_MAX_QUEUES 128
970typedef struct {
971 uint32_t addr[UHCI_MAX_QUEUES];
972 int count;
973} QhDb;
974
975static void qhdb_reset(QhDb *db)
976{
977 db->count = 0;
978}
979
980/* Add QH to DB. Returns 1 if already present or DB is full. */
981static int qhdb_insert(QhDb *db, uint32_t addr)
982{
983 int i;
984 for (i = 0; i < db->count; i++)
985 if (db->addr[i] == addr)
986 return 1;
987
988 if (db->count >= UHCI_MAX_QUEUES)
989 return 1;
990
991 db->addr[db->count++] = addr;
992 return 0;
993}
994
11d15e40 995static void uhci_queue_fill(UHCIQueue *q, UHCI_TD *td)
5a248289
GH
996{
997 uint32_t int_mask = 0;
998 uint32_t plink = td->link;
5a248289
GH
999 UHCI_TD ptd;
1000 int ret;
1001
6ba43f1f 1002 while (is_valid(plink)) {
a4f30cd7 1003 uhci_read_td(q->uhci, &ptd, plink);
5a248289
GH
1004 if (!(ptd.ctrl & TD_CTRL_ACTIVE)) {
1005 break;
1006 }
a4f30cd7 1007 if (uhci_queue_token(&ptd) != q->token) {
5a248289
GH
1008 break;
1009 }
50dcc0f8 1010 trace_usb_uhci_td_queue(plink & ~0xf, ptd.ctrl, ptd.token);
66a08cbe 1011 ret = uhci_handle_td(q->uhci, q, q->qh_addr, &ptd, plink, &int_mask);
52b0fecd
GH
1012 if (ret == TD_RESULT_ASYNC_CONT) {
1013 break;
1014 }
4efe4ef3 1015 assert(ret == TD_RESULT_ASYNC_START);
5a248289
GH
1016 assert(int_mask == 0);
1017 plink = ptd.link;
1018 }
11d15e40 1019 usb_device_flush_ep_queue(q->ep->dev, q->ep);
5a248289
GH
1020}
1021
54f254f9
AL
1022static void uhci_process_frame(UHCIState *s)
1023{
1024 uint32_t frame_addr, link, old_td_ctrl, val, int_mask;
4aed20e2 1025 uint32_t curr_qh, td_count = 0;
54f254f9 1026 int cnt, ret;
4d611c9a 1027 UHCI_TD td;
54f254f9
AL
1028 UHCI_QH qh;
1029 QhDb qhdb;
4d611c9a 1030
54f254f9
AL
1031 frame_addr = s->fl_base_addr + ((s->frnum & 0x3ff) << 2);
1032
9fe2fd67 1033 pci_dma_read(&s->dev, frame_addr, &link, 4);
54f254f9 1034 le32_to_cpus(&link);
b9dc033c 1035
54f254f9
AL
1036 int_mask = 0;
1037 curr_qh = 0;
1038
1039 qhdb_reset(&qhdb);
1040
1041 for (cnt = FRAME_MAX_LOOPS; is_valid(link) && cnt; cnt--) {
88793816 1042 if (!s->completions_only && s->frame_bytes >= s->frame_bandwidth) {
4aed20e2
GH
1043 /* We've reached the usb 1.1 bandwidth, which is
1044 1280 bytes/frame, stop processing */
1045 trace_usb_uhci_frame_stop_bandwidth();
1046 break;
1047 }
54f254f9
AL
1048 if (is_qh(link)) {
1049 /* QH */
50dcc0f8 1050 trace_usb_uhci_qh_load(link & ~0xf);
54f254f9
AL
1051
1052 if (qhdb_insert(&qhdb, link)) {
1053 /*
1054 * We're going in circles. Which is not a bug because
3200d108
GH
1055 * HCD is allowed to do that as part of the BW management.
1056 *
4aed20e2
GH
1057 * Stop processing here if no transaction has been done
1058 * since we've been here last time.
54f254f9 1059 */
3200d108 1060 if (td_count == 0) {
50dcc0f8 1061 trace_usb_uhci_frame_loop_stop_idle();
3200d108 1062 break;
3200d108 1063 } else {
50dcc0f8 1064 trace_usb_uhci_frame_loop_continue();
3200d108
GH
1065 td_count = 0;
1066 qhdb_reset(&qhdb);
1067 qhdb_insert(&qhdb, link);
1068 }
54f254f9
AL
1069 }
1070
9fe2fd67 1071 pci_dma_read(&s->dev, link & ~0xf, &qh, sizeof(qh));
54f254f9
AL
1072 le32_to_cpus(&qh.link);
1073 le32_to_cpus(&qh.el_link);
1074
54f254f9
AL
1075 if (!is_valid(qh.el_link)) {
1076 /* QH w/o elements */
1077 curr_qh = 0;
1078 link = qh.link;
1079 } else {
1080 /* QH with elements */
1081 curr_qh = link;
1082 link = qh.el_link;
1083 }
1084 continue;
1085 }
1086
1087 /* TD */
963a68b5 1088 uhci_read_td(s, &td, link);
50dcc0f8 1089 trace_usb_uhci_td_load(curr_qh & ~0xf, link & ~0xf, td.ctrl, td.token);
54f254f9
AL
1090
1091 old_td_ctrl = td.ctrl;
66a08cbe 1092 ret = uhci_handle_td(s, NULL, curr_qh, &td, link, &int_mask);
b9dc033c 1093 if (old_td_ctrl != td.ctrl) {
54f254f9 1094 /* update the status bits of the TD */
b9dc033c 1095 val = cpu_to_le32(td.ctrl);
9fe2fd67 1096 pci_dma_write(&s->dev, (link & ~0xf) + 4, &val, sizeof(val));
b9dc033c 1097 }
54f254f9 1098
971a5a40 1099 switch (ret) {
60e1b2a6 1100 case TD_RESULT_STOP_FRAME: /* interrupted frame */
971a5a40 1101 goto out;
b9dc033c 1102
60e1b2a6 1103 case TD_RESULT_NEXT_QH:
4efe4ef3 1104 case TD_RESULT_ASYNC_CONT:
50dcc0f8 1105 trace_usb_uhci_td_nextqh(curr_qh & ~0xf, link & ~0xf);
54f254f9
AL
1106 link = curr_qh ? qh.link : td.link;
1107 continue;
54f254f9 1108
4efe4ef3 1109 case TD_RESULT_ASYNC_START:
50dcc0f8 1110 trace_usb_uhci_td_async(curr_qh & ~0xf, link & ~0xf);
971a5a40
GH
1111 link = curr_qh ? qh.link : td.link;
1112 continue;
54f254f9 1113
60e1b2a6 1114 case TD_RESULT_COMPLETE:
50dcc0f8 1115 trace_usb_uhci_td_complete(curr_qh & ~0xf, link & ~0xf);
971a5a40
GH
1116 link = td.link;
1117 td_count++;
4aed20e2 1118 s->frame_bytes += (td.ctrl & 0x7ff) + 1;
54f254f9 1119
971a5a40
GH
1120 if (curr_qh) {
1121 /* update QH element link */
1122 qh.el_link = link;
1123 val = cpu_to_le32(qh.el_link);
1124 pci_dma_write(&s->dev, (curr_qh & ~0xf) + 4, &val, sizeof(val));
54f254f9 1125
971a5a40
GH
1126 if (!depth_first(link)) {
1127 /* done with this QH */
971a5a40
GH
1128 curr_qh = 0;
1129 link = qh.link;
1130 }
54f254f9 1131 }
971a5a40
GH
1132 break;
1133
1134 default:
1135 assert(!"unknown return code");
4d611c9a 1136 }
54f254f9
AL
1137
1138 /* go to the next entry */
4d611c9a 1139 }
54f254f9 1140
971a5a40 1141out:
8e65b7c0 1142 s->pending_int_mask |= int_mask;
4d611c9a
PB
1143}
1144
9a16c595
GH
1145static void uhci_bh(void *opaque)
1146{
1147 UHCIState *s = opaque;
1148 uhci_process_frame(s);
1149}
1150
bb36d470
FB
1151static void uhci_frame_timer(void *opaque)
1152{
1153 UHCIState *s = opaque;
f8f48b69
HG
1154 uint64_t t_now, t_last_run;
1155 int i, frames;
1156 const uint64_t frame_t = get_ticks_per_sec() / FRAME_TIMER_FREQ;
8e65b7c0 1157
88793816 1158 s->completions_only = false;
9a16c595 1159 qemu_bh_cancel(s->bh);
bb36d470
FB
1160
1161 if (!(s->cmd & UHCI_CMD_RS)) {
54f254f9 1162 /* Full stop */
50dcc0f8 1163 trace_usb_uhci_schedule_stop();
bc72ad67 1164 timer_del(s->frame_timer);
d9a528db 1165 uhci_async_cancel_all(s);
52328140
FB
1166 /* set hchalted bit in status - UHCI11D 2.1.2 */
1167 s->status |= UHCI_STS_HCHALTED;
bb36d470
FB
1168 return;
1169 }
54f254f9 1170
f8f48b69
HG
1171 /* We still store expire_time in our state, for migration */
1172 t_last_run = s->expire_time - frame_t;
bc72ad67 1173 t_now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
54f254f9 1174
f8f48b69
HG
1175 /* Process up to MAX_FRAMES_PER_TICK frames */
1176 frames = (t_now - t_last_run) / frame_t;
9fdf7027
HG
1177 if (frames > s->maxframes) {
1178 int skipped = frames - s->maxframes;
1179 s->expire_time += skipped * frame_t;
1180 s->frnum = (s->frnum + skipped) & 0x7ff;
1181 frames -= skipped;
1182 }
f8f48b69
HG
1183 if (frames > MAX_FRAMES_PER_TICK) {
1184 frames = MAX_FRAMES_PER_TICK;
1185 }
b9dc033c 1186
f8f48b69
HG
1187 for (i = 0; i < frames; i++) {
1188 s->frame_bytes = 0;
1189 trace_usb_uhci_frame_start(s->frnum);
1190 uhci_async_validate_begin(s);
1191 uhci_process_frame(s);
1192 uhci_async_validate_end(s);
1193 /* The spec says frnum is the frame currently being processed, and
1194 * the guest must look at frnum - 1 on interrupt, so inc frnum now */
1195 s->frnum = (s->frnum + 1) & 0x7ff;
1196 s->expire_time += frame_t;
1197 }
719c130d 1198
f8f48b69 1199 /* Complete the previous frame(s) */
719c130d
HG
1200 if (s->pending_int_mask) {
1201 s->status2 |= s->pending_int_mask;
1202 s->status |= UHCI_STS_USBINT;
1203 uhci_update_irq(s);
1204 }
1205 s->pending_int_mask = 0;
1206
bc72ad67 1207 timer_mod(s->frame_timer, t_now + frame_t);
bb36d470
FB
1208}
1209
a03f66e4 1210static const MemoryRegionOps uhci_ioport_ops = {
89eb147c
GH
1211 .read = uhci_port_read,
1212 .write = uhci_port_write,
1213 .valid.min_access_size = 1,
1214 .valid.max_access_size = 4,
1215 .impl.min_access_size = 2,
1216 .impl.max_access_size = 2,
1217 .endianness = DEVICE_LITTLE_ENDIAN,
a03f66e4 1218};
bb36d470 1219
0d86d2be
GH
1220static USBPortOps uhci_port_ops = {
1221 .attach = uhci_attach,
618c169b 1222 .detach = uhci_detach,
4706ab6c 1223 .child_detach = uhci_child_detach,
9159f679 1224 .wakeup = uhci_wakeup,
13a9a0d3 1225 .complete = uhci_async_complete,
0d86d2be
GH
1226};
1227
07771f6f 1228static USBBusOps uhci_bus_ops = {
07771f6f
GH
1229};
1230
dc638fad 1231static int usb_uhci_common_initfn(PCIDevice *dev)
bb36d470 1232{
973002c1 1233 PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(dev);
8f3f90b0 1234 UHCIPCIDeviceClass *u = container_of(pc, UHCIPCIDeviceClass, parent_class);
dc638fad 1235 UHCIState *s = DO_UPCAST(UHCIState, dev, dev);
6cf9b6f1 1236 uint8_t *pci_conf = s->dev.config;
bb36d470
FB
1237 int i;
1238
db579e9e 1239 pci_conf[PCI_CLASS_PROG] = 0x00;
db579e9e 1240 /* TODO: reset value should be 0. */
e59d33a7 1241 pci_conf[USB_SBRN] = USB_RELEASE_1; // release number
3b46e624 1242
8f3f90b0 1243 s->irq_pin = u->info.irq_pin;
973002c1
GH
1244 pci_config_set_interrupt_pin(pci_conf, s->irq_pin + 1);
1245
35e4977f
HG
1246 if (s->masterbus) {
1247 USBPort *ports[NB_PORTS];
1248 for(i = 0; i < NB_PORTS; i++) {
1249 ports[i] = &s->ports[i].port;
1250 }
1251 if (usb_register_companion(s->masterbus, ports, NB_PORTS,
1252 s->firstport, s, &uhci_port_ops,
1253 USB_SPEED_MASK_LOW | USB_SPEED_MASK_FULL) != 0) {
1254 return -1;
1255 }
1256 } else {
c889b3a5 1257 usb_bus_new(&s->bus, sizeof(s->bus), &uhci_bus_ops, DEVICE(dev));
35e4977f
HG
1258 for (i = 0; i < NB_PORTS; i++) {
1259 usb_register_port(&s->bus, &s->ports[i].port, s, i, &uhci_port_ops,
1260 USB_SPEED_MASK_LOW | USB_SPEED_MASK_FULL);
1261 }
bb36d470 1262 }
9a16c595 1263 s->bh = qemu_bh_new(uhci_bh, s);
bc72ad67 1264 s->frame_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, uhci_frame_timer, s);
64e58fe5 1265 s->num_ports_vmstate = NB_PORTS;
f8af1e88 1266 QTAILQ_INIT(&s->queues);
bb36d470 1267
a08d4367 1268 qemu_register_reset(uhci_reset, s);
bb36d470 1269
22fc860b
PB
1270 memory_region_init_io(&s->io_bar, OBJECT(s), &uhci_ioport_ops, s,
1271 "uhci", 0x20);
1272
38ca0f6d
PB
1273 /* Use region 4 for consistency with real hardware. BSD guests seem
1274 to rely on this. */
e824b2cc 1275 pci_register_bar(&s->dev, 4, PCI_BASE_ADDRESS_SPACE_IO, &s->io_bar);
6f382b5e 1276
6cf9b6f1 1277 return 0;
bb36d470 1278}
afcc3cdf 1279
30235a54
HC
1280static int usb_uhci_vt82c686b_initfn(PCIDevice *dev)
1281{
1282 UHCIState *s = DO_UPCAST(UHCIState, dev, dev);
1283 uint8_t *pci_conf = s->dev.config;
1284
30235a54
HC
1285 /* USB misc control 1/2 */
1286 pci_set_long(pci_conf + 0x40,0x00001000);
1287 /* PM capability */
1288 pci_set_long(pci_conf + 0x80,0x00020001);
1289 /* USB legacy support */
1290 pci_set_long(pci_conf + 0xc0,0x00002000);
1291
dc638fad 1292 return usb_uhci_common_initfn(dev);
30235a54
HC
1293}
1294
f90c2bcd 1295static void usb_uhci_exit(PCIDevice *dev)
a03f66e4
AK
1296{
1297 UHCIState *s = DO_UPCAST(UHCIState, dev, dev);
1298
1299 memory_region_destroy(&s->io_bar);
a03f66e4
AK
1300}
1301
1b5a7570
GH
1302static Property uhci_properties[] = {
1303 DEFINE_PROP_STRING("masterbus", UHCIState, masterbus),
1304 DEFINE_PROP_UINT32("firstport", UHCIState, firstport, 0),
40141d12 1305 DEFINE_PROP_UINT32("bandwidth", UHCIState, frame_bandwidth, 1280),
9fdf7027 1306 DEFINE_PROP_UINT32("maxframes", UHCIState, maxframes, 128),
1b5a7570
GH
1307 DEFINE_PROP_END_OF_LIST(),
1308};
1309
2c2e8525 1310static void uhci_class_init(ObjectClass *klass, void *data)
40021f08 1311{
39bffca2 1312 DeviceClass *dc = DEVICE_CLASS(klass);
40021f08 1313 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
8f3f90b0 1314 UHCIPCIDeviceClass *u = container_of(k, UHCIPCIDeviceClass, parent_class);
2c2e8525
GH
1315 UHCIInfo *info = data;
1316
1317 k->init = info->initfn ? info->initfn : usb_uhci_common_initfn;
1318 k->exit = info->unplug ? usb_uhci_exit : NULL;
1319 k->vendor_id = info->vendor_id;
1320 k->device_id = info->device_id;
1321 k->revision = info->revision;
1322 k->class_id = PCI_CLASS_SERIAL_USB;
6c2d1c32 1323 k->no_hotplug = 1;
39bffca2
AL
1324 dc->vmsd = &vmstate_uhci;
1325 dc->props = uhci_properties;
125ee0ed 1326 set_bit(DEVICE_CATEGORY_USB, dc->categories);
8f3f90b0 1327 u->info = *info;
40021f08
AL
1328}
1329
2c2e8525
GH
1330static UHCIInfo uhci_info[] = {
1331 {
1332 .name = "piix3-usb-uhci",
1333 .vendor_id = PCI_VENDOR_ID_INTEL,
1334 .device_id = PCI_DEVICE_ID_INTEL_82371SB_2,
1335 .revision = 0x01,
8f3f90b0 1336 .irq_pin = 3,
2c2e8525
GH
1337 .unplug = true,
1338 },{
1339 .name = "piix4-usb-uhci",
1340 .vendor_id = PCI_VENDOR_ID_INTEL,
1341 .device_id = PCI_DEVICE_ID_INTEL_82371AB_2,
1342 .revision = 0x01,
8f3f90b0 1343 .irq_pin = 3,
2c2e8525
GH
1344 .unplug = true,
1345 },{
1346 .name = "vt82c686b-usb-uhci",
1347 .vendor_id = PCI_VENDOR_ID_VIA,
1348 .device_id = PCI_DEVICE_ID_VIA_UHCI,
1349 .revision = 0x01,
8f3f90b0 1350 .irq_pin = 3,
2c2e8525
GH
1351 .initfn = usb_uhci_vt82c686b_initfn,
1352 .unplug = true,
1353 },{
74625ea2 1354 .name = "ich9-usb-uhci1", /* 00:1d.0 */
2c2e8525
GH
1355 .vendor_id = PCI_VENDOR_ID_INTEL,
1356 .device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI1,
1357 .revision = 0x03,
8f3f90b0 1358 .irq_pin = 0,
2c2e8525
GH
1359 .unplug = false,
1360 },{
74625ea2 1361 .name = "ich9-usb-uhci2", /* 00:1d.1 */
2c2e8525
GH
1362 .vendor_id = PCI_VENDOR_ID_INTEL,
1363 .device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI2,
1364 .revision = 0x03,
8f3f90b0 1365 .irq_pin = 1,
2c2e8525
GH
1366 .unplug = false,
1367 },{
74625ea2 1368 .name = "ich9-usb-uhci3", /* 00:1d.2 */
2c2e8525
GH
1369 .vendor_id = PCI_VENDOR_ID_INTEL,
1370 .device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI3,
1371 .revision = 0x03,
8f3f90b0 1372 .irq_pin = 2,
2c2e8525 1373 .unplug = false,
74625ea2
GH
1374 },{
1375 .name = "ich9-usb-uhci4", /* 00:1a.0 */
1376 .vendor_id = PCI_VENDOR_ID_INTEL,
1377 .device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI4,
1378 .revision = 0x03,
1379 .irq_pin = 0,
1380 .unplug = false,
1381 },{
1382 .name = "ich9-usb-uhci5", /* 00:1a.1 */
1383 .vendor_id = PCI_VENDOR_ID_INTEL,
1384 .device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI5,
1385 .revision = 0x03,
1386 .irq_pin = 1,
1387 .unplug = false,
1388 },{
1389 .name = "ich9-usb-uhci6", /* 00:1a.2 */
1390 .vendor_id = PCI_VENDOR_ID_INTEL,
1391 .device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI6,
1392 .revision = 0x03,
1393 .irq_pin = 2,
1394 .unplug = false,
2c2e8525 1395 }
6cf9b6f1 1396};
afcc3cdf 1397
83f7d43a 1398static void uhci_register_types(void)
6cf9b6f1 1399{
2c2e8525
GH
1400 TypeInfo uhci_type_info = {
1401 .parent = TYPE_PCI_DEVICE,
1402 .instance_size = sizeof(UHCIState),
8f3f90b0 1403 .class_size = sizeof(UHCIPCIDeviceClass),
2c2e8525
GH
1404 .class_init = uhci_class_init,
1405 };
1406 int i;
1407
1408 for (i = 0; i < ARRAY_SIZE(uhci_info); i++) {
1409 uhci_type_info.name = uhci_info[i].name;
1410 uhci_type_info.class_data = uhci_info + i;
1411 type_register(&uhci_type_info);
1412 }
6cf9b6f1 1413}
83f7d43a
AF
1414
1415type_init(uhci_register_types)