]> git.proxmox.com Git - qemu.git/blame - hw/usb/hcd-uhci.c
uhci: tracing support
[qemu.git] / hw / usb / hcd-uhci.c
CommitLineData
bb36d470
FB
1/*
2 * USB UHCI controller emulation
5fafdf24 3 *
bb36d470 4 * Copyright (c) 2005 Fabrice Bellard
5fafdf24 5 *
54f254f9
AL
6 * Copyright (c) 2008 Max Krasnyansky
7 * Magor rewrite of the UHCI data structures parser and frame processor
8 * Support for fully async operation and multiple outstanding transactions
9 *
bb36d470
FB
10 * Permission is hereby granted, free of charge, to any person obtaining a copy
11 * of this software and associated documentation files (the "Software"), to deal
12 * in the Software without restriction, including without limitation the rights
13 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
14 * copies of the Software, and to permit persons to whom the Software is
15 * furnished to do so, subject to the following conditions:
16 *
17 * The above copyright notice and this permission notice shall be included in
18 * all copies or substantial portions of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
21 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
22 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
23 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
24 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
25 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
26 * THE SOFTWARE.
27 */
f1ae32a1
GH
28#include "hw/hw.h"
29#include "hw/usb.h"
30#include "hw/pci.h"
87ecb68b 31#include "qemu-timer.h"
4f4321c1 32#include "iov.h"
df5e66ee 33#include "dma.h"
50dcc0f8 34#include "trace.h"
bb36d470
FB
35
36//#define DEBUG
54f254f9 37//#define DEBUG_DUMP_DATA
bb36d470 38
96217e31
TS
39#define UHCI_CMD_FGR (1 << 4)
40#define UHCI_CMD_EGSM (1 << 3)
bb36d470
FB
41#define UHCI_CMD_GRESET (1 << 2)
42#define UHCI_CMD_HCRESET (1 << 1)
43#define UHCI_CMD_RS (1 << 0)
44
45#define UHCI_STS_HCHALTED (1 << 5)
46#define UHCI_STS_HCPERR (1 << 4)
47#define UHCI_STS_HSERR (1 << 3)
48#define UHCI_STS_RD (1 << 2)
49#define UHCI_STS_USBERR (1 << 1)
50#define UHCI_STS_USBINT (1 << 0)
51
52#define TD_CTRL_SPD (1 << 29)
53#define TD_CTRL_ERROR_SHIFT 27
54#define TD_CTRL_IOS (1 << 25)
55#define TD_CTRL_IOC (1 << 24)
56#define TD_CTRL_ACTIVE (1 << 23)
57#define TD_CTRL_STALL (1 << 22)
58#define TD_CTRL_BABBLE (1 << 20)
59#define TD_CTRL_NAK (1 << 19)
60#define TD_CTRL_TIMEOUT (1 << 18)
61
9159f679 62#define UHCI_PORT_SUSPEND (1 << 12)
bb36d470
FB
63#define UHCI_PORT_RESET (1 << 9)
64#define UHCI_PORT_LSDA (1 << 8)
9159f679 65#define UHCI_PORT_RD (1 << 6)
bb36d470
FB
66#define UHCI_PORT_ENC (1 << 3)
67#define UHCI_PORT_EN (1 << 2)
68#define UHCI_PORT_CSC (1 << 1)
69#define UHCI_PORT_CCS (1 << 0)
70
9159f679
GH
71#define UHCI_PORT_READ_ONLY (0x1bb)
72#define UHCI_PORT_WRITE_CLEAR (UHCI_PORT_CSC | UHCI_PORT_ENC)
73
bb36d470
FB
74#define FRAME_TIMER_FREQ 1000
75
3200d108 76#define FRAME_MAX_LOOPS 256
bb36d470
FB
77
78#define NB_PORTS 2
79
7b5a44c5 80typedef struct UHCIState UHCIState;
f8af1e88
GH
81typedef struct UHCIAsync UHCIAsync;
82typedef struct UHCIQueue UHCIQueue;
7b5a44c5 83
54f254f9
AL
84/*
85 * Pending async transaction.
86 * 'packet' must be the first field because completion
87 * handler does "(UHCIAsync *) pkt" cast.
88 */
f8af1e88
GH
89
90struct UHCIAsync {
54f254f9 91 USBPacket packet;
df5e66ee 92 QEMUSGList sgl;
f8af1e88 93 UHCIQueue *queue;
ddf6583f 94 QTAILQ_ENTRY(UHCIAsync) next;
54f254f9 95 uint32_t td;
8e65b7c0 96 uint8_t isoc;
54f254f9 97 uint8_t done;
f8af1e88
GH
98};
99
100struct UHCIQueue {
101 uint32_t token;
102 UHCIState *uhci;
103 QTAILQ_ENTRY(UHCIQueue) next;
104 QTAILQ_HEAD(, UHCIAsync) asyncs;
105 int8_t valid;
106};
54f254f9 107
bb36d470
FB
108typedef struct UHCIPort {
109 USBPort port;
110 uint16_t ctrl;
bb36d470
FB
111} UHCIPort;
112
7b5a44c5 113struct UHCIState {
bb36d470 114 PCIDevice dev;
a03f66e4 115 MemoryRegion io_bar;
35e4977f 116 USBBus bus; /* Note unused when we're a companion controller */
bb36d470
FB
117 uint16_t cmd; /* cmd register */
118 uint16_t status;
119 uint16_t intr; /* interrupt enable register */
120 uint16_t frnum; /* frame number */
121 uint32_t fl_base_addr; /* frame list base address */
122 uint8_t sof_timing;
123 uint8_t status2; /* bit 0 and 1 are used to generate UHCI_STS_USBINT */
8e65b7c0 124 int64_t expire_time;
bb36d470
FB
125 QEMUTimer *frame_timer;
126 UHCIPort ports[NB_PORTS];
4d611c9a
PB
127
128 /* Interrupts that should be raised at the end of the current frame. */
129 uint32_t pending_int_mask;
54f254f9
AL
130
131 /* Active packets */
f8af1e88 132 QTAILQ_HEAD(, UHCIQueue) queues;
64e58fe5 133 uint8_t num_ports_vmstate;
35e4977f
HG
134
135 /* Properties */
136 char *masterbus;
137 uint32_t firstport;
7b5a44c5 138};
bb36d470
FB
139
140typedef struct UHCI_TD {
141 uint32_t link;
142 uint32_t ctrl; /* see TD_CTRL_xxx */
143 uint32_t token;
144 uint32_t buffer;
145} UHCI_TD;
146
147typedef struct UHCI_QH {
148 uint32_t link;
149 uint32_t el_link;
150} UHCI_QH;
151
f8af1e88
GH
152static inline int32_t uhci_queue_token(UHCI_TD *td)
153{
154 /* covers ep, dev, pid -> identifies the endpoint */
155 return td->token & 0x7ffff;
156}
157
158static UHCIQueue *uhci_queue_get(UHCIState *s, UHCI_TD *td)
159{
160 uint32_t token = uhci_queue_token(td);
161 UHCIQueue *queue;
162
163 QTAILQ_FOREACH(queue, &s->queues, next) {
164 if (queue->token == token) {
165 return queue;
166 }
167 }
168
169 queue = g_new0(UHCIQueue, 1);
170 queue->uhci = s;
171 queue->token = token;
172 QTAILQ_INIT(&queue->asyncs);
173 QTAILQ_INSERT_HEAD(&s->queues, queue, next);
50dcc0f8 174 trace_usb_uhci_queue_add(queue->token);
f8af1e88
GH
175 return queue;
176}
177
178static void uhci_queue_free(UHCIQueue *queue)
179{
180 UHCIState *s = queue->uhci;
181
50dcc0f8 182 trace_usb_uhci_queue_del(queue->token);
f8af1e88
GH
183 QTAILQ_REMOVE(&s->queues, queue, next);
184 g_free(queue);
185}
186
16ce543e 187static UHCIAsync *uhci_async_alloc(UHCIQueue *queue, uint32_t addr)
54f254f9 188{
326700e3 189 UHCIAsync *async = g_new0(UHCIAsync, 1);
487414f1 190
f8af1e88 191 async->queue = queue;
16ce543e 192 async->td = addr;
4f4321c1 193 usb_packet_init(&async->packet);
f8af1e88 194 pci_dma_sglist_init(&async->sgl, &queue->uhci->dev, 1);
50dcc0f8 195 trace_usb_uhci_packet_add(async->queue->token, async->td);
54f254f9
AL
196
197 return async;
198}
199
f8af1e88 200static void uhci_async_free(UHCIAsync *async)
54f254f9 201{
50dcc0f8 202 trace_usb_uhci_packet_del(async->queue->token, async->td);
4f4321c1 203 usb_packet_cleanup(&async->packet);
df5e66ee 204 qemu_sglist_destroy(&async->sgl);
7267c094 205 g_free(async);
54f254f9
AL
206}
207
f8af1e88 208static void uhci_async_link(UHCIAsync *async)
54f254f9 209{
f8af1e88
GH
210 UHCIQueue *queue = async->queue;
211 QTAILQ_INSERT_TAIL(&queue->asyncs, async, next);
50dcc0f8 212 trace_usb_uhci_packet_link_async(async->queue->token, async->td);
54f254f9
AL
213}
214
f8af1e88 215static void uhci_async_unlink(UHCIAsync *async)
54f254f9 216{
f8af1e88
GH
217 UHCIQueue *queue = async->queue;
218 QTAILQ_REMOVE(&queue->asyncs, async, next);
50dcc0f8 219 trace_usb_uhci_packet_unlink_async(async->queue->token, async->td);
54f254f9
AL
220}
221
f8af1e88 222static void uhci_async_cancel(UHCIAsync *async)
54f254f9 223{
50dcc0f8 224 trace_usb_uhci_packet_cancel(async->queue->token, async->td, async->done);
54f254f9
AL
225 if (!async->done)
226 usb_cancel_packet(&async->packet);
f8af1e88 227 uhci_async_free(async);
54f254f9
AL
228}
229
230/*
231 * Mark all outstanding async packets as invalid.
232 * This is used for canceling them when TDs are removed by the HCD.
233 */
f8af1e88 234static void uhci_async_validate_begin(UHCIState *s)
54f254f9 235{
f8af1e88 236 UHCIQueue *queue;
54f254f9 237
f8af1e88
GH
238 QTAILQ_FOREACH(queue, &s->queues, next) {
239 queue->valid--;
54f254f9 240 }
54f254f9
AL
241}
242
243/*
244 * Cancel async packets that are no longer valid
245 */
246static void uhci_async_validate_end(UHCIState *s)
247{
f8af1e88
GH
248 UHCIQueue *queue, *n;
249 UHCIAsync *async;
54f254f9 250
f8af1e88
GH
251 QTAILQ_FOREACH_SAFE(queue, &s->queues, next, n) {
252 if (queue->valid > 0) {
54f254f9
AL
253 continue;
254 }
f8af1e88
GH
255 while (!QTAILQ_EMPTY(&queue->asyncs)) {
256 async = QTAILQ_FIRST(&queue->asyncs);
257 uhci_async_unlink(async);
258 uhci_async_cancel(async);
259 }
260 uhci_queue_free(queue);
54f254f9
AL
261 }
262}
263
07771f6f
GH
264static void uhci_async_cancel_device(UHCIState *s, USBDevice *dev)
265{
f8af1e88 266 UHCIQueue *queue;
07771f6f
GH
267 UHCIAsync *curr, *n;
268
f8af1e88
GH
269 QTAILQ_FOREACH(queue, &s->queues, next) {
270 QTAILQ_FOREACH_SAFE(curr, &queue->asyncs, next, n) {
271 if (!usb_packet_is_inflight(&curr->packet) ||
272 curr->packet.ep->dev != dev) {
273 continue;
274 }
275 uhci_async_unlink(curr);
276 uhci_async_cancel(curr);
07771f6f 277 }
07771f6f
GH
278 }
279}
280
54f254f9
AL
281static void uhci_async_cancel_all(UHCIState *s)
282{
f8af1e88 283 UHCIQueue *queue;
ddf6583f 284 UHCIAsync *curr, *n;
54f254f9 285
f8af1e88
GH
286 QTAILQ_FOREACH(queue, &s->queues, next) {
287 QTAILQ_FOREACH_SAFE(curr, &queue->asyncs, next, n) {
288 uhci_async_unlink(curr);
289 uhci_async_cancel(curr);
290 }
60f8afcb 291 uhci_queue_free(queue);
54f254f9 292 }
54f254f9
AL
293}
294
f8af1e88 295static UHCIAsync *uhci_async_find_td(UHCIState *s, uint32_t addr, UHCI_TD *td)
54f254f9 296{
f8af1e88
GH
297 uint32_t token = uhci_queue_token(td);
298 UHCIQueue *queue;
ddf6583f 299 UHCIAsync *async;
e8ee3c72 300
f8af1e88
GH
301 QTAILQ_FOREACH(queue, &s->queues, next) {
302 if (queue->token == token) {
303 break;
54f254f9 304 }
f8af1e88
GH
305 }
306 if (queue == NULL) {
307 return NULL;
54f254f9 308 }
e8ee3c72 309
f8af1e88
GH
310 QTAILQ_FOREACH(async, &queue->asyncs, next) {
311 if (async->td == addr) {
312 return async;
313 }
314 }
e8ee3c72 315
f8af1e88 316 return NULL;
54f254f9
AL
317}
318
bb36d470
FB
319static void uhci_update_irq(UHCIState *s)
320{
321 int level;
322 if (((s->status2 & 1) && (s->intr & (1 << 2))) ||
323 ((s->status2 & 2) && (s->intr & (1 << 3))) ||
324 ((s->status & UHCI_STS_USBERR) && (s->intr & (1 << 0))) ||
325 ((s->status & UHCI_STS_RD) && (s->intr & (1 << 1))) ||
326 (s->status & UHCI_STS_HSERR) ||
327 (s->status & UHCI_STS_HCPERR)) {
328 level = 1;
329 } else {
330 level = 0;
331 }
d537cf6c 332 qemu_set_irq(s->dev.irq[3], level);
bb36d470
FB
333}
334
c8075ac3 335static void uhci_reset(void *opaque)
bb36d470 336{
c8075ac3 337 UHCIState *s = opaque;
bb36d470
FB
338 uint8_t *pci_conf;
339 int i;
340 UHCIPort *port;
341
50dcc0f8 342 trace_usb_uhci_reset();
6f382b5e 343
bb36d470
FB
344 pci_conf = s->dev.config;
345
346 pci_conf[0x6a] = 0x01; /* usb clock */
347 pci_conf[0x6b] = 0x00;
348 s->cmd = 0;
349 s->status = 0;
350 s->status2 = 0;
351 s->intr = 0;
352 s->fl_base_addr = 0;
353 s->sof_timing = 64;
54f254f9 354
bb36d470
FB
355 for(i = 0; i < NB_PORTS; i++) {
356 port = &s->ports[i];
357 port->ctrl = 0x0080;
891fb2cd 358 if (port->port.dev && port->port.dev->attached) {
d28f4e2d 359 usb_port_reset(&port->port);
618c169b 360 }
bb36d470 361 }
54f254f9
AL
362
363 uhci_async_cancel_all(s);
bb36d470
FB
364}
365
817afc61 366static void uhci_pre_save(void *opaque)
b9dc033c
AZ
367{
368 UHCIState *s = opaque;
b9dc033c 369
6f382b5e 370 uhci_async_cancel_all(s);
b9dc033c
AZ
371}
372
817afc61
JQ
373static const VMStateDescription vmstate_uhci_port = {
374 .name = "uhci port",
375 .version_id = 1,
376 .minimum_version_id = 1,
377 .minimum_version_id_old = 1,
378 .fields = (VMStateField []) {
379 VMSTATE_UINT16(ctrl, UHCIPort),
380 VMSTATE_END_OF_LIST()
381 }
382};
383
384static const VMStateDescription vmstate_uhci = {
385 .name = "uhci",
6881dd5f 386 .version_id = 2,
817afc61
JQ
387 .minimum_version_id = 1,
388 .minimum_version_id_old = 1,
389 .pre_save = uhci_pre_save,
390 .fields = (VMStateField []) {
391 VMSTATE_PCI_DEVICE(dev, UHCIState),
392 VMSTATE_UINT8_EQUAL(num_ports_vmstate, UHCIState),
393 VMSTATE_STRUCT_ARRAY(ports, UHCIState, NB_PORTS, 1,
394 vmstate_uhci_port, UHCIPort),
395 VMSTATE_UINT16(cmd, UHCIState),
396 VMSTATE_UINT16(status, UHCIState),
397 VMSTATE_UINT16(intr, UHCIState),
398 VMSTATE_UINT16(frnum, UHCIState),
399 VMSTATE_UINT32(fl_base_addr, UHCIState),
400 VMSTATE_UINT8(sof_timing, UHCIState),
401 VMSTATE_UINT8(status2, UHCIState),
402 VMSTATE_TIMER(frame_timer, UHCIState),
6881dd5f 403 VMSTATE_INT64_V(expire_time, UHCIState, 2),
817afc61
JQ
404 VMSTATE_END_OF_LIST()
405 }
406};
b9dc033c 407
bb36d470
FB
408static void uhci_ioport_writeb(void *opaque, uint32_t addr, uint32_t val)
409{
410 UHCIState *s = opaque;
3b46e624 411
bb36d470
FB
412 addr &= 0x1f;
413 switch(addr) {
414 case 0x0c:
415 s->sof_timing = val;
416 break;
417 }
418}
419
420static uint32_t uhci_ioport_readb(void *opaque, uint32_t addr)
421{
422 UHCIState *s = opaque;
423 uint32_t val;
424
425 addr &= 0x1f;
426 switch(addr) {
427 case 0x0c:
428 val = s->sof_timing;
d80cfb3f 429 break;
bb36d470
FB
430 default:
431 val = 0xff;
432 break;
433 }
434 return val;
435}
436
437static void uhci_ioport_writew(void *opaque, uint32_t addr, uint32_t val)
438{
439 UHCIState *s = opaque;
3b46e624 440
bb36d470 441 addr &= 0x1f;
50dcc0f8 442 trace_usb_uhci_mmio_writew(addr, val);
54f254f9 443
bb36d470
FB
444 switch(addr) {
445 case 0x00:
446 if ((val & UHCI_CMD_RS) && !(s->cmd & UHCI_CMD_RS)) {
447 /* start frame processing */
50dcc0f8 448 trace_usb_uhci_schedule_start();
94cc916a
GH
449 s->expire_time = qemu_get_clock_ns(vm_clock) +
450 (get_ticks_per_sec() / FRAME_TIMER_FREQ);
74475455 451 qemu_mod_timer(s->frame_timer, qemu_get_clock_ns(vm_clock));
52328140 452 s->status &= ~UHCI_STS_HCHALTED;
467d409f 453 } else if (!(val & UHCI_CMD_RS)) {
52328140 454 s->status |= UHCI_STS_HCHALTED;
bb36d470
FB
455 }
456 if (val & UHCI_CMD_GRESET) {
457 UHCIPort *port;
bb36d470
FB
458 int i;
459
460 /* send reset on the USB bus */
461 for(i = 0; i < NB_PORTS; i++) {
462 port = &s->ports[i];
d28f4e2d 463 usb_device_reset(port->port.dev);
bb36d470
FB
464 }
465 uhci_reset(s);
466 return;
467 }
5e9ab4c4 468 if (val & UHCI_CMD_HCRESET) {
bb36d470
FB
469 uhci_reset(s);
470 return;
471 }
472 s->cmd = val;
473 break;
474 case 0x02:
475 s->status &= ~val;
476 /* XXX: the chip spec is not coherent, so we add a hidden
477 register to distinguish between IOC and SPD */
478 if (val & UHCI_STS_USBINT)
479 s->status2 = 0;
480 uhci_update_irq(s);
481 break;
482 case 0x04:
483 s->intr = val;
484 uhci_update_irq(s);
485 break;
486 case 0x06:
487 if (s->status & UHCI_STS_HCHALTED)
488 s->frnum = val & 0x7ff;
489 break;
490 case 0x10 ... 0x1f:
491 {
492 UHCIPort *port;
493 USBDevice *dev;
494 int n;
495
496 n = (addr >> 1) & 7;
497 if (n >= NB_PORTS)
498 return;
499 port = &s->ports[n];
a594cfbf 500 dev = port->port.dev;
891fb2cd 501 if (dev && dev->attached) {
bb36d470 502 /* port reset */
5fafdf24 503 if ( (val & UHCI_PORT_RESET) &&
bb36d470 504 !(port->ctrl & UHCI_PORT_RESET) ) {
d28f4e2d 505 usb_device_reset(dev);
bb36d470
FB
506 }
507 }
9159f679
GH
508 port->ctrl &= UHCI_PORT_READ_ONLY;
509 port->ctrl |= (val & ~UHCI_PORT_READ_ONLY);
bb36d470 510 /* some bits are reset when a '1' is written to them */
9159f679 511 port->ctrl &= ~(val & UHCI_PORT_WRITE_CLEAR);
bb36d470
FB
512 }
513 break;
514 }
515}
516
517static uint32_t uhci_ioport_readw(void *opaque, uint32_t addr)
518{
519 UHCIState *s = opaque;
520 uint32_t val;
521
522 addr &= 0x1f;
523 switch(addr) {
524 case 0x00:
525 val = s->cmd;
526 break;
527 case 0x02:
528 val = s->status;
529 break;
530 case 0x04:
531 val = s->intr;
532 break;
533 case 0x06:
534 val = s->frnum;
535 break;
536 case 0x10 ... 0x1f:
537 {
538 UHCIPort *port;
539 int n;
540 n = (addr >> 1) & 7;
5fafdf24 541 if (n >= NB_PORTS)
bb36d470
FB
542 goto read_default;
543 port = &s->ports[n];
544 val = port->ctrl;
545 }
546 break;
547 default:
548 read_default:
549 val = 0xff7f; /* disabled port */
550 break;
551 }
54f254f9 552
50dcc0f8 553 trace_usb_uhci_mmio_readw(addr, val);
54f254f9 554
bb36d470
FB
555 return val;
556}
557
558static void uhci_ioport_writel(void *opaque, uint32_t addr, uint32_t val)
559{
560 UHCIState *s = opaque;
561
562 addr &= 0x1f;
50dcc0f8 563 trace_usb_uhci_mmio_writel(addr, val);
54f254f9 564
bb36d470
FB
565 switch(addr) {
566 case 0x08:
567 s->fl_base_addr = val & ~0xfff;
568 break;
569 }
570}
571
572static uint32_t uhci_ioport_readl(void *opaque, uint32_t addr)
573{
574 UHCIState *s = opaque;
575 uint32_t val;
576
577 addr &= 0x1f;
578 switch(addr) {
579 case 0x08:
580 val = s->fl_base_addr;
581 break;
582 default:
583 val = 0xffffffff;
584 break;
585 }
50dcc0f8 586 trace_usb_uhci_mmio_readl(addr, val);
bb36d470
FB
587 return val;
588}
589
96217e31
TS
590/* signal resume if controller suspended */
591static void uhci_resume (void *opaque)
592{
593 UHCIState *s = (UHCIState *)opaque;
594
595 if (!s)
596 return;
597
598 if (s->cmd & UHCI_CMD_EGSM) {
599 s->cmd |= UHCI_CMD_FGR;
600 s->status |= UHCI_STS_RD;
601 uhci_update_irq(s);
602 }
603}
604
618c169b 605static void uhci_attach(USBPort *port1)
bb36d470
FB
606{
607 UHCIState *s = port1->opaque;
608 UHCIPort *port = &s->ports[port1->index];
609
618c169b
GH
610 /* set connect status */
611 port->ctrl |= UHCI_PORT_CCS | UHCI_PORT_CSC;
61064870 612
618c169b
GH
613 /* update speed */
614 if (port->port.dev->speed == USB_SPEED_LOW) {
615 port->ctrl |= UHCI_PORT_LSDA;
bb36d470 616 } else {
618c169b
GH
617 port->ctrl &= ~UHCI_PORT_LSDA;
618 }
96217e31 619
618c169b
GH
620 uhci_resume(s);
621}
96217e31 622
618c169b
GH
623static void uhci_detach(USBPort *port1)
624{
625 UHCIState *s = port1->opaque;
626 UHCIPort *port = &s->ports[port1->index];
627
4706ab6c
HG
628 uhci_async_cancel_device(s, port1->dev);
629
618c169b
GH
630 /* set connect status */
631 if (port->ctrl & UHCI_PORT_CCS) {
632 port->ctrl &= ~UHCI_PORT_CCS;
633 port->ctrl |= UHCI_PORT_CSC;
bb36d470 634 }
618c169b
GH
635 /* disable port */
636 if (port->ctrl & UHCI_PORT_EN) {
637 port->ctrl &= ~UHCI_PORT_EN;
638 port->ctrl |= UHCI_PORT_ENC;
639 }
640
641 uhci_resume(s);
bb36d470
FB
642}
643
4706ab6c
HG
644static void uhci_child_detach(USBPort *port1, USBDevice *child)
645{
646 UHCIState *s = port1->opaque;
647
648 uhci_async_cancel_device(s, child);
649}
650
d47e59b8 651static void uhci_wakeup(USBPort *port1)
9159f679 652{
d47e59b8
HG
653 UHCIState *s = port1->opaque;
654 UHCIPort *port = &s->ports[port1->index];
9159f679
GH
655
656 if (port->ctrl & UHCI_PORT_SUSPEND && !(port->ctrl & UHCI_PORT_RD)) {
657 port->ctrl |= UHCI_PORT_RD;
658 uhci_resume(s);
659 }
660}
661
461700c1 662static USBDevice *uhci_find_device(UHCIState *s, uint8_t addr)
bb36d470 663{
461700c1
GH
664 USBDevice *dev;
665 int i;
54f254f9 666
461700c1 667 for (i = 0; i < NB_PORTS; i++) {
54f254f9 668 UHCIPort *port = &s->ports[i];
461700c1
GH
669 if (!(port->ctrl & UHCI_PORT_EN)) {
670 continue;
671 }
672 dev = usb_find_device(&port->port, addr);
673 if (dev != NULL) {
674 return dev;
891fb2cd 675 }
bb36d470 676 }
461700c1 677 return NULL;
bb36d470
FB
678}
679
d47e59b8 680static void uhci_async_complete(USBPort *port, USBPacket *packet);
54f254f9 681static void uhci_process_frame(UHCIState *s);
4d611c9a 682
bb36d470
FB
683/* return -1 if fatal error (frame must be stopped)
684 0 if TD successful
685 1 if TD unsuccessful or inactive
686*/
54f254f9 687static int uhci_complete_td(UHCIState *s, UHCI_TD *td, UHCIAsync *async, uint32_t *int_mask)
bb36d470 688{
54f254f9 689 int len = 0, max_len, err, ret;
bb36d470 690 uint8_t pid;
bb36d470 691
54f254f9
AL
692 max_len = ((td->token >> 21) + 1) & 0x7ff;
693 pid = td->token & 0xff;
694
4f4321c1 695 ret = async->packet.result;
54f254f9 696
54f254f9
AL
697 if (td->ctrl & TD_CTRL_IOS)
698 td->ctrl &= ~TD_CTRL_ACTIVE;
bb36d470 699
54f254f9
AL
700 if (ret < 0)
701 goto out;
b9dc033c 702
4f4321c1 703 len = async->packet.result;
54f254f9
AL
704 td->ctrl = (td->ctrl & ~0x7ff) | ((len - 1) & 0x7ff);
705
706 /* The NAK bit may have been set by a previous frame, so clear it
707 here. The docs are somewhat unclear, but win2k relies on this
708 behavior. */
709 td->ctrl &= ~(TD_CTRL_ACTIVE | TD_CTRL_NAK);
5bd2c0d7
PB
710 if (td->ctrl & TD_CTRL_IOC)
711 *int_mask |= 0x01;
54f254f9
AL
712
713 if (pid == USB_TOKEN_IN) {
714 if (len > max_len) {
54f254f9
AL
715 ret = USB_RET_BABBLE;
716 goto out;
4d611c9a 717 }
b9dc033c 718
54f254f9 719 if ((td->ctrl & TD_CTRL_SPD) && len < max_len) {
bb36d470
FB
720 *int_mask |= 0x02;
721 /* short packet: do not update QH */
50dcc0f8
GH
722 trace_usb_uhci_packet_complete_shortxfer(async->queue->token,
723 async->td);
bb36d470 724 return 1;
bb36d470 725 }
54f254f9
AL
726 }
727
728 /* success */
50dcc0f8 729 trace_usb_uhci_packet_complete_success(async->queue->token, async->td);
54f254f9
AL
730 return 0;
731
732out:
733 switch(ret) {
734 case USB_RET_STALL:
735 td->ctrl |= TD_CTRL_STALL;
736 td->ctrl &= ~TD_CTRL_ACTIVE;
8656954a 737 s->status |= UHCI_STS_USBERR;
0070f095
GH
738 if (td->ctrl & TD_CTRL_IOC) {
739 *int_mask |= 0x01;
740 }
8656954a 741 uhci_update_irq(s);
50dcc0f8 742 trace_usb_uhci_packet_complete_stall(async->queue->token, async->td);
54f254f9
AL
743 return 1;
744
745 case USB_RET_BABBLE:
746 td->ctrl |= TD_CTRL_BABBLE | TD_CTRL_STALL;
747 td->ctrl &= ~TD_CTRL_ACTIVE;
8656954a 748 s->status |= UHCI_STS_USBERR;
0070f095
GH
749 if (td->ctrl & TD_CTRL_IOC) {
750 *int_mask |= 0x01;
751 }
8656954a 752 uhci_update_irq(s);
54f254f9 753 /* frame interrupted */
50dcc0f8 754 trace_usb_uhci_packet_complete_babble(async->queue->token, async->td);
54f254f9
AL
755 return -1;
756
757 case USB_RET_NAK:
758 td->ctrl |= TD_CTRL_NAK;
759 if (pid == USB_TOKEN_SETUP)
760 break;
761 return 1;
762
d61000a8 763 case USB_RET_IOERROR:
54f254f9
AL
764 case USB_RET_NODEV:
765 default:
766 break;
767 }
768
769 /* Retry the TD if error count is not zero */
770
771 td->ctrl |= TD_CTRL_TIMEOUT;
772 err = (td->ctrl >> TD_CTRL_ERROR_SHIFT) & 3;
773 if (err != 0) {
774 err--;
775 if (err == 0) {
bb36d470 776 td->ctrl &= ~TD_CTRL_ACTIVE;
54f254f9 777 s->status |= UHCI_STS_USBERR;
5bd2c0d7
PB
778 if (td->ctrl & TD_CTRL_IOC)
779 *int_mask |= 0x01;
54f254f9 780 uhci_update_irq(s);
50dcc0f8
GH
781 trace_usb_uhci_packet_complete_error(async->queue->token,
782 async->td);
bb36d470
FB
783 }
784 }
54f254f9
AL
785 td->ctrl = (td->ctrl & ~(3 << TD_CTRL_ERROR_SHIFT)) |
786 (err << TD_CTRL_ERROR_SHIFT);
787 return 1;
bb36d470
FB
788}
789
54f254f9
AL
790static int uhci_handle_td(UHCIState *s, uint32_t addr, UHCI_TD *td, uint32_t *int_mask)
791{
792 UHCIAsync *async;
5d808245 793 int len = 0, max_len;
f8af1e88 794 uint8_t pid;
079d0b7f
GH
795 USBDevice *dev;
796 USBEndpoint *ep;
54f254f9
AL
797
798 /* Is active ? */
799 if (!(td->ctrl & TD_CTRL_ACTIVE))
800 return 1;
801
f8af1e88 802 async = uhci_async_find_td(s, addr, td);
54f254f9
AL
803 if (async) {
804 /* Already submitted */
f8af1e88 805 async->queue->valid = 32;
54f254f9
AL
806
807 if (!async->done)
808 return 1;
809
f8af1e88 810 uhci_async_unlink(async);
54f254f9
AL
811 goto done;
812 }
813
814 /* Allocate new packet */
16ce543e 815 async = uhci_async_alloc(uhci_queue_get(s, td), addr);
54f254f9
AL
816 if (!async)
817 return 1;
818
8e65b7c0
DA
819 /* valid needs to be large enough to handle 10 frame delay
820 * for initial isochronous requests
821 */
f8af1e88 822 async->queue->valid = 32;
f8af1e88 823 async->isoc = td->ctrl & TD_CTRL_IOS;
54f254f9
AL
824
825 max_len = ((td->token >> 21) + 1) & 0x7ff;
826 pid = td->token & 0xff;
827
079d0b7f
GH
828 dev = uhci_find_device(s, (td->token >> 8) & 0x7f);
829 ep = usb_ep_get(dev, pid, (td->token >> 15) & 0xf);
830 usb_packet_setup(&async->packet, pid, ep);
df5e66ee
GH
831 qemu_sglist_add(&async->sgl, td->buffer, max_len);
832 usb_packet_map(&async->packet, &async->sgl);
54f254f9
AL
833
834 switch(pid) {
835 case USB_TOKEN_OUT:
836 case USB_TOKEN_SETUP:
079d0b7f 837 len = usb_handle_packet(dev, &async->packet);
5d808245
AJ
838 if (len >= 0)
839 len = max_len;
54f254f9
AL
840 break;
841
842 case USB_TOKEN_IN:
079d0b7f 843 len = usb_handle_packet(dev, &async->packet);
54f254f9
AL
844 break;
845
846 default:
847 /* invalid pid : frame interrupted */
f8af1e88 848 uhci_async_free(async);
54f254f9
AL
849 s->status |= UHCI_STS_HCPERR;
850 uhci_update_irq(s);
851 return -1;
852 }
853
5d808245 854 if (len == USB_RET_ASYNC) {
f8af1e88 855 uhci_async_link(async);
54f254f9
AL
856 return 2;
857 }
858
4f4321c1 859 async->packet.result = len;
54f254f9
AL
860
861done:
5d808245 862 len = uhci_complete_td(s, td, async, int_mask);
df5e66ee 863 usb_packet_unmap(&async->packet);
f8af1e88 864 uhci_async_free(async);
5d808245 865 return len;
54f254f9
AL
866}
867
d47e59b8 868static void uhci_async_complete(USBPort *port, USBPacket *packet)
4d611c9a 869{
7b5a44c5 870 UHCIAsync *async = container_of(packet, UHCIAsync, packet);
f8af1e88 871 UHCIState *s = async->queue->uhci;
54f254f9 872
8e65b7c0
DA
873 if (async->isoc) {
874 UHCI_TD td;
875 uint32_t link = async->td;
876 uint32_t int_mask = 0, val;
d4c4e6fd 877
9fe2fd67 878 pci_dma_read(&s->dev, link & ~0xf, &td, sizeof(td));
8e65b7c0
DA
879 le32_to_cpus(&td.link);
880 le32_to_cpus(&td.ctrl);
881 le32_to_cpus(&td.token);
882 le32_to_cpus(&td.buffer);
883
f8af1e88 884 uhci_async_unlink(async);
d4c4e6fd 885 uhci_complete_td(s, &td, async, &int_mask);
8e65b7c0 886 s->pending_int_mask |= int_mask;
54f254f9 887
8e65b7c0
DA
888 /* update the status bits of the TD */
889 val = cpu_to_le32(td.ctrl);
9fe2fd67 890 pci_dma_write(&s->dev, (link & ~0xf) + 4, &val, sizeof(val));
f8af1e88 891 uhci_async_free(async);
8e65b7c0
DA
892 } else {
893 async->done = 1;
894 uhci_process_frame(s);
895 }
54f254f9
AL
896}
897
898static int is_valid(uint32_t link)
899{
900 return (link & 1) == 0;
901}
902
903static int is_qh(uint32_t link)
904{
905 return (link & 2) != 0;
906}
907
908static int depth_first(uint32_t link)
909{
910 return (link & 4) != 0;
911}
912
913/* QH DB used for detecting QH loops */
914#define UHCI_MAX_QUEUES 128
915typedef struct {
916 uint32_t addr[UHCI_MAX_QUEUES];
917 int count;
918} QhDb;
919
920static void qhdb_reset(QhDb *db)
921{
922 db->count = 0;
923}
924
925/* Add QH to DB. Returns 1 if already present or DB is full. */
926static int qhdb_insert(QhDb *db, uint32_t addr)
927{
928 int i;
929 for (i = 0; i < db->count; i++)
930 if (db->addr[i] == addr)
931 return 1;
932
933 if (db->count >= UHCI_MAX_QUEUES)
934 return 1;
935
936 db->addr[db->count++] = addr;
937 return 0;
938}
939
5a248289
GH
940static void uhci_fill_queue(UHCIState *s, UHCI_TD *td)
941{
942 uint32_t int_mask = 0;
943 uint32_t plink = td->link;
944 uint32_t token = uhci_queue_token(td);
945 UHCI_TD ptd;
946 int ret;
947
5a248289
GH
948 while (is_valid(plink)) {
949 pci_dma_read(&s->dev, plink & ~0xf, &ptd, sizeof(ptd));
950 le32_to_cpus(&ptd.link);
951 le32_to_cpus(&ptd.ctrl);
952 le32_to_cpus(&ptd.token);
953 le32_to_cpus(&ptd.buffer);
954 if (!(ptd.ctrl & TD_CTRL_ACTIVE)) {
955 break;
956 }
957 if (uhci_queue_token(&ptd) != token) {
958 break;
959 }
50dcc0f8 960 trace_usb_uhci_td_queue(plink & ~0xf, ptd.ctrl, ptd.token);
5a248289
GH
961 ret = uhci_handle_td(s, plink, &ptd, &int_mask);
962 assert(ret == 2); /* got USB_RET_ASYNC */
963 assert(int_mask == 0);
964 plink = ptd.link;
965 }
966}
967
54f254f9
AL
968static void uhci_process_frame(UHCIState *s)
969{
970 uint32_t frame_addr, link, old_td_ctrl, val, int_mask;
3200d108 971 uint32_t curr_qh, td_count = 0, bytes_count = 0;
54f254f9 972 int cnt, ret;
4d611c9a 973 UHCI_TD td;
54f254f9
AL
974 UHCI_QH qh;
975 QhDb qhdb;
4d611c9a 976
54f254f9
AL
977 frame_addr = s->fl_base_addr + ((s->frnum & 0x3ff) << 2);
978
9fe2fd67 979 pci_dma_read(&s->dev, frame_addr, &link, 4);
54f254f9 980 le32_to_cpus(&link);
b9dc033c 981
54f254f9
AL
982 int_mask = 0;
983 curr_qh = 0;
984
985 qhdb_reset(&qhdb);
986
987 for (cnt = FRAME_MAX_LOOPS; is_valid(link) && cnt; cnt--) {
988 if (is_qh(link)) {
989 /* QH */
50dcc0f8 990 trace_usb_uhci_qh_load(link & ~0xf);
54f254f9
AL
991
992 if (qhdb_insert(&qhdb, link)) {
993 /*
994 * We're going in circles. Which is not a bug because
3200d108
GH
995 * HCD is allowed to do that as part of the BW management.
996 *
997 * Stop processing here if
998 * (a) no transaction has been done since we've been
999 * here last time, or
1000 * (b) we've reached the usb 1.1 bandwidth, which is
1001 * 1280 bytes/frame.
54f254f9 1002 */
3200d108 1003 if (td_count == 0) {
50dcc0f8 1004 trace_usb_uhci_frame_loop_stop_idle();
3200d108
GH
1005 break;
1006 } else if (bytes_count >= 1280) {
50dcc0f8 1007 trace_usb_uhci_frame_loop_stop_bandwidth();
3200d108
GH
1008 break;
1009 } else {
50dcc0f8 1010 trace_usb_uhci_frame_loop_continue();
3200d108
GH
1011 td_count = 0;
1012 qhdb_reset(&qhdb);
1013 qhdb_insert(&qhdb, link);
1014 }
54f254f9
AL
1015 }
1016
9fe2fd67 1017 pci_dma_read(&s->dev, link & ~0xf, &qh, sizeof(qh));
54f254f9
AL
1018 le32_to_cpus(&qh.link);
1019 le32_to_cpus(&qh.el_link);
1020
54f254f9
AL
1021 if (!is_valid(qh.el_link)) {
1022 /* QH w/o elements */
1023 curr_qh = 0;
1024 link = qh.link;
1025 } else {
1026 /* QH with elements */
1027 curr_qh = link;
1028 link = qh.el_link;
1029 }
1030 continue;
1031 }
1032
1033 /* TD */
9fe2fd67 1034 pci_dma_read(&s->dev, link & ~0xf, &td, sizeof(td));
b9dc033c
AZ
1035 le32_to_cpus(&td.link);
1036 le32_to_cpus(&td.ctrl);
1037 le32_to_cpus(&td.token);
1038 le32_to_cpus(&td.buffer);
50dcc0f8 1039 trace_usb_uhci_td_load(curr_qh & ~0xf, link & ~0xf, td.ctrl, td.token);
54f254f9
AL
1040
1041 old_td_ctrl = td.ctrl;
1042 ret = uhci_handle_td(s, link, &td, &int_mask);
b9dc033c 1043 if (old_td_ctrl != td.ctrl) {
54f254f9 1044 /* update the status bits of the TD */
b9dc033c 1045 val = cpu_to_le32(td.ctrl);
9fe2fd67 1046 pci_dma_write(&s->dev, (link & ~0xf) + 4, &val, sizeof(val));
b9dc033c 1047 }
54f254f9 1048
971a5a40
GH
1049 switch (ret) {
1050 case -1: /* interrupted frame */
1051 goto out;
b9dc033c 1052
971a5a40 1053 case 1: /* goto next queue */
50dcc0f8 1054 trace_usb_uhci_td_nextqh(curr_qh & ~0xf, link & ~0xf);
54f254f9
AL
1055 link = curr_qh ? qh.link : td.link;
1056 continue;
54f254f9 1057
971a5a40 1058 case 2: /* got USB_RET_ASYNC */
50dcc0f8 1059 trace_usb_uhci_td_async(curr_qh & ~0xf, link & ~0xf);
5a248289
GH
1060 if (is_valid(td.link)) {
1061 uhci_fill_queue(s, &td);
1062 }
971a5a40
GH
1063 link = curr_qh ? qh.link : td.link;
1064 continue;
54f254f9 1065
971a5a40 1066 case 0: /* completed TD */
50dcc0f8 1067 trace_usb_uhci_td_complete(curr_qh & ~0xf, link & ~0xf);
971a5a40
GH
1068 link = td.link;
1069 td_count++;
1070 bytes_count += (td.ctrl & 0x7ff) + 1;
54f254f9 1071
971a5a40
GH
1072 if (curr_qh) {
1073 /* update QH element link */
1074 qh.el_link = link;
1075 val = cpu_to_le32(qh.el_link);
1076 pci_dma_write(&s->dev, (curr_qh & ~0xf) + 4, &val, sizeof(val));
54f254f9 1077
971a5a40
GH
1078 if (!depth_first(link)) {
1079 /* done with this QH */
971a5a40
GH
1080 curr_qh = 0;
1081 link = qh.link;
1082 }
54f254f9 1083 }
971a5a40
GH
1084 break;
1085
1086 default:
1087 assert(!"unknown return code");
4d611c9a 1088 }
54f254f9
AL
1089
1090 /* go to the next entry */
4d611c9a 1091 }
54f254f9 1092
971a5a40 1093out:
8e65b7c0 1094 s->pending_int_mask |= int_mask;
4d611c9a
PB
1095}
1096
bb36d470
FB
1097static void uhci_frame_timer(void *opaque)
1098{
1099 UHCIState *s = opaque;
8e65b7c0
DA
1100
1101 /* prepare the timer for the next frame */
1102 s->expire_time += (get_ticks_per_sec() / FRAME_TIMER_FREQ);
bb36d470
FB
1103
1104 if (!(s->cmd & UHCI_CMD_RS)) {
54f254f9 1105 /* Full stop */
50dcc0f8 1106 trace_usb_uhci_schedule_stop();
bb36d470 1107 qemu_del_timer(s->frame_timer);
d9a528db 1108 uhci_async_cancel_all(s);
52328140
FB
1109 /* set hchalted bit in status - UHCI11D 2.1.2 */
1110 s->status |= UHCI_STS_HCHALTED;
bb36d470
FB
1111 return;
1112 }
54f254f9
AL
1113
1114 /* Complete the previous frame */
4d611c9a
PB
1115 if (s->pending_int_mask) {
1116 s->status2 |= s->pending_int_mask;
54f254f9 1117 s->status |= UHCI_STS_USBINT;
4d611c9a
PB
1118 uhci_update_irq(s);
1119 }
8e65b7c0 1120 s->pending_int_mask = 0;
b9dc033c 1121
54f254f9
AL
1122 /* Start new frame */
1123 s->frnum = (s->frnum + 1) & 0x7ff;
1124
50dcc0f8 1125 trace_usb_uhci_frame_start(s->frnum);
54f254f9
AL
1126
1127 uhci_async_validate_begin(s);
1128
1129 uhci_process_frame(s);
1130
1131 uhci_async_validate_end(s);
b9dc033c 1132
8e65b7c0 1133 qemu_mod_timer(s->frame_timer, s->expire_time);
bb36d470
FB
1134}
1135
a03f66e4
AK
1136static const MemoryRegionPortio uhci_portio[] = {
1137 { 0, 32, 2, .write = uhci_ioport_writew, },
1138 { 0, 32, 2, .read = uhci_ioport_readw, },
1139 { 0, 32, 4, .write = uhci_ioport_writel, },
1140 { 0, 32, 4, .read = uhci_ioport_readl, },
1141 { 0, 32, 1, .write = uhci_ioport_writeb, },
1142 { 0, 32, 1, .read = uhci_ioport_readb, },
1143 PORTIO_END_OF_LIST()
1144};
1145
1146static const MemoryRegionOps uhci_ioport_ops = {
1147 .old_portio = uhci_portio,
1148};
bb36d470 1149
0d86d2be
GH
1150static USBPortOps uhci_port_ops = {
1151 .attach = uhci_attach,
618c169b 1152 .detach = uhci_detach,
4706ab6c 1153 .child_detach = uhci_child_detach,
9159f679 1154 .wakeup = uhci_wakeup,
13a9a0d3 1155 .complete = uhci_async_complete,
0d86d2be
GH
1156};
1157
07771f6f 1158static USBBusOps uhci_bus_ops = {
07771f6f
GH
1159};
1160
dc638fad 1161static int usb_uhci_common_initfn(PCIDevice *dev)
bb36d470 1162{
dc638fad 1163 UHCIState *s = DO_UPCAST(UHCIState, dev, dev);
6cf9b6f1 1164 uint8_t *pci_conf = s->dev.config;
bb36d470
FB
1165 int i;
1166
db579e9e 1167 pci_conf[PCI_CLASS_PROG] = 0x00;
db579e9e 1168 /* TODO: reset value should be 0. */
817e0b6f 1169 pci_conf[PCI_INTERRUPT_PIN] = 4; /* interrupt pin D */
e59d33a7 1170 pci_conf[USB_SBRN] = USB_RELEASE_1; // release number
3b46e624 1171
35e4977f
HG
1172 if (s->masterbus) {
1173 USBPort *ports[NB_PORTS];
1174 for(i = 0; i < NB_PORTS; i++) {
1175 ports[i] = &s->ports[i].port;
1176 }
1177 if (usb_register_companion(s->masterbus, ports, NB_PORTS,
1178 s->firstport, s, &uhci_port_ops,
1179 USB_SPEED_MASK_LOW | USB_SPEED_MASK_FULL) != 0) {
1180 return -1;
1181 }
1182 } else {
1183 usb_bus_new(&s->bus, &uhci_bus_ops, &s->dev.qdev);
1184 for (i = 0; i < NB_PORTS; i++) {
1185 usb_register_port(&s->bus, &s->ports[i].port, s, i, &uhci_port_ops,
1186 USB_SPEED_MASK_LOW | USB_SPEED_MASK_FULL);
1187 }
bb36d470 1188 }
74475455 1189 s->frame_timer = qemu_new_timer_ns(vm_clock, uhci_frame_timer, s);
64e58fe5 1190 s->num_ports_vmstate = NB_PORTS;
f8af1e88 1191 QTAILQ_INIT(&s->queues);
bb36d470 1192
a08d4367 1193 qemu_register_reset(uhci_reset, s);
bb36d470 1194
a03f66e4 1195 memory_region_init_io(&s->io_bar, &uhci_ioport_ops, s, "uhci", 0x20);
38ca0f6d
PB
1196 /* Use region 4 for consistency with real hardware. BSD guests seem
1197 to rely on this. */
e824b2cc 1198 pci_register_bar(&s->dev, 4, PCI_BASE_ADDRESS_SPACE_IO, &s->io_bar);
6f382b5e 1199
6cf9b6f1 1200 return 0;
bb36d470 1201}
afcc3cdf 1202
30235a54
HC
1203static int usb_uhci_vt82c686b_initfn(PCIDevice *dev)
1204{
1205 UHCIState *s = DO_UPCAST(UHCIState, dev, dev);
1206 uint8_t *pci_conf = s->dev.config;
1207
30235a54
HC
1208 /* USB misc control 1/2 */
1209 pci_set_long(pci_conf + 0x40,0x00001000);
1210 /* PM capability */
1211 pci_set_long(pci_conf + 0x80,0x00020001);
1212 /* USB legacy support */
1213 pci_set_long(pci_conf + 0xc0,0x00002000);
1214
dc638fad 1215 return usb_uhci_common_initfn(dev);
30235a54
HC
1216}
1217
a03f66e4
AK
1218static int usb_uhci_exit(PCIDevice *dev)
1219{
1220 UHCIState *s = DO_UPCAST(UHCIState, dev, dev);
1221
1222 memory_region_destroy(&s->io_bar);
1223 return 0;
1224}
1225
1b5a7570
GH
1226static Property uhci_properties[] = {
1227 DEFINE_PROP_STRING("masterbus", UHCIState, masterbus),
1228 DEFINE_PROP_UINT32("firstport", UHCIState, firstport, 0),
1229 DEFINE_PROP_END_OF_LIST(),
1230};
1231
40021f08
AL
1232static void piix3_uhci_class_init(ObjectClass *klass, void *data)
1233{
39bffca2 1234 DeviceClass *dc = DEVICE_CLASS(klass);
40021f08
AL
1235 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1236
1237 k->init = usb_uhci_common_initfn;
1238 k->exit = usb_uhci_exit;
1239 k->vendor_id = PCI_VENDOR_ID_INTEL;
1240 k->device_id = PCI_DEVICE_ID_INTEL_82371SB_2;
1241 k->revision = 0x01;
1242 k->class_id = PCI_CLASS_SERIAL_USB;
39bffca2
AL
1243 dc->vmsd = &vmstate_uhci;
1244 dc->props = uhci_properties;
40021f08
AL
1245}
1246
39bffca2
AL
1247static TypeInfo piix3_uhci_info = {
1248 .name = "piix3-usb-uhci",
1249 .parent = TYPE_PCI_DEVICE,
1250 .instance_size = sizeof(UHCIState),
1251 .class_init = piix3_uhci_class_init,
e855761c
AL
1252};
1253
40021f08
AL
1254static void piix4_uhci_class_init(ObjectClass *klass, void *data)
1255{
39bffca2 1256 DeviceClass *dc = DEVICE_CLASS(klass);
40021f08
AL
1257 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1258
1259 k->init = usb_uhci_common_initfn;
1260 k->exit = usb_uhci_exit;
1261 k->vendor_id = PCI_VENDOR_ID_INTEL;
1262 k->device_id = PCI_DEVICE_ID_INTEL_82371AB_2;
1263 k->revision = 0x01;
1264 k->class_id = PCI_CLASS_SERIAL_USB;
39bffca2
AL
1265 dc->vmsd = &vmstate_uhci;
1266 dc->props = uhci_properties;
40021f08
AL
1267}
1268
39bffca2
AL
1269static TypeInfo piix4_uhci_info = {
1270 .name = "piix4-usb-uhci",
1271 .parent = TYPE_PCI_DEVICE,
1272 .instance_size = sizeof(UHCIState),
1273 .class_init = piix4_uhci_class_init,
e855761c
AL
1274};
1275
40021f08
AL
1276static void vt82c686b_uhci_class_init(ObjectClass *klass, void *data)
1277{
39bffca2 1278 DeviceClass *dc = DEVICE_CLASS(klass);
40021f08
AL
1279 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1280
1281 k->init = usb_uhci_vt82c686b_initfn;
1282 k->exit = usb_uhci_exit;
1283 k->vendor_id = PCI_VENDOR_ID_VIA;
1284 k->device_id = PCI_DEVICE_ID_VIA_UHCI;
1285 k->revision = 0x01;
1286 k->class_id = PCI_CLASS_SERIAL_USB;
39bffca2
AL
1287 dc->vmsd = &vmstate_uhci;
1288 dc->props = uhci_properties;
40021f08
AL
1289}
1290
39bffca2
AL
1291static TypeInfo vt82c686b_uhci_info = {
1292 .name = "vt82c686b-usb-uhci",
1293 .parent = TYPE_PCI_DEVICE,
1294 .instance_size = sizeof(UHCIState),
1295 .class_init = vt82c686b_uhci_class_init,
e855761c
AL
1296};
1297
40021f08
AL
1298static void ich9_uhci1_class_init(ObjectClass *klass, void *data)
1299{
39bffca2 1300 DeviceClass *dc = DEVICE_CLASS(klass);
40021f08
AL
1301 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1302
1303 k->init = usb_uhci_common_initfn;
1304 k->vendor_id = PCI_VENDOR_ID_INTEL;
1305 k->device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI1;
1306 k->revision = 0x03;
1307 k->class_id = PCI_CLASS_SERIAL_USB;
39bffca2
AL
1308 dc->vmsd = &vmstate_uhci;
1309 dc->props = uhci_properties;
40021f08
AL
1310}
1311
39bffca2
AL
1312static TypeInfo ich9_uhci1_info = {
1313 .name = "ich9-usb-uhci1",
1314 .parent = TYPE_PCI_DEVICE,
1315 .instance_size = sizeof(UHCIState),
1316 .class_init = ich9_uhci1_class_init,
e855761c
AL
1317};
1318
40021f08
AL
1319static void ich9_uhci2_class_init(ObjectClass *klass, void *data)
1320{
39bffca2 1321 DeviceClass *dc = DEVICE_CLASS(klass);
40021f08
AL
1322 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1323
1324 k->init = usb_uhci_common_initfn;
1325 k->vendor_id = PCI_VENDOR_ID_INTEL;
1326 k->device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI2;
1327 k->revision = 0x03;
1328 k->class_id = PCI_CLASS_SERIAL_USB;
39bffca2
AL
1329 dc->vmsd = &vmstate_uhci;
1330 dc->props = uhci_properties;
40021f08
AL
1331}
1332
39bffca2
AL
1333static TypeInfo ich9_uhci2_info = {
1334 .name = "ich9-usb-uhci2",
1335 .parent = TYPE_PCI_DEVICE,
1336 .instance_size = sizeof(UHCIState),
1337 .class_init = ich9_uhci2_class_init,
e855761c
AL
1338};
1339
40021f08
AL
1340static void ich9_uhci3_class_init(ObjectClass *klass, void *data)
1341{
39bffca2 1342 DeviceClass *dc = DEVICE_CLASS(klass);
40021f08
AL
1343 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1344
1345 k->init = usb_uhci_common_initfn;
1346 k->vendor_id = PCI_VENDOR_ID_INTEL;
1347 k->device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI3;
1348 k->revision = 0x03;
1349 k->class_id = PCI_CLASS_SERIAL_USB;
39bffca2
AL
1350 dc->vmsd = &vmstate_uhci;
1351 dc->props = uhci_properties;
40021f08
AL
1352}
1353
39bffca2
AL
1354static TypeInfo ich9_uhci3_info = {
1355 .name = "ich9-usb-uhci3",
1356 .parent = TYPE_PCI_DEVICE,
1357 .instance_size = sizeof(UHCIState),
1358 .class_init = ich9_uhci3_class_init,
6cf9b6f1 1359};
afcc3cdf 1360
83f7d43a 1361static void uhci_register_types(void)
6cf9b6f1 1362{
39bffca2
AL
1363 type_register_static(&piix3_uhci_info);
1364 type_register_static(&piix4_uhci_info);
1365 type_register_static(&vt82c686b_uhci_info);
1366 type_register_static(&ich9_uhci1_info);
1367 type_register_static(&ich9_uhci2_info);
1368 type_register_static(&ich9_uhci3_info);
6cf9b6f1 1369}
83f7d43a
AF
1370
1371type_init(uhci_register_types)