]> git.proxmox.com Git - qemu.git/blame - hw/usb/hcd-uhci.c
uhci: Raise interrupt when requested even for non active tds
[qemu.git] / hw / usb / hcd-uhci.c
CommitLineData
bb36d470
FB
1/*
2 * USB UHCI controller emulation
5fafdf24 3 *
bb36d470 4 * Copyright (c) 2005 Fabrice Bellard
5fafdf24 5 *
54f254f9
AL
6 * Copyright (c) 2008 Max Krasnyansky
7 * Magor rewrite of the UHCI data structures parser and frame processor
8 * Support for fully async operation and multiple outstanding transactions
9 *
bb36d470
FB
10 * Permission is hereby granted, free of charge, to any person obtaining a copy
11 * of this software and associated documentation files (the "Software"), to deal
12 * in the Software without restriction, including without limitation the rights
13 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
14 * copies of the Software, and to permit persons to whom the Software is
15 * furnished to do so, subject to the following conditions:
16 *
17 * The above copyright notice and this permission notice shall be included in
18 * all copies or substantial portions of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
21 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
22 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
23 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
24 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
25 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
26 * THE SOFTWARE.
27 */
f1ae32a1
GH
28#include "hw/hw.h"
29#include "hw/usb.h"
30#include "hw/pci.h"
87ecb68b 31#include "qemu-timer.h"
4f4321c1 32#include "iov.h"
df5e66ee 33#include "dma.h"
50dcc0f8 34#include "trace.h"
bb36d470
FB
35
36//#define DEBUG
54f254f9 37//#define DEBUG_DUMP_DATA
bb36d470 38
96217e31
TS
39#define UHCI_CMD_FGR (1 << 4)
40#define UHCI_CMD_EGSM (1 << 3)
bb36d470
FB
41#define UHCI_CMD_GRESET (1 << 2)
42#define UHCI_CMD_HCRESET (1 << 1)
43#define UHCI_CMD_RS (1 << 0)
44
45#define UHCI_STS_HCHALTED (1 << 5)
46#define UHCI_STS_HCPERR (1 << 4)
47#define UHCI_STS_HSERR (1 << 3)
48#define UHCI_STS_RD (1 << 2)
49#define UHCI_STS_USBERR (1 << 1)
50#define UHCI_STS_USBINT (1 << 0)
51
52#define TD_CTRL_SPD (1 << 29)
53#define TD_CTRL_ERROR_SHIFT 27
54#define TD_CTRL_IOS (1 << 25)
55#define TD_CTRL_IOC (1 << 24)
56#define TD_CTRL_ACTIVE (1 << 23)
57#define TD_CTRL_STALL (1 << 22)
58#define TD_CTRL_BABBLE (1 << 20)
59#define TD_CTRL_NAK (1 << 19)
60#define TD_CTRL_TIMEOUT (1 << 18)
61
9159f679 62#define UHCI_PORT_SUSPEND (1 << 12)
bb36d470
FB
63#define UHCI_PORT_RESET (1 << 9)
64#define UHCI_PORT_LSDA (1 << 8)
9159f679 65#define UHCI_PORT_RD (1 << 6)
bb36d470
FB
66#define UHCI_PORT_ENC (1 << 3)
67#define UHCI_PORT_EN (1 << 2)
68#define UHCI_PORT_CSC (1 << 1)
69#define UHCI_PORT_CCS (1 << 0)
70
9159f679
GH
71#define UHCI_PORT_READ_ONLY (0x1bb)
72#define UHCI_PORT_WRITE_CLEAR (UHCI_PORT_CSC | UHCI_PORT_ENC)
73
bb36d470
FB
74#define FRAME_TIMER_FREQ 1000
75
3200d108 76#define FRAME_MAX_LOOPS 256
bb36d470
FB
77
78#define NB_PORTS 2
79
60e1b2a6 80enum {
0cd178ca
GH
81 TD_RESULT_STOP_FRAME = 10,
82 TD_RESULT_COMPLETE,
83 TD_RESULT_NEXT_QH,
4efe4ef3
GH
84 TD_RESULT_ASYNC_START,
85 TD_RESULT_ASYNC_CONT,
60e1b2a6
GH
86};
87
7b5a44c5 88typedef struct UHCIState UHCIState;
f8af1e88
GH
89typedef struct UHCIAsync UHCIAsync;
90typedef struct UHCIQueue UHCIQueue;
7b5a44c5 91
54f254f9
AL
92/*
93 * Pending async transaction.
94 * 'packet' must be the first field because completion
95 * handler does "(UHCIAsync *) pkt" cast.
96 */
f8af1e88
GH
97
98struct UHCIAsync {
54f254f9 99 USBPacket packet;
df5e66ee 100 QEMUSGList sgl;
f8af1e88 101 UHCIQueue *queue;
ddf6583f 102 QTAILQ_ENTRY(UHCIAsync) next;
54f254f9 103 uint32_t td;
8e65b7c0 104 uint8_t isoc;
54f254f9 105 uint8_t done;
f8af1e88
GH
106};
107
108struct UHCIQueue {
109 uint32_t token;
110 UHCIState *uhci;
111 QTAILQ_ENTRY(UHCIQueue) next;
112 QTAILQ_HEAD(, UHCIAsync) asyncs;
113 int8_t valid;
114};
54f254f9 115
bb36d470
FB
116typedef struct UHCIPort {
117 USBPort port;
118 uint16_t ctrl;
bb36d470
FB
119} UHCIPort;
120
7b5a44c5 121struct UHCIState {
bb36d470 122 PCIDevice dev;
a03f66e4 123 MemoryRegion io_bar;
35e4977f 124 USBBus bus; /* Note unused when we're a companion controller */
bb36d470
FB
125 uint16_t cmd; /* cmd register */
126 uint16_t status;
127 uint16_t intr; /* interrupt enable register */
128 uint16_t frnum; /* frame number */
129 uint32_t fl_base_addr; /* frame list base address */
130 uint8_t sof_timing;
131 uint8_t status2; /* bit 0 and 1 are used to generate UHCI_STS_USBINT */
8e65b7c0 132 int64_t expire_time;
bb36d470 133 QEMUTimer *frame_timer;
9a16c595 134 QEMUBH *bh;
4aed20e2 135 uint32_t frame_bytes;
40141d12 136 uint32_t frame_bandwidth;
bb36d470 137 UHCIPort ports[NB_PORTS];
4d611c9a
PB
138
139 /* Interrupts that should be raised at the end of the current frame. */
140 uint32_t pending_int_mask;
973002c1 141 int irq_pin;
54f254f9
AL
142
143 /* Active packets */
f8af1e88 144 QTAILQ_HEAD(, UHCIQueue) queues;
64e58fe5 145 uint8_t num_ports_vmstate;
35e4977f
HG
146
147 /* Properties */
148 char *masterbus;
149 uint32_t firstport;
7b5a44c5 150};
bb36d470
FB
151
152typedef struct UHCI_TD {
153 uint32_t link;
154 uint32_t ctrl; /* see TD_CTRL_xxx */
155 uint32_t token;
156 uint32_t buffer;
157} UHCI_TD;
158
159typedef struct UHCI_QH {
160 uint32_t link;
161 uint32_t el_link;
162} UHCI_QH;
163
f8af1e88
GH
164static inline int32_t uhci_queue_token(UHCI_TD *td)
165{
166 /* covers ep, dev, pid -> identifies the endpoint */
167 return td->token & 0x7ffff;
168}
169
170static UHCIQueue *uhci_queue_get(UHCIState *s, UHCI_TD *td)
171{
172 uint32_t token = uhci_queue_token(td);
173 UHCIQueue *queue;
174
175 QTAILQ_FOREACH(queue, &s->queues, next) {
176 if (queue->token == token) {
177 return queue;
178 }
179 }
180
181 queue = g_new0(UHCIQueue, 1);
182 queue->uhci = s;
183 queue->token = token;
184 QTAILQ_INIT(&queue->asyncs);
185 QTAILQ_INSERT_HEAD(&s->queues, queue, next);
50dcc0f8 186 trace_usb_uhci_queue_add(queue->token);
f8af1e88
GH
187 return queue;
188}
189
190static void uhci_queue_free(UHCIQueue *queue)
191{
192 UHCIState *s = queue->uhci;
193
50dcc0f8 194 trace_usb_uhci_queue_del(queue->token);
f8af1e88
GH
195 QTAILQ_REMOVE(&s->queues, queue, next);
196 g_free(queue);
197}
198
16ce543e 199static UHCIAsync *uhci_async_alloc(UHCIQueue *queue, uint32_t addr)
54f254f9 200{
326700e3 201 UHCIAsync *async = g_new0(UHCIAsync, 1);
487414f1 202
f8af1e88 203 async->queue = queue;
16ce543e 204 async->td = addr;
4f4321c1 205 usb_packet_init(&async->packet);
f8af1e88 206 pci_dma_sglist_init(&async->sgl, &queue->uhci->dev, 1);
50dcc0f8 207 trace_usb_uhci_packet_add(async->queue->token, async->td);
54f254f9
AL
208
209 return async;
210}
211
f8af1e88 212static void uhci_async_free(UHCIAsync *async)
54f254f9 213{
50dcc0f8 214 trace_usb_uhci_packet_del(async->queue->token, async->td);
4f4321c1 215 usb_packet_cleanup(&async->packet);
df5e66ee 216 qemu_sglist_destroy(&async->sgl);
7267c094 217 g_free(async);
54f254f9
AL
218}
219
f8af1e88 220static void uhci_async_link(UHCIAsync *async)
54f254f9 221{
f8af1e88
GH
222 UHCIQueue *queue = async->queue;
223 QTAILQ_INSERT_TAIL(&queue->asyncs, async, next);
50dcc0f8 224 trace_usb_uhci_packet_link_async(async->queue->token, async->td);
54f254f9
AL
225}
226
f8af1e88 227static void uhci_async_unlink(UHCIAsync *async)
54f254f9 228{
f8af1e88
GH
229 UHCIQueue *queue = async->queue;
230 QTAILQ_REMOVE(&queue->asyncs, async, next);
50dcc0f8 231 trace_usb_uhci_packet_unlink_async(async->queue->token, async->td);
54f254f9
AL
232}
233
f8af1e88 234static void uhci_async_cancel(UHCIAsync *async)
54f254f9 235{
50dcc0f8 236 trace_usb_uhci_packet_cancel(async->queue->token, async->td, async->done);
54f254f9
AL
237 if (!async->done)
238 usb_cancel_packet(&async->packet);
f8af1e88 239 uhci_async_free(async);
54f254f9
AL
240}
241
242/*
243 * Mark all outstanding async packets as invalid.
244 * This is used for canceling them when TDs are removed by the HCD.
245 */
f8af1e88 246static void uhci_async_validate_begin(UHCIState *s)
54f254f9 247{
f8af1e88 248 UHCIQueue *queue;
54f254f9 249
f8af1e88
GH
250 QTAILQ_FOREACH(queue, &s->queues, next) {
251 queue->valid--;
54f254f9 252 }
54f254f9
AL
253}
254
255/*
256 * Cancel async packets that are no longer valid
257 */
258static void uhci_async_validate_end(UHCIState *s)
259{
f8af1e88
GH
260 UHCIQueue *queue, *n;
261 UHCIAsync *async;
54f254f9 262
f8af1e88
GH
263 QTAILQ_FOREACH_SAFE(queue, &s->queues, next, n) {
264 if (queue->valid > 0) {
54f254f9
AL
265 continue;
266 }
f8af1e88
GH
267 while (!QTAILQ_EMPTY(&queue->asyncs)) {
268 async = QTAILQ_FIRST(&queue->asyncs);
269 uhci_async_unlink(async);
270 uhci_async_cancel(async);
271 }
272 uhci_queue_free(queue);
54f254f9
AL
273 }
274}
275
07771f6f
GH
276static void uhci_async_cancel_device(UHCIState *s, USBDevice *dev)
277{
f8af1e88 278 UHCIQueue *queue;
07771f6f
GH
279 UHCIAsync *curr, *n;
280
f8af1e88
GH
281 QTAILQ_FOREACH(queue, &s->queues, next) {
282 QTAILQ_FOREACH_SAFE(curr, &queue->asyncs, next, n) {
283 if (!usb_packet_is_inflight(&curr->packet) ||
284 curr->packet.ep->dev != dev) {
285 continue;
286 }
287 uhci_async_unlink(curr);
288 uhci_async_cancel(curr);
07771f6f 289 }
07771f6f
GH
290 }
291}
292
54f254f9
AL
293static void uhci_async_cancel_all(UHCIState *s)
294{
77fa9aee 295 UHCIQueue *queue, *nq;
ddf6583f 296 UHCIAsync *curr, *n;
54f254f9 297
77fa9aee 298 QTAILQ_FOREACH_SAFE(queue, &s->queues, next, nq) {
f8af1e88
GH
299 QTAILQ_FOREACH_SAFE(curr, &queue->asyncs, next, n) {
300 uhci_async_unlink(curr);
301 uhci_async_cancel(curr);
302 }
60f8afcb 303 uhci_queue_free(queue);
54f254f9 304 }
54f254f9
AL
305}
306
f8af1e88 307static UHCIAsync *uhci_async_find_td(UHCIState *s, uint32_t addr, UHCI_TD *td)
54f254f9 308{
f8af1e88
GH
309 uint32_t token = uhci_queue_token(td);
310 UHCIQueue *queue;
ddf6583f 311 UHCIAsync *async;
e8ee3c72 312
f8af1e88
GH
313 QTAILQ_FOREACH(queue, &s->queues, next) {
314 if (queue->token == token) {
315 break;
54f254f9 316 }
f8af1e88
GH
317 }
318 if (queue == NULL) {
319 return NULL;
54f254f9 320 }
e8ee3c72 321
f8af1e88
GH
322 QTAILQ_FOREACH(async, &queue->asyncs, next) {
323 if (async->td == addr) {
324 return async;
325 }
326 }
e8ee3c72 327
f8af1e88 328 return NULL;
54f254f9
AL
329}
330
bb36d470
FB
331static void uhci_update_irq(UHCIState *s)
332{
333 int level;
334 if (((s->status2 & 1) && (s->intr & (1 << 2))) ||
335 ((s->status2 & 2) && (s->intr & (1 << 3))) ||
336 ((s->status & UHCI_STS_USBERR) && (s->intr & (1 << 0))) ||
337 ((s->status & UHCI_STS_RD) && (s->intr & (1 << 1))) ||
338 (s->status & UHCI_STS_HSERR) ||
339 (s->status & UHCI_STS_HCPERR)) {
340 level = 1;
341 } else {
342 level = 0;
343 }
973002c1 344 qemu_set_irq(s->dev.irq[s->irq_pin], level);
bb36d470
FB
345}
346
c8075ac3 347static void uhci_reset(void *opaque)
bb36d470 348{
c8075ac3 349 UHCIState *s = opaque;
bb36d470
FB
350 uint8_t *pci_conf;
351 int i;
352 UHCIPort *port;
353
50dcc0f8 354 trace_usb_uhci_reset();
6f382b5e 355
bb36d470
FB
356 pci_conf = s->dev.config;
357
358 pci_conf[0x6a] = 0x01; /* usb clock */
359 pci_conf[0x6b] = 0x00;
360 s->cmd = 0;
361 s->status = 0;
362 s->status2 = 0;
363 s->intr = 0;
364 s->fl_base_addr = 0;
365 s->sof_timing = 64;
54f254f9 366
bb36d470
FB
367 for(i = 0; i < NB_PORTS; i++) {
368 port = &s->ports[i];
369 port->ctrl = 0x0080;
891fb2cd 370 if (port->port.dev && port->port.dev->attached) {
d28f4e2d 371 usb_port_reset(&port->port);
618c169b 372 }
bb36d470 373 }
54f254f9
AL
374
375 uhci_async_cancel_all(s);
9a16c595 376 qemu_bh_cancel(s->bh);
aba1f242 377 uhci_update_irq(s);
bb36d470
FB
378}
379
817afc61
JQ
380static const VMStateDescription vmstate_uhci_port = {
381 .name = "uhci port",
382 .version_id = 1,
383 .minimum_version_id = 1,
384 .minimum_version_id_old = 1,
385 .fields = (VMStateField []) {
386 VMSTATE_UINT16(ctrl, UHCIPort),
387 VMSTATE_END_OF_LIST()
388 }
389};
390
75f151cd
GH
391static int uhci_post_load(void *opaque, int version_id)
392{
393 UHCIState *s = opaque;
394
395 if (version_id < 2) {
396 s->expire_time = qemu_get_clock_ns(vm_clock) +
397 (get_ticks_per_sec() / FRAME_TIMER_FREQ);
398 }
399 return 0;
400}
401
817afc61
JQ
402static const VMStateDescription vmstate_uhci = {
403 .name = "uhci",
6881dd5f 404 .version_id = 2,
817afc61
JQ
405 .minimum_version_id = 1,
406 .minimum_version_id_old = 1,
75f151cd 407 .post_load = uhci_post_load,
817afc61
JQ
408 .fields = (VMStateField []) {
409 VMSTATE_PCI_DEVICE(dev, UHCIState),
410 VMSTATE_UINT8_EQUAL(num_ports_vmstate, UHCIState),
411 VMSTATE_STRUCT_ARRAY(ports, UHCIState, NB_PORTS, 1,
412 vmstate_uhci_port, UHCIPort),
413 VMSTATE_UINT16(cmd, UHCIState),
414 VMSTATE_UINT16(status, UHCIState),
415 VMSTATE_UINT16(intr, UHCIState),
416 VMSTATE_UINT16(frnum, UHCIState),
417 VMSTATE_UINT32(fl_base_addr, UHCIState),
418 VMSTATE_UINT8(sof_timing, UHCIState),
419 VMSTATE_UINT8(status2, UHCIState),
420 VMSTATE_TIMER(frame_timer, UHCIState),
6881dd5f 421 VMSTATE_INT64_V(expire_time, UHCIState, 2),
817afc61
JQ
422 VMSTATE_END_OF_LIST()
423 }
424};
b9dc033c 425
bb36d470
FB
426static void uhci_ioport_writeb(void *opaque, uint32_t addr, uint32_t val)
427{
428 UHCIState *s = opaque;
3b46e624 429
bb36d470
FB
430 addr &= 0x1f;
431 switch(addr) {
432 case 0x0c:
433 s->sof_timing = val;
434 break;
435 }
436}
437
438static uint32_t uhci_ioport_readb(void *opaque, uint32_t addr)
439{
440 UHCIState *s = opaque;
441 uint32_t val;
442
443 addr &= 0x1f;
444 switch(addr) {
445 case 0x0c:
446 val = s->sof_timing;
d80cfb3f 447 break;
bb36d470
FB
448 default:
449 val = 0xff;
450 break;
451 }
452 return val;
453}
454
455static void uhci_ioport_writew(void *opaque, uint32_t addr, uint32_t val)
456{
457 UHCIState *s = opaque;
3b46e624 458
bb36d470 459 addr &= 0x1f;
50dcc0f8 460 trace_usb_uhci_mmio_writew(addr, val);
54f254f9 461
bb36d470
FB
462 switch(addr) {
463 case 0x00:
464 if ((val & UHCI_CMD_RS) && !(s->cmd & UHCI_CMD_RS)) {
465 /* start frame processing */
50dcc0f8 466 trace_usb_uhci_schedule_start();
94cc916a
GH
467 s->expire_time = qemu_get_clock_ns(vm_clock) +
468 (get_ticks_per_sec() / FRAME_TIMER_FREQ);
74475455 469 qemu_mod_timer(s->frame_timer, qemu_get_clock_ns(vm_clock));
52328140 470 s->status &= ~UHCI_STS_HCHALTED;
467d409f 471 } else if (!(val & UHCI_CMD_RS)) {
52328140 472 s->status |= UHCI_STS_HCHALTED;
bb36d470
FB
473 }
474 if (val & UHCI_CMD_GRESET) {
475 UHCIPort *port;
bb36d470
FB
476 int i;
477
478 /* send reset on the USB bus */
479 for(i = 0; i < NB_PORTS; i++) {
480 port = &s->ports[i];
d28f4e2d 481 usb_device_reset(port->port.dev);
bb36d470
FB
482 }
483 uhci_reset(s);
484 return;
485 }
5e9ab4c4 486 if (val & UHCI_CMD_HCRESET) {
bb36d470
FB
487 uhci_reset(s);
488 return;
489 }
490 s->cmd = val;
491 break;
492 case 0x02:
493 s->status &= ~val;
494 /* XXX: the chip spec is not coherent, so we add a hidden
495 register to distinguish between IOC and SPD */
496 if (val & UHCI_STS_USBINT)
497 s->status2 = 0;
498 uhci_update_irq(s);
499 break;
500 case 0x04:
501 s->intr = val;
502 uhci_update_irq(s);
503 break;
504 case 0x06:
505 if (s->status & UHCI_STS_HCHALTED)
506 s->frnum = val & 0x7ff;
507 break;
508 case 0x10 ... 0x1f:
509 {
510 UHCIPort *port;
511 USBDevice *dev;
512 int n;
513
514 n = (addr >> 1) & 7;
515 if (n >= NB_PORTS)
516 return;
517 port = &s->ports[n];
a594cfbf 518 dev = port->port.dev;
891fb2cd 519 if (dev && dev->attached) {
bb36d470 520 /* port reset */
5fafdf24 521 if ( (val & UHCI_PORT_RESET) &&
bb36d470 522 !(port->ctrl & UHCI_PORT_RESET) ) {
d28f4e2d 523 usb_device_reset(dev);
bb36d470
FB
524 }
525 }
9159f679
GH
526 port->ctrl &= UHCI_PORT_READ_ONLY;
527 port->ctrl |= (val & ~UHCI_PORT_READ_ONLY);
bb36d470 528 /* some bits are reset when a '1' is written to them */
9159f679 529 port->ctrl &= ~(val & UHCI_PORT_WRITE_CLEAR);
bb36d470
FB
530 }
531 break;
532 }
533}
534
535static uint32_t uhci_ioport_readw(void *opaque, uint32_t addr)
536{
537 UHCIState *s = opaque;
538 uint32_t val;
539
540 addr &= 0x1f;
541 switch(addr) {
542 case 0x00:
543 val = s->cmd;
544 break;
545 case 0x02:
546 val = s->status;
547 break;
548 case 0x04:
549 val = s->intr;
550 break;
551 case 0x06:
552 val = s->frnum;
553 break;
554 case 0x10 ... 0x1f:
555 {
556 UHCIPort *port;
557 int n;
558 n = (addr >> 1) & 7;
5fafdf24 559 if (n >= NB_PORTS)
bb36d470
FB
560 goto read_default;
561 port = &s->ports[n];
562 val = port->ctrl;
563 }
564 break;
565 default:
566 read_default:
567 val = 0xff7f; /* disabled port */
568 break;
569 }
54f254f9 570
50dcc0f8 571 trace_usb_uhci_mmio_readw(addr, val);
54f254f9 572
bb36d470
FB
573 return val;
574}
575
576static void uhci_ioport_writel(void *opaque, uint32_t addr, uint32_t val)
577{
578 UHCIState *s = opaque;
579
580 addr &= 0x1f;
50dcc0f8 581 trace_usb_uhci_mmio_writel(addr, val);
54f254f9 582
bb36d470
FB
583 switch(addr) {
584 case 0x08:
585 s->fl_base_addr = val & ~0xfff;
586 break;
587 }
588}
589
590static uint32_t uhci_ioport_readl(void *opaque, uint32_t addr)
591{
592 UHCIState *s = opaque;
593 uint32_t val;
594
595 addr &= 0x1f;
596 switch(addr) {
597 case 0x08:
598 val = s->fl_base_addr;
599 break;
600 default:
601 val = 0xffffffff;
602 break;
603 }
50dcc0f8 604 trace_usb_uhci_mmio_readl(addr, val);
bb36d470
FB
605 return val;
606}
607
96217e31
TS
608/* signal resume if controller suspended */
609static void uhci_resume (void *opaque)
610{
611 UHCIState *s = (UHCIState *)opaque;
612
613 if (!s)
614 return;
615
616 if (s->cmd & UHCI_CMD_EGSM) {
617 s->cmd |= UHCI_CMD_FGR;
618 s->status |= UHCI_STS_RD;
619 uhci_update_irq(s);
620 }
621}
622
618c169b 623static void uhci_attach(USBPort *port1)
bb36d470
FB
624{
625 UHCIState *s = port1->opaque;
626 UHCIPort *port = &s->ports[port1->index];
627
618c169b
GH
628 /* set connect status */
629 port->ctrl |= UHCI_PORT_CCS | UHCI_PORT_CSC;
61064870 630
618c169b
GH
631 /* update speed */
632 if (port->port.dev->speed == USB_SPEED_LOW) {
633 port->ctrl |= UHCI_PORT_LSDA;
bb36d470 634 } else {
618c169b
GH
635 port->ctrl &= ~UHCI_PORT_LSDA;
636 }
96217e31 637
618c169b
GH
638 uhci_resume(s);
639}
96217e31 640
618c169b
GH
641static void uhci_detach(USBPort *port1)
642{
643 UHCIState *s = port1->opaque;
644 UHCIPort *port = &s->ports[port1->index];
645
4706ab6c
HG
646 uhci_async_cancel_device(s, port1->dev);
647
618c169b
GH
648 /* set connect status */
649 if (port->ctrl & UHCI_PORT_CCS) {
650 port->ctrl &= ~UHCI_PORT_CCS;
651 port->ctrl |= UHCI_PORT_CSC;
bb36d470 652 }
618c169b
GH
653 /* disable port */
654 if (port->ctrl & UHCI_PORT_EN) {
655 port->ctrl &= ~UHCI_PORT_EN;
656 port->ctrl |= UHCI_PORT_ENC;
657 }
658
659 uhci_resume(s);
bb36d470
FB
660}
661
4706ab6c
HG
662static void uhci_child_detach(USBPort *port1, USBDevice *child)
663{
664 UHCIState *s = port1->opaque;
665
666 uhci_async_cancel_device(s, child);
667}
668
d47e59b8 669static void uhci_wakeup(USBPort *port1)
9159f679 670{
d47e59b8
HG
671 UHCIState *s = port1->opaque;
672 UHCIPort *port = &s->ports[port1->index];
9159f679
GH
673
674 if (port->ctrl & UHCI_PORT_SUSPEND && !(port->ctrl & UHCI_PORT_RD)) {
675 port->ctrl |= UHCI_PORT_RD;
676 uhci_resume(s);
677 }
678}
679
461700c1 680static USBDevice *uhci_find_device(UHCIState *s, uint8_t addr)
bb36d470 681{
461700c1
GH
682 USBDevice *dev;
683 int i;
54f254f9 684
461700c1 685 for (i = 0; i < NB_PORTS; i++) {
54f254f9 686 UHCIPort *port = &s->ports[i];
461700c1
GH
687 if (!(port->ctrl & UHCI_PORT_EN)) {
688 continue;
689 }
690 dev = usb_find_device(&port->port, addr);
691 if (dev != NULL) {
692 return dev;
891fb2cd 693 }
bb36d470 694 }
461700c1 695 return NULL;
bb36d470
FB
696}
697
d47e59b8 698static void uhci_async_complete(USBPort *port, USBPacket *packet);
54f254f9 699static void uhci_process_frame(UHCIState *s);
4d611c9a 700
bb36d470
FB
701/* return -1 if fatal error (frame must be stopped)
702 0 if TD successful
703 1 if TD unsuccessful or inactive
704*/
54f254f9 705static int uhci_complete_td(UHCIState *s, UHCI_TD *td, UHCIAsync *async, uint32_t *int_mask)
bb36d470 706{
54f254f9 707 int len = 0, max_len, err, ret;
bb36d470 708 uint8_t pid;
bb36d470 709
54f254f9
AL
710 max_len = ((td->token >> 21) + 1) & 0x7ff;
711 pid = td->token & 0xff;
712
4f4321c1 713 ret = async->packet.result;
54f254f9 714
54f254f9
AL
715 if (td->ctrl & TD_CTRL_IOS)
716 td->ctrl &= ~TD_CTRL_ACTIVE;
bb36d470 717
54f254f9
AL
718 if (ret < 0)
719 goto out;
b9dc033c 720
4f4321c1 721 len = async->packet.result;
54f254f9
AL
722 td->ctrl = (td->ctrl & ~0x7ff) | ((len - 1) & 0x7ff);
723
724 /* The NAK bit may have been set by a previous frame, so clear it
725 here. The docs are somewhat unclear, but win2k relies on this
726 behavior. */
727 td->ctrl &= ~(TD_CTRL_ACTIVE | TD_CTRL_NAK);
5bd2c0d7
PB
728 if (td->ctrl & TD_CTRL_IOC)
729 *int_mask |= 0x01;
54f254f9
AL
730
731 if (pid == USB_TOKEN_IN) {
54f254f9 732 if ((td->ctrl & TD_CTRL_SPD) && len < max_len) {
bb36d470
FB
733 *int_mask |= 0x02;
734 /* short packet: do not update QH */
50dcc0f8
GH
735 trace_usb_uhci_packet_complete_shortxfer(async->queue->token,
736 async->td);
60e1b2a6 737 return TD_RESULT_NEXT_QH;
bb36d470 738 }
54f254f9
AL
739 }
740
741 /* success */
50dcc0f8 742 trace_usb_uhci_packet_complete_success(async->queue->token, async->td);
60e1b2a6 743 return TD_RESULT_COMPLETE;
54f254f9
AL
744
745out:
0132b4b6
HG
746 /*
747 * We should not do any further processing on a queue with errors!
748 * This is esp. important for bulk endpoints with pipelining enabled
749 * (redirection to a real USB device), where we must cancel all the
750 * transfers after this one so that:
751 * 1) If they've completed already, they are not processed further
752 * causing more stalls, originating from the same failed transfer
753 * 2) If still in flight, they are cancelled before the guest does
754 * a clear stall, otherwise the guest and device can loose sync!
755 */
756 while (!QTAILQ_EMPTY(&async->queue->asyncs)) {
757 UHCIAsync *as = QTAILQ_FIRST(&async->queue->asyncs);
758 uhci_async_unlink(as);
759 uhci_async_cancel(as);
760 }
761
54f254f9
AL
762 switch(ret) {
763 case USB_RET_STALL:
764 td->ctrl |= TD_CTRL_STALL;
765 td->ctrl &= ~TD_CTRL_ACTIVE;
8656954a 766 s->status |= UHCI_STS_USBERR;
0070f095
GH
767 if (td->ctrl & TD_CTRL_IOC) {
768 *int_mask |= 0x01;
769 }
8656954a 770 uhci_update_irq(s);
50dcc0f8 771 trace_usb_uhci_packet_complete_stall(async->queue->token, async->td);
60e1b2a6 772 return TD_RESULT_NEXT_QH;
54f254f9
AL
773
774 case USB_RET_BABBLE:
775 td->ctrl |= TD_CTRL_BABBLE | TD_CTRL_STALL;
776 td->ctrl &= ~TD_CTRL_ACTIVE;
8656954a 777 s->status |= UHCI_STS_USBERR;
0070f095
GH
778 if (td->ctrl & TD_CTRL_IOC) {
779 *int_mask |= 0x01;
780 }
8656954a 781 uhci_update_irq(s);
54f254f9 782 /* frame interrupted */
50dcc0f8 783 trace_usb_uhci_packet_complete_babble(async->queue->token, async->td);
60e1b2a6 784 return TD_RESULT_STOP_FRAME;
54f254f9
AL
785
786 case USB_RET_NAK:
787 td->ctrl |= TD_CTRL_NAK;
788 if (pid == USB_TOKEN_SETUP)
789 break;
60e1b2a6 790 return TD_RESULT_NEXT_QH;
54f254f9 791
d61000a8 792 case USB_RET_IOERROR:
54f254f9
AL
793 case USB_RET_NODEV:
794 default:
795 break;
796 }
797
798 /* Retry the TD if error count is not zero */
799
800 td->ctrl |= TD_CTRL_TIMEOUT;
801 err = (td->ctrl >> TD_CTRL_ERROR_SHIFT) & 3;
802 if (err != 0) {
803 err--;
804 if (err == 0) {
bb36d470 805 td->ctrl &= ~TD_CTRL_ACTIVE;
54f254f9 806 s->status |= UHCI_STS_USBERR;
5bd2c0d7
PB
807 if (td->ctrl & TD_CTRL_IOC)
808 *int_mask |= 0x01;
54f254f9 809 uhci_update_irq(s);
50dcc0f8
GH
810 trace_usb_uhci_packet_complete_error(async->queue->token,
811 async->td);
bb36d470
FB
812 }
813 }
54f254f9
AL
814 td->ctrl = (td->ctrl & ~(3 << TD_CTRL_ERROR_SHIFT)) |
815 (err << TD_CTRL_ERROR_SHIFT);
60e1b2a6 816 return TD_RESULT_NEXT_QH;
bb36d470
FB
817}
818
ee008ba6
GH
819static int uhci_handle_td(UHCIState *s, uint32_t addr, UHCI_TD *td,
820 uint32_t *int_mask, bool queuing)
54f254f9
AL
821{
822 UHCIAsync *async;
5d808245 823 int len = 0, max_len;
f8af1e88 824 uint8_t pid;
079d0b7f
GH
825 USBDevice *dev;
826 USBEndpoint *ep;
54f254f9
AL
827
828 /* Is active ? */
85c91ea7
HG
829 if (!(td->ctrl & TD_CTRL_ACTIVE)) {
830 /*
831 * ehci11d spec page 22: "Even if the Active bit in the TD is already
832 * cleared when the TD is fetched ... an IOC interrupt is generated"
833 */
834 if (td->ctrl & TD_CTRL_IOC) {
835 *int_mask |= 0x01;
836 }
60e1b2a6 837 return TD_RESULT_NEXT_QH;
85c91ea7 838 }
54f254f9 839
f8af1e88 840 async = uhci_async_find_td(s, addr, td);
54f254f9
AL
841 if (async) {
842 /* Already submitted */
f8af1e88 843 async->queue->valid = 32;
54f254f9
AL
844
845 if (!async->done)
4efe4ef3 846 return TD_RESULT_ASYNC_CONT;
ee008ba6
GH
847 if (queuing) {
848 /* we are busy filling the queue, we are not prepared
849 to consume completed packages then, just leave them
850 in async state */
851 return TD_RESULT_ASYNC_CONT;
852 }
54f254f9 853
f8af1e88 854 uhci_async_unlink(async);
54f254f9
AL
855 goto done;
856 }
857
858 /* Allocate new packet */
16ce543e 859 async = uhci_async_alloc(uhci_queue_get(s, td), addr);
54f254f9 860
8e65b7c0
DA
861 /* valid needs to be large enough to handle 10 frame delay
862 * for initial isochronous requests
863 */
f8af1e88 864 async->queue->valid = 32;
e983395d 865 async->isoc = td->ctrl & TD_CTRL_IOS;
54f254f9
AL
866
867 max_len = ((td->token >> 21) + 1) & 0x7ff;
868 pid = td->token & 0xff;
869
079d0b7f
GH
870 dev = uhci_find_device(s, (td->token >> 8) & 0x7f);
871 ep = usb_ep_get(dev, pid, (td->token >> 15) & 0xf);
e983395d 872 usb_packet_setup(&async->packet, pid, ep, addr);
df5e66ee
GH
873 qemu_sglist_add(&async->sgl, td->buffer, max_len);
874 usb_packet_map(&async->packet, &async->sgl);
54f254f9
AL
875
876 switch(pid) {
877 case USB_TOKEN_OUT:
878 case USB_TOKEN_SETUP:
079d0b7f 879 len = usb_handle_packet(dev, &async->packet);
5d808245
AJ
880 if (len >= 0)
881 len = max_len;
54f254f9
AL
882 break;
883
884 case USB_TOKEN_IN:
079d0b7f 885 len = usb_handle_packet(dev, &async->packet);
54f254f9
AL
886 break;
887
888 default:
889 /* invalid pid : frame interrupted */
f8af1e88 890 uhci_async_free(async);
54f254f9
AL
891 s->status |= UHCI_STS_HCPERR;
892 uhci_update_irq(s);
60e1b2a6 893 return TD_RESULT_STOP_FRAME;
54f254f9
AL
894 }
895
5d808245 896 if (len == USB_RET_ASYNC) {
f8af1e88 897 uhci_async_link(async);
4efe4ef3 898 return TD_RESULT_ASYNC_START;
54f254f9
AL
899 }
900
4f4321c1 901 async->packet.result = len;
54f254f9
AL
902
903done:
5d808245 904 len = uhci_complete_td(s, td, async, int_mask);
e2f89926 905 usb_packet_unmap(&async->packet, &async->sgl);
f8af1e88 906 uhci_async_free(async);
5d808245 907 return len;
54f254f9
AL
908}
909
d47e59b8 910static void uhci_async_complete(USBPort *port, USBPacket *packet)
4d611c9a 911{
7b5a44c5 912 UHCIAsync *async = container_of(packet, UHCIAsync, packet);
f8af1e88 913 UHCIState *s = async->queue->uhci;
54f254f9 914
8e65b7c0
DA
915 if (async->isoc) {
916 UHCI_TD td;
917 uint32_t link = async->td;
918 uint32_t int_mask = 0, val;
d4c4e6fd 919
9fe2fd67 920 pci_dma_read(&s->dev, link & ~0xf, &td, sizeof(td));
8e65b7c0
DA
921 le32_to_cpus(&td.link);
922 le32_to_cpus(&td.ctrl);
923 le32_to_cpus(&td.token);
924 le32_to_cpus(&td.buffer);
925
f8af1e88 926 uhci_async_unlink(async);
d4c4e6fd 927 uhci_complete_td(s, &td, async, &int_mask);
8e65b7c0 928 s->pending_int_mask |= int_mask;
54f254f9 929
8e65b7c0
DA
930 /* update the status bits of the TD */
931 val = cpu_to_le32(td.ctrl);
9fe2fd67 932 pci_dma_write(&s->dev, (link & ~0xf) + 4, &val, sizeof(val));
f8af1e88 933 uhci_async_free(async);
8e65b7c0
DA
934 } else {
935 async->done = 1;
40141d12 936 if (s->frame_bytes < s->frame_bandwidth) {
9a16c595
GH
937 qemu_bh_schedule(s->bh);
938 }
8e65b7c0 939 }
54f254f9
AL
940}
941
942static int is_valid(uint32_t link)
943{
944 return (link & 1) == 0;
945}
946
947static int is_qh(uint32_t link)
948{
949 return (link & 2) != 0;
950}
951
952static int depth_first(uint32_t link)
953{
954 return (link & 4) != 0;
955}
956
957/* QH DB used for detecting QH loops */
958#define UHCI_MAX_QUEUES 128
959typedef struct {
960 uint32_t addr[UHCI_MAX_QUEUES];
961 int count;
962} QhDb;
963
964static void qhdb_reset(QhDb *db)
965{
966 db->count = 0;
967}
968
969/* Add QH to DB. Returns 1 if already present or DB is full. */
970static int qhdb_insert(QhDb *db, uint32_t addr)
971{
972 int i;
973 for (i = 0; i < db->count; i++)
974 if (db->addr[i] == addr)
975 return 1;
976
977 if (db->count >= UHCI_MAX_QUEUES)
978 return 1;
979
980 db->addr[db->count++] = addr;
981 return 0;
982}
983
5a248289
GH
984static void uhci_fill_queue(UHCIState *s, UHCI_TD *td)
985{
986 uint32_t int_mask = 0;
987 uint32_t plink = td->link;
988 uint32_t token = uhci_queue_token(td);
989 UHCI_TD ptd;
990 int ret;
991
5a248289
GH
992 while (is_valid(plink)) {
993 pci_dma_read(&s->dev, plink & ~0xf, &ptd, sizeof(ptd));
994 le32_to_cpus(&ptd.link);
995 le32_to_cpus(&ptd.ctrl);
996 le32_to_cpus(&ptd.token);
997 le32_to_cpus(&ptd.buffer);
998 if (!(ptd.ctrl & TD_CTRL_ACTIVE)) {
999 break;
1000 }
1001 if (uhci_queue_token(&ptd) != token) {
1002 break;
1003 }
50dcc0f8 1004 trace_usb_uhci_td_queue(plink & ~0xf, ptd.ctrl, ptd.token);
ee008ba6 1005 ret = uhci_handle_td(s, plink, &ptd, &int_mask, true);
52b0fecd
GH
1006 if (ret == TD_RESULT_ASYNC_CONT) {
1007 break;
1008 }
4efe4ef3 1009 assert(ret == TD_RESULT_ASYNC_START);
5a248289 1010 assert(int_mask == 0);
2ee160f8
HG
1011 if (ptd.ctrl & TD_CTRL_SPD) {
1012 break;
1013 }
5a248289
GH
1014 plink = ptd.link;
1015 }
1016}
1017
54f254f9
AL
1018static void uhci_process_frame(UHCIState *s)
1019{
1020 uint32_t frame_addr, link, old_td_ctrl, val, int_mask;
4aed20e2 1021 uint32_t curr_qh, td_count = 0;
54f254f9 1022 int cnt, ret;
4d611c9a 1023 UHCI_TD td;
54f254f9
AL
1024 UHCI_QH qh;
1025 QhDb qhdb;
4d611c9a 1026
54f254f9
AL
1027 frame_addr = s->fl_base_addr + ((s->frnum & 0x3ff) << 2);
1028
9fe2fd67 1029 pci_dma_read(&s->dev, frame_addr, &link, 4);
54f254f9 1030 le32_to_cpus(&link);
b9dc033c 1031
54f254f9
AL
1032 int_mask = 0;
1033 curr_qh = 0;
1034
1035 qhdb_reset(&qhdb);
1036
1037 for (cnt = FRAME_MAX_LOOPS; is_valid(link) && cnt; cnt--) {
40141d12 1038 if (s->frame_bytes >= s->frame_bandwidth) {
4aed20e2
GH
1039 /* We've reached the usb 1.1 bandwidth, which is
1040 1280 bytes/frame, stop processing */
1041 trace_usb_uhci_frame_stop_bandwidth();
1042 break;
1043 }
54f254f9
AL
1044 if (is_qh(link)) {
1045 /* QH */
50dcc0f8 1046 trace_usb_uhci_qh_load(link & ~0xf);
54f254f9
AL
1047
1048 if (qhdb_insert(&qhdb, link)) {
1049 /*
1050 * We're going in circles. Which is not a bug because
3200d108
GH
1051 * HCD is allowed to do that as part of the BW management.
1052 *
4aed20e2
GH
1053 * Stop processing here if no transaction has been done
1054 * since we've been here last time.
54f254f9 1055 */
3200d108 1056 if (td_count == 0) {
50dcc0f8 1057 trace_usb_uhci_frame_loop_stop_idle();
3200d108 1058 break;
3200d108 1059 } else {
50dcc0f8 1060 trace_usb_uhci_frame_loop_continue();
3200d108
GH
1061 td_count = 0;
1062 qhdb_reset(&qhdb);
1063 qhdb_insert(&qhdb, link);
1064 }
54f254f9
AL
1065 }
1066
9fe2fd67 1067 pci_dma_read(&s->dev, link & ~0xf, &qh, sizeof(qh));
54f254f9
AL
1068 le32_to_cpus(&qh.link);
1069 le32_to_cpus(&qh.el_link);
1070
54f254f9
AL
1071 if (!is_valid(qh.el_link)) {
1072 /* QH w/o elements */
1073 curr_qh = 0;
1074 link = qh.link;
1075 } else {
1076 /* QH with elements */
1077 curr_qh = link;
1078 link = qh.el_link;
1079 }
1080 continue;
1081 }
1082
1083 /* TD */
9fe2fd67 1084 pci_dma_read(&s->dev, link & ~0xf, &td, sizeof(td));
b9dc033c
AZ
1085 le32_to_cpus(&td.link);
1086 le32_to_cpus(&td.ctrl);
1087 le32_to_cpus(&td.token);
1088 le32_to_cpus(&td.buffer);
50dcc0f8 1089 trace_usb_uhci_td_load(curr_qh & ~0xf, link & ~0xf, td.ctrl, td.token);
54f254f9
AL
1090
1091 old_td_ctrl = td.ctrl;
ee008ba6 1092 ret = uhci_handle_td(s, link, &td, &int_mask, false);
b9dc033c 1093 if (old_td_ctrl != td.ctrl) {
54f254f9 1094 /* update the status bits of the TD */
b9dc033c 1095 val = cpu_to_le32(td.ctrl);
9fe2fd67 1096 pci_dma_write(&s->dev, (link & ~0xf) + 4, &val, sizeof(val));
b9dc033c 1097 }
54f254f9 1098
971a5a40 1099 switch (ret) {
60e1b2a6 1100 case TD_RESULT_STOP_FRAME: /* interrupted frame */
971a5a40 1101 goto out;
b9dc033c 1102
60e1b2a6 1103 case TD_RESULT_NEXT_QH:
4efe4ef3 1104 case TD_RESULT_ASYNC_CONT:
50dcc0f8 1105 trace_usb_uhci_td_nextqh(curr_qh & ~0xf, link & ~0xf);
54f254f9
AL
1106 link = curr_qh ? qh.link : td.link;
1107 continue;
54f254f9 1108
4efe4ef3 1109 case TD_RESULT_ASYNC_START:
50dcc0f8 1110 trace_usb_uhci_td_async(curr_qh & ~0xf, link & ~0xf);
2ee160f8 1111 if (is_valid(td.link) && !(td.ctrl & TD_CTRL_SPD)) {
5a248289
GH
1112 uhci_fill_queue(s, &td);
1113 }
971a5a40
GH
1114 link = curr_qh ? qh.link : td.link;
1115 continue;
54f254f9 1116
60e1b2a6 1117 case TD_RESULT_COMPLETE:
50dcc0f8 1118 trace_usb_uhci_td_complete(curr_qh & ~0xf, link & ~0xf);
971a5a40
GH
1119 link = td.link;
1120 td_count++;
4aed20e2 1121 s->frame_bytes += (td.ctrl & 0x7ff) + 1;
54f254f9 1122
971a5a40
GH
1123 if (curr_qh) {
1124 /* update QH element link */
1125 qh.el_link = link;
1126 val = cpu_to_le32(qh.el_link);
1127 pci_dma_write(&s->dev, (curr_qh & ~0xf) + 4, &val, sizeof(val));
54f254f9 1128
971a5a40
GH
1129 if (!depth_first(link)) {
1130 /* done with this QH */
971a5a40
GH
1131 curr_qh = 0;
1132 link = qh.link;
1133 }
54f254f9 1134 }
971a5a40
GH
1135 break;
1136
1137 default:
1138 assert(!"unknown return code");
4d611c9a 1139 }
54f254f9
AL
1140
1141 /* go to the next entry */
4d611c9a 1142 }
54f254f9 1143
971a5a40 1144out:
8e65b7c0 1145 s->pending_int_mask |= int_mask;
4d611c9a
PB
1146}
1147
9a16c595
GH
1148static void uhci_bh(void *opaque)
1149{
1150 UHCIState *s = opaque;
1151 uhci_process_frame(s);
1152}
1153
bb36d470
FB
1154static void uhci_frame_timer(void *opaque)
1155{
1156 UHCIState *s = opaque;
8e65b7c0
DA
1157
1158 /* prepare the timer for the next frame */
1159 s->expire_time += (get_ticks_per_sec() / FRAME_TIMER_FREQ);
4aed20e2 1160 s->frame_bytes = 0;
9a16c595 1161 qemu_bh_cancel(s->bh);
bb36d470
FB
1162
1163 if (!(s->cmd & UHCI_CMD_RS)) {
54f254f9 1164 /* Full stop */
50dcc0f8 1165 trace_usb_uhci_schedule_stop();
bb36d470 1166 qemu_del_timer(s->frame_timer);
d9a528db 1167 uhci_async_cancel_all(s);
52328140
FB
1168 /* set hchalted bit in status - UHCI11D 2.1.2 */
1169 s->status |= UHCI_STS_HCHALTED;
bb36d470
FB
1170 return;
1171 }
54f254f9
AL
1172
1173 /* Complete the previous frame */
4d611c9a
PB
1174 if (s->pending_int_mask) {
1175 s->status2 |= s->pending_int_mask;
54f254f9 1176 s->status |= UHCI_STS_USBINT;
4d611c9a
PB
1177 uhci_update_irq(s);
1178 }
8e65b7c0 1179 s->pending_int_mask = 0;
b9dc033c 1180
54f254f9
AL
1181 /* Start new frame */
1182 s->frnum = (s->frnum + 1) & 0x7ff;
1183
50dcc0f8 1184 trace_usb_uhci_frame_start(s->frnum);
54f254f9
AL
1185
1186 uhci_async_validate_begin(s);
1187
1188 uhci_process_frame(s);
1189
1190 uhci_async_validate_end(s);
b9dc033c 1191
8e65b7c0 1192 qemu_mod_timer(s->frame_timer, s->expire_time);
bb36d470
FB
1193}
1194
a03f66e4
AK
1195static const MemoryRegionPortio uhci_portio[] = {
1196 { 0, 32, 2, .write = uhci_ioport_writew, },
1197 { 0, 32, 2, .read = uhci_ioport_readw, },
1198 { 0, 32, 4, .write = uhci_ioport_writel, },
1199 { 0, 32, 4, .read = uhci_ioport_readl, },
1200 { 0, 32, 1, .write = uhci_ioport_writeb, },
1201 { 0, 32, 1, .read = uhci_ioport_readb, },
1202 PORTIO_END_OF_LIST()
1203};
1204
1205static const MemoryRegionOps uhci_ioport_ops = {
1206 .old_portio = uhci_portio,
1207};
bb36d470 1208
0d86d2be
GH
1209static USBPortOps uhci_port_ops = {
1210 .attach = uhci_attach,
618c169b 1211 .detach = uhci_detach,
4706ab6c 1212 .child_detach = uhci_child_detach,
9159f679 1213 .wakeup = uhci_wakeup,
13a9a0d3 1214 .complete = uhci_async_complete,
0d86d2be
GH
1215};
1216
07771f6f 1217static USBBusOps uhci_bus_ops = {
07771f6f
GH
1218};
1219
dc638fad 1220static int usb_uhci_common_initfn(PCIDevice *dev)
bb36d470 1221{
973002c1 1222 PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(dev);
dc638fad 1223 UHCIState *s = DO_UPCAST(UHCIState, dev, dev);
6cf9b6f1 1224 uint8_t *pci_conf = s->dev.config;
bb36d470
FB
1225 int i;
1226
db579e9e 1227 pci_conf[PCI_CLASS_PROG] = 0x00;
db579e9e 1228 /* TODO: reset value should be 0. */
e59d33a7 1229 pci_conf[USB_SBRN] = USB_RELEASE_1; // release number
3b46e624 1230
973002c1
GH
1231 switch (pc->device_id) {
1232 case PCI_DEVICE_ID_INTEL_82801I_UHCI1:
1233 s->irq_pin = 0; /* A */
1234 break;
1235 case PCI_DEVICE_ID_INTEL_82801I_UHCI2:
1236 s->irq_pin = 1; /* B */
1237 break;
1238 case PCI_DEVICE_ID_INTEL_82801I_UHCI3:
1239 s->irq_pin = 2; /* C */
1240 break;
1241 default:
1242 s->irq_pin = 3; /* D */
1243 break;
1244 }
1245 pci_config_set_interrupt_pin(pci_conf, s->irq_pin + 1);
1246
35e4977f
HG
1247 if (s->masterbus) {
1248 USBPort *ports[NB_PORTS];
1249 for(i = 0; i < NB_PORTS; i++) {
1250 ports[i] = &s->ports[i].port;
1251 }
1252 if (usb_register_companion(s->masterbus, ports, NB_PORTS,
1253 s->firstport, s, &uhci_port_ops,
1254 USB_SPEED_MASK_LOW | USB_SPEED_MASK_FULL) != 0) {
1255 return -1;
1256 }
1257 } else {
1258 usb_bus_new(&s->bus, &uhci_bus_ops, &s->dev.qdev);
1259 for (i = 0; i < NB_PORTS; i++) {
1260 usb_register_port(&s->bus, &s->ports[i].port, s, i, &uhci_port_ops,
1261 USB_SPEED_MASK_LOW | USB_SPEED_MASK_FULL);
1262 }
bb36d470 1263 }
9a16c595 1264 s->bh = qemu_bh_new(uhci_bh, s);
74475455 1265 s->frame_timer = qemu_new_timer_ns(vm_clock, uhci_frame_timer, s);
64e58fe5 1266 s->num_ports_vmstate = NB_PORTS;
f8af1e88 1267 QTAILQ_INIT(&s->queues);
bb36d470 1268
a08d4367 1269 qemu_register_reset(uhci_reset, s);
bb36d470 1270
a03f66e4 1271 memory_region_init_io(&s->io_bar, &uhci_ioport_ops, s, "uhci", 0x20);
38ca0f6d
PB
1272 /* Use region 4 for consistency with real hardware. BSD guests seem
1273 to rely on this. */
e824b2cc 1274 pci_register_bar(&s->dev, 4, PCI_BASE_ADDRESS_SPACE_IO, &s->io_bar);
6f382b5e 1275
6cf9b6f1 1276 return 0;
bb36d470 1277}
afcc3cdf 1278
30235a54
HC
1279static int usb_uhci_vt82c686b_initfn(PCIDevice *dev)
1280{
1281 UHCIState *s = DO_UPCAST(UHCIState, dev, dev);
1282 uint8_t *pci_conf = s->dev.config;
1283
30235a54
HC
1284 /* USB misc control 1/2 */
1285 pci_set_long(pci_conf + 0x40,0x00001000);
1286 /* PM capability */
1287 pci_set_long(pci_conf + 0x80,0x00020001);
1288 /* USB legacy support */
1289 pci_set_long(pci_conf + 0xc0,0x00002000);
1290
dc638fad 1291 return usb_uhci_common_initfn(dev);
30235a54
HC
1292}
1293
f90c2bcd 1294static void usb_uhci_exit(PCIDevice *dev)
a03f66e4
AK
1295{
1296 UHCIState *s = DO_UPCAST(UHCIState, dev, dev);
1297
1298 memory_region_destroy(&s->io_bar);
a03f66e4
AK
1299}
1300
1b5a7570
GH
1301static Property uhci_properties[] = {
1302 DEFINE_PROP_STRING("masterbus", UHCIState, masterbus),
1303 DEFINE_PROP_UINT32("firstport", UHCIState, firstport, 0),
40141d12 1304 DEFINE_PROP_UINT32("bandwidth", UHCIState, frame_bandwidth, 1280),
1b5a7570
GH
1305 DEFINE_PROP_END_OF_LIST(),
1306};
1307
40021f08
AL
1308static void piix3_uhci_class_init(ObjectClass *klass, void *data)
1309{
39bffca2 1310 DeviceClass *dc = DEVICE_CLASS(klass);
40021f08
AL
1311 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1312
1313 k->init = usb_uhci_common_initfn;
1314 k->exit = usb_uhci_exit;
1315 k->vendor_id = PCI_VENDOR_ID_INTEL;
1316 k->device_id = PCI_DEVICE_ID_INTEL_82371SB_2;
1317 k->revision = 0x01;
1318 k->class_id = PCI_CLASS_SERIAL_USB;
39bffca2
AL
1319 dc->vmsd = &vmstate_uhci;
1320 dc->props = uhci_properties;
40021f08
AL
1321}
1322
39bffca2
AL
1323static TypeInfo piix3_uhci_info = {
1324 .name = "piix3-usb-uhci",
1325 .parent = TYPE_PCI_DEVICE,
1326 .instance_size = sizeof(UHCIState),
1327 .class_init = piix3_uhci_class_init,
e855761c
AL
1328};
1329
40021f08
AL
1330static void piix4_uhci_class_init(ObjectClass *klass, void *data)
1331{
39bffca2 1332 DeviceClass *dc = DEVICE_CLASS(klass);
40021f08
AL
1333 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1334
1335 k->init = usb_uhci_common_initfn;
1336 k->exit = usb_uhci_exit;
1337 k->vendor_id = PCI_VENDOR_ID_INTEL;
1338 k->device_id = PCI_DEVICE_ID_INTEL_82371AB_2;
1339 k->revision = 0x01;
1340 k->class_id = PCI_CLASS_SERIAL_USB;
39bffca2
AL
1341 dc->vmsd = &vmstate_uhci;
1342 dc->props = uhci_properties;
40021f08
AL
1343}
1344
39bffca2
AL
1345static TypeInfo piix4_uhci_info = {
1346 .name = "piix4-usb-uhci",
1347 .parent = TYPE_PCI_DEVICE,
1348 .instance_size = sizeof(UHCIState),
1349 .class_init = piix4_uhci_class_init,
e855761c
AL
1350};
1351
40021f08
AL
1352static void vt82c686b_uhci_class_init(ObjectClass *klass, void *data)
1353{
39bffca2 1354 DeviceClass *dc = DEVICE_CLASS(klass);
40021f08
AL
1355 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1356
1357 k->init = usb_uhci_vt82c686b_initfn;
1358 k->exit = usb_uhci_exit;
1359 k->vendor_id = PCI_VENDOR_ID_VIA;
1360 k->device_id = PCI_DEVICE_ID_VIA_UHCI;
1361 k->revision = 0x01;
1362 k->class_id = PCI_CLASS_SERIAL_USB;
39bffca2
AL
1363 dc->vmsd = &vmstate_uhci;
1364 dc->props = uhci_properties;
40021f08
AL
1365}
1366
39bffca2
AL
1367static TypeInfo vt82c686b_uhci_info = {
1368 .name = "vt82c686b-usb-uhci",
1369 .parent = TYPE_PCI_DEVICE,
1370 .instance_size = sizeof(UHCIState),
1371 .class_init = vt82c686b_uhci_class_init,
e855761c
AL
1372};
1373
40021f08
AL
1374static void ich9_uhci1_class_init(ObjectClass *klass, void *data)
1375{
39bffca2 1376 DeviceClass *dc = DEVICE_CLASS(klass);
40021f08
AL
1377 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1378
1379 k->init = usb_uhci_common_initfn;
1380 k->vendor_id = PCI_VENDOR_ID_INTEL;
1381 k->device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI1;
1382 k->revision = 0x03;
1383 k->class_id = PCI_CLASS_SERIAL_USB;
39bffca2
AL
1384 dc->vmsd = &vmstate_uhci;
1385 dc->props = uhci_properties;
40021f08
AL
1386}
1387
39bffca2
AL
1388static TypeInfo ich9_uhci1_info = {
1389 .name = "ich9-usb-uhci1",
1390 .parent = TYPE_PCI_DEVICE,
1391 .instance_size = sizeof(UHCIState),
1392 .class_init = ich9_uhci1_class_init,
e855761c
AL
1393};
1394
40021f08
AL
1395static void ich9_uhci2_class_init(ObjectClass *klass, void *data)
1396{
39bffca2 1397 DeviceClass *dc = DEVICE_CLASS(klass);
40021f08
AL
1398 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1399
1400 k->init = usb_uhci_common_initfn;
1401 k->vendor_id = PCI_VENDOR_ID_INTEL;
1402 k->device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI2;
1403 k->revision = 0x03;
1404 k->class_id = PCI_CLASS_SERIAL_USB;
39bffca2
AL
1405 dc->vmsd = &vmstate_uhci;
1406 dc->props = uhci_properties;
40021f08
AL
1407}
1408
39bffca2
AL
1409static TypeInfo ich9_uhci2_info = {
1410 .name = "ich9-usb-uhci2",
1411 .parent = TYPE_PCI_DEVICE,
1412 .instance_size = sizeof(UHCIState),
1413 .class_init = ich9_uhci2_class_init,
e855761c
AL
1414};
1415
40021f08
AL
1416static void ich9_uhci3_class_init(ObjectClass *klass, void *data)
1417{
39bffca2 1418 DeviceClass *dc = DEVICE_CLASS(klass);
40021f08
AL
1419 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1420
1421 k->init = usb_uhci_common_initfn;
1422 k->vendor_id = PCI_VENDOR_ID_INTEL;
1423 k->device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI3;
1424 k->revision = 0x03;
1425 k->class_id = PCI_CLASS_SERIAL_USB;
39bffca2
AL
1426 dc->vmsd = &vmstate_uhci;
1427 dc->props = uhci_properties;
40021f08
AL
1428}
1429
39bffca2
AL
1430static TypeInfo ich9_uhci3_info = {
1431 .name = "ich9-usb-uhci3",
1432 .parent = TYPE_PCI_DEVICE,
1433 .instance_size = sizeof(UHCIState),
1434 .class_init = ich9_uhci3_class_init,
6cf9b6f1 1435};
afcc3cdf 1436
83f7d43a 1437static void uhci_register_types(void)
6cf9b6f1 1438{
39bffca2
AL
1439 type_register_static(&piix3_uhci_info);
1440 type_register_static(&piix4_uhci_info);
1441 type_register_static(&vt82c686b_uhci_info);
1442 type_register_static(&ich9_uhci1_info);
1443 type_register_static(&ich9_uhci2_info);
1444 type_register_static(&ich9_uhci3_info);
6cf9b6f1 1445}
83f7d43a
AF
1446
1447type_init(uhci_register_types)