]> git.proxmox.com Git - qemu.git/blame - hw/usb-ohci.c
Break up vl.h.
[qemu.git] / hw / usb-ohci.c
CommitLineData
0d92ed30
PB
1/*
2 * QEMU USB OHCI Emulation
3 * Copyright (c) 2004 Gianni Tedesco
4 * Copyright (c) 2006 CodeSourcery
e24ad6f1 5 * Copyright (c) 2006 Openedhand Ltd.
0d92ed30
PB
6 *
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2 of the License, or (at your option) any later version.
11 *
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * Lesser General Public License for more details.
16 *
17 * You should have received a copy of the GNU Lesser General Public
18 * License along with this library; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
20 *
21 * TODO:
22 * o Isochronous transfers
23 * o Allocate bandwidth in frames properly
24 * o Disable timers when nothing needs to be done, or remove timer usage
25 * all together.
26 * o Handle unrecoverable errors properly
27 * o BIOS work to boot from USB storage
28*/
29
87ecb68b
PB
30#include "hw.h"
31#include "qemu-timer.h"
32#include "usb.h"
33#include "pci.h"
0d92ed30
PB
34
35//#define DEBUG_OHCI
36/* Dump packet contents. */
37//#define DEBUG_PACKET
7bfe5777 38//#define DEBUG_ISOCH
0d92ed30
PB
39/* This causes frames to occur 1000x slower */
40//#define OHCI_TIME_WARP 1
41
42#ifdef DEBUG_OHCI
43#define dprintf printf
44#else
45#define dprintf(...)
46#endif
47
48/* Number of Downstream Ports on the root hub. */
49
50#define OHCI_MAX_PORTS 15
51
52static int64_t usb_frame_time;
53static int64_t usb_bit_time;
54
55typedef struct OHCIPort {
56 USBPort port;
57 uint32_t ctrl;
58} OHCIPort;
59
e24ad6f1
PB
60enum ohci_type {
61 OHCI_TYPE_PCI,
62 OHCI_TYPE_PXA
63};
64
0d92ed30 65typedef struct {
d537cf6c 66 qemu_irq irq;
e24ad6f1 67 enum ohci_type type;
0d92ed30
PB
68 target_phys_addr_t mem_base;
69 int mem;
70 int num_ports;
e24ad6f1 71 const char *name;
0d92ed30
PB
72
73 QEMUTimer *eof_timer;
74 int64_t sof_time;
75
76 /* OHCI state */
77 /* Control partition */
78 uint32_t ctl, status;
79 uint32_t intr_status;
80 uint32_t intr;
81
82 /* memory pointer partition */
83 uint32_t hcca;
84 uint32_t ctrl_head, ctrl_cur;
85 uint32_t bulk_head, bulk_cur;
86 uint32_t per_cur;
87 uint32_t done;
88 int done_count;
89
90 /* Frame counter partition */
91 uint32_t fsmps:15;
92 uint32_t fit:1;
93 uint32_t fi:14;
94 uint32_t frt:1;
95 uint16_t frame_number;
96 uint16_t padding;
97 uint32_t pstart;
98 uint32_t lst;
99
100 /* Root Hub partition */
101 uint32_t rhdesc_a, rhdesc_b;
102 uint32_t rhstatus;
103 OHCIPort rhport[OHCI_MAX_PORTS];
4d611c9a 104
e24ad6f1
PB
105 /* PXA27x Non-OHCI events */
106 uint32_t hstatus;
107 uint32_t hmask;
108 uint32_t hreset;
109 uint32_t htest;
110
4d611c9a
PB
111 /* Active packets. */
112 uint32_t old_ctl;
113 USBPacket usb_packet;
114 uint8_t usb_buf[8192];
115 uint32_t async_td;
116 int async_complete;
117
0d92ed30
PB
118} OHCIState;
119
120/* Host Controller Communications Area */
121struct ohci_hcca {
122 uint32_t intr[32];
123 uint16_t frame, pad;
124 uint32_t done;
125};
126
73221b12
TS
127static void ohci_bus_stop(OHCIState *ohci);
128
0d92ed30
PB
129/* Bitfields for the first word of an Endpoint Desciptor. */
130#define OHCI_ED_FA_SHIFT 0
131#define OHCI_ED_FA_MASK (0x7f<<OHCI_ED_FA_SHIFT)
132#define OHCI_ED_EN_SHIFT 7
133#define OHCI_ED_EN_MASK (0xf<<OHCI_ED_EN_SHIFT)
134#define OHCI_ED_D_SHIFT 11
135#define OHCI_ED_D_MASK (3<<OHCI_ED_D_SHIFT)
136#define OHCI_ED_S (1<<13)
137#define OHCI_ED_K (1<<14)
138#define OHCI_ED_F (1<<15)
7bfe5777
AZ
139#define OHCI_ED_MPS_SHIFT 16
140#define OHCI_ED_MPS_MASK (0x7ff<<OHCI_ED_MPS_SHIFT)
0d92ed30
PB
141
142/* Flags in the head field of an Endpoint Desciptor. */
143#define OHCI_ED_H 1
144#define OHCI_ED_C 2
145
146/* Bitfields for the first word of a Transfer Desciptor. */
147#define OHCI_TD_R (1<<18)
148#define OHCI_TD_DP_SHIFT 19
149#define OHCI_TD_DP_MASK (3<<OHCI_TD_DP_SHIFT)
150#define OHCI_TD_DI_SHIFT 21
151#define OHCI_TD_DI_MASK (7<<OHCI_TD_DI_SHIFT)
152#define OHCI_TD_T0 (1<<24)
153#define OHCI_TD_T1 (1<<24)
154#define OHCI_TD_EC_SHIFT 26
155#define OHCI_TD_EC_MASK (3<<OHCI_TD_EC_SHIFT)
156#define OHCI_TD_CC_SHIFT 28
157#define OHCI_TD_CC_MASK (0xf<<OHCI_TD_CC_SHIFT)
158
7bfe5777
AZ
159/* Bitfields for the first word of an Isochronous Transfer Desciptor. */
160/* CC & DI - same as in the General Transfer Desciptor */
161#define OHCI_TD_SF_SHIFT 0
162#define OHCI_TD_SF_MASK (0xffff<<OHCI_TD_SF_SHIFT)
163#define OHCI_TD_FC_SHIFT 24
164#define OHCI_TD_FC_MASK (7<<OHCI_TD_FC_SHIFT)
165
166/* Isochronous Transfer Desciptor - Offset / PacketStatusWord */
167#define OHCI_TD_PSW_CC_SHIFT 12
168#define OHCI_TD_PSW_CC_MASK (0xf<<OHCI_TD_PSW_CC_SHIFT)
169#define OHCI_TD_PSW_SIZE_SHIFT 0
170#define OHCI_TD_PSW_SIZE_MASK (0xfff<<OHCI_TD_PSW_SIZE_SHIFT)
171
172#define OHCI_PAGE_MASK 0xfffff000
173#define OHCI_OFFSET_MASK 0xfff
174
0d92ed30
PB
175#define OHCI_DPTR_MASK 0xfffffff0
176
177#define OHCI_BM(val, field) \
178 (((val) & OHCI_##field##_MASK) >> OHCI_##field##_SHIFT)
179
180#define OHCI_SET_BM(val, field, newval) do { \
181 val &= ~OHCI_##field##_MASK; \
182 val |= ((newval) << OHCI_##field##_SHIFT) & OHCI_##field##_MASK; \
183 } while(0)
184
185/* endpoint descriptor */
186struct ohci_ed {
187 uint32_t flags;
188 uint32_t tail;
189 uint32_t head;
190 uint32_t next;
191};
192
193/* General transfer descriptor */
194struct ohci_td {
195 uint32_t flags;
196 uint32_t cbp;
197 uint32_t next;
198 uint32_t be;
199};
200
7bfe5777
AZ
201/* Isochronous transfer descriptor */
202struct ohci_iso_td {
203 uint32_t flags;
204 uint32_t bp;
205 uint32_t next;
206 uint32_t be;
207 uint16_t offset[8];
208};
209
0d92ed30
PB
210#define USB_HZ 12000000
211
212/* OHCI Local stuff */
213#define OHCI_CTL_CBSR ((1<<0)|(1<<1))
214#define OHCI_CTL_PLE (1<<2)
215#define OHCI_CTL_IE (1<<3)
216#define OHCI_CTL_CLE (1<<4)
217#define OHCI_CTL_BLE (1<<5)
218#define OHCI_CTL_HCFS ((1<<6)|(1<<7))
219#define OHCI_USB_RESET 0x00
220#define OHCI_USB_RESUME 0x40
221#define OHCI_USB_OPERATIONAL 0x80
222#define OHCI_USB_SUSPEND 0xc0
223#define OHCI_CTL_IR (1<<8)
224#define OHCI_CTL_RWC (1<<9)
225#define OHCI_CTL_RWE (1<<10)
226
227#define OHCI_STATUS_HCR (1<<0)
228#define OHCI_STATUS_CLF (1<<1)
229#define OHCI_STATUS_BLF (1<<2)
230#define OHCI_STATUS_OCR (1<<3)
231#define OHCI_STATUS_SOC ((1<<6)|(1<<7))
232
233#define OHCI_INTR_SO (1<<0) /* Scheduling overrun */
234#define OHCI_INTR_WD (1<<1) /* HcDoneHead writeback */
235#define OHCI_INTR_SF (1<<2) /* Start of frame */
236#define OHCI_INTR_RD (1<<3) /* Resume detect */
237#define OHCI_INTR_UE (1<<4) /* Unrecoverable error */
238#define OHCI_INTR_FNO (1<<5) /* Frame number overflow */
239#define OHCI_INTR_RHSC (1<<6) /* Root hub status change */
240#define OHCI_INTR_OC (1<<30) /* Ownership change */
241#define OHCI_INTR_MIE (1<<31) /* Master Interrupt Enable */
242
243#define OHCI_HCCA_SIZE 0x100
244#define OHCI_HCCA_MASK 0xffffff00
245
246#define OHCI_EDPTR_MASK 0xfffffff0
247
248#define OHCI_FMI_FI 0x00003fff
249#define OHCI_FMI_FSMPS 0xffff0000
250#define OHCI_FMI_FIT 0x80000000
251
252#define OHCI_FR_RT (1<<31)
253
254#define OHCI_LS_THRESH 0x628
255
256#define OHCI_RHA_RW_MASK 0x00000000 /* Mask of supported features. */
257#define OHCI_RHA_PSM (1<<8)
258#define OHCI_RHA_NPS (1<<9)
259#define OHCI_RHA_DT (1<<10)
260#define OHCI_RHA_OCPM (1<<11)
261#define OHCI_RHA_NOCP (1<<12)
262#define OHCI_RHA_POTPGT_MASK 0xff000000
263
264#define OHCI_RHS_LPS (1<<0)
265#define OHCI_RHS_OCI (1<<1)
266#define OHCI_RHS_DRWE (1<<15)
267#define OHCI_RHS_LPSC (1<<16)
268#define OHCI_RHS_OCIC (1<<17)
269#define OHCI_RHS_CRWE (1<<31)
270
271#define OHCI_PORT_CCS (1<<0)
272#define OHCI_PORT_PES (1<<1)
273#define OHCI_PORT_PSS (1<<2)
274#define OHCI_PORT_POCI (1<<3)
275#define OHCI_PORT_PRS (1<<4)
276#define OHCI_PORT_PPS (1<<8)
277#define OHCI_PORT_LSDA (1<<9)
278#define OHCI_PORT_CSC (1<<16)
279#define OHCI_PORT_PESC (1<<17)
280#define OHCI_PORT_PSSC (1<<18)
281#define OHCI_PORT_OCIC (1<<19)
282#define OHCI_PORT_PRSC (1<<20)
283#define OHCI_PORT_WTC (OHCI_PORT_CSC|OHCI_PORT_PESC|OHCI_PORT_PSSC \
284 |OHCI_PORT_OCIC|OHCI_PORT_PRSC)
285
286#define OHCI_TD_DIR_SETUP 0x0
287#define OHCI_TD_DIR_OUT 0x1
288#define OHCI_TD_DIR_IN 0x2
289#define OHCI_TD_DIR_RESERVED 0x3
290
291#define OHCI_CC_NOERROR 0x0
292#define OHCI_CC_CRC 0x1
293#define OHCI_CC_BITSTUFFING 0x2
294#define OHCI_CC_DATATOGGLEMISMATCH 0x3
295#define OHCI_CC_STALL 0x4
296#define OHCI_CC_DEVICENOTRESPONDING 0x5
297#define OHCI_CC_PIDCHECKFAILURE 0x6
298#define OHCI_CC_UNDEXPETEDPID 0x7
299#define OHCI_CC_DATAOVERRUN 0x8
300#define OHCI_CC_DATAUNDERRUN 0x9
301#define OHCI_CC_BUFFEROVERRUN 0xc
302#define OHCI_CC_BUFFERUNDERRUN 0xd
303
e24ad6f1
PB
304#define OHCI_HRESET_FSBIR (1 << 0)
305
61064870
PB
306/* Update IRQ levels */
307static inline void ohci_intr_update(OHCIState *ohci)
308{
309 int level = 0;
310
311 if ((ohci->intr & OHCI_INTR_MIE) &&
312 (ohci->intr_status & ohci->intr))
313 level = 1;
314
d537cf6c 315 qemu_set_irq(ohci->irq, level);
61064870
PB
316}
317
318/* Set an interrupt */
319static inline void ohci_set_interrupt(OHCIState *ohci, uint32_t intr)
320{
321 ohci->intr_status |= intr;
322 ohci_intr_update(ohci);
323}
324
325/* Attach or detach a device on a root hub port. */
0d92ed30
PB
326static void ohci_attach(USBPort *port1, USBDevice *dev)
327{
328 OHCIState *s = port1->opaque;
329 OHCIPort *port = &s->rhport[port1->index];
61064870 330 uint32_t old_state = port->ctrl;
0d92ed30
PB
331
332 if (dev) {
333 if (port->port.dev) {
334 usb_attach(port1, NULL);
335 }
336 /* set connect status */
61064870
PB
337 port->ctrl |= OHCI_PORT_CCS | OHCI_PORT_CSC;
338
0d92ed30
PB
339 /* update speed */
340 if (dev->speed == USB_SPEED_LOW)
341 port->ctrl |= OHCI_PORT_LSDA;
342 else
343 port->ctrl &= ~OHCI_PORT_LSDA;
344 port->port.dev = dev;
e24ad6f1
PB
345
346 /* notify of remote-wakeup */
347 if ((s->ctl & OHCI_CTL_HCFS) == OHCI_USB_SUSPEND)
348 ohci_set_interrupt(s, OHCI_INTR_RD);
349
0d92ed30 350 /* send the attach message */
4d611c9a 351 usb_send_msg(dev, USB_MSG_ATTACH);
0d92ed30
PB
352 dprintf("usb-ohci: Attached port %d\n", port1->index);
353 } else {
354 /* set connect status */
61064870
PB
355 if (port->ctrl & OHCI_PORT_CCS) {
356 port->ctrl &= ~OHCI_PORT_CCS;
357 port->ctrl |= OHCI_PORT_CSC;
0d92ed30
PB
358 }
359 /* disable port */
360 if (port->ctrl & OHCI_PORT_PES) {
361 port->ctrl &= ~OHCI_PORT_PES;
362 port->ctrl |= OHCI_PORT_PESC;
363 }
364 dev = port->port.dev;
365 if (dev) {
366 /* send the detach message */
4d611c9a 367 usb_send_msg(dev, USB_MSG_DETACH);
0d92ed30
PB
368 }
369 port->port.dev = NULL;
370 dprintf("usb-ohci: Detached port %d\n", port1->index);
371 }
61064870
PB
372
373 if (old_state != port->ctrl)
374 ohci_set_interrupt(s, OHCI_INTR_RHSC);
0d92ed30
PB
375}
376
377/* Reset the controller */
73221b12 378static void ohci_reset(void *opaque)
0d92ed30 379{
73221b12 380 OHCIState *ohci = opaque;
0d92ed30
PB
381 OHCIPort *port;
382 int i;
383
73221b12 384 ohci_bus_stop(ohci);
0d92ed30 385 ohci->ctl = 0;
4d611c9a 386 ohci->old_ctl = 0;
0d92ed30
PB
387 ohci->status = 0;
388 ohci->intr_status = 0;
389 ohci->intr = OHCI_INTR_MIE;
390
391 ohci->hcca = 0;
392 ohci->ctrl_head = ohci->ctrl_cur = 0;
393 ohci->bulk_head = ohci->bulk_cur = 0;
394 ohci->per_cur = 0;
395 ohci->done = 0;
396 ohci->done_count = 7;
397
398 /* FSMPS is marked TBD in OCHI 1.0, what gives ffs?
399 * I took the value linux sets ...
400 */
401 ohci->fsmps = 0x2778;
402 ohci->fi = 0x2edf;
403 ohci->fit = 0;
404 ohci->frt = 0;
405 ohci->frame_number = 0;
406 ohci->pstart = 0;
407 ohci->lst = OHCI_LS_THRESH;
408
409 ohci->rhdesc_a = OHCI_RHA_NPS | ohci->num_ports;
410 ohci->rhdesc_b = 0x0; /* Impl. specific */
411 ohci->rhstatus = 0;
412
413 for (i = 0; i < ohci->num_ports; i++)
414 {
415 port = &ohci->rhport[i];
416 port->ctrl = 0;
417 if (port->port.dev)
418 ohci_attach(&port->port, port->port.dev);
419 }
4d611c9a
PB
420 if (ohci->async_td) {
421 usb_cancel_packet(&ohci->usb_packet);
422 ohci->async_td = 0;
423 }
e24ad6f1 424 dprintf("usb-ohci: Reset %s\n", ohci->name);
0d92ed30
PB
425}
426
0d92ed30
PB
427/* Get an array of dwords from main memory */
428static inline int get_dwords(uint32_t addr, uint32_t *buf, int num)
429{
430 int i;
431
432 for (i = 0; i < num; i++, buf++, addr += sizeof(*buf)) {
433 cpu_physical_memory_rw(addr, (uint8_t *)buf, sizeof(*buf), 0);
434 *buf = le32_to_cpu(*buf);
435 }
436
437 return 1;
438}
439
440/* Put an array of dwords in to main memory */
441static inline int put_dwords(uint32_t addr, uint32_t *buf, int num)
442{
443 int i;
444
445 for (i = 0; i < num; i++, buf++, addr += sizeof(*buf)) {
446 uint32_t tmp = cpu_to_le32(*buf);
447 cpu_physical_memory_rw(addr, (uint8_t *)&tmp, sizeof(tmp), 1);
448 }
449
450 return 1;
451}
452
7bfe5777
AZ
453/* Get an array of words from main memory */
454static inline int get_words(uint32_t addr, uint16_t *buf, int num)
455{
456 int i;
457
458 for (i = 0; i < num; i++, buf++, addr += sizeof(*buf)) {
459 cpu_physical_memory_rw(addr, (uint8_t *)buf, sizeof(*buf), 0);
460 *buf = le16_to_cpu(*buf);
461 }
462
463 return 1;
464}
465
466/* Put an array of words in to main memory */
467static inline int put_words(uint32_t addr, uint16_t *buf, int num)
468{
469 int i;
470
471 for (i = 0; i < num; i++, buf++, addr += sizeof(*buf)) {
472 uint16_t tmp = cpu_to_le16(*buf);
473 cpu_physical_memory_rw(addr, (uint8_t *)&tmp, sizeof(tmp), 1);
474 }
475
476 return 1;
477}
478
0d92ed30
PB
479static inline int ohci_read_ed(uint32_t addr, struct ohci_ed *ed)
480{
481 return get_dwords(addr, (uint32_t *)ed, sizeof(*ed) >> 2);
482}
483
484static inline int ohci_read_td(uint32_t addr, struct ohci_td *td)
485{
486 return get_dwords(addr, (uint32_t *)td, sizeof(*td) >> 2);
487}
488
7bfe5777
AZ
489static inline int ohci_read_iso_td(uint32_t addr, struct ohci_iso_td *td)
490{
491 return (get_dwords(addr, (uint32_t *)td, 4) &&
492 get_words(addr + 16, td->offset, 8));
493}
494
0d92ed30
PB
495static inline int ohci_put_ed(uint32_t addr, struct ohci_ed *ed)
496{
497 return put_dwords(addr, (uint32_t *)ed, sizeof(*ed) >> 2);
498}
499
500static inline int ohci_put_td(uint32_t addr, struct ohci_td *td)
501{
502 return put_dwords(addr, (uint32_t *)td, sizeof(*td) >> 2);
503}
504
7bfe5777
AZ
505static inline int ohci_put_iso_td(uint32_t addr, struct ohci_iso_td *td)
506{
507 return (put_dwords(addr, (uint32_t *)td, 4) &&
508 put_words(addr + 16, td->offset, 8));
509}
510
0d92ed30
PB
511/* Read/Write the contents of a TD from/to main memory. */
512static void ohci_copy_td(struct ohci_td *td, uint8_t *buf, int len, int write)
513{
514 uint32_t ptr;
515 uint32_t n;
516
517 ptr = td->cbp;
518 n = 0x1000 - (ptr & 0xfff);
519 if (n > len)
520 n = len;
521 cpu_physical_memory_rw(ptr, buf, n, write);
522 if (n == len)
523 return;
524 ptr = td->be & ~0xfffu;
e6f3e5e0 525 buf += n;
0d92ed30
PB
526 cpu_physical_memory_rw(ptr, buf, len - n, write);
527}
528
7bfe5777
AZ
529/* Read/Write the contents of an ISO TD from/to main memory. */
530static void ohci_copy_iso_td(uint32_t start_addr, uint32_t end_addr,
531 uint8_t *buf, int len, int write)
532{
533 uint32_t ptr;
534 uint32_t n;
4d611c9a 535
7bfe5777
AZ
536 ptr = start_addr;
537 n = 0x1000 - (ptr & 0xfff);
538 if (n > len)
539 n = len;
540 cpu_physical_memory_rw(ptr, buf, n, write);
541 if (n == len)
542 return;
543 ptr = end_addr & ~0xfffu;
544 buf += n;
545 cpu_physical_memory_rw(ptr, buf, len - n, write);
546}
547
548static void ohci_process_lists(OHCIState *ohci, int completion);
549
550static void ohci_async_complete_packet(USBPacket *packet, void *opaque)
4d611c9a
PB
551{
552 OHCIState *ohci = opaque;
553#ifdef DEBUG_PACKET
554 dprintf("Async packet complete\n");
555#endif
556 ohci->async_complete = 1;
7bfe5777
AZ
557 ohci_process_lists(ohci, 1);
558}
559
560#define USUB(a, b) ((int16_t)((uint16_t)(a) - (uint16_t)(b)))
561
562static int ohci_service_iso_td(OHCIState *ohci, struct ohci_ed *ed,
563 int completion)
564{
565 int dir;
566 size_t len = 0;
567 char *str = NULL;
568 int pid;
569 int ret;
570 int i;
571 USBDevice *dev;
572 struct ohci_iso_td iso_td;
573 uint32_t addr;
574 uint16_t starting_frame;
575 int16_t relative_frame_number;
576 int frame_count;
577 uint32_t start_offset, next_offset, end_offset = 0;
578 uint32_t start_addr, end_addr;
579
580 addr = ed->head & OHCI_DPTR_MASK;
581
582 if (!ohci_read_iso_td(addr, &iso_td)) {
583 printf("usb-ohci: ISO_TD read error at %x\n", addr);
584 return 0;
585 }
586
587 starting_frame = OHCI_BM(iso_td.flags, TD_SF);
588 frame_count = OHCI_BM(iso_td.flags, TD_FC);
589 relative_frame_number = USUB(ohci->frame_number, starting_frame);
590
591#ifdef DEBUG_ISOCH
592 printf("--- ISO_TD ED head 0x%.8x tailp 0x%.8x\n"
593 "0x%.8x 0x%.8x 0x%.8x 0x%.8x\n"
594 "0x%.8x 0x%.8x 0x%.8x 0x%.8x\n"
595 "0x%.8x 0x%.8x 0x%.8x 0x%.8x\n"
596 "frame_number 0x%.8x starting_frame 0x%.8x\n"
597 "frame_count 0x%.8x relative %d\n"
598 "di 0x%.8x cc 0x%.8x\n",
599 ed->head & OHCI_DPTR_MASK, ed->tail & OHCI_DPTR_MASK,
600 iso_td.flags, iso_td.bp, iso_td.next, iso_td.be,
601 iso_td.offset[0], iso_td.offset[1], iso_td.offset[2], iso_td.offset[3],
602 iso_td.offset[4], iso_td.offset[5], iso_td.offset[6], iso_td.offset[7],
603 ohci->frame_number, starting_frame,
604 frame_count, relative_frame_number,
605 OHCI_BM(iso_td.flags, TD_DI), OHCI_BM(iso_td.flags, TD_CC));
606#endif
607
608 if (relative_frame_number < 0) {
609 dprintf("usb-ohci: ISO_TD R=%d < 0\n", relative_frame_number);
610 return 1;
611 } else if (relative_frame_number > frame_count) {
612 /* ISO TD expired - retire the TD to the Done Queue and continue with
613 the next ISO TD of the same ED */
614 dprintf("usb-ohci: ISO_TD R=%d > FC=%d\n", relative_frame_number,
615 frame_count);
616 OHCI_SET_BM(iso_td.flags, TD_CC, OHCI_CC_DATAOVERRUN);
617 ed->head &= ~OHCI_DPTR_MASK;
618 ed->head |= (iso_td.next & OHCI_DPTR_MASK);
619 iso_td.next = ohci->done;
620 ohci->done = addr;
621 i = OHCI_BM(iso_td.flags, TD_DI);
622 if (i < ohci->done_count)
623 ohci->done_count = i;
624 ohci_put_iso_td(addr, &iso_td);
625 return 0;
626 }
627
628 dir = OHCI_BM(ed->flags, ED_D);
629 switch (dir) {
630 case OHCI_TD_DIR_IN:
631 str = "in";
632 pid = USB_TOKEN_IN;
633 break;
634 case OHCI_TD_DIR_OUT:
635 str = "out";
636 pid = USB_TOKEN_OUT;
637 break;
638 case OHCI_TD_DIR_SETUP:
639 str = "setup";
640 pid = USB_TOKEN_SETUP;
641 break;
642 default:
643 printf("usb-ohci: Bad direction %d\n", dir);
644 return 1;
645 }
646
647 if (!iso_td.bp || !iso_td.be) {
648 printf("usb-ohci: ISO_TD bp 0x%.8x be 0x%.8x\n", iso_td.bp, iso_td.be);
649 return 1;
650 }
651
652 start_offset = iso_td.offset[relative_frame_number];
653 next_offset = iso_td.offset[relative_frame_number + 1];
654
655 if (!(OHCI_BM(start_offset, TD_PSW_CC) & 0xe) ||
656 ((relative_frame_number < frame_count) &&
657 !(OHCI_BM(next_offset, TD_PSW_CC) & 0xe))) {
658 printf("usb-ohci: ISO_TD cc != not accessed 0x%.8x 0x%.8x\n",
659 start_offset, next_offset);
660 return 1;
661 }
662
663 if ((relative_frame_number < frame_count) && (start_offset > next_offset)) {
664 printf("usb-ohci: ISO_TD start_offset=0x%.8x > next_offset=0x%.8x\n",
665 start_offset, next_offset);
666 return 1;
667 }
668
669 if ((start_offset & 0x1000) == 0) {
670 start_addr = (iso_td.bp & OHCI_PAGE_MASK) |
671 (start_offset & OHCI_OFFSET_MASK);
672 } else {
673 start_addr = (iso_td.be & OHCI_PAGE_MASK) |
674 (start_offset & OHCI_OFFSET_MASK);
675 }
676
677 if (relative_frame_number < frame_count) {
678 end_offset = next_offset - 1;
679 if ((end_offset & 0x1000) == 0) {
680 end_addr = (iso_td.bp & OHCI_PAGE_MASK) |
681 (end_offset & OHCI_OFFSET_MASK);
682 } else {
683 end_addr = (iso_td.be & OHCI_PAGE_MASK) |
684 (end_offset & OHCI_OFFSET_MASK);
685 }
686 } else {
687 /* Last packet in the ISO TD */
688 end_addr = iso_td.be;
689 }
690
691 if ((start_addr & OHCI_PAGE_MASK) != (end_addr & OHCI_PAGE_MASK)) {
692 len = (end_addr & OHCI_OFFSET_MASK) + 0x1001
693 - (start_addr & OHCI_OFFSET_MASK);
694 } else {
695 len = end_addr - start_addr + 1;
696 }
697
698 if (len && dir != OHCI_TD_DIR_IN) {
699 ohci_copy_iso_td(start_addr, end_addr, ohci->usb_buf, len, 0);
700 }
701
702 if (completion) {
703 ret = ohci->usb_packet.len;
704 } else {
705 ret = USB_RET_NODEV;
706 for (i = 0; i < ohci->num_ports; i++) {
707 dev = ohci->rhport[i].port.dev;
708 if ((ohci->rhport[i].ctrl & OHCI_PORT_PES) == 0)
709 continue;
710 ohci->usb_packet.pid = pid;
711 ohci->usb_packet.devaddr = OHCI_BM(ed->flags, ED_FA);
712 ohci->usb_packet.devep = OHCI_BM(ed->flags, ED_EN);
713 ohci->usb_packet.data = ohci->usb_buf;
714 ohci->usb_packet.len = len;
715 ohci->usb_packet.complete_cb = ohci_async_complete_packet;
716 ohci->usb_packet.complete_opaque = ohci;
717 ret = dev->handle_packet(dev, &ohci->usb_packet);
718 if (ret != USB_RET_NODEV)
719 break;
720 }
721
722 if (ret == USB_RET_ASYNC) {
723 return 1;
724 }
725 }
726
727#ifdef DEBUG_ISOCH
728 printf("so 0x%.8x eo 0x%.8x\nsa 0x%.8x ea 0x%.8x\ndir %s len %zu ret %d\n",
729 start_offset, end_offset, start_addr, end_addr, str, len, ret);
730#endif
731
732 /* Writeback */
733 if (dir == OHCI_TD_DIR_IN && ret >= 0 && ret <= len) {
734 /* IN transfer succeeded */
735 ohci_copy_iso_td(start_addr, end_addr, ohci->usb_buf, ret, 1);
736 OHCI_SET_BM(iso_td.offset[relative_frame_number], TD_PSW_CC,
737 OHCI_CC_NOERROR);
738 OHCI_SET_BM(iso_td.offset[relative_frame_number], TD_PSW_SIZE, ret);
739 } else if (dir == OHCI_TD_DIR_OUT && ret == len) {
740 /* OUT transfer succeeded */
741 OHCI_SET_BM(iso_td.offset[relative_frame_number], TD_PSW_CC,
742 OHCI_CC_NOERROR);
743 OHCI_SET_BM(iso_td.offset[relative_frame_number], TD_PSW_SIZE, 0);
744 } else {
87283515 745 if (ret > (ssize_t) len) {
7bfe5777
AZ
746 printf("usb-ohci: DataOverrun %d > %zu\n", ret, len);
747 OHCI_SET_BM(iso_td.offset[relative_frame_number], TD_PSW_CC,
748 OHCI_CC_DATAOVERRUN);
749 OHCI_SET_BM(iso_td.offset[relative_frame_number], TD_PSW_SIZE,
750 len);
751 } else if (ret >= 0) {
752 printf("usb-ohci: DataUnderrun %d\n", ret);
753 OHCI_SET_BM(iso_td.offset[relative_frame_number], TD_PSW_CC,
754 OHCI_CC_DATAUNDERRUN);
755 } else {
756 switch (ret) {
757 case USB_RET_NODEV:
758 OHCI_SET_BM(iso_td.offset[relative_frame_number], TD_PSW_CC,
759 OHCI_CC_DEVICENOTRESPONDING);
760 OHCI_SET_BM(iso_td.offset[relative_frame_number], TD_PSW_SIZE,
761 0);
762 break;
763 case USB_RET_NAK:
764 case USB_RET_STALL:
765 printf("usb-ohci: got NAK/STALL %d\n", ret);
766 OHCI_SET_BM(iso_td.offset[relative_frame_number], TD_PSW_CC,
767 OHCI_CC_STALL);
768 OHCI_SET_BM(iso_td.offset[relative_frame_number], TD_PSW_SIZE,
769 0);
770 break;
771 default:
772 printf("usb-ohci: Bad device response %d\n", ret);
773 OHCI_SET_BM(iso_td.offset[relative_frame_number], TD_PSW_CC,
774 OHCI_CC_UNDEXPETEDPID);
775 break;
776 }
777 }
778 }
779
780 if (relative_frame_number == frame_count) {
781 /* Last data packet of ISO TD - retire the TD to the Done Queue */
782 OHCI_SET_BM(iso_td.flags, TD_CC, OHCI_CC_NOERROR);
783 ed->head &= ~OHCI_DPTR_MASK;
784 ed->head |= (iso_td.next & OHCI_DPTR_MASK);
785 iso_td.next = ohci->done;
786 ohci->done = addr;
787 i = OHCI_BM(iso_td.flags, TD_DI);
788 if (i < ohci->done_count)
789 ohci->done_count = i;
790 }
791 ohci_put_iso_td(addr, &iso_td);
792 return 1;
4d611c9a
PB
793}
794
0d92ed30
PB
795/* Service a transport descriptor.
796 Returns nonzero to terminate processing of this endpoint. */
797
798static int ohci_service_td(OHCIState *ohci, struct ohci_ed *ed)
799{
800 int dir;
801 size_t len = 0;
0d92ed30
PB
802 char *str = NULL;
803 int pid;
804 int ret;
805 int i;
806 USBDevice *dev;
807 struct ohci_td td;
808 uint32_t addr;
809 int flag_r;
4d611c9a 810 int completion;
0d92ed30
PB
811
812 addr = ed->head & OHCI_DPTR_MASK;
4d611c9a
PB
813 /* See if this TD has already been submitted to the device. */
814 completion = (addr == ohci->async_td);
815 if (completion && !ohci->async_complete) {
816#ifdef DEBUG_PACKET
817 dprintf("Skipping async TD\n");
818#endif
819 return 1;
820 }
0d92ed30
PB
821 if (!ohci_read_td(addr, &td)) {
822 fprintf(stderr, "usb-ohci: TD read error at %x\n", addr);
823 return 0;
824 }
825
826 dir = OHCI_BM(ed->flags, ED_D);
827 switch (dir) {
828 case OHCI_TD_DIR_OUT:
829 case OHCI_TD_DIR_IN:
830 /* Same value. */
831 break;
832 default:
833 dir = OHCI_BM(td.flags, TD_DP);
834 break;
835 }
836
837 switch (dir) {
838 case OHCI_TD_DIR_IN:
839 str = "in";
840 pid = USB_TOKEN_IN;
841 break;
842 case OHCI_TD_DIR_OUT:
843 str = "out";
844 pid = USB_TOKEN_OUT;
845 break;
846 case OHCI_TD_DIR_SETUP:
847 str = "setup";
848 pid = USB_TOKEN_SETUP;
849 break;
850 default:
851 fprintf(stderr, "usb-ohci: Bad direction\n");
852 return 1;
853 }
854 if (td.cbp && td.be) {
e6f3e5e0
PB
855 if ((td.cbp & 0xfffff000) != (td.be & 0xfffff000)) {
856 len = (td.be & 0xfff) + 0x1001 - (td.cbp & 0xfff);
857 } else {
858 len = (td.be - td.cbp) + 1;
859 }
860
4d611c9a
PB
861 if (len && dir != OHCI_TD_DIR_IN && !completion) {
862 ohci_copy_td(&td, ohci->usb_buf, len, 0);
0d92ed30
PB
863 }
864 }
865
866 flag_r = (td.flags & OHCI_TD_R) != 0;
867#ifdef DEBUG_PACKET
868 dprintf(" TD @ 0x%.8x %u bytes %s r=%d cbp=0x%.8x be=0x%.8x\n",
869 addr, len, str, flag_r, td.cbp, td.be);
870
87283515 871 if (len > 0 && dir != OHCI_TD_DIR_IN) {
0d92ed30
PB
872 dprintf(" data:");
873 for (i = 0; i < len; i++)
4d611c9a 874 printf(" %.2x", ohci->usb_buf[i]);
0d92ed30
PB
875 dprintf("\n");
876 }
877#endif
4d611c9a
PB
878 if (completion) {
879 ret = ohci->usb_packet.len;
880 ohci->async_td = 0;
881 ohci->async_complete = 0;
882 } else {
883 ret = USB_RET_NODEV;
884 for (i = 0; i < ohci->num_ports; i++) {
885 dev = ohci->rhport[i].port.dev;
886 if ((ohci->rhport[i].ctrl & OHCI_PORT_PES) == 0)
887 continue;
888
889 if (ohci->async_td) {
890 /* ??? The hardware should allow one active packet per
891 endpoint. We only allow one active packet per controller.
892 This should be sufficient as long as devices respond in a
893 timely manner.
894 */
0d92ed30 895#ifdef DEBUG_PACKET
4d611c9a 896 dprintf("Too many pending packets\n");
0d92ed30 897#endif
4d611c9a
PB
898 return 1;
899 }
900 ohci->usb_packet.pid = pid;
901 ohci->usb_packet.devaddr = OHCI_BM(ed->flags, ED_FA);
902 ohci->usb_packet.devep = OHCI_BM(ed->flags, ED_EN);
903 ohci->usb_packet.data = ohci->usb_buf;
904 ohci->usb_packet.len = len;
905 ohci->usb_packet.complete_cb = ohci_async_complete_packet;
906 ohci->usb_packet.complete_opaque = ohci;
907 ret = dev->handle_packet(dev, &ohci->usb_packet);
908 if (ret != USB_RET_NODEV)
909 break;
910 }
911#ifdef DEBUG_PACKET
912 dprintf("ret=%d\n", ret);
913#endif
914 if (ret == USB_RET_ASYNC) {
915 ohci->async_td = addr;
916 return 1;
917 }
918 }
0d92ed30
PB
919 if (ret >= 0) {
920 if (dir == OHCI_TD_DIR_IN) {
4d611c9a 921 ohci_copy_td(&td, ohci->usb_buf, ret, 1);
0d92ed30
PB
922#ifdef DEBUG_PACKET
923 dprintf(" data:");
924 for (i = 0; i < ret; i++)
4d611c9a 925 printf(" %.2x", ohci->usb_buf[i]);
0d92ed30
PB
926 dprintf("\n");
927#endif
928 } else {
929 ret = len;
930 }
931 }
932
933 /* Writeback */
934 if (ret == len || (dir == OHCI_TD_DIR_IN && ret >= 0 && flag_r)) {
935 /* Transmission succeeded. */
936 if (ret == len) {
937 td.cbp = 0;
938 } else {
939 td.cbp += ret;
940 if ((td.cbp & 0xfff) + ret > 0xfff) {
941 td.cbp &= 0xfff;
942 td.cbp |= td.be & ~0xfff;
943 }
944 }
945 td.flags |= OHCI_TD_T1;
946 td.flags ^= OHCI_TD_T0;
947 OHCI_SET_BM(td.flags, TD_CC, OHCI_CC_NOERROR);
948 OHCI_SET_BM(td.flags, TD_EC, 0);
949
950 ed->head &= ~OHCI_ED_C;
951 if (td.flags & OHCI_TD_T0)
952 ed->head |= OHCI_ED_C;
953 } else {
954 if (ret >= 0) {
955 dprintf("usb-ohci: Underrun\n");
956 OHCI_SET_BM(td.flags, TD_CC, OHCI_CC_DATAUNDERRUN);
957 } else {
958 switch (ret) {
959 case USB_RET_NODEV:
960 OHCI_SET_BM(td.flags, TD_CC, OHCI_CC_DEVICENOTRESPONDING);
961 case USB_RET_NAK:
962 dprintf("usb-ohci: got NAK\n");
963 return 1;
964 case USB_RET_STALL:
965 dprintf("usb-ohci: got STALL\n");
966 OHCI_SET_BM(td.flags, TD_CC, OHCI_CC_STALL);
967 break;
968 case USB_RET_BABBLE:
969 dprintf("usb-ohci: got BABBLE\n");
970 OHCI_SET_BM(td.flags, TD_CC, OHCI_CC_DATAOVERRUN);
971 break;
972 default:
973 fprintf(stderr, "usb-ohci: Bad device response %d\n", ret);
974 OHCI_SET_BM(td.flags, TD_CC, OHCI_CC_UNDEXPETEDPID);
975 OHCI_SET_BM(td.flags, TD_EC, 3);
976 break;
977 }
978 }
979 ed->head |= OHCI_ED_H;
980 }
981
982 /* Retire this TD */
983 ed->head &= ~OHCI_DPTR_MASK;
984 ed->head |= td.next & OHCI_DPTR_MASK;
985 td.next = ohci->done;
986 ohci->done = addr;
987 i = OHCI_BM(td.flags, TD_DI);
988 if (i < ohci->done_count)
989 ohci->done_count = i;
990 ohci_put_td(addr, &td);
991 return OHCI_BM(td.flags, TD_CC) != OHCI_CC_NOERROR;
992}
993
994/* Service an endpoint list. Returns nonzero if active TD were found. */
7bfe5777 995static int ohci_service_ed_list(OHCIState *ohci, uint32_t head, int completion)
0d92ed30
PB
996{
997 struct ohci_ed ed;
998 uint32_t next_ed;
999 uint32_t cur;
1000 int active;
1001
1002 active = 0;
1003
1004 if (head == 0)
1005 return 0;
1006
1007 for (cur = head; cur; cur = next_ed) {
1008 if (!ohci_read_ed(cur, &ed)) {
1009 fprintf(stderr, "usb-ohci: ED read error at %x\n", cur);
1010 return 0;
1011 }
1012
1013 next_ed = ed.next & OHCI_DPTR_MASK;
1014
4d611c9a
PB
1015 if ((ed.head & OHCI_ED_H) || (ed.flags & OHCI_ED_K)) {
1016 uint32_t addr;
1017 /* Cancel pending packets for ED that have been paused. */
1018 addr = ed.head & OHCI_DPTR_MASK;
1019 if (ohci->async_td && addr == ohci->async_td) {
1020 usb_cancel_packet(&ohci->usb_packet);
1021 ohci->async_td = 0;
1022 }
0d92ed30 1023 continue;
4d611c9a 1024 }
0d92ed30 1025
0d92ed30
PB
1026 while ((ed.head & OHCI_DPTR_MASK) != ed.tail) {
1027#ifdef DEBUG_PACKET
1028 dprintf("ED @ 0x%.8x fa=%u en=%u d=%u s=%u k=%u f=%u mps=%u "
1029 "h=%u c=%u\n head=0x%.8x tailp=0x%.8x next=0x%.8x\n", cur,
1030 OHCI_BM(ed.flags, ED_FA), OHCI_BM(ed.flags, ED_EN),
1031 OHCI_BM(ed.flags, ED_D), (ed.flags & OHCI_ED_S)!= 0,
1032 (ed.flags & OHCI_ED_K) != 0, (ed.flags & OHCI_ED_F) != 0,
1033 OHCI_BM(ed.flags, ED_MPS), (ed.head & OHCI_ED_H) != 0,
1034 (ed.head & OHCI_ED_C) != 0, ed.head & OHCI_DPTR_MASK,
1035 ed.tail & OHCI_DPTR_MASK, ed.next & OHCI_DPTR_MASK);
1036#endif
1037 active = 1;
1038
7bfe5777
AZ
1039 if ((ed.flags & OHCI_ED_F) == 0) {
1040 if (ohci_service_td(ohci, &ed))
1041 break;
1042 } else {
1043 /* Handle isochronous endpoints */
1044 if (ohci_service_iso_td(ohci, &ed, completion))
1045 break;
1046 }
0d92ed30
PB
1047 }
1048
1049 ohci_put_ed(cur, &ed);
1050 }
1051
1052 return active;
1053}
1054
1055/* Generate a SOF event, and set a timer for EOF */
1056static void ohci_sof(OHCIState *ohci)
1057{
1058 ohci->sof_time = qemu_get_clock(vm_clock);
1059 qemu_mod_timer(ohci->eof_timer, ohci->sof_time + usb_frame_time);
1060 ohci_set_interrupt(ohci, OHCI_INTR_SF);
1061}
1062
4d611c9a 1063/* Process Control and Bulk lists. */
7bfe5777 1064static void ohci_process_lists(OHCIState *ohci, int completion)
4d611c9a
PB
1065{
1066 if ((ohci->ctl & OHCI_CTL_CLE) && (ohci->status & OHCI_STATUS_CLF)) {
1067 if (ohci->ctrl_cur && ohci->ctrl_cur != ohci->ctrl_head)
87283515
AZ
1068 dprintf("usb-ohci: head %x, cur %x\n",
1069 ohci->ctrl_head, ohci->ctrl_cur);
7bfe5777 1070 if (!ohci_service_ed_list(ohci, ohci->ctrl_head, completion)) {
4d611c9a
PB
1071 ohci->ctrl_cur = 0;
1072 ohci->status &= ~OHCI_STATUS_CLF;
1073 }
1074 }
1075
1076 if ((ohci->ctl & OHCI_CTL_BLE) && (ohci->status & OHCI_STATUS_BLF)) {
7bfe5777 1077 if (!ohci_service_ed_list(ohci, ohci->bulk_head, completion)) {
4d611c9a
PB
1078 ohci->bulk_cur = 0;
1079 ohci->status &= ~OHCI_STATUS_BLF;
1080 }
1081 }
1082}
1083
0d92ed30
PB
1084/* Do frame processing on frame boundary */
1085static void ohci_frame_boundary(void *opaque)
1086{
1087 OHCIState *ohci = opaque;
1088 struct ohci_hcca hcca;
1089
1090 cpu_physical_memory_rw(ohci->hcca, (uint8_t *)&hcca, sizeof(hcca), 0);
1091
1092 /* Process all the lists at the end of the frame */
1093 if (ohci->ctl & OHCI_CTL_PLE) {
1094 int n;
1095
1096 n = ohci->frame_number & 0x1f;
7bfe5777 1097 ohci_service_ed_list(ohci, le32_to_cpu(hcca.intr[n]), 0);
0d92ed30 1098 }
0d92ed30 1099
4d611c9a
PB
1100 /* Cancel all pending packets if either of the lists has been disabled. */
1101 if (ohci->async_td &&
1102 ohci->old_ctl & (~ohci->ctl) & (OHCI_CTL_BLE | OHCI_CTL_CLE)) {
1103 usb_cancel_packet(&ohci->usb_packet);
1104 ohci->async_td = 0;
0d92ed30 1105 }
4d611c9a 1106 ohci->old_ctl = ohci->ctl;
7bfe5777 1107 ohci_process_lists(ohci, 0);
0d92ed30
PB
1108
1109 /* Frame boundary, so do EOF stuf here */
1110 ohci->frt = ohci->fit;
1111
1112 /* XXX: endianness */
1113 ohci->frame_number = (ohci->frame_number + 1) & 0xffff;
1114 hcca.frame = cpu_to_le32(ohci->frame_number);
1115
1116 if (ohci->done_count == 0 && !(ohci->intr_status & OHCI_INTR_WD)) {
1117 if (!ohci->done)
1118 abort();
1119 if (ohci->intr & ohci->intr_status)
1120 ohci->done |= 1;
1121 hcca.done = cpu_to_le32(ohci->done);
1122 ohci->done = 0;
1123 ohci->done_count = 7;
1124 ohci_set_interrupt(ohci, OHCI_INTR_WD);
1125 }
1126
1127 if (ohci->done_count != 7 && ohci->done_count != 0)
1128 ohci->done_count--;
1129
1130 /* Do SOF stuff here */
1131 ohci_sof(ohci);
1132
1133 /* Writeback HCCA */
1134 cpu_physical_memory_rw(ohci->hcca, (uint8_t *)&hcca, sizeof(hcca), 1);
1135}
1136
1137/* Start sending SOF tokens across the USB bus, lists are processed in
1138 * next frame
1139 */
1140static int ohci_bus_start(OHCIState *ohci)
1141{
1142 ohci->eof_timer = qemu_new_timer(vm_clock,
1143 ohci_frame_boundary,
1144 ohci);
1145
1146 if (ohci->eof_timer == NULL) {
e24ad6f1 1147 fprintf(stderr, "usb-ohci: %s: qemu_new_timer failed\n", ohci->name);
0d92ed30
PB
1148 /* TODO: Signal unrecoverable error */
1149 return 0;
1150 }
1151
e24ad6f1 1152 dprintf("usb-ohci: %s: USB Operational\n", ohci->name);
0d92ed30
PB
1153
1154 ohci_sof(ohci);
1155
1156 return 1;
1157}
1158
1159/* Stop sending SOF tokens on the bus */
1160static void ohci_bus_stop(OHCIState *ohci)
1161{
1162 if (ohci->eof_timer)
1163 qemu_del_timer(ohci->eof_timer);
73221b12 1164 ohci->eof_timer = NULL;
0d92ed30
PB
1165}
1166
1167/* Sets a flag in a port status register but only set it if the port is
1168 * connected, if not set ConnectStatusChange flag. If flag is enabled
1169 * return 1.
1170 */
1171static int ohci_port_set_if_connected(OHCIState *ohci, int i, uint32_t val)
1172{
1173 int ret = 1;
1174
1175 /* writing a 0 has no effect */
1176 if (val == 0)
1177 return 0;
1178
1179 /* If CurrentConnectStatus is cleared we set
1180 * ConnectStatusChange
1181 */
1182 if (!(ohci->rhport[i].ctrl & OHCI_PORT_CCS)) {
1183 ohci->rhport[i].ctrl |= OHCI_PORT_CSC;
1184 if (ohci->rhstatus & OHCI_RHS_DRWE) {
1185 /* TODO: CSC is a wakeup event */
1186 }
1187 return 0;
1188 }
1189
1190 if (ohci->rhport[i].ctrl & val)
1191 ret = 0;
1192
1193 /* set the bit */
1194 ohci->rhport[i].ctrl |= val;
1195
1196 return ret;
1197}
1198
1199/* Set the frame interval - frame interval toggle is manipulated by the hcd only */
1200static void ohci_set_frame_interval(OHCIState *ohci, uint16_t val)
1201{
1202 val &= OHCI_FMI_FI;
1203
1204 if (val != ohci->fi) {
1205 dprintf("usb-ohci: %s: FrameInterval = 0x%x (%u)\n",
e24ad6f1 1206 ohci->name, ohci->fi, ohci->fi);
0d92ed30
PB
1207 }
1208
1209 ohci->fi = val;
1210}
1211
1212static void ohci_port_power(OHCIState *ohci, int i, int p)
1213{
1214 if (p) {
1215 ohci->rhport[i].ctrl |= OHCI_PORT_PPS;
1216 } else {
1217 ohci->rhport[i].ctrl &= ~(OHCI_PORT_PPS|
1218 OHCI_PORT_CCS|
1219 OHCI_PORT_PSS|
1220 OHCI_PORT_PRS);
1221 }
1222}
1223
1224/* Set HcControlRegister */
1225static void ohci_set_ctl(OHCIState *ohci, uint32_t val)
1226{
1227 uint32_t old_state;
1228 uint32_t new_state;
1229
1230 old_state = ohci->ctl & OHCI_CTL_HCFS;
1231 ohci->ctl = val;
1232 new_state = ohci->ctl & OHCI_CTL_HCFS;
1233
1234 /* no state change */
1235 if (old_state == new_state)
1236 return;
1237
1238 switch (new_state) {
1239 case OHCI_USB_OPERATIONAL:
1240 ohci_bus_start(ohci);
1241 break;
1242 case OHCI_USB_SUSPEND:
1243 ohci_bus_stop(ohci);
e24ad6f1 1244 dprintf("usb-ohci: %s: USB Suspended\n", ohci->name);
0d92ed30
PB
1245 break;
1246 case OHCI_USB_RESUME:
e24ad6f1 1247 dprintf("usb-ohci: %s: USB Resume\n", ohci->name);
0d92ed30
PB
1248 break;
1249 case OHCI_USB_RESET:
73221b12 1250 ohci_reset(ohci);
e24ad6f1 1251 dprintf("usb-ohci: %s: USB Reset\n", ohci->name);
0d92ed30
PB
1252 break;
1253 }
1254}
1255
1256static uint32_t ohci_get_frame_remaining(OHCIState *ohci)
1257{
1258 uint16_t fr;
1259 int64_t tks;
1260
1261 if ((ohci->ctl & OHCI_CTL_HCFS) != OHCI_USB_OPERATIONAL)
1262 return (ohci->frt << 31);
1263
1264 /* Being in USB operational state guarnatees sof_time was
1265 * set already.
1266 */
1267 tks = qemu_get_clock(vm_clock) - ohci->sof_time;
1268
1269 /* avoid muldiv if possible */
1270 if (tks >= usb_frame_time)
1271 return (ohci->frt << 31);
1272
1273 tks = muldiv64(1, tks, usb_bit_time);
1274 fr = (uint16_t)(ohci->fi - tks);
1275
1276 return (ohci->frt << 31) | fr;
1277}
1278
1279
1280/* Set root hub status */
1281static void ohci_set_hub_status(OHCIState *ohci, uint32_t val)
1282{
1283 uint32_t old_state;
1284
1285 old_state = ohci->rhstatus;
1286
1287 /* write 1 to clear OCIC */
1288 if (val & OHCI_RHS_OCIC)
1289 ohci->rhstatus &= ~OHCI_RHS_OCIC;
1290
1291 if (val & OHCI_RHS_LPS) {
1292 int i;
1293
1294 for (i = 0; i < ohci->num_ports; i++)
1295 ohci_port_power(ohci, i, 0);
1296 dprintf("usb-ohci: powered down all ports\n");
1297 }
1298
1299 if (val & OHCI_RHS_LPSC) {
1300 int i;
1301
1302 for (i = 0; i < ohci->num_ports; i++)
1303 ohci_port_power(ohci, i, 1);
1304 dprintf("usb-ohci: powered up all ports\n");
1305 }
1306
1307 if (val & OHCI_RHS_DRWE)
1308 ohci->rhstatus |= OHCI_RHS_DRWE;
1309
1310 if (val & OHCI_RHS_CRWE)
1311 ohci->rhstatus &= ~OHCI_RHS_DRWE;
1312
1313 if (old_state != ohci->rhstatus)
1314 ohci_set_interrupt(ohci, OHCI_INTR_RHSC);
1315}
1316
1317/* Set root hub port status */
1318static void ohci_port_set_status(OHCIState *ohci, int portnum, uint32_t val)
1319{
1320 uint32_t old_state;
1321 OHCIPort *port;
1322
1323 port = &ohci->rhport[portnum];
1324 old_state = port->ctrl;
1325
1326 /* Write to clear CSC, PESC, PSSC, OCIC, PRSC */
1327 if (val & OHCI_PORT_WTC)
1328 port->ctrl &= ~(val & OHCI_PORT_WTC);
1329
1330 if (val & OHCI_PORT_CCS)
1331 port->ctrl &= ~OHCI_PORT_PES;
1332
1333 ohci_port_set_if_connected(ohci, portnum, val & OHCI_PORT_PES);
1334
1335 if (ohci_port_set_if_connected(ohci, portnum, val & OHCI_PORT_PSS))
1336 dprintf("usb-ohci: port %d: SUSPEND\n", portnum);
1337
1338 if (ohci_port_set_if_connected(ohci, portnum, val & OHCI_PORT_PRS)) {
1339 dprintf("usb-ohci: port %d: RESET\n", portnum);
4d611c9a 1340 usb_send_msg(port->port.dev, USB_MSG_RESET);
0d92ed30
PB
1341 port->ctrl &= ~OHCI_PORT_PRS;
1342 /* ??? Should this also set OHCI_PORT_PESC. */
1343 port->ctrl |= OHCI_PORT_PES | OHCI_PORT_PRSC;
1344 }
1345
1346 /* Invert order here to ensure in ambiguous case, device is
1347 * powered up...
1348 */
1349 if (val & OHCI_PORT_LSDA)
1350 ohci_port_power(ohci, portnum, 0);
1351 if (val & OHCI_PORT_PPS)
1352 ohci_port_power(ohci, portnum, 1);
1353
1354 if (old_state != port->ctrl)
1355 ohci_set_interrupt(ohci, OHCI_INTR_RHSC);
1356
1357 return;
1358}
1359
1360static uint32_t ohci_mem_read(void *ptr, target_phys_addr_t addr)
1361{
1362 OHCIState *ohci = ptr;
1363
1364 addr -= ohci->mem_base;
1365
1366 /* Only aligned reads are allowed on OHCI */
1367 if (addr & 3) {
1368 fprintf(stderr, "usb-ohci: Mis-aligned read\n");
1369 return 0xffffffff;
1370 }
1371
1372 if (addr >= 0x54 && addr < 0x54 + ohci->num_ports * 4) {
1373 /* HcRhPortStatus */
1374 return ohci->rhport[(addr - 0x54) >> 2].ctrl | OHCI_PORT_PPS;
1375 }
1376
1377 switch (addr >> 2) {
1378 case 0: /* HcRevision */
1379 return 0x10;
1380
1381 case 1: /* HcControl */
1382 return ohci->ctl;
1383
1384 case 2: /* HcCommandStatus */
1385 return ohci->status;
1386
1387 case 3: /* HcInterruptStatus */
1388 return ohci->intr_status;
1389
1390 case 4: /* HcInterruptEnable */
1391 case 5: /* HcInterruptDisable */
1392 return ohci->intr;
1393
1394 case 6: /* HcHCCA */
1395 return ohci->hcca;
1396
1397 case 7: /* HcPeriodCurrentED */
1398 return ohci->per_cur;
1399
1400 case 8: /* HcControlHeadED */
1401 return ohci->ctrl_head;
1402
1403 case 9: /* HcControlCurrentED */
1404 return ohci->ctrl_cur;
1405
1406 case 10: /* HcBulkHeadED */
1407 return ohci->bulk_head;
1408
1409 case 11: /* HcBulkCurrentED */
1410 return ohci->bulk_cur;
1411
1412 case 12: /* HcDoneHead */
1413 return ohci->done;
1414
1415 case 13: /* HcFmInterval */
1416 return (ohci->fit << 31) | (ohci->fsmps << 16) | (ohci->fi);
1417
1418 case 14: /* HcFmRemaining */
1419 return ohci_get_frame_remaining(ohci);
1420
1421 case 15: /* HcFmNumber */
1422 return ohci->frame_number;
1423
1424 case 16: /* HcPeriodicStart */
1425 return ohci->pstart;
1426
1427 case 17: /* HcLSThreshold */
1428 return ohci->lst;
1429
1430 case 18: /* HcRhDescriptorA */
1431 return ohci->rhdesc_a;
1432
1433 case 19: /* HcRhDescriptorB */
1434 return ohci->rhdesc_b;
1435
1436 case 20: /* HcRhStatus */
1437 return ohci->rhstatus;
1438
e24ad6f1
PB
1439 /* PXA27x specific registers */
1440 case 24: /* HcStatus */
1441 return ohci->hstatus & ohci->hmask;
1442
1443 case 25: /* HcHReset */
1444 return ohci->hreset;
1445
1446 case 26: /* HcHInterruptEnable */
1447 return ohci->hmask;
1448
1449 case 27: /* HcHInterruptTest */
1450 return ohci->htest;
1451
0d92ed30
PB
1452 default:
1453 fprintf(stderr, "ohci_read: Bad offset %x\n", (int)addr);
1454 return 0xffffffff;
1455 }
1456}
1457
1458static void ohci_mem_write(void *ptr, target_phys_addr_t addr, uint32_t val)
1459{
1460 OHCIState *ohci = ptr;
1461
1462 addr -= ohci->mem_base;
1463
1464 /* Only aligned reads are allowed on OHCI */
1465 if (addr & 3) {
1466 fprintf(stderr, "usb-ohci: Mis-aligned write\n");
1467 return;
1468 }
1469
1470 if (addr >= 0x54 && addr < 0x54 + ohci->num_ports * 4) {
1471 /* HcRhPortStatus */
1472 ohci_port_set_status(ohci, (addr - 0x54) >> 2, val);
1473 return;
1474 }
1475
1476 switch (addr >> 2) {
1477 case 1: /* HcControl */
1478 ohci_set_ctl(ohci, val);
1479 break;
1480
1481 case 2: /* HcCommandStatus */
1482 /* SOC is read-only */
1483 val = (val & ~OHCI_STATUS_SOC);
1484
1485 /* Bits written as '0' remain unchanged in the register */
1486 ohci->status |= val;
1487
1488 if (ohci->status & OHCI_STATUS_HCR)
1489 ohci_reset(ohci);
1490 break;
1491
1492 case 3: /* HcInterruptStatus */
1493 ohci->intr_status &= ~val;
1494 ohci_intr_update(ohci);
1495 break;
1496
1497 case 4: /* HcInterruptEnable */
1498 ohci->intr |= val;
1499 ohci_intr_update(ohci);
1500 break;
1501
1502 case 5: /* HcInterruptDisable */
1503 ohci->intr &= ~val;
1504 ohci_intr_update(ohci);
1505 break;
1506
1507 case 6: /* HcHCCA */
1508 ohci->hcca = val & OHCI_HCCA_MASK;
1509 break;
1510
1511 case 8: /* HcControlHeadED */
1512 ohci->ctrl_head = val & OHCI_EDPTR_MASK;
1513 break;
1514
1515 case 9: /* HcControlCurrentED */
1516 ohci->ctrl_cur = val & OHCI_EDPTR_MASK;
1517 break;
1518
1519 case 10: /* HcBulkHeadED */
1520 ohci->bulk_head = val & OHCI_EDPTR_MASK;
1521 break;
1522
1523 case 11: /* HcBulkCurrentED */
1524 ohci->bulk_cur = val & OHCI_EDPTR_MASK;
1525 break;
1526
1527 case 13: /* HcFmInterval */
1528 ohci->fsmps = (val & OHCI_FMI_FSMPS) >> 16;
1529 ohci->fit = (val & OHCI_FMI_FIT) >> 31;
1530 ohci_set_frame_interval(ohci, val);
1531 break;
1532
7bfe5777
AZ
1533 case 15: /* HcFmNumber */
1534 break;
1535
0d92ed30
PB
1536 case 16: /* HcPeriodicStart */
1537 ohci->pstart = val & 0xffff;
1538 break;
1539
1540 case 17: /* HcLSThreshold */
1541 ohci->lst = val & 0xffff;
1542 break;
1543
1544 case 18: /* HcRhDescriptorA */
1545 ohci->rhdesc_a &= ~OHCI_RHA_RW_MASK;
1546 ohci->rhdesc_a |= val & OHCI_RHA_RW_MASK;
1547 break;
1548
1549 case 19: /* HcRhDescriptorB */
1550 break;
1551
1552 case 20: /* HcRhStatus */
1553 ohci_set_hub_status(ohci, val);
1554 break;
1555
e24ad6f1
PB
1556 /* PXA27x specific registers */
1557 case 24: /* HcStatus */
1558 ohci->hstatus &= ~(val & ohci->hmask);
1559
1560 case 25: /* HcHReset */
1561 ohci->hreset = val & ~OHCI_HRESET_FSBIR;
1562 if (val & OHCI_HRESET_FSBIR)
1563 ohci_reset(ohci);
1564 break;
1565
1566 case 26: /* HcHInterruptEnable */
1567 ohci->hmask = val;
1568 break;
1569
1570 case 27: /* HcHInterruptTest */
1571 ohci->htest = val;
1572 break;
1573
0d92ed30
PB
1574 default:
1575 fprintf(stderr, "ohci_write: Bad offset %x\n", (int)addr);
1576 break;
1577 }
1578}
1579
1580/* Only dword reads are defined on OHCI register space */
1581static CPUReadMemoryFunc *ohci_readfn[3]={
1582 ohci_mem_read,
1583 ohci_mem_read,
1584 ohci_mem_read
1585};
1586
1587/* Only dword writes are defined on OHCI register space */
1588static CPUWriteMemoryFunc *ohci_writefn[3]={
1589 ohci_mem_write,
1590 ohci_mem_write,
1591 ohci_mem_write
1592};
1593
e24ad6f1 1594static void usb_ohci_init(OHCIState *ohci, int num_ports, int devfn,
d537cf6c 1595 qemu_irq irq, enum ohci_type type, const char *name)
0d92ed30 1596{
0d92ed30
PB
1597 int i;
1598
0d92ed30
PB
1599 if (usb_frame_time == 0) {
1600#if OHCI_TIME_WARP
1601 usb_frame_time = ticks_per_sec;
1602 usb_bit_time = muldiv64(1, ticks_per_sec, USB_HZ/1000);
1603#else
1604 usb_frame_time = muldiv64(1, ticks_per_sec, 1000);
1605 if (ticks_per_sec >= USB_HZ) {
1606 usb_bit_time = muldiv64(1, ticks_per_sec, USB_HZ);
1607 } else {
1608 usb_bit_time = 1;
1609 }
1610#endif
1611 dprintf("usb-ohci: usb_bit_time=%lli usb_frame_time=%lli\n",
1612 usb_frame_time, usb_bit_time);
1613 }
1614
e24ad6f1
PB
1615 ohci->mem = cpu_register_io_memory(0, ohci_readfn, ohci_writefn, ohci);
1616 ohci->name = name;
1617
e24ad6f1
PB
1618 ohci->irq = irq;
1619 ohci->type = type;
1620
1621 ohci->num_ports = num_ports;
1622 for (i = 0; i < num_ports; i++) {
1623 qemu_register_usb_port(&ohci->rhport[i].port, ohci, i, ohci_attach);
1624 }
1625
1626 ohci->async_td = 0;
73221b12 1627 qemu_register_reset(ohci_reset, ohci);
e24ad6f1
PB
1628 ohci_reset(ohci);
1629}
1630
1631typedef struct {
1632 PCIDevice pci_dev;
1633 OHCIState state;
1634} OHCIPCIState;
1635
1636static void ohci_mapfunc(PCIDevice *pci_dev, int i,
1637 uint32_t addr, uint32_t size, int type)
1638{
1639 OHCIPCIState *ohci = (OHCIPCIState *)pci_dev;
1640 ohci->state.mem_base = addr;
1641 cpu_register_physical_memory(addr, size, ohci->state.mem);
1642}
1643
1644void usb_ohci_init_pci(struct PCIBus *bus, int num_ports, int devfn)
1645{
1646 OHCIPCIState *ohci;
1647 int vid = 0x106b;
1648 int did = 0x003f;
1649
1650 ohci = (OHCIPCIState *)pci_register_device(bus, "OHCI USB", sizeof(*ohci),
1651 devfn, NULL, NULL);
0d92ed30
PB
1652 if (ohci == NULL) {
1653 fprintf(stderr, "usb-ohci: Failed to register PCI device\n");
1654 return;
1655 }
1656
1657 ohci->pci_dev.config[0x00] = vid & 0xff;
1658 ohci->pci_dev.config[0x01] = (vid >> 8) & 0xff;
1659 ohci->pci_dev.config[0x02] = did & 0xff;
1660 ohci->pci_dev.config[0x03] = (did >> 8) & 0xff;
1661 ohci->pci_dev.config[0x09] = 0x10; /* OHCI */
1662 ohci->pci_dev.config[0x0a] = 0x3;
1663 ohci->pci_dev.config[0x0b] = 0xc;
1664 ohci->pci_dev.config[0x3d] = 0x01; /* interrupt pin 1 */
1665
d537cf6c
PB
1666 usb_ohci_init(&ohci->state, num_ports, devfn, ohci->pci_dev.irq[0],
1667 OHCI_TYPE_PCI, ohci->pci_dev.name);
0d92ed30
PB
1668
1669 pci_register_io_region((struct PCIDevice *)ohci, 0, 256,
1670 PCI_ADDRESS_SPACE_MEM, ohci_mapfunc);
e24ad6f1 1671}
0d92ed30 1672
e24ad6f1 1673void usb_ohci_init_pxa(target_phys_addr_t base, int num_ports, int devfn,
d537cf6c 1674 qemu_irq irq)
e24ad6f1
PB
1675{
1676 OHCIState *ohci = (OHCIState *)qemu_mallocz(sizeof(OHCIState));
0d92ed30 1677
d537cf6c 1678 usb_ohci_init(ohci, num_ports, devfn, irq,
e24ad6f1
PB
1679 OHCI_TYPE_PXA, "OHCI USB");
1680 ohci->mem_base = base;
1681
187337f8 1682 cpu_register_physical_memory(ohci->mem_base, 0x1000, ohci->mem);
0d92ed30 1683}