]> git.proxmox.com Git - qemu.git/blame - hw/usb-ohci.c
usb: claim port at device initialization time.
[qemu.git] / hw / usb-ohci.c
CommitLineData
0d92ed30
PB
1/*
2 * QEMU USB OHCI Emulation
3 * Copyright (c) 2004 Gianni Tedesco
4 * Copyright (c) 2006 CodeSourcery
e24ad6f1 5 * Copyright (c) 2006 Openedhand Ltd.
0d92ed30
PB
6 *
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2 of the License, or (at your option) any later version.
11 *
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * Lesser General Public License for more details.
16 *
17 * You should have received a copy of the GNU Lesser General Public
8167ee88 18 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
0d92ed30
PB
19 *
20 * TODO:
21 * o Isochronous transfers
22 * o Allocate bandwidth in frames properly
23 * o Disable timers when nothing needs to be done, or remove timer usage
24 * all together.
25 * o Handle unrecoverable errors properly
26 * o BIOS work to boot from USB storage
27*/
28
87ecb68b
PB
29#include "hw.h"
30#include "qemu-timer.h"
31#include "usb.h"
32#include "pci.h"
18e08a55 33#include "usb-ohci.h"
61d3cf93
PB
34#include "sysbus.h"
35#include "qdev-addr.h"
0d92ed30
PB
36
37//#define DEBUG_OHCI
38/* Dump packet contents. */
39//#define DEBUG_PACKET
7bfe5777 40//#define DEBUG_ISOCH
0d92ed30
PB
41/* This causes frames to occur 1000x slower */
42//#define OHCI_TIME_WARP 1
43
44#ifdef DEBUG_OHCI
d0f2c4c6 45#define DPRINTF printf
0d92ed30 46#else
d0f2c4c6 47#define DPRINTF(...)
0d92ed30
PB
48#endif
49
50/* Number of Downstream Ports on the root hub. */
51
52#define OHCI_MAX_PORTS 15
53
54static int64_t usb_frame_time;
55static int64_t usb_bit_time;
56
57typedef struct OHCIPort {
58 USBPort port;
59 uint32_t ctrl;
60} OHCIPort;
61
62typedef struct {
b2317837 63 USBBus bus;
d537cf6c 64 qemu_irq irq;
6da48311 65 MemoryRegion mem;
0d92ed30 66 int num_ports;
e24ad6f1 67 const char *name;
0d92ed30
PB
68
69 QEMUTimer *eof_timer;
70 int64_t sof_time;
71
72 /* OHCI state */
73 /* Control partition */
74 uint32_t ctl, status;
75 uint32_t intr_status;
76 uint32_t intr;
77
78 /* memory pointer partition */
79 uint32_t hcca;
80 uint32_t ctrl_head, ctrl_cur;
81 uint32_t bulk_head, bulk_cur;
82 uint32_t per_cur;
83 uint32_t done;
84 int done_count;
85
86 /* Frame counter partition */
87 uint32_t fsmps:15;
88 uint32_t fit:1;
89 uint32_t fi:14;
90 uint32_t frt:1;
91 uint16_t frame_number;
92 uint16_t padding;
93 uint32_t pstart;
94 uint32_t lst;
95
96 /* Root Hub partition */
97 uint32_t rhdesc_a, rhdesc_b;
98 uint32_t rhstatus;
99 OHCIPort rhport[OHCI_MAX_PORTS];
4d611c9a 100
e24ad6f1
PB
101 /* PXA27x Non-OHCI events */
102 uint32_t hstatus;
103 uint32_t hmask;
104 uint32_t hreset;
105 uint32_t htest;
106
ac611340 107 /* SM501 local memory offset */
c227f099 108 target_phys_addr_t localmem_base;
ac611340 109
4d611c9a
PB
110 /* Active packets. */
111 uint32_t old_ctl;
112 USBPacket usb_packet;
113 uint8_t usb_buf[8192];
114 uint32_t async_td;
115 int async_complete;
116
0d92ed30
PB
117} OHCIState;
118
119/* Host Controller Communications Area */
120struct ohci_hcca {
121 uint32_t intr[32];
122 uint16_t frame, pad;
123 uint32_t done;
124};
125
73221b12 126static void ohci_bus_stop(OHCIState *ohci);
4706ab6c 127static void ohci_async_cancel_device(OHCIState *ohci, USBDevice *dev);
73221b12 128
0d92ed30
PB
129/* Bitfields for the first word of an Endpoint Desciptor. */
130#define OHCI_ED_FA_SHIFT 0
131#define OHCI_ED_FA_MASK (0x7f<<OHCI_ED_FA_SHIFT)
132#define OHCI_ED_EN_SHIFT 7
133#define OHCI_ED_EN_MASK (0xf<<OHCI_ED_EN_SHIFT)
134#define OHCI_ED_D_SHIFT 11
135#define OHCI_ED_D_MASK (3<<OHCI_ED_D_SHIFT)
136#define OHCI_ED_S (1<<13)
137#define OHCI_ED_K (1<<14)
138#define OHCI_ED_F (1<<15)
7bfe5777
AZ
139#define OHCI_ED_MPS_SHIFT 16
140#define OHCI_ED_MPS_MASK (0x7ff<<OHCI_ED_MPS_SHIFT)
0d92ed30
PB
141
142/* Flags in the head field of an Endpoint Desciptor. */
143#define OHCI_ED_H 1
144#define OHCI_ED_C 2
145
146/* Bitfields for the first word of a Transfer Desciptor. */
147#define OHCI_TD_R (1<<18)
148#define OHCI_TD_DP_SHIFT 19
149#define OHCI_TD_DP_MASK (3<<OHCI_TD_DP_SHIFT)
150#define OHCI_TD_DI_SHIFT 21
151#define OHCI_TD_DI_MASK (7<<OHCI_TD_DI_SHIFT)
152#define OHCI_TD_T0 (1<<24)
153#define OHCI_TD_T1 (1<<24)
154#define OHCI_TD_EC_SHIFT 26
155#define OHCI_TD_EC_MASK (3<<OHCI_TD_EC_SHIFT)
156#define OHCI_TD_CC_SHIFT 28
157#define OHCI_TD_CC_MASK (0xf<<OHCI_TD_CC_SHIFT)
158
7bfe5777
AZ
159/* Bitfields for the first word of an Isochronous Transfer Desciptor. */
160/* CC & DI - same as in the General Transfer Desciptor */
161#define OHCI_TD_SF_SHIFT 0
162#define OHCI_TD_SF_MASK (0xffff<<OHCI_TD_SF_SHIFT)
163#define OHCI_TD_FC_SHIFT 24
164#define OHCI_TD_FC_MASK (7<<OHCI_TD_FC_SHIFT)
165
166/* Isochronous Transfer Desciptor - Offset / PacketStatusWord */
167#define OHCI_TD_PSW_CC_SHIFT 12
168#define OHCI_TD_PSW_CC_MASK (0xf<<OHCI_TD_PSW_CC_SHIFT)
169#define OHCI_TD_PSW_SIZE_SHIFT 0
170#define OHCI_TD_PSW_SIZE_MASK (0xfff<<OHCI_TD_PSW_SIZE_SHIFT)
171
172#define OHCI_PAGE_MASK 0xfffff000
173#define OHCI_OFFSET_MASK 0xfff
174
0d92ed30
PB
175#define OHCI_DPTR_MASK 0xfffffff0
176
177#define OHCI_BM(val, field) \
178 (((val) & OHCI_##field##_MASK) >> OHCI_##field##_SHIFT)
179
180#define OHCI_SET_BM(val, field, newval) do { \
181 val &= ~OHCI_##field##_MASK; \
182 val |= ((newval) << OHCI_##field##_SHIFT) & OHCI_##field##_MASK; \
183 } while(0)
184
185/* endpoint descriptor */
186struct ohci_ed {
187 uint32_t flags;
188 uint32_t tail;
189 uint32_t head;
190 uint32_t next;
191};
192
193/* General transfer descriptor */
194struct ohci_td {
195 uint32_t flags;
196 uint32_t cbp;
197 uint32_t next;
198 uint32_t be;
199};
200
7bfe5777
AZ
201/* Isochronous transfer descriptor */
202struct ohci_iso_td {
203 uint32_t flags;
204 uint32_t bp;
205 uint32_t next;
206 uint32_t be;
207 uint16_t offset[8];
208};
209
0d92ed30
PB
210#define USB_HZ 12000000
211
212/* OHCI Local stuff */
213#define OHCI_CTL_CBSR ((1<<0)|(1<<1))
214#define OHCI_CTL_PLE (1<<2)
215#define OHCI_CTL_IE (1<<3)
216#define OHCI_CTL_CLE (1<<4)
217#define OHCI_CTL_BLE (1<<5)
218#define OHCI_CTL_HCFS ((1<<6)|(1<<7))
219#define OHCI_USB_RESET 0x00
220#define OHCI_USB_RESUME 0x40
221#define OHCI_USB_OPERATIONAL 0x80
222#define OHCI_USB_SUSPEND 0xc0
223#define OHCI_CTL_IR (1<<8)
224#define OHCI_CTL_RWC (1<<9)
225#define OHCI_CTL_RWE (1<<10)
226
227#define OHCI_STATUS_HCR (1<<0)
228#define OHCI_STATUS_CLF (1<<1)
229#define OHCI_STATUS_BLF (1<<2)
230#define OHCI_STATUS_OCR (1<<3)
231#define OHCI_STATUS_SOC ((1<<6)|(1<<7))
232
233#define OHCI_INTR_SO (1<<0) /* Scheduling overrun */
234#define OHCI_INTR_WD (1<<1) /* HcDoneHead writeback */
235#define OHCI_INTR_SF (1<<2) /* Start of frame */
236#define OHCI_INTR_RD (1<<3) /* Resume detect */
237#define OHCI_INTR_UE (1<<4) /* Unrecoverable error */
238#define OHCI_INTR_FNO (1<<5) /* Frame number overflow */
239#define OHCI_INTR_RHSC (1<<6) /* Root hub status change */
240#define OHCI_INTR_OC (1<<30) /* Ownership change */
241#define OHCI_INTR_MIE (1<<31) /* Master Interrupt Enable */
242
243#define OHCI_HCCA_SIZE 0x100
244#define OHCI_HCCA_MASK 0xffffff00
245
246#define OHCI_EDPTR_MASK 0xfffffff0
247
248#define OHCI_FMI_FI 0x00003fff
249#define OHCI_FMI_FSMPS 0xffff0000
250#define OHCI_FMI_FIT 0x80000000
251
252#define OHCI_FR_RT (1<<31)
253
254#define OHCI_LS_THRESH 0x628
255
256#define OHCI_RHA_RW_MASK 0x00000000 /* Mask of supported features. */
257#define OHCI_RHA_PSM (1<<8)
258#define OHCI_RHA_NPS (1<<9)
259#define OHCI_RHA_DT (1<<10)
260#define OHCI_RHA_OCPM (1<<11)
261#define OHCI_RHA_NOCP (1<<12)
262#define OHCI_RHA_POTPGT_MASK 0xff000000
263
264#define OHCI_RHS_LPS (1<<0)
265#define OHCI_RHS_OCI (1<<1)
266#define OHCI_RHS_DRWE (1<<15)
267#define OHCI_RHS_LPSC (1<<16)
268#define OHCI_RHS_OCIC (1<<17)
269#define OHCI_RHS_CRWE (1<<31)
270
271#define OHCI_PORT_CCS (1<<0)
272#define OHCI_PORT_PES (1<<1)
273#define OHCI_PORT_PSS (1<<2)
274#define OHCI_PORT_POCI (1<<3)
275#define OHCI_PORT_PRS (1<<4)
276#define OHCI_PORT_PPS (1<<8)
277#define OHCI_PORT_LSDA (1<<9)
278#define OHCI_PORT_CSC (1<<16)
279#define OHCI_PORT_PESC (1<<17)
280#define OHCI_PORT_PSSC (1<<18)
281#define OHCI_PORT_OCIC (1<<19)
282#define OHCI_PORT_PRSC (1<<20)
283#define OHCI_PORT_WTC (OHCI_PORT_CSC|OHCI_PORT_PESC|OHCI_PORT_PSSC \
284 |OHCI_PORT_OCIC|OHCI_PORT_PRSC)
285
286#define OHCI_TD_DIR_SETUP 0x0
287#define OHCI_TD_DIR_OUT 0x1
288#define OHCI_TD_DIR_IN 0x2
289#define OHCI_TD_DIR_RESERVED 0x3
290
291#define OHCI_CC_NOERROR 0x0
292#define OHCI_CC_CRC 0x1
293#define OHCI_CC_BITSTUFFING 0x2
294#define OHCI_CC_DATATOGGLEMISMATCH 0x3
295#define OHCI_CC_STALL 0x4
296#define OHCI_CC_DEVICENOTRESPONDING 0x5
297#define OHCI_CC_PIDCHECKFAILURE 0x6
298#define OHCI_CC_UNDEXPETEDPID 0x7
299#define OHCI_CC_DATAOVERRUN 0x8
300#define OHCI_CC_DATAUNDERRUN 0x9
301#define OHCI_CC_BUFFEROVERRUN 0xc
302#define OHCI_CC_BUFFERUNDERRUN 0xd
303
e24ad6f1
PB
304#define OHCI_HRESET_FSBIR (1 << 0)
305
61064870
PB
306/* Update IRQ levels */
307static inline void ohci_intr_update(OHCIState *ohci)
308{
309 int level = 0;
310
311 if ((ohci->intr & OHCI_INTR_MIE) &&
312 (ohci->intr_status & ohci->intr))
313 level = 1;
314
d537cf6c 315 qemu_set_irq(ohci->irq, level);
61064870
PB
316}
317
318/* Set an interrupt */
319static inline void ohci_set_interrupt(OHCIState *ohci, uint32_t intr)
320{
321 ohci->intr_status |= intr;
322 ohci_intr_update(ohci);
323}
324
325/* Attach or detach a device on a root hub port. */
618c169b 326static void ohci_attach(USBPort *port1)
0d92ed30
PB
327{
328 OHCIState *s = port1->opaque;
329 OHCIPort *port = &s->rhport[port1->index];
3dc345d5 330 uint32_t old_state = port->ctrl;
0d92ed30 331
618c169b
GH
332 /* set connect status */
333 port->ctrl |= OHCI_PORT_CCS | OHCI_PORT_CSC;
334
335 /* update speed */
336 if (port->port.dev->speed == USB_SPEED_LOW) {
337 port->ctrl |= OHCI_PORT_LSDA;
0d92ed30 338 } else {
618c169b
GH
339 port->ctrl &= ~OHCI_PORT_LSDA;
340 }
341
342 /* notify of remote-wakeup */
343 if ((s->ctl & OHCI_CTL_HCFS) == OHCI_USB_SUSPEND) {
344 ohci_set_interrupt(s, OHCI_INTR_RD);
345 }
346
347 DPRINTF("usb-ohci: Attached port %d\n", port1->index);
3dc345d5
GH
348
349 if (old_state != port->ctrl) {
350 ohci_set_interrupt(s, OHCI_INTR_RHSC);
351 }
618c169b
GH
352}
353
354static void ohci_detach(USBPort *port1)
355{
356 OHCIState *s = port1->opaque;
357 OHCIPort *port = &s->rhport[port1->index];
358 uint32_t old_state = port->ctrl;
359
4706ab6c
HG
360 ohci_async_cancel_device(s, port1->dev);
361
618c169b
GH
362 /* set connect status */
363 if (port->ctrl & OHCI_PORT_CCS) {
364 port->ctrl &= ~OHCI_PORT_CCS;
365 port->ctrl |= OHCI_PORT_CSC;
366 }
367 /* disable port */
368 if (port->ctrl & OHCI_PORT_PES) {
369 port->ctrl &= ~OHCI_PORT_PES;
370 port->ctrl |= OHCI_PORT_PESC;
0d92ed30 371 }
618c169b 372 DPRINTF("usb-ohci: Detached port %d\n", port1->index);
61064870 373
3dc345d5 374 if (old_state != port->ctrl) {
61064870 375 ohci_set_interrupt(s, OHCI_INTR_RHSC);
3dc345d5 376 }
0d92ed30
PB
377}
378
d47e59b8 379static void ohci_wakeup(USBPort *port1)
9bba1eb1 380{
d47e59b8
HG
381 OHCIState *s = port1->opaque;
382 OHCIPort *port = &s->rhport[port1->index];
f3dc0051 383 uint32_t intr = 0;
9bba1eb1 384 if (port->ctrl & OHCI_PORT_PSS) {
d47e59b8 385 DPRINTF("usb-ohci: port %d: wakeup\n", port1->index);
9bba1eb1
PM
386 port->ctrl |= OHCI_PORT_PSSC;
387 port->ctrl &= ~OHCI_PORT_PSS;
f3dc0051 388 intr = OHCI_INTR_RHSC;
9bba1eb1 389 }
f3dc0051
PM
390 /* Note that the controller can be suspended even if this port is not */
391 if ((s->ctl & OHCI_CTL_HCFS) == OHCI_USB_SUSPEND) {
392 DPRINTF("usb-ohci: remote-wakeup: SUSPEND->RESUME\n");
393 /* This is the one state transition the controller can do by itself */
394 s->ctl &= ~OHCI_CTL_HCFS;
395 s->ctl |= OHCI_USB_RESUME;
396 /* In suspend mode only ResumeDetected is possible, not RHSC:
397 * see the OHCI spec 5.1.2.3.
398 */
399 intr = OHCI_INTR_RD;
400 }
401 ohci_set_interrupt(s, intr);
9bba1eb1
PM
402}
403
4706ab6c
HG
404static void ohci_child_detach(USBPort *port1, USBDevice *child)
405{
406 OHCIState *s = port1->opaque;
407
408 ohci_async_cancel_device(s, child);
409}
410
0d92ed30 411/* Reset the controller */
73221b12 412static void ohci_reset(void *opaque)
0d92ed30 413{
73221b12 414 OHCIState *ohci = opaque;
0d92ed30
PB
415 OHCIPort *port;
416 int i;
417
73221b12 418 ohci_bus_stop(ohci);
0d92ed30 419 ohci->ctl = 0;
4d611c9a 420 ohci->old_ctl = 0;
0d92ed30
PB
421 ohci->status = 0;
422 ohci->intr_status = 0;
423 ohci->intr = OHCI_INTR_MIE;
424
425 ohci->hcca = 0;
426 ohci->ctrl_head = ohci->ctrl_cur = 0;
427 ohci->bulk_head = ohci->bulk_cur = 0;
428 ohci->per_cur = 0;
429 ohci->done = 0;
430 ohci->done_count = 7;
431
432 /* FSMPS is marked TBD in OCHI 1.0, what gives ffs?
433 * I took the value linux sets ...
434 */
435 ohci->fsmps = 0x2778;
436 ohci->fi = 0x2edf;
437 ohci->fit = 0;
438 ohci->frt = 0;
439 ohci->frame_number = 0;
440 ohci->pstart = 0;
441 ohci->lst = OHCI_LS_THRESH;
442
443 ohci->rhdesc_a = OHCI_RHA_NPS | ohci->num_ports;
444 ohci->rhdesc_b = 0x0; /* Impl. specific */
445 ohci->rhstatus = 0;
446
447 for (i = 0; i < ohci->num_ports; i++)
448 {
449 port = &ohci->rhport[i];
450 port->ctrl = 0;
891fb2cd
GH
451 if (port->port.dev && port->port.dev->attached) {
452 usb_attach(&port->port);
618c169b 453 }
0d92ed30 454 }
4d611c9a
PB
455 if (ohci->async_td) {
456 usb_cancel_packet(&ohci->usb_packet);
457 ohci->async_td = 0;
458 }
d0f2c4c6 459 DPRINTF("usb-ohci: Reset %s\n", ohci->name);
0d92ed30
PB
460}
461
0d92ed30 462/* Get an array of dwords from main memory */
ac611340
AJ
463static inline int get_dwords(OHCIState *ohci,
464 uint32_t addr, uint32_t *buf, int num)
0d92ed30
PB
465{
466 int i;
467
ac611340
AJ
468 addr += ohci->localmem_base;
469
0d92ed30 470 for (i = 0; i < num; i++, buf++, addr += sizeof(*buf)) {
54f7b4a3 471 cpu_physical_memory_read(addr, buf, sizeof(*buf));
0d92ed30
PB
472 *buf = le32_to_cpu(*buf);
473 }
474
475 return 1;
476}
477
478/* Put an array of dwords in to main memory */
ac611340
AJ
479static inline int put_dwords(OHCIState *ohci,
480 uint32_t addr, uint32_t *buf, int num)
0d92ed30
PB
481{
482 int i;
483
ac611340
AJ
484 addr += ohci->localmem_base;
485
0d92ed30
PB
486 for (i = 0; i < num; i++, buf++, addr += sizeof(*buf)) {
487 uint32_t tmp = cpu_to_le32(*buf);
54f7b4a3 488 cpu_physical_memory_write(addr, &tmp, sizeof(tmp));
0d92ed30
PB
489 }
490
491 return 1;
492}
493
7bfe5777 494/* Get an array of words from main memory */
ac611340
AJ
495static inline int get_words(OHCIState *ohci,
496 uint32_t addr, uint16_t *buf, int num)
7bfe5777
AZ
497{
498 int i;
499
ac611340
AJ
500 addr += ohci->localmem_base;
501
7bfe5777 502 for (i = 0; i < num; i++, buf++, addr += sizeof(*buf)) {
54f7b4a3 503 cpu_physical_memory_read(addr, buf, sizeof(*buf));
7bfe5777
AZ
504 *buf = le16_to_cpu(*buf);
505 }
506
507 return 1;
508}
509
510/* Put an array of words in to main memory */
ac611340
AJ
511static inline int put_words(OHCIState *ohci,
512 uint32_t addr, uint16_t *buf, int num)
7bfe5777
AZ
513{
514 int i;
515
ac611340
AJ
516 addr += ohci->localmem_base;
517
7bfe5777
AZ
518 for (i = 0; i < num; i++, buf++, addr += sizeof(*buf)) {
519 uint16_t tmp = cpu_to_le16(*buf);
54f7b4a3 520 cpu_physical_memory_write(addr, &tmp, sizeof(tmp));
7bfe5777
AZ
521 }
522
523 return 1;
524}
525
ac611340
AJ
526static inline int ohci_read_ed(OHCIState *ohci,
527 uint32_t addr, struct ohci_ed *ed)
0d92ed30 528{
ac611340 529 return get_dwords(ohci, addr, (uint32_t *)ed, sizeof(*ed) >> 2);
0d92ed30
PB
530}
531
ac611340
AJ
532static inline int ohci_read_td(OHCIState *ohci,
533 uint32_t addr, struct ohci_td *td)
0d92ed30 534{
ac611340 535 return get_dwords(ohci, addr, (uint32_t *)td, sizeof(*td) >> 2);
0d92ed30
PB
536}
537
ac611340
AJ
538static inline int ohci_read_iso_td(OHCIState *ohci,
539 uint32_t addr, struct ohci_iso_td *td)
7bfe5777 540{
ac611340
AJ
541 return (get_dwords(ohci, addr, (uint32_t *)td, 4) &&
542 get_words(ohci, addr + 16, td->offset, 8));
7bfe5777
AZ
543}
544
ac611340
AJ
545static inline int ohci_read_hcca(OHCIState *ohci,
546 uint32_t addr, struct ohci_hcca *hcca)
0d92ed30 547{
54f7b4a3 548 cpu_physical_memory_read(addr + ohci->localmem_base, hcca, sizeof(*hcca));
ac611340 549 return 1;
0d92ed30
PB
550}
551
ac611340
AJ
552static inline int ohci_put_ed(OHCIState *ohci,
553 uint32_t addr, struct ohci_ed *ed)
0d92ed30 554{
ac611340 555 return put_dwords(ohci, addr, (uint32_t *)ed, sizeof(*ed) >> 2);
0d92ed30
PB
556}
557
ac611340
AJ
558static inline int ohci_put_td(OHCIState *ohci,
559 uint32_t addr, struct ohci_td *td)
7bfe5777 560{
ac611340
AJ
561 return put_dwords(ohci, addr, (uint32_t *)td, sizeof(*td) >> 2);
562}
563
564static inline int ohci_put_iso_td(OHCIState *ohci,
565 uint32_t addr, struct ohci_iso_td *td)
566{
567 return (put_dwords(ohci, addr, (uint32_t *)td, 4) &&
568 put_words(ohci, addr + 16, td->offset, 8));
569}
570
571static inline int ohci_put_hcca(OHCIState *ohci,
572 uint32_t addr, struct ohci_hcca *hcca)
573{
54f7b4a3 574 cpu_physical_memory_write(addr + ohci->localmem_base, hcca, sizeof(*hcca));
ac611340 575 return 1;
7bfe5777
AZ
576}
577
0d92ed30 578/* Read/Write the contents of a TD from/to main memory. */
ac611340
AJ
579static void ohci_copy_td(OHCIState *ohci, struct ohci_td *td,
580 uint8_t *buf, int len, int write)
0d92ed30
PB
581{
582 uint32_t ptr;
583 uint32_t n;
584
585 ptr = td->cbp;
586 n = 0x1000 - (ptr & 0xfff);
587 if (n > len)
588 n = len;
ac611340 589 cpu_physical_memory_rw(ptr + ohci->localmem_base, buf, n, write);
0d92ed30
PB
590 if (n == len)
591 return;
592 ptr = td->be & ~0xfffu;
e6f3e5e0 593 buf += n;
ac611340 594 cpu_physical_memory_rw(ptr + ohci->localmem_base, buf, len - n, write);
0d92ed30
PB
595}
596
7bfe5777 597/* Read/Write the contents of an ISO TD from/to main memory. */
ac611340
AJ
598static void ohci_copy_iso_td(OHCIState *ohci,
599 uint32_t start_addr, uint32_t end_addr,
7bfe5777
AZ
600 uint8_t *buf, int len, int write)
601{
602 uint32_t ptr;
603 uint32_t n;
4d611c9a 604
7bfe5777
AZ
605 ptr = start_addr;
606 n = 0x1000 - (ptr & 0xfff);
607 if (n > len)
608 n = len;
ac611340 609 cpu_physical_memory_rw(ptr + ohci->localmem_base, buf, n, write);
7bfe5777
AZ
610 if (n == len)
611 return;
612 ptr = end_addr & ~0xfffu;
613 buf += n;
ac611340 614 cpu_physical_memory_rw(ptr + ohci->localmem_base, buf, len - n, write);
7bfe5777
AZ
615}
616
617static void ohci_process_lists(OHCIState *ohci, int completion);
618
d47e59b8 619static void ohci_async_complete_packet(USBPort *port, USBPacket *packet)
4d611c9a 620{
9066df13 621 OHCIState *ohci = container_of(packet, OHCIState, usb_packet);
4d611c9a 622#ifdef DEBUG_PACKET
d0f2c4c6 623 DPRINTF("Async packet complete\n");
4d611c9a
PB
624#endif
625 ohci->async_complete = 1;
7bfe5777
AZ
626 ohci_process_lists(ohci, 1);
627}
628
629#define USUB(a, b) ((int16_t)((uint16_t)(a) - (uint16_t)(b)))
630
631static int ohci_service_iso_td(OHCIState *ohci, struct ohci_ed *ed,
632 int completion)
633{
634 int dir;
635 size_t len = 0;
d4c4e6fd 636#ifdef DEBUG_ISOCH
7ccfb2eb 637 const char *str = NULL;
d4c4e6fd 638#endif
7bfe5777
AZ
639 int pid;
640 int ret;
641 int i;
642 USBDevice *dev;
643 struct ohci_iso_td iso_td;
644 uint32_t addr;
645 uint16_t starting_frame;
646 int16_t relative_frame_number;
647 int frame_count;
648 uint32_t start_offset, next_offset, end_offset = 0;
649 uint32_t start_addr, end_addr;
650
651 addr = ed->head & OHCI_DPTR_MASK;
652
ac611340 653 if (!ohci_read_iso_td(ohci, addr, &iso_td)) {
7bfe5777
AZ
654 printf("usb-ohci: ISO_TD read error at %x\n", addr);
655 return 0;
656 }
657
658 starting_frame = OHCI_BM(iso_td.flags, TD_SF);
659 frame_count = OHCI_BM(iso_td.flags, TD_FC);
660 relative_frame_number = USUB(ohci->frame_number, starting_frame);
661
662#ifdef DEBUG_ISOCH
663 printf("--- ISO_TD ED head 0x%.8x tailp 0x%.8x\n"
664 "0x%.8x 0x%.8x 0x%.8x 0x%.8x\n"
665 "0x%.8x 0x%.8x 0x%.8x 0x%.8x\n"
666 "0x%.8x 0x%.8x 0x%.8x 0x%.8x\n"
667 "frame_number 0x%.8x starting_frame 0x%.8x\n"
668 "frame_count 0x%.8x relative %d\n"
669 "di 0x%.8x cc 0x%.8x\n",
670 ed->head & OHCI_DPTR_MASK, ed->tail & OHCI_DPTR_MASK,
671 iso_td.flags, iso_td.bp, iso_td.next, iso_td.be,
672 iso_td.offset[0], iso_td.offset[1], iso_td.offset[2], iso_td.offset[3],
673 iso_td.offset[4], iso_td.offset[5], iso_td.offset[6], iso_td.offset[7],
674 ohci->frame_number, starting_frame,
675 frame_count, relative_frame_number,
676 OHCI_BM(iso_td.flags, TD_DI), OHCI_BM(iso_td.flags, TD_CC));
677#endif
678
679 if (relative_frame_number < 0) {
d0f2c4c6 680 DPRINTF("usb-ohci: ISO_TD R=%d < 0\n", relative_frame_number);
7bfe5777
AZ
681 return 1;
682 } else if (relative_frame_number > frame_count) {
683 /* ISO TD expired - retire the TD to the Done Queue and continue with
684 the next ISO TD of the same ED */
d0f2c4c6 685 DPRINTF("usb-ohci: ISO_TD R=%d > FC=%d\n", relative_frame_number,
7bfe5777
AZ
686 frame_count);
687 OHCI_SET_BM(iso_td.flags, TD_CC, OHCI_CC_DATAOVERRUN);
688 ed->head &= ~OHCI_DPTR_MASK;
689 ed->head |= (iso_td.next & OHCI_DPTR_MASK);
690 iso_td.next = ohci->done;
691 ohci->done = addr;
692 i = OHCI_BM(iso_td.flags, TD_DI);
693 if (i < ohci->done_count)
694 ohci->done_count = i;
ac611340 695 ohci_put_iso_td(ohci, addr, &iso_td);
7bfe5777
AZ
696 return 0;
697 }
698
699 dir = OHCI_BM(ed->flags, ED_D);
700 switch (dir) {
701 case OHCI_TD_DIR_IN:
d4c4e6fd 702#ifdef DEBUG_ISOCH
7bfe5777 703 str = "in";
d4c4e6fd 704#endif
7bfe5777
AZ
705 pid = USB_TOKEN_IN;
706 break;
707 case OHCI_TD_DIR_OUT:
d4c4e6fd 708#ifdef DEBUG_ISOCH
7bfe5777 709 str = "out";
d4c4e6fd 710#endif
7bfe5777
AZ
711 pid = USB_TOKEN_OUT;
712 break;
713 case OHCI_TD_DIR_SETUP:
d4c4e6fd 714#ifdef DEBUG_ISOCH
7bfe5777 715 str = "setup";
d4c4e6fd 716#endif
7bfe5777
AZ
717 pid = USB_TOKEN_SETUP;
718 break;
719 default:
720 printf("usb-ohci: Bad direction %d\n", dir);
721 return 1;
722 }
723
724 if (!iso_td.bp || !iso_td.be) {
725 printf("usb-ohci: ISO_TD bp 0x%.8x be 0x%.8x\n", iso_td.bp, iso_td.be);
726 return 1;
727 }
728
729 start_offset = iso_td.offset[relative_frame_number];
730 next_offset = iso_td.offset[relative_frame_number + 1];
731
732 if (!(OHCI_BM(start_offset, TD_PSW_CC) & 0xe) ||
733 ((relative_frame_number < frame_count) &&
734 !(OHCI_BM(next_offset, TD_PSW_CC) & 0xe))) {
735 printf("usb-ohci: ISO_TD cc != not accessed 0x%.8x 0x%.8x\n",
736 start_offset, next_offset);
737 return 1;
738 }
739
740 if ((relative_frame_number < frame_count) && (start_offset > next_offset)) {
741 printf("usb-ohci: ISO_TD start_offset=0x%.8x > next_offset=0x%.8x\n",
742 start_offset, next_offset);
743 return 1;
744 }
745
746 if ((start_offset & 0x1000) == 0) {
747 start_addr = (iso_td.bp & OHCI_PAGE_MASK) |
748 (start_offset & OHCI_OFFSET_MASK);
749 } else {
750 start_addr = (iso_td.be & OHCI_PAGE_MASK) |
751 (start_offset & OHCI_OFFSET_MASK);
752 }
753
754 if (relative_frame_number < frame_count) {
755 end_offset = next_offset - 1;
756 if ((end_offset & 0x1000) == 0) {
757 end_addr = (iso_td.bp & OHCI_PAGE_MASK) |
758 (end_offset & OHCI_OFFSET_MASK);
759 } else {
760 end_addr = (iso_td.be & OHCI_PAGE_MASK) |
761 (end_offset & OHCI_OFFSET_MASK);
762 }
763 } else {
764 /* Last packet in the ISO TD */
765 end_addr = iso_td.be;
766 }
767
768 if ((start_addr & OHCI_PAGE_MASK) != (end_addr & OHCI_PAGE_MASK)) {
769 len = (end_addr & OHCI_OFFSET_MASK) + 0x1001
770 - (start_addr & OHCI_OFFSET_MASK);
771 } else {
772 len = end_addr - start_addr + 1;
773 }
774
775 if (len && dir != OHCI_TD_DIR_IN) {
ac611340 776 ohci_copy_iso_td(ohci, start_addr, end_addr, ohci->usb_buf, len, 0);
7bfe5777
AZ
777 }
778
779 if (completion) {
4f4321c1 780 ret = ohci->usb_packet.result;
7bfe5777
AZ
781 } else {
782 ret = USB_RET_NODEV;
783 for (i = 0; i < ohci->num_ports; i++) {
784 dev = ohci->rhport[i].port.dev;
785 if ((ohci->rhport[i].ctrl & OHCI_PORT_PES) == 0)
786 continue;
4f4321c1
GH
787 usb_packet_setup(&ohci->usb_packet, pid,
788 OHCI_BM(ed->flags, ED_FA),
789 OHCI_BM(ed->flags, ED_EN));
790 usb_packet_addbuf(&ohci->usb_packet, ohci->usb_buf, len);
53aa8c0e 791 ret = usb_handle_packet(dev, &ohci->usb_packet);
7bfe5777
AZ
792 if (ret != USB_RET_NODEV)
793 break;
794 }
795
796 if (ret == USB_RET_ASYNC) {
797 return 1;
798 }
799 }
800
801#ifdef DEBUG_ISOCH
802 printf("so 0x%.8x eo 0x%.8x\nsa 0x%.8x ea 0x%.8x\ndir %s len %zu ret %d\n",
803 start_offset, end_offset, start_addr, end_addr, str, len, ret);
804#endif
805
806 /* Writeback */
807 if (dir == OHCI_TD_DIR_IN && ret >= 0 && ret <= len) {
808 /* IN transfer succeeded */
ac611340 809 ohci_copy_iso_td(ohci, start_addr, end_addr, ohci->usb_buf, ret, 1);
7bfe5777
AZ
810 OHCI_SET_BM(iso_td.offset[relative_frame_number], TD_PSW_CC,
811 OHCI_CC_NOERROR);
812 OHCI_SET_BM(iso_td.offset[relative_frame_number], TD_PSW_SIZE, ret);
813 } else if (dir == OHCI_TD_DIR_OUT && ret == len) {
814 /* OUT transfer succeeded */
815 OHCI_SET_BM(iso_td.offset[relative_frame_number], TD_PSW_CC,
816 OHCI_CC_NOERROR);
817 OHCI_SET_BM(iso_td.offset[relative_frame_number], TD_PSW_SIZE, 0);
818 } else {
87283515 819 if (ret > (ssize_t) len) {
7bfe5777
AZ
820 printf("usb-ohci: DataOverrun %d > %zu\n", ret, len);
821 OHCI_SET_BM(iso_td.offset[relative_frame_number], TD_PSW_CC,
822 OHCI_CC_DATAOVERRUN);
823 OHCI_SET_BM(iso_td.offset[relative_frame_number], TD_PSW_SIZE,
824 len);
825 } else if (ret >= 0) {
826 printf("usb-ohci: DataUnderrun %d\n", ret);
827 OHCI_SET_BM(iso_td.offset[relative_frame_number], TD_PSW_CC,
828 OHCI_CC_DATAUNDERRUN);
829 } else {
830 switch (ret) {
831 case USB_RET_NODEV:
832 OHCI_SET_BM(iso_td.offset[relative_frame_number], TD_PSW_CC,
833 OHCI_CC_DEVICENOTRESPONDING);
834 OHCI_SET_BM(iso_td.offset[relative_frame_number], TD_PSW_SIZE,
835 0);
836 break;
837 case USB_RET_NAK:
838 case USB_RET_STALL:
839 printf("usb-ohci: got NAK/STALL %d\n", ret);
840 OHCI_SET_BM(iso_td.offset[relative_frame_number], TD_PSW_CC,
841 OHCI_CC_STALL);
842 OHCI_SET_BM(iso_td.offset[relative_frame_number], TD_PSW_SIZE,
843 0);
844 break;
845 default:
846 printf("usb-ohci: Bad device response %d\n", ret);
847 OHCI_SET_BM(iso_td.offset[relative_frame_number], TD_PSW_CC,
848 OHCI_CC_UNDEXPETEDPID);
849 break;
850 }
851 }
852 }
853
854 if (relative_frame_number == frame_count) {
855 /* Last data packet of ISO TD - retire the TD to the Done Queue */
856 OHCI_SET_BM(iso_td.flags, TD_CC, OHCI_CC_NOERROR);
857 ed->head &= ~OHCI_DPTR_MASK;
858 ed->head |= (iso_td.next & OHCI_DPTR_MASK);
859 iso_td.next = ohci->done;
860 ohci->done = addr;
861 i = OHCI_BM(iso_td.flags, TD_DI);
862 if (i < ohci->done_count)
863 ohci->done_count = i;
864 }
ac611340 865 ohci_put_iso_td(ohci, addr, &iso_td);
7bfe5777 866 return 1;
4d611c9a
PB
867}
868
0d92ed30
PB
869/* Service a transport descriptor.
870 Returns nonzero to terminate processing of this endpoint. */
871
872static int ohci_service_td(OHCIState *ohci, struct ohci_ed *ed)
873{
874 int dir;
875 size_t len = 0;
d4c4e6fd 876#ifdef DEBUG_PACKET
7ccfb2eb 877 const char *str = NULL;
d4c4e6fd 878#endif
0d92ed30
PB
879 int pid;
880 int ret;
881 int i;
882 USBDevice *dev;
883 struct ohci_td td;
884 uint32_t addr;
885 int flag_r;
4d611c9a 886 int completion;
0d92ed30
PB
887
888 addr = ed->head & OHCI_DPTR_MASK;
4d611c9a
PB
889 /* See if this TD has already been submitted to the device. */
890 completion = (addr == ohci->async_td);
891 if (completion && !ohci->async_complete) {
892#ifdef DEBUG_PACKET
d0f2c4c6 893 DPRINTF("Skipping async TD\n");
4d611c9a
PB
894#endif
895 return 1;
896 }
ac611340 897 if (!ohci_read_td(ohci, addr, &td)) {
0d92ed30
PB
898 fprintf(stderr, "usb-ohci: TD read error at %x\n", addr);
899 return 0;
900 }
901
902 dir = OHCI_BM(ed->flags, ED_D);
903 switch (dir) {
904 case OHCI_TD_DIR_OUT:
905 case OHCI_TD_DIR_IN:
906 /* Same value. */
907 break;
908 default:
909 dir = OHCI_BM(td.flags, TD_DP);
910 break;
911 }
912
913 switch (dir) {
914 case OHCI_TD_DIR_IN:
d4c4e6fd 915#ifdef DEBUG_PACKET
0d92ed30 916 str = "in";
d4c4e6fd 917#endif
0d92ed30
PB
918 pid = USB_TOKEN_IN;
919 break;
920 case OHCI_TD_DIR_OUT:
d4c4e6fd 921#ifdef DEBUG_PACKET
0d92ed30 922 str = "out";
d4c4e6fd 923#endif
0d92ed30
PB
924 pid = USB_TOKEN_OUT;
925 break;
926 case OHCI_TD_DIR_SETUP:
d4c4e6fd 927#ifdef DEBUG_PACKET
0d92ed30 928 str = "setup";
d4c4e6fd 929#endif
0d92ed30
PB
930 pid = USB_TOKEN_SETUP;
931 break;
932 default:
933 fprintf(stderr, "usb-ohci: Bad direction\n");
934 return 1;
935 }
936 if (td.cbp && td.be) {
e6f3e5e0
PB
937 if ((td.cbp & 0xfffff000) != (td.be & 0xfffff000)) {
938 len = (td.be & 0xfff) + 0x1001 - (td.cbp & 0xfff);
939 } else {
940 len = (td.be - td.cbp) + 1;
941 }
942
4d611c9a 943 if (len && dir != OHCI_TD_DIR_IN && !completion) {
ac611340 944 ohci_copy_td(ohci, &td, ohci->usb_buf, len, 0);
0d92ed30
PB
945 }
946 }
947
948 flag_r = (td.flags & OHCI_TD_R) != 0;
949#ifdef DEBUG_PACKET
d0f2c4c6 950 DPRINTF(" TD @ 0x%.8x %" PRId64 " bytes %s r=%d cbp=0x%.8x be=0x%.8x\n",
f3571b1a 951 addr, (int64_t)len, str, flag_r, td.cbp, td.be);
0d92ed30 952
87283515 953 if (len > 0 && dir != OHCI_TD_DIR_IN) {
d0f2c4c6 954 DPRINTF(" data:");
0d92ed30 955 for (i = 0; i < len; i++)
4d611c9a 956 printf(" %.2x", ohci->usb_buf[i]);
d0f2c4c6 957 DPRINTF("\n");
0d92ed30
PB
958 }
959#endif
4d611c9a 960 if (completion) {
4f4321c1 961 ret = ohci->usb_packet.result;
4d611c9a
PB
962 ohci->async_td = 0;
963 ohci->async_complete = 0;
964 } else {
965 ret = USB_RET_NODEV;
966 for (i = 0; i < ohci->num_ports; i++) {
967 dev = ohci->rhport[i].port.dev;
968 if ((ohci->rhport[i].ctrl & OHCI_PORT_PES) == 0)
969 continue;
970
971 if (ohci->async_td) {
972 /* ??? The hardware should allow one active packet per
973 endpoint. We only allow one active packet per controller.
974 This should be sufficient as long as devices respond in a
975 timely manner.
976 */
0d92ed30 977#ifdef DEBUG_PACKET
d0f2c4c6 978 DPRINTF("Too many pending packets\n");
0d92ed30 979#endif
4d611c9a
PB
980 return 1;
981 }
4f4321c1
GH
982 usb_packet_setup(&ohci->usb_packet, pid,
983 OHCI_BM(ed->flags, ED_FA),
984 OHCI_BM(ed->flags, ED_EN));
985 usb_packet_addbuf(&ohci->usb_packet, ohci->usb_buf, len);
53aa8c0e 986 ret = usb_handle_packet(dev, &ohci->usb_packet);
4d611c9a
PB
987 if (ret != USB_RET_NODEV)
988 break;
989 }
990#ifdef DEBUG_PACKET
d0f2c4c6 991 DPRINTF("ret=%d\n", ret);
4d611c9a
PB
992#endif
993 if (ret == USB_RET_ASYNC) {
994 ohci->async_td = addr;
995 return 1;
996 }
997 }
0d92ed30
PB
998 if (ret >= 0) {
999 if (dir == OHCI_TD_DIR_IN) {
ac611340 1000 ohci_copy_td(ohci, &td, ohci->usb_buf, ret, 1);
0d92ed30 1001#ifdef DEBUG_PACKET
d0f2c4c6 1002 DPRINTF(" data:");
0d92ed30 1003 for (i = 0; i < ret; i++)
4d611c9a 1004 printf(" %.2x", ohci->usb_buf[i]);
d0f2c4c6 1005 DPRINTF("\n");
0d92ed30
PB
1006#endif
1007 } else {
1008 ret = len;
1009 }
1010 }
1011
1012 /* Writeback */
1013 if (ret == len || (dir == OHCI_TD_DIR_IN && ret >= 0 && flag_r)) {
1014 /* Transmission succeeded. */
1015 if (ret == len) {
1016 td.cbp = 0;
1017 } else {
1018 td.cbp += ret;
1019 if ((td.cbp & 0xfff) + ret > 0xfff) {
1020 td.cbp &= 0xfff;
1021 td.cbp |= td.be & ~0xfff;
1022 }
1023 }
1024 td.flags |= OHCI_TD_T1;
1025 td.flags ^= OHCI_TD_T0;
1026 OHCI_SET_BM(td.flags, TD_CC, OHCI_CC_NOERROR);
1027 OHCI_SET_BM(td.flags, TD_EC, 0);
1028
1029 ed->head &= ~OHCI_ED_C;
1030 if (td.flags & OHCI_TD_T0)
1031 ed->head |= OHCI_ED_C;
1032 } else {
1033 if (ret >= 0) {
d0f2c4c6 1034 DPRINTF("usb-ohci: Underrun\n");
0d92ed30
PB
1035 OHCI_SET_BM(td.flags, TD_CC, OHCI_CC_DATAUNDERRUN);
1036 } else {
1037 switch (ret) {
1038 case USB_RET_NODEV:
1039 OHCI_SET_BM(td.flags, TD_CC, OHCI_CC_DEVICENOTRESPONDING);
1040 case USB_RET_NAK:
d0f2c4c6 1041 DPRINTF("usb-ohci: got NAK\n");
0d92ed30
PB
1042 return 1;
1043 case USB_RET_STALL:
d0f2c4c6 1044 DPRINTF("usb-ohci: got STALL\n");
0d92ed30
PB
1045 OHCI_SET_BM(td.flags, TD_CC, OHCI_CC_STALL);
1046 break;
1047 case USB_RET_BABBLE:
d0f2c4c6 1048 DPRINTF("usb-ohci: got BABBLE\n");
0d92ed30
PB
1049 OHCI_SET_BM(td.flags, TD_CC, OHCI_CC_DATAOVERRUN);
1050 break;
1051 default:
1052 fprintf(stderr, "usb-ohci: Bad device response %d\n", ret);
1053 OHCI_SET_BM(td.flags, TD_CC, OHCI_CC_UNDEXPETEDPID);
1054 OHCI_SET_BM(td.flags, TD_EC, 3);
1055 break;
1056 }
1057 }
1058 ed->head |= OHCI_ED_H;
1059 }
1060
1061 /* Retire this TD */
1062 ed->head &= ~OHCI_DPTR_MASK;
1063 ed->head |= td.next & OHCI_DPTR_MASK;
1064 td.next = ohci->done;
1065 ohci->done = addr;
1066 i = OHCI_BM(td.flags, TD_DI);
1067 if (i < ohci->done_count)
1068 ohci->done_count = i;
ac611340 1069 ohci_put_td(ohci, addr, &td);
0d92ed30
PB
1070 return OHCI_BM(td.flags, TD_CC) != OHCI_CC_NOERROR;
1071}
1072
1073/* Service an endpoint list. Returns nonzero if active TD were found. */
7bfe5777 1074static int ohci_service_ed_list(OHCIState *ohci, uint32_t head, int completion)
0d92ed30
PB
1075{
1076 struct ohci_ed ed;
1077 uint32_t next_ed;
1078 uint32_t cur;
1079 int active;
1080
1081 active = 0;
1082
1083 if (head == 0)
1084 return 0;
1085
1086 for (cur = head; cur; cur = next_ed) {
ac611340 1087 if (!ohci_read_ed(ohci, cur, &ed)) {
0d92ed30
PB
1088 fprintf(stderr, "usb-ohci: ED read error at %x\n", cur);
1089 return 0;
1090 }
1091
1092 next_ed = ed.next & OHCI_DPTR_MASK;
1093
4d611c9a
PB
1094 if ((ed.head & OHCI_ED_H) || (ed.flags & OHCI_ED_K)) {
1095 uint32_t addr;
1096 /* Cancel pending packets for ED that have been paused. */
1097 addr = ed.head & OHCI_DPTR_MASK;
1098 if (ohci->async_td && addr == ohci->async_td) {
1099 usb_cancel_packet(&ohci->usb_packet);
1100 ohci->async_td = 0;
1101 }
0d92ed30 1102 continue;
4d611c9a 1103 }
0d92ed30 1104
0d92ed30
PB
1105 while ((ed.head & OHCI_DPTR_MASK) != ed.tail) {
1106#ifdef DEBUG_PACKET
d0f2c4c6 1107 DPRINTF("ED @ 0x%.8x fa=%u en=%u d=%u s=%u k=%u f=%u mps=%u "
0d92ed30
PB
1108 "h=%u c=%u\n head=0x%.8x tailp=0x%.8x next=0x%.8x\n", cur,
1109 OHCI_BM(ed.flags, ED_FA), OHCI_BM(ed.flags, ED_EN),
1110 OHCI_BM(ed.flags, ED_D), (ed.flags & OHCI_ED_S)!= 0,
1111 (ed.flags & OHCI_ED_K) != 0, (ed.flags & OHCI_ED_F) != 0,
1112 OHCI_BM(ed.flags, ED_MPS), (ed.head & OHCI_ED_H) != 0,
1113 (ed.head & OHCI_ED_C) != 0, ed.head & OHCI_DPTR_MASK,
1114 ed.tail & OHCI_DPTR_MASK, ed.next & OHCI_DPTR_MASK);
1115#endif
1116 active = 1;
1117
7bfe5777
AZ
1118 if ((ed.flags & OHCI_ED_F) == 0) {
1119 if (ohci_service_td(ohci, &ed))
1120 break;
1121 } else {
1122 /* Handle isochronous endpoints */
1123 if (ohci_service_iso_td(ohci, &ed, completion))
1124 break;
1125 }
0d92ed30
PB
1126 }
1127
ac611340 1128 ohci_put_ed(ohci, cur, &ed);
0d92ed30
PB
1129 }
1130
1131 return active;
1132}
1133
1134/* Generate a SOF event, and set a timer for EOF */
1135static void ohci_sof(OHCIState *ohci)
1136{
74475455 1137 ohci->sof_time = qemu_get_clock_ns(vm_clock);
0d92ed30
PB
1138 qemu_mod_timer(ohci->eof_timer, ohci->sof_time + usb_frame_time);
1139 ohci_set_interrupt(ohci, OHCI_INTR_SF);
1140}
1141
4d611c9a 1142/* Process Control and Bulk lists. */
7bfe5777 1143static void ohci_process_lists(OHCIState *ohci, int completion)
4d611c9a
PB
1144{
1145 if ((ohci->ctl & OHCI_CTL_CLE) && (ohci->status & OHCI_STATUS_CLF)) {
6ad6135d
BS
1146 if (ohci->ctrl_cur && ohci->ctrl_cur != ohci->ctrl_head) {
1147 DPRINTF("usb-ohci: head %x, cur %x\n",
1148 ohci->ctrl_head, ohci->ctrl_cur);
1149 }
7bfe5777 1150 if (!ohci_service_ed_list(ohci, ohci->ctrl_head, completion)) {
4d611c9a
PB
1151 ohci->ctrl_cur = 0;
1152 ohci->status &= ~OHCI_STATUS_CLF;
1153 }
1154 }
1155
1156 if ((ohci->ctl & OHCI_CTL_BLE) && (ohci->status & OHCI_STATUS_BLF)) {
7bfe5777 1157 if (!ohci_service_ed_list(ohci, ohci->bulk_head, completion)) {
4d611c9a
PB
1158 ohci->bulk_cur = 0;
1159 ohci->status &= ~OHCI_STATUS_BLF;
1160 }
1161 }
1162}
1163
0d92ed30
PB
1164/* Do frame processing on frame boundary */
1165static void ohci_frame_boundary(void *opaque)
1166{
1167 OHCIState *ohci = opaque;
1168 struct ohci_hcca hcca;
1169
ac611340 1170 ohci_read_hcca(ohci, ohci->hcca, &hcca);
0d92ed30
PB
1171
1172 /* Process all the lists at the end of the frame */
1173 if (ohci->ctl & OHCI_CTL_PLE) {
1174 int n;
1175
1176 n = ohci->frame_number & 0x1f;
7bfe5777 1177 ohci_service_ed_list(ohci, le32_to_cpu(hcca.intr[n]), 0);
0d92ed30 1178 }
0d92ed30 1179
4d611c9a
PB
1180 /* Cancel all pending packets if either of the lists has been disabled. */
1181 if (ohci->async_td &&
1182 ohci->old_ctl & (~ohci->ctl) & (OHCI_CTL_BLE | OHCI_CTL_CLE)) {
1183 usb_cancel_packet(&ohci->usb_packet);
1184 ohci->async_td = 0;
0d92ed30 1185 }
4d611c9a 1186 ohci->old_ctl = ohci->ctl;
7bfe5777 1187 ohci_process_lists(ohci, 0);
0d92ed30
PB
1188
1189 /* Frame boundary, so do EOF stuf here */
1190 ohci->frt = ohci->fit;
1191
1fa63e43 1192 /* Increment frame number and take care of endianness. */
0d92ed30 1193 ohci->frame_number = (ohci->frame_number + 1) & 0xffff;
1fa63e43 1194 hcca.frame = cpu_to_le16(ohci->frame_number);
0d92ed30
PB
1195
1196 if (ohci->done_count == 0 && !(ohci->intr_status & OHCI_INTR_WD)) {
1197 if (!ohci->done)
1198 abort();
1199 if (ohci->intr & ohci->intr_status)
1200 ohci->done |= 1;
1201 hcca.done = cpu_to_le32(ohci->done);
1202 ohci->done = 0;
1203 ohci->done_count = 7;
1204 ohci_set_interrupt(ohci, OHCI_INTR_WD);
1205 }
1206
1207 if (ohci->done_count != 7 && ohci->done_count != 0)
1208 ohci->done_count--;
1209
1210 /* Do SOF stuff here */
1211 ohci_sof(ohci);
1212
1213 /* Writeback HCCA */
ac611340 1214 ohci_put_hcca(ohci, ohci->hcca, &hcca);
0d92ed30
PB
1215}
1216
1217/* Start sending SOF tokens across the USB bus, lists are processed in
1218 * next frame
1219 */
1220static int ohci_bus_start(OHCIState *ohci)
1221{
74475455 1222 ohci->eof_timer = qemu_new_timer_ns(vm_clock,
0d92ed30
PB
1223 ohci_frame_boundary,
1224 ohci);
1225
1226 if (ohci->eof_timer == NULL) {
74475455 1227 fprintf(stderr, "usb-ohci: %s: qemu_new_timer_ns failed\n", ohci->name);
0d92ed30
PB
1228 /* TODO: Signal unrecoverable error */
1229 return 0;
1230 }
1231
d0f2c4c6 1232 DPRINTF("usb-ohci: %s: USB Operational\n", ohci->name);
0d92ed30
PB
1233
1234 ohci_sof(ohci);
1235
1236 return 1;
1237}
1238
1239/* Stop sending SOF tokens on the bus */
1240static void ohci_bus_stop(OHCIState *ohci)
1241{
1242 if (ohci->eof_timer)
1243 qemu_del_timer(ohci->eof_timer);
73221b12 1244 ohci->eof_timer = NULL;
0d92ed30
PB
1245}
1246
1247/* Sets a flag in a port status register but only set it if the port is
1248 * connected, if not set ConnectStatusChange flag. If flag is enabled
1249 * return 1.
1250 */
1251static int ohci_port_set_if_connected(OHCIState *ohci, int i, uint32_t val)
1252{
1253 int ret = 1;
1254
1255 /* writing a 0 has no effect */
1256 if (val == 0)
1257 return 0;
1258
1259 /* If CurrentConnectStatus is cleared we set
1260 * ConnectStatusChange
1261 */
1262 if (!(ohci->rhport[i].ctrl & OHCI_PORT_CCS)) {
1263 ohci->rhport[i].ctrl |= OHCI_PORT_CSC;
1264 if (ohci->rhstatus & OHCI_RHS_DRWE) {
1265 /* TODO: CSC is a wakeup event */
1266 }
1267 return 0;
1268 }
1269
1270 if (ohci->rhport[i].ctrl & val)
1271 ret = 0;
1272
1273 /* set the bit */
1274 ohci->rhport[i].ctrl |= val;
1275
1276 return ret;
1277}
1278
1279/* Set the frame interval - frame interval toggle is manipulated by the hcd only */
1280static void ohci_set_frame_interval(OHCIState *ohci, uint16_t val)
1281{
1282 val &= OHCI_FMI_FI;
1283
1284 if (val != ohci->fi) {
d0f2c4c6 1285 DPRINTF("usb-ohci: %s: FrameInterval = 0x%x (%u)\n",
e24ad6f1 1286 ohci->name, ohci->fi, ohci->fi);
0d92ed30
PB
1287 }
1288
1289 ohci->fi = val;
1290}
1291
1292static void ohci_port_power(OHCIState *ohci, int i, int p)
1293{
1294 if (p) {
1295 ohci->rhport[i].ctrl |= OHCI_PORT_PPS;
1296 } else {
1297 ohci->rhport[i].ctrl &= ~(OHCI_PORT_PPS|
1298 OHCI_PORT_CCS|
1299 OHCI_PORT_PSS|
1300 OHCI_PORT_PRS);
1301 }
1302}
1303
1304/* Set HcControlRegister */
1305static void ohci_set_ctl(OHCIState *ohci, uint32_t val)
1306{
1307 uint32_t old_state;
1308 uint32_t new_state;
1309
1310 old_state = ohci->ctl & OHCI_CTL_HCFS;
1311 ohci->ctl = val;
1312 new_state = ohci->ctl & OHCI_CTL_HCFS;
1313
1314 /* no state change */
1315 if (old_state == new_state)
1316 return;
1317
1318 switch (new_state) {
1319 case OHCI_USB_OPERATIONAL:
1320 ohci_bus_start(ohci);
1321 break;
1322 case OHCI_USB_SUSPEND:
1323 ohci_bus_stop(ohci);
d0f2c4c6 1324 DPRINTF("usb-ohci: %s: USB Suspended\n", ohci->name);
0d92ed30
PB
1325 break;
1326 case OHCI_USB_RESUME:
d0f2c4c6 1327 DPRINTF("usb-ohci: %s: USB Resume\n", ohci->name);
0d92ed30
PB
1328 break;
1329 case OHCI_USB_RESET:
73221b12 1330 ohci_reset(ohci);
d0f2c4c6 1331 DPRINTF("usb-ohci: %s: USB Reset\n", ohci->name);
0d92ed30
PB
1332 break;
1333 }
1334}
1335
1336static uint32_t ohci_get_frame_remaining(OHCIState *ohci)
1337{
1338 uint16_t fr;
1339 int64_t tks;
1340
1341 if ((ohci->ctl & OHCI_CTL_HCFS) != OHCI_USB_OPERATIONAL)
1342 return (ohci->frt << 31);
1343
1344 /* Being in USB operational state guarnatees sof_time was
1345 * set already.
1346 */
74475455 1347 tks = qemu_get_clock_ns(vm_clock) - ohci->sof_time;
0d92ed30
PB
1348
1349 /* avoid muldiv if possible */
1350 if (tks >= usb_frame_time)
1351 return (ohci->frt << 31);
1352
1353 tks = muldiv64(1, tks, usb_bit_time);
1354 fr = (uint16_t)(ohci->fi - tks);
1355
1356 return (ohci->frt << 31) | fr;
1357}
1358
1359
1360/* Set root hub status */
1361static void ohci_set_hub_status(OHCIState *ohci, uint32_t val)
1362{
1363 uint32_t old_state;
1364
1365 old_state = ohci->rhstatus;
1366
1367 /* write 1 to clear OCIC */
1368 if (val & OHCI_RHS_OCIC)
1369 ohci->rhstatus &= ~OHCI_RHS_OCIC;
1370
1371 if (val & OHCI_RHS_LPS) {
1372 int i;
1373
1374 for (i = 0; i < ohci->num_ports; i++)
1375 ohci_port_power(ohci, i, 0);
d0f2c4c6 1376 DPRINTF("usb-ohci: powered down all ports\n");
0d92ed30
PB
1377 }
1378
1379 if (val & OHCI_RHS_LPSC) {
1380 int i;
1381
1382 for (i = 0; i < ohci->num_ports; i++)
1383 ohci_port_power(ohci, i, 1);
d0f2c4c6 1384 DPRINTF("usb-ohci: powered up all ports\n");
0d92ed30
PB
1385 }
1386
1387 if (val & OHCI_RHS_DRWE)
1388 ohci->rhstatus |= OHCI_RHS_DRWE;
1389
1390 if (val & OHCI_RHS_CRWE)
1391 ohci->rhstatus &= ~OHCI_RHS_DRWE;
1392
1393 if (old_state != ohci->rhstatus)
1394 ohci_set_interrupt(ohci, OHCI_INTR_RHSC);
1395}
1396
1397/* Set root hub port status */
1398static void ohci_port_set_status(OHCIState *ohci, int portnum, uint32_t val)
1399{
1400 uint32_t old_state;
1401 OHCIPort *port;
1402
1403 port = &ohci->rhport[portnum];
1404 old_state = port->ctrl;
1405
1406 /* Write to clear CSC, PESC, PSSC, OCIC, PRSC */
1407 if (val & OHCI_PORT_WTC)
1408 port->ctrl &= ~(val & OHCI_PORT_WTC);
1409
1410 if (val & OHCI_PORT_CCS)
1411 port->ctrl &= ~OHCI_PORT_PES;
1412
1413 ohci_port_set_if_connected(ohci, portnum, val & OHCI_PORT_PES);
1414
6ad6135d 1415 if (ohci_port_set_if_connected(ohci, portnum, val & OHCI_PORT_PSS)) {
d0f2c4c6 1416 DPRINTF("usb-ohci: port %d: SUSPEND\n", portnum);
6ad6135d 1417 }
0d92ed30
PB
1418
1419 if (ohci_port_set_if_connected(ohci, portnum, val & OHCI_PORT_PRS)) {
d0f2c4c6 1420 DPRINTF("usb-ohci: port %d: RESET\n", portnum);
4d611c9a 1421 usb_send_msg(port->port.dev, USB_MSG_RESET);
0d92ed30
PB
1422 port->ctrl &= ~OHCI_PORT_PRS;
1423 /* ??? Should this also set OHCI_PORT_PESC. */
1424 port->ctrl |= OHCI_PORT_PES | OHCI_PORT_PRSC;
1425 }
1426
1427 /* Invert order here to ensure in ambiguous case, device is
1428 * powered up...
1429 */
1430 if (val & OHCI_PORT_LSDA)
1431 ohci_port_power(ohci, portnum, 0);
1432 if (val & OHCI_PORT_PPS)
1433 ohci_port_power(ohci, portnum, 1);
1434
1435 if (old_state != port->ctrl)
1436 ohci_set_interrupt(ohci, OHCI_INTR_RHSC);
1437
1438 return;
1439}
1440
6da48311
AK
1441static uint64_t ohci_mem_read(void *opaque,
1442 target_phys_addr_t addr,
1443 unsigned size)
0d92ed30 1444{
6da48311 1445 OHCIState *ohci = opaque;
65e1d81b 1446 uint32_t retval;
0d92ed30 1447
0d92ed30
PB
1448 /* Only aligned reads are allowed on OHCI */
1449 if (addr & 3) {
1450 fprintf(stderr, "usb-ohci: Mis-aligned read\n");
1451 return 0xffffffff;
65e1d81b 1452 } else if (addr >= 0x54 && addr < 0x54 + ohci->num_ports * 4) {
0d92ed30 1453 /* HcRhPortStatus */
65e1d81b
AJ
1454 retval = ohci->rhport[(addr - 0x54) >> 2].ctrl | OHCI_PORT_PPS;
1455 } else {
1456 switch (addr >> 2) {
1457 case 0: /* HcRevision */
1458 retval = 0x10;
1459 break;
1460
1461 case 1: /* HcControl */
1462 retval = ohci->ctl;
1463 break;
1464
1465 case 2: /* HcCommandStatus */
1466 retval = ohci->status;
1467 break;
1468
1469 case 3: /* HcInterruptStatus */
1470 retval = ohci->intr_status;
1471 break;
1472
1473 case 4: /* HcInterruptEnable */
1474 case 5: /* HcInterruptDisable */
1475 retval = ohci->intr;
1476 break;
1477
1478 case 6: /* HcHCCA */
1479 retval = ohci->hcca;
1480 break;
1481
1482 case 7: /* HcPeriodCurrentED */
1483 retval = ohci->per_cur;
1484 break;
1485
1486 case 8: /* HcControlHeadED */
1487 retval = ohci->ctrl_head;
1488 break;
1489
1490 case 9: /* HcControlCurrentED */
1491 retval = ohci->ctrl_cur;
1492 break;
1493
1494 case 10: /* HcBulkHeadED */
1495 retval = ohci->bulk_head;
1496 break;
1497
1498 case 11: /* HcBulkCurrentED */
1499 retval = ohci->bulk_cur;
1500 break;
1501
1502 case 12: /* HcDoneHead */
1503 retval = ohci->done;
1504 break;
1505
1506 case 13: /* HcFmInterretval */
1507 retval = (ohci->fit << 31) | (ohci->fsmps << 16) | (ohci->fi);
1508 break;
1509
1510 case 14: /* HcFmRemaining */
1511 retval = ohci_get_frame_remaining(ohci);
1512 break;
1513
1514 case 15: /* HcFmNumber */
1515 retval = ohci->frame_number;
1516 break;
1517
1518 case 16: /* HcPeriodicStart */
1519 retval = ohci->pstart;
1520 break;
1521
1522 case 17: /* HcLSThreshold */
1523 retval = ohci->lst;
1524 break;
1525
1526 case 18: /* HcRhDescriptorA */
1527 retval = ohci->rhdesc_a;
1528 break;
1529
1530 case 19: /* HcRhDescriptorB */
1531 retval = ohci->rhdesc_b;
1532 break;
1533
1534 case 20: /* HcRhStatus */
1535 retval = ohci->rhstatus;
1536 break;
1537
1538 /* PXA27x specific registers */
1539 case 24: /* HcStatus */
1540 retval = ohci->hstatus & ohci->hmask;
1541 break;
1542
1543 case 25: /* HcHReset */
1544 retval = ohci->hreset;
1545 break;
1546
1547 case 26: /* HcHInterruptEnable */
1548 retval = ohci->hmask;
1549 break;
1550
1551 case 27: /* HcHInterruptTest */
1552 retval = ohci->htest;
1553 break;
1554
1555 default:
1556 fprintf(stderr, "ohci_read: Bad offset %x\n", (int)addr);
1557 retval = 0xffffffff;
1558 }
0d92ed30
PB
1559 }
1560
65e1d81b 1561 return retval;
0d92ed30
PB
1562}
1563
6da48311
AK
1564static void ohci_mem_write(void *opaque,
1565 target_phys_addr_t addr,
1566 uint64_t val,
1567 unsigned size)
0d92ed30 1568{
6da48311 1569 OHCIState *ohci = opaque;
09564574 1570
0d92ed30
PB
1571 /* Only aligned reads are allowed on OHCI */
1572 if (addr & 3) {
1573 fprintf(stderr, "usb-ohci: Mis-aligned write\n");
1574 return;
1575 }
1576
1577 if (addr >= 0x54 && addr < 0x54 + ohci->num_ports * 4) {
1578 /* HcRhPortStatus */
1579 ohci_port_set_status(ohci, (addr - 0x54) >> 2, val);
1580 return;
1581 }
1582
1583 switch (addr >> 2) {
1584 case 1: /* HcControl */
1585 ohci_set_ctl(ohci, val);
1586 break;
1587
1588 case 2: /* HcCommandStatus */
1589 /* SOC is read-only */
1590 val = (val & ~OHCI_STATUS_SOC);
1591
1592 /* Bits written as '0' remain unchanged in the register */
1593 ohci->status |= val;
1594
1595 if (ohci->status & OHCI_STATUS_HCR)
1596 ohci_reset(ohci);
1597 break;
1598
1599 case 3: /* HcInterruptStatus */
1600 ohci->intr_status &= ~val;
1601 ohci_intr_update(ohci);
1602 break;
1603
1604 case 4: /* HcInterruptEnable */
1605 ohci->intr |= val;
1606 ohci_intr_update(ohci);
1607 break;
1608
1609 case 5: /* HcInterruptDisable */
1610 ohci->intr &= ~val;
1611 ohci_intr_update(ohci);
1612 break;
1613
1614 case 6: /* HcHCCA */
1615 ohci->hcca = val & OHCI_HCCA_MASK;
1616 break;
1617
4b0315d7
PM
1618 case 7: /* HcPeriodCurrentED */
1619 /* Ignore writes to this read-only register, Linux does them */
1620 break;
1621
0d92ed30
PB
1622 case 8: /* HcControlHeadED */
1623 ohci->ctrl_head = val & OHCI_EDPTR_MASK;
1624 break;
1625
1626 case 9: /* HcControlCurrentED */
1627 ohci->ctrl_cur = val & OHCI_EDPTR_MASK;
1628 break;
1629
1630 case 10: /* HcBulkHeadED */
1631 ohci->bulk_head = val & OHCI_EDPTR_MASK;
1632 break;
1633
1634 case 11: /* HcBulkCurrentED */
1635 ohci->bulk_cur = val & OHCI_EDPTR_MASK;
1636 break;
1637
1638 case 13: /* HcFmInterval */
1639 ohci->fsmps = (val & OHCI_FMI_FSMPS) >> 16;
1640 ohci->fit = (val & OHCI_FMI_FIT) >> 31;
1641 ohci_set_frame_interval(ohci, val);
1642 break;
1643
7bfe5777
AZ
1644 case 15: /* HcFmNumber */
1645 break;
1646
0d92ed30
PB
1647 case 16: /* HcPeriodicStart */
1648 ohci->pstart = val & 0xffff;
1649 break;
1650
1651 case 17: /* HcLSThreshold */
1652 ohci->lst = val & 0xffff;
1653 break;
1654
1655 case 18: /* HcRhDescriptorA */
1656 ohci->rhdesc_a &= ~OHCI_RHA_RW_MASK;
1657 ohci->rhdesc_a |= val & OHCI_RHA_RW_MASK;
1658 break;
1659
1660 case 19: /* HcRhDescriptorB */
1661 break;
1662
1663 case 20: /* HcRhStatus */
1664 ohci_set_hub_status(ohci, val);
1665 break;
1666
e24ad6f1
PB
1667 /* PXA27x specific registers */
1668 case 24: /* HcStatus */
1669 ohci->hstatus &= ~(val & ohci->hmask);
1670
1671 case 25: /* HcHReset */
1672 ohci->hreset = val & ~OHCI_HRESET_FSBIR;
1673 if (val & OHCI_HRESET_FSBIR)
1674 ohci_reset(ohci);
1675 break;
1676
1677 case 26: /* HcHInterruptEnable */
1678 ohci->hmask = val;
1679 break;
1680
1681 case 27: /* HcHInterruptTest */
1682 ohci->htest = val;
1683 break;
1684
0d92ed30
PB
1685 default:
1686 fprintf(stderr, "ohci_write: Bad offset %x\n", (int)addr);
1687 break;
1688 }
1689}
1690
4706ab6c 1691static void ohci_async_cancel_device(OHCIState *ohci, USBDevice *dev)
07771f6f 1692{
07771f6f
GH
1693 if (ohci->async_td && ohci->usb_packet.owner == dev) {
1694 usb_cancel_packet(&ohci->usb_packet);
1695 ohci->async_td = 0;
1696 }
1697}
1698
6da48311
AK
1699static const MemoryRegionOps ohci_mem_ops = {
1700 .read = ohci_mem_read,
1701 .write = ohci_mem_write,
1702 .endianness = DEVICE_LITTLE_ENDIAN,
0d92ed30
PB
1703};
1704
0d86d2be
GH
1705static USBPortOps ohci_port_ops = {
1706 .attach = ohci_attach,
618c169b 1707 .detach = ohci_detach,
4706ab6c 1708 .child_detach = ohci_child_detach,
9bba1eb1 1709 .wakeup = ohci_wakeup,
13a9a0d3 1710 .complete = ohci_async_complete_packet,
0d86d2be
GH
1711};
1712
07771f6f 1713static USBBusOps ohci_bus_ops = {
07771f6f
GH
1714};
1715
9c9fc334
HG
1716static int usb_ohci_init(OHCIState *ohci, DeviceState *dev,
1717 int num_ports, uint32_t localmem_base,
1718 char *masterbus, uint32_t firstport)
0d92ed30 1719{
0d92ed30
PB
1720 int i;
1721
0d92ed30 1722 if (usb_frame_time == 0) {
eb38c52c 1723#ifdef OHCI_TIME_WARP
6ee093c9
JQ
1724 usb_frame_time = get_ticks_per_sec();
1725 usb_bit_time = muldiv64(1, get_ticks_per_sec(), USB_HZ/1000);
0d92ed30 1726#else
6ee093c9
JQ
1727 usb_frame_time = muldiv64(1, get_ticks_per_sec(), 1000);
1728 if (get_ticks_per_sec() >= USB_HZ) {
1729 usb_bit_time = muldiv64(1, get_ticks_per_sec(), USB_HZ);
0d92ed30
PB
1730 } else {
1731 usb_bit_time = 1;
1732 }
1733#endif
d0f2c4c6 1734 DPRINTF("usb-ohci: usb_bit_time=%" PRId64 " usb_frame_time=%" PRId64 "\n",
0d92ed30
PB
1735 usb_frame_time, usb_bit_time);
1736 }
1737
9c9fc334
HG
1738 ohci->num_ports = num_ports;
1739 if (masterbus) {
1740 USBPort *ports[OHCI_MAX_PORTS];
1741 for(i = 0; i < num_ports; i++) {
1742 ports[i] = &ohci->rhport[i].port;
1743 }
1744 if (usb_register_companion(masterbus, ports, num_ports,
1745 firstport, ohci, &ohci_port_ops,
1746 USB_SPEED_MASK_LOW | USB_SPEED_MASK_FULL) != 0) {
1747 return -1;
1748 }
1749 } else {
1750 usb_bus_new(&ohci->bus, &ohci_bus_ops, dev);
1751 for (i = 0; i < num_ports; i++) {
1752 usb_register_port(&ohci->bus, &ohci->rhport[i].port,
1753 ohci, i, &ohci_port_ops,
1754 USB_SPEED_MASK_LOW | USB_SPEED_MASK_FULL);
1755 }
1756 }
1757
6da48311 1758 memory_region_init_io(&ohci->mem, &ohci_mem_ops, ohci, "ohci", 256);
ac611340 1759 ohci->localmem_base = localmem_base;
e24ad6f1 1760
61d3cf93 1761 ohci->name = dev->info->name;
4f4321c1 1762 usb_packet_init(&ohci->usb_packet);
e24ad6f1 1763
e24ad6f1 1764 ohci->async_td = 0;
a08d4367 1765 qemu_register_reset(ohci_reset, ohci);
9c9fc334
HG
1766
1767 return 0;
e24ad6f1
PB
1768}
1769
1770typedef struct {
1771 PCIDevice pci_dev;
1772 OHCIState state;
9c9fc334
HG
1773 char *masterbus;
1774 uint32_t num_ports;
1775 uint32_t firstport;
e24ad6f1
PB
1776} OHCIPCIState;
1777
5b19d9a2 1778static int usb_ohci_initfn_pci(struct PCIDevice *dev)
e24ad6f1 1779{
5b19d9a2 1780 OHCIPCIState *ohci = DO_UPCAST(OHCIPCIState, pci_dev, dev);
0d92ed30 1781
d74dbb94 1782 ohci->pci_dev.config[PCI_CLASS_PROG] = 0x10; /* OHCI */
d74dbb94
MT
1783 /* TODO: RST# value should be 0. */
1784 ohci->pci_dev.config[PCI_INTERRUPT_PIN] = 0x01; /* interrupt pin 1 */
0d92ed30 1785
9c9fc334
HG
1786 if (usb_ohci_init(&ohci->state, &dev->qdev, ohci->num_ports, 0,
1787 ohci->masterbus, ohci->firstport) != 0) {
1788 return -1;
1789 }
61d3cf93 1790 ohci->state.irq = ohci->pci_dev.irq[0];
0d92ed30 1791
d74dbb94 1792 /* TODO: avoid cast below by using dev */
e824b2cc 1793 pci_register_bar(&ohci->pci_dev, 0, 0, &ohci->state.mem);
5b19d9a2
GH
1794 return 0;
1795}
1796
a67ba3b6 1797void usb_ohci_init_pci(struct PCIBus *bus, int devfn)
5b19d9a2 1798{
a67ba3b6 1799 pci_create_simple(bus, devfn, "pci-ohci");
e24ad6f1 1800}
0d92ed30 1801
61d3cf93
PB
1802typedef struct {
1803 SysBusDevice busdev;
1804 OHCIState ohci;
1805 uint32_t num_ports;
1806 target_phys_addr_t dma_offset;
1807} OHCISysBusState;
ac611340 1808
61d3cf93 1809static int ohci_init_pxa(SysBusDevice *dev)
ac611340 1810{
61d3cf93 1811 OHCISysBusState *s = FROM_SYSBUS(OHCISysBusState, dev);
ac611340 1812
9c9fc334
HG
1813 /* Cannot fail as we pass NULL for masterbus */
1814 usb_ohci_init(&s->ohci, &dev->qdev, s->num_ports, s->dma_offset, NULL, 0);
61d3cf93 1815 sysbus_init_irq(dev, &s->ohci.irq);
6da48311 1816 sysbus_init_mmio_region(dev, &s->ohci.mem);
ac611340 1817
61d3cf93 1818 return 0;
ac611340
AJ
1819}
1820
61d3cf93 1821static PCIDeviceInfo ohci_pci_info = {
556cd098 1822 .qdev.name = "pci-ohci",
5b19d9a2
GH
1823 .qdev.desc = "Apple USB Controller",
1824 .qdev.size = sizeof(OHCIPCIState),
1825 .init = usb_ohci_initfn_pci,
a8eae585
IY
1826 .vendor_id = PCI_VENDOR_ID_APPLE,
1827 .device_id = PCI_DEVICE_ID_APPLE_IPID_USB,
1828 .class_id = PCI_CLASS_SERIAL_USB,
9c9fc334
HG
1829 .qdev.props = (Property[]) {
1830 DEFINE_PROP_STRING("masterbus", OHCIPCIState, masterbus),
1831 DEFINE_PROP_UINT32("num-ports", OHCIPCIState, num_ports, 3),
1832 DEFINE_PROP_UINT32("firstport", OHCIPCIState, firstport, 0),
1833 DEFINE_PROP_END_OF_LIST(),
1834 },
5b19d9a2
GH
1835};
1836
61d3cf93
PB
1837static SysBusDeviceInfo ohci_sysbus_info = {
1838 .init = ohci_init_pxa,
1839 .qdev.name = "sysbus-ohci",
1840 .qdev.desc = "OHCI USB Controller",
1841 .qdev.size = sizeof(OHCISysBusState),
1842 .qdev.props = (Property[]) {
1843 DEFINE_PROP_UINT32("num-ports", OHCISysBusState, num_ports, 3),
1844 DEFINE_PROP_TADDR("dma-offset", OHCISysBusState, dma_offset, 3),
1845 DEFINE_PROP_END_OF_LIST(),
1846 }
1847};
1848
5b19d9a2
GH
1849static void ohci_register(void)
1850{
61d3cf93
PB
1851 pci_qdev_register(&ohci_pci_info);
1852 sysbus_register_withprop(&ohci_sysbus_info);
5b19d9a2
GH
1853}
1854device_init(ohci_register);