]> git.proxmox.com Git - qemu.git/blame - hw/usb-uhci.c
usb: Add a register_companion USB bus op.
[qemu.git] / hw / usb-uhci.c
CommitLineData
bb36d470
FB
1/*
2 * USB UHCI controller emulation
5fafdf24 3 *
bb36d470 4 * Copyright (c) 2005 Fabrice Bellard
5fafdf24 5 *
54f254f9
AL
6 * Copyright (c) 2008 Max Krasnyansky
7 * Magor rewrite of the UHCI data structures parser and frame processor
8 * Support for fully async operation and multiple outstanding transactions
9 *
bb36d470
FB
10 * Permission is hereby granted, free of charge, to any person obtaining a copy
11 * of this software and associated documentation files (the "Software"), to deal
12 * in the Software without restriction, including without limitation the rights
13 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
14 * copies of the Software, and to permit persons to whom the Software is
15 * furnished to do so, subject to the following conditions:
16 *
17 * The above copyright notice and this permission notice shall be included in
18 * all copies or substantial portions of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
21 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
22 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
23 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
24 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
25 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
26 * THE SOFTWARE.
27 */
87ecb68b
PB
28#include "hw.h"
29#include "usb.h"
30#include "pci.h"
31#include "qemu-timer.h"
18e08a55 32#include "usb-uhci.h"
bb36d470
FB
33
34//#define DEBUG
54f254f9 35//#define DEBUG_DUMP_DATA
bb36d470 36
96217e31
TS
37#define UHCI_CMD_FGR (1 << 4)
38#define UHCI_CMD_EGSM (1 << 3)
bb36d470
FB
39#define UHCI_CMD_GRESET (1 << 2)
40#define UHCI_CMD_HCRESET (1 << 1)
41#define UHCI_CMD_RS (1 << 0)
42
43#define UHCI_STS_HCHALTED (1 << 5)
44#define UHCI_STS_HCPERR (1 << 4)
45#define UHCI_STS_HSERR (1 << 3)
46#define UHCI_STS_RD (1 << 2)
47#define UHCI_STS_USBERR (1 << 1)
48#define UHCI_STS_USBINT (1 << 0)
49
50#define TD_CTRL_SPD (1 << 29)
51#define TD_CTRL_ERROR_SHIFT 27
52#define TD_CTRL_IOS (1 << 25)
53#define TD_CTRL_IOC (1 << 24)
54#define TD_CTRL_ACTIVE (1 << 23)
55#define TD_CTRL_STALL (1 << 22)
56#define TD_CTRL_BABBLE (1 << 20)
57#define TD_CTRL_NAK (1 << 19)
58#define TD_CTRL_TIMEOUT (1 << 18)
59
9159f679 60#define UHCI_PORT_SUSPEND (1 << 12)
bb36d470
FB
61#define UHCI_PORT_RESET (1 << 9)
62#define UHCI_PORT_LSDA (1 << 8)
9159f679 63#define UHCI_PORT_RD (1 << 6)
bb36d470
FB
64#define UHCI_PORT_ENC (1 << 3)
65#define UHCI_PORT_EN (1 << 2)
66#define UHCI_PORT_CSC (1 << 1)
67#define UHCI_PORT_CCS (1 << 0)
68
9159f679
GH
69#define UHCI_PORT_READ_ONLY (0x1bb)
70#define UHCI_PORT_WRITE_CLEAR (UHCI_PORT_CSC | UHCI_PORT_ENC)
71
bb36d470
FB
72#define FRAME_TIMER_FREQ 1000
73
74#define FRAME_MAX_LOOPS 100
75
76#define NB_PORTS 2
77
54f254f9 78#ifdef DEBUG
d0f2c4c6 79#define DPRINTF printf
54f254f9 80
0bf9e31a 81static const char *pid2str(int pid)
54f254f9
AL
82{
83 switch (pid) {
84 case USB_TOKEN_SETUP: return "SETUP";
85 case USB_TOKEN_IN: return "IN";
86 case USB_TOKEN_OUT: return "OUT";
87 }
88 return "?";
89}
90
91#else
d0f2c4c6 92#define DPRINTF(...)
54f254f9
AL
93#endif
94
95#ifdef DEBUG_DUMP_DATA
96static void dump_data(const uint8_t *data, int len)
97{
98 int i;
99
100 printf("uhci: data: ");
101 for(i = 0; i < len; i++)
102 printf(" %02x", data[i]);
103 printf("\n");
104}
105#else
106static void dump_data(const uint8_t *data, int len) {}
107#endif
108
7b5a44c5
GH
109typedef struct UHCIState UHCIState;
110
54f254f9
AL
111/*
112 * Pending async transaction.
113 * 'packet' must be the first field because completion
114 * handler does "(UHCIAsync *) pkt" cast.
115 */
116typedef struct UHCIAsync {
117 USBPacket packet;
7b5a44c5 118 UHCIState *uhci;
ddf6583f 119 QTAILQ_ENTRY(UHCIAsync) next;
54f254f9
AL
120 uint32_t td;
121 uint32_t token;
122 int8_t valid;
8e65b7c0 123 uint8_t isoc;
54f254f9
AL
124 uint8_t done;
125 uint8_t buffer[2048];
126} UHCIAsync;
127
bb36d470
FB
128typedef struct UHCIPort {
129 USBPort port;
130 uint16_t ctrl;
bb36d470
FB
131} UHCIPort;
132
7b5a44c5 133struct UHCIState {
bb36d470 134 PCIDevice dev;
b2317837 135 USBBus bus;
bb36d470
FB
136 uint16_t cmd; /* cmd register */
137 uint16_t status;
138 uint16_t intr; /* interrupt enable register */
139 uint16_t frnum; /* frame number */
140 uint32_t fl_base_addr; /* frame list base address */
141 uint8_t sof_timing;
142 uint8_t status2; /* bit 0 and 1 are used to generate UHCI_STS_USBINT */
8e65b7c0 143 int64_t expire_time;
bb36d470
FB
144 QEMUTimer *frame_timer;
145 UHCIPort ports[NB_PORTS];
4d611c9a
PB
146
147 /* Interrupts that should be raised at the end of the current frame. */
148 uint32_t pending_int_mask;
54f254f9
AL
149
150 /* Active packets */
ddf6583f 151 QTAILQ_HEAD(,UHCIAsync) async_pending;
64e58fe5 152 uint8_t num_ports_vmstate;
7b5a44c5 153};
bb36d470
FB
154
155typedef struct UHCI_TD {
156 uint32_t link;
157 uint32_t ctrl; /* see TD_CTRL_xxx */
158 uint32_t token;
159 uint32_t buffer;
160} UHCI_TD;
161
162typedef struct UHCI_QH {
163 uint32_t link;
164 uint32_t el_link;
165} UHCI_QH;
166
54f254f9
AL
167static UHCIAsync *uhci_async_alloc(UHCIState *s)
168{
169 UHCIAsync *async = qemu_malloc(sizeof(UHCIAsync));
487414f1
AL
170
171 memset(&async->packet, 0, sizeof(async->packet));
7b5a44c5 172 async->uhci = s;
487414f1
AL
173 async->valid = 0;
174 async->td = 0;
175 async->token = 0;
176 async->done = 0;
8e65b7c0 177 async->isoc = 0;
54f254f9
AL
178
179 return async;
180}
181
182static void uhci_async_free(UHCIState *s, UHCIAsync *async)
183{
184 qemu_free(async);
185}
186
187static void uhci_async_link(UHCIState *s, UHCIAsync *async)
188{
ddf6583f 189 QTAILQ_INSERT_HEAD(&s->async_pending, async, next);
54f254f9
AL
190}
191
192static void uhci_async_unlink(UHCIState *s, UHCIAsync *async)
193{
ddf6583f 194 QTAILQ_REMOVE(&s->async_pending, async, next);
54f254f9
AL
195}
196
197static void uhci_async_cancel(UHCIState *s, UHCIAsync *async)
198{
d0f2c4c6 199 DPRINTF("uhci: cancel td 0x%x token 0x%x done %u\n",
54f254f9
AL
200 async->td, async->token, async->done);
201
202 if (!async->done)
203 usb_cancel_packet(&async->packet);
204 uhci_async_free(s, async);
205}
206
207/*
208 * Mark all outstanding async packets as invalid.
209 * This is used for canceling them when TDs are removed by the HCD.
210 */
211static UHCIAsync *uhci_async_validate_begin(UHCIState *s)
212{
ddf6583f 213 UHCIAsync *async;
54f254f9 214
ddf6583f 215 QTAILQ_FOREACH(async, &s->async_pending, next) {
54f254f9 216 async->valid--;
54f254f9
AL
217 }
218 return NULL;
219}
220
221/*
222 * Cancel async packets that are no longer valid
223 */
224static void uhci_async_validate_end(UHCIState *s)
225{
ddf6583f 226 UHCIAsync *curr, *n;
54f254f9 227
ddf6583f 228 QTAILQ_FOREACH_SAFE(curr, &s->async_pending, next, n) {
54f254f9 229 if (curr->valid > 0) {
54f254f9
AL
230 continue;
231 }
ddf6583f 232 uhci_async_unlink(s, curr);
54f254f9 233 uhci_async_cancel(s, curr);
54f254f9
AL
234 }
235}
236
07771f6f
GH
237static void uhci_async_cancel_device(UHCIState *s, USBDevice *dev)
238{
239 UHCIAsync *curr, *n;
240
241 QTAILQ_FOREACH_SAFE(curr, &s->async_pending, next, n) {
242 if (curr->packet.owner != dev) {
243 continue;
244 }
245 uhci_async_unlink(s, curr);
246 uhci_async_cancel(s, curr);
247 }
248}
249
54f254f9
AL
250static void uhci_async_cancel_all(UHCIState *s)
251{
ddf6583f 252 UHCIAsync *curr, *n;
54f254f9 253
ddf6583f
GH
254 QTAILQ_FOREACH_SAFE(curr, &s->async_pending, next, n) {
255 uhci_async_unlink(s, curr);
54f254f9 256 uhci_async_cancel(s, curr);
54f254f9 257 }
54f254f9
AL
258}
259
260static UHCIAsync *uhci_async_find_td(UHCIState *s, uint32_t addr, uint32_t token)
261{
ddf6583f 262 UHCIAsync *async;
e8ee3c72
AJ
263 UHCIAsync *match = NULL;
264 int count = 0;
265
266 /*
267 * We're looking for the best match here. ie both td addr and token.
268 * Otherwise we return last good match. ie just token.
269 * It's ok to match just token because it identifies the transaction
270 * rather well, token includes: device addr, endpoint, size, etc.
271 *
272 * Also since we queue async transactions in reverse order by returning
273 * last good match we restores the order.
274 *
275 * It's expected that we wont have a ton of outstanding transactions.
276 * If we ever do we'd want to optimize this algorithm.
277 */
54f254f9 278
ddf6583f 279 QTAILQ_FOREACH(async, &s->async_pending, next) {
e8ee3c72
AJ
280 if (async->token == token) {
281 /* Good match */
282 match = async;
283
284 if (async->td == addr) {
285 /* Best match */
286 break;
54f254f9
AL
287 }
288 }
e8ee3c72 289 count++;
54f254f9 290 }
e8ee3c72
AJ
291
292 if (count > 64)
293 fprintf(stderr, "uhci: warning lots of async transactions\n");
294
295 return match;
54f254f9
AL
296}
297
bb36d470
FB
298static void uhci_update_irq(UHCIState *s)
299{
300 int level;
301 if (((s->status2 & 1) && (s->intr & (1 << 2))) ||
302 ((s->status2 & 2) && (s->intr & (1 << 3))) ||
303 ((s->status & UHCI_STS_USBERR) && (s->intr & (1 << 0))) ||
304 ((s->status & UHCI_STS_RD) && (s->intr & (1 << 1))) ||
305 (s->status & UHCI_STS_HSERR) ||
306 (s->status & UHCI_STS_HCPERR)) {
307 level = 1;
308 } else {
309 level = 0;
310 }
d537cf6c 311 qemu_set_irq(s->dev.irq[3], level);
bb36d470
FB
312}
313
c8075ac3 314static void uhci_reset(void *opaque)
bb36d470 315{
c8075ac3 316 UHCIState *s = opaque;
bb36d470
FB
317 uint8_t *pci_conf;
318 int i;
319 UHCIPort *port;
320
d0f2c4c6 321 DPRINTF("uhci: full reset\n");
6f382b5e 322
bb36d470
FB
323 pci_conf = s->dev.config;
324
325 pci_conf[0x6a] = 0x01; /* usb clock */
326 pci_conf[0x6b] = 0x00;
327 s->cmd = 0;
328 s->status = 0;
329 s->status2 = 0;
330 s->intr = 0;
331 s->fl_base_addr = 0;
332 s->sof_timing = 64;
54f254f9 333
bb36d470
FB
334 for(i = 0; i < NB_PORTS; i++) {
335 port = &s->ports[i];
336 port->ctrl = 0x0080;
618c169b
GH
337 if (port->port.dev) {
338 usb_attach(&port->port, port->port.dev);
339 }
bb36d470 340 }
54f254f9
AL
341
342 uhci_async_cancel_all(s);
bb36d470
FB
343}
344
817afc61 345static void uhci_pre_save(void *opaque)
b9dc033c
AZ
346{
347 UHCIState *s = opaque;
b9dc033c 348
6f382b5e 349 uhci_async_cancel_all(s);
b9dc033c
AZ
350}
351
817afc61
JQ
352static const VMStateDescription vmstate_uhci_port = {
353 .name = "uhci port",
354 .version_id = 1,
355 .minimum_version_id = 1,
356 .minimum_version_id_old = 1,
357 .fields = (VMStateField []) {
358 VMSTATE_UINT16(ctrl, UHCIPort),
359 VMSTATE_END_OF_LIST()
360 }
361};
362
363static const VMStateDescription vmstate_uhci = {
364 .name = "uhci",
6881dd5f 365 .version_id = 2,
817afc61
JQ
366 .minimum_version_id = 1,
367 .minimum_version_id_old = 1,
368 .pre_save = uhci_pre_save,
369 .fields = (VMStateField []) {
370 VMSTATE_PCI_DEVICE(dev, UHCIState),
371 VMSTATE_UINT8_EQUAL(num_ports_vmstate, UHCIState),
372 VMSTATE_STRUCT_ARRAY(ports, UHCIState, NB_PORTS, 1,
373 vmstate_uhci_port, UHCIPort),
374 VMSTATE_UINT16(cmd, UHCIState),
375 VMSTATE_UINT16(status, UHCIState),
376 VMSTATE_UINT16(intr, UHCIState),
377 VMSTATE_UINT16(frnum, UHCIState),
378 VMSTATE_UINT32(fl_base_addr, UHCIState),
379 VMSTATE_UINT8(sof_timing, UHCIState),
380 VMSTATE_UINT8(status2, UHCIState),
381 VMSTATE_TIMER(frame_timer, UHCIState),
6881dd5f 382 VMSTATE_INT64_V(expire_time, UHCIState, 2),
817afc61
JQ
383 VMSTATE_END_OF_LIST()
384 }
385};
b9dc033c 386
bb36d470
FB
387static void uhci_ioport_writeb(void *opaque, uint32_t addr, uint32_t val)
388{
389 UHCIState *s = opaque;
3b46e624 390
bb36d470
FB
391 addr &= 0x1f;
392 switch(addr) {
393 case 0x0c:
394 s->sof_timing = val;
395 break;
396 }
397}
398
399static uint32_t uhci_ioport_readb(void *opaque, uint32_t addr)
400{
401 UHCIState *s = opaque;
402 uint32_t val;
403
404 addr &= 0x1f;
405 switch(addr) {
406 case 0x0c:
407 val = s->sof_timing;
d80cfb3f 408 break;
bb36d470
FB
409 default:
410 val = 0xff;
411 break;
412 }
413 return val;
414}
415
416static void uhci_ioport_writew(void *opaque, uint32_t addr, uint32_t val)
417{
418 UHCIState *s = opaque;
3b46e624 419
bb36d470 420 addr &= 0x1f;
d0f2c4c6 421 DPRINTF("uhci: writew port=0x%04x val=0x%04x\n", addr, val);
54f254f9 422
bb36d470
FB
423 switch(addr) {
424 case 0x00:
425 if ((val & UHCI_CMD_RS) && !(s->cmd & UHCI_CMD_RS)) {
426 /* start frame processing */
94cc916a
GH
427 s->expire_time = qemu_get_clock_ns(vm_clock) +
428 (get_ticks_per_sec() / FRAME_TIMER_FREQ);
74475455 429 qemu_mod_timer(s->frame_timer, qemu_get_clock_ns(vm_clock));
52328140 430 s->status &= ~UHCI_STS_HCHALTED;
467d409f 431 } else if (!(val & UHCI_CMD_RS)) {
52328140 432 s->status |= UHCI_STS_HCHALTED;
bb36d470
FB
433 }
434 if (val & UHCI_CMD_GRESET) {
435 UHCIPort *port;
436 USBDevice *dev;
437 int i;
438
439 /* send reset on the USB bus */
440 for(i = 0; i < NB_PORTS; i++) {
441 port = &s->ports[i];
a594cfbf 442 dev = port->port.dev;
bb36d470 443 if (dev) {
4d611c9a 444 usb_send_msg(dev, USB_MSG_RESET);
bb36d470
FB
445 }
446 }
447 uhci_reset(s);
448 return;
449 }
5e9ab4c4 450 if (val & UHCI_CMD_HCRESET) {
bb36d470
FB
451 uhci_reset(s);
452 return;
453 }
454 s->cmd = val;
455 break;
456 case 0x02:
457 s->status &= ~val;
458 /* XXX: the chip spec is not coherent, so we add a hidden
459 register to distinguish between IOC and SPD */
460 if (val & UHCI_STS_USBINT)
461 s->status2 = 0;
462 uhci_update_irq(s);
463 break;
464 case 0x04:
465 s->intr = val;
466 uhci_update_irq(s);
467 break;
468 case 0x06:
469 if (s->status & UHCI_STS_HCHALTED)
470 s->frnum = val & 0x7ff;
471 break;
472 case 0x10 ... 0x1f:
473 {
474 UHCIPort *port;
475 USBDevice *dev;
476 int n;
477
478 n = (addr >> 1) & 7;
479 if (n >= NB_PORTS)
480 return;
481 port = &s->ports[n];
a594cfbf 482 dev = port->port.dev;
bb36d470
FB
483 if (dev) {
484 /* port reset */
5fafdf24 485 if ( (val & UHCI_PORT_RESET) &&
bb36d470 486 !(port->ctrl & UHCI_PORT_RESET) ) {
4d611c9a 487 usb_send_msg(dev, USB_MSG_RESET);
bb36d470
FB
488 }
489 }
9159f679
GH
490 port->ctrl &= UHCI_PORT_READ_ONLY;
491 port->ctrl |= (val & ~UHCI_PORT_READ_ONLY);
bb36d470 492 /* some bits are reset when a '1' is written to them */
9159f679 493 port->ctrl &= ~(val & UHCI_PORT_WRITE_CLEAR);
bb36d470
FB
494 }
495 break;
496 }
497}
498
499static uint32_t uhci_ioport_readw(void *opaque, uint32_t addr)
500{
501 UHCIState *s = opaque;
502 uint32_t val;
503
504 addr &= 0x1f;
505 switch(addr) {
506 case 0x00:
507 val = s->cmd;
508 break;
509 case 0x02:
510 val = s->status;
511 break;
512 case 0x04:
513 val = s->intr;
514 break;
515 case 0x06:
516 val = s->frnum;
517 break;
518 case 0x10 ... 0x1f:
519 {
520 UHCIPort *port;
521 int n;
522 n = (addr >> 1) & 7;
5fafdf24 523 if (n >= NB_PORTS)
bb36d470
FB
524 goto read_default;
525 port = &s->ports[n];
526 val = port->ctrl;
527 }
528 break;
529 default:
530 read_default:
531 val = 0xff7f; /* disabled port */
532 break;
533 }
54f254f9 534
d0f2c4c6 535 DPRINTF("uhci: readw port=0x%04x val=0x%04x\n", addr, val);
54f254f9 536
bb36d470
FB
537 return val;
538}
539
540static void uhci_ioport_writel(void *opaque, uint32_t addr, uint32_t val)
541{
542 UHCIState *s = opaque;
543
544 addr &= 0x1f;
d0f2c4c6 545 DPRINTF("uhci: writel port=0x%04x val=0x%08x\n", addr, val);
54f254f9 546
bb36d470
FB
547 switch(addr) {
548 case 0x08:
549 s->fl_base_addr = val & ~0xfff;
550 break;
551 }
552}
553
554static uint32_t uhci_ioport_readl(void *opaque, uint32_t addr)
555{
556 UHCIState *s = opaque;
557 uint32_t val;
558
559 addr &= 0x1f;
560 switch(addr) {
561 case 0x08:
562 val = s->fl_base_addr;
563 break;
564 default:
565 val = 0xffffffff;
566 break;
567 }
568 return val;
569}
570
96217e31
TS
571/* signal resume if controller suspended */
572static void uhci_resume (void *opaque)
573{
574 UHCIState *s = (UHCIState *)opaque;
575
576 if (!s)
577 return;
578
579 if (s->cmd & UHCI_CMD_EGSM) {
580 s->cmd |= UHCI_CMD_FGR;
581 s->status |= UHCI_STS_RD;
582 uhci_update_irq(s);
583 }
584}
585
618c169b 586static void uhci_attach(USBPort *port1)
bb36d470
FB
587{
588 UHCIState *s = port1->opaque;
589 UHCIPort *port = &s->ports[port1->index];
590
618c169b
GH
591 /* set connect status */
592 port->ctrl |= UHCI_PORT_CCS | UHCI_PORT_CSC;
61064870 593
618c169b
GH
594 /* update speed */
595 if (port->port.dev->speed == USB_SPEED_LOW) {
596 port->ctrl |= UHCI_PORT_LSDA;
bb36d470 597 } else {
618c169b
GH
598 port->ctrl &= ~UHCI_PORT_LSDA;
599 }
96217e31 600
618c169b
GH
601 uhci_resume(s);
602}
96217e31 603
618c169b
GH
604static void uhci_detach(USBPort *port1)
605{
606 UHCIState *s = port1->opaque;
607 UHCIPort *port = &s->ports[port1->index];
608
609 /* set connect status */
610 if (port->ctrl & UHCI_PORT_CCS) {
611 port->ctrl &= ~UHCI_PORT_CCS;
612 port->ctrl |= UHCI_PORT_CSC;
bb36d470 613 }
618c169b
GH
614 /* disable port */
615 if (port->ctrl & UHCI_PORT_EN) {
616 port->ctrl &= ~UHCI_PORT_EN;
617 port->ctrl |= UHCI_PORT_ENC;
618 }
619
620 uhci_resume(s);
bb36d470
FB
621}
622
9159f679
GH
623static void uhci_wakeup(USBDevice *dev)
624{
625 USBBus *bus = usb_bus_from_device(dev);
626 UHCIState *s = container_of(bus, UHCIState, bus);
627 UHCIPort *port = s->ports + dev->port->index;
628
629 if (port->ctrl & UHCI_PORT_SUSPEND && !(port->ctrl & UHCI_PORT_RD)) {
630 port->ctrl |= UHCI_PORT_RD;
631 uhci_resume(s);
632 }
633}
634
4d611c9a 635static int uhci_broadcast_packet(UHCIState *s, USBPacket *p)
bb36d470 636{
bb36d470
FB
637 int i, ret;
638
d0f2c4c6 639 DPRINTF("uhci: packet enter. pid %s addr 0x%02x ep %d len %d\n",
54f254f9 640 pid2str(p->pid), p->devaddr, p->devep, p->len);
5d808245 641 if (p->pid == USB_TOKEN_OUT || p->pid == USB_TOKEN_SETUP)
54f254f9
AL
642 dump_data(p->data, p->len);
643
644 ret = USB_RET_NODEV;
645 for (i = 0; i < NB_PORTS && ret == USB_RET_NODEV; i++) {
646 UHCIPort *port = &s->ports[i];
647 USBDevice *dev = port->port.dev;
648
649 if (dev && (port->ctrl & UHCI_PORT_EN))
53aa8c0e 650 ret = usb_handle_packet(dev, p);
bb36d470 651 }
54f254f9 652
d0f2c4c6 653 DPRINTF("uhci: packet exit. ret %d len %d\n", ret, p->len);
54f254f9
AL
654 if (p->pid == USB_TOKEN_IN && ret > 0)
655 dump_data(p->data, ret);
656
657 return ret;
bb36d470
FB
658}
659
13a9a0d3 660static void uhci_async_complete(USBDevice *dev, USBPacket *packet);
54f254f9 661static void uhci_process_frame(UHCIState *s);
4d611c9a 662
bb36d470
FB
663/* return -1 if fatal error (frame must be stopped)
664 0 if TD successful
665 1 if TD unsuccessful or inactive
666*/
54f254f9 667static int uhci_complete_td(UHCIState *s, UHCI_TD *td, UHCIAsync *async, uint32_t *int_mask)
bb36d470 668{
54f254f9 669 int len = 0, max_len, err, ret;
bb36d470 670 uint8_t pid;
bb36d470 671
54f254f9
AL
672 max_len = ((td->token >> 21) + 1) & 0x7ff;
673 pid = td->token & 0xff;
674
675 ret = async->packet.len;
676
54f254f9
AL
677 if (td->ctrl & TD_CTRL_IOS)
678 td->ctrl &= ~TD_CTRL_ACTIVE;
bb36d470 679
54f254f9
AL
680 if (ret < 0)
681 goto out;
b9dc033c 682
54f254f9
AL
683 len = async->packet.len;
684 td->ctrl = (td->ctrl & ~0x7ff) | ((len - 1) & 0x7ff);
685
686 /* The NAK bit may have been set by a previous frame, so clear it
687 here. The docs are somewhat unclear, but win2k relies on this
688 behavior. */
689 td->ctrl &= ~(TD_CTRL_ACTIVE | TD_CTRL_NAK);
5bd2c0d7
PB
690 if (td->ctrl & TD_CTRL_IOC)
691 *int_mask |= 0x01;
54f254f9
AL
692
693 if (pid == USB_TOKEN_IN) {
694 if (len > max_len) {
54f254f9
AL
695 ret = USB_RET_BABBLE;
696 goto out;
4d611c9a 697 }
b9dc033c 698
54f254f9
AL
699 if (len > 0) {
700 /* write the data back */
701 cpu_physical_memory_write(td->buffer, async->buffer, len);
702 }
703
704 if ((td->ctrl & TD_CTRL_SPD) && len < max_len) {
bb36d470
FB
705 *int_mask |= 0x02;
706 /* short packet: do not update QH */
d0f2c4c6 707 DPRINTF("uhci: short packet. td 0x%x token 0x%x\n", async->td, async->token);
bb36d470 708 return 1;
bb36d470 709 }
54f254f9
AL
710 }
711
712 /* success */
713 return 0;
714
715out:
716 switch(ret) {
717 case USB_RET_STALL:
718 td->ctrl |= TD_CTRL_STALL;
719 td->ctrl &= ~TD_CTRL_ACTIVE;
8656954a
JV
720 s->status |= UHCI_STS_USBERR;
721 uhci_update_irq(s);
54f254f9
AL
722 return 1;
723
724 case USB_RET_BABBLE:
725 td->ctrl |= TD_CTRL_BABBLE | TD_CTRL_STALL;
726 td->ctrl &= ~TD_CTRL_ACTIVE;
8656954a
JV
727 s->status |= UHCI_STS_USBERR;
728 uhci_update_irq(s);
54f254f9
AL
729 /* frame interrupted */
730 return -1;
731
732 case USB_RET_NAK:
733 td->ctrl |= TD_CTRL_NAK;
734 if (pid == USB_TOKEN_SETUP)
735 break;
736 return 1;
737
738 case USB_RET_NODEV:
739 default:
740 break;
741 }
742
743 /* Retry the TD if error count is not zero */
744
745 td->ctrl |= TD_CTRL_TIMEOUT;
746 err = (td->ctrl >> TD_CTRL_ERROR_SHIFT) & 3;
747 if (err != 0) {
748 err--;
749 if (err == 0) {
bb36d470 750 td->ctrl &= ~TD_CTRL_ACTIVE;
54f254f9 751 s->status |= UHCI_STS_USBERR;
5bd2c0d7
PB
752 if (td->ctrl & TD_CTRL_IOC)
753 *int_mask |= 0x01;
54f254f9 754 uhci_update_irq(s);
bb36d470
FB
755 }
756 }
54f254f9
AL
757 td->ctrl = (td->ctrl & ~(3 << TD_CTRL_ERROR_SHIFT)) |
758 (err << TD_CTRL_ERROR_SHIFT);
759 return 1;
bb36d470
FB
760}
761
54f254f9
AL
762static int uhci_handle_td(UHCIState *s, uint32_t addr, UHCI_TD *td, uint32_t *int_mask)
763{
764 UHCIAsync *async;
5d808245 765 int len = 0, max_len;
8e65b7c0
DA
766 uint8_t pid, isoc;
767 uint32_t token;
54f254f9
AL
768
769 /* Is active ? */
770 if (!(td->ctrl & TD_CTRL_ACTIVE))
771 return 1;
772
8e65b7c0
DA
773 /* token field is not unique for isochronous requests,
774 * so use the destination buffer
775 */
776 if (td->ctrl & TD_CTRL_IOS) {
777 token = td->buffer;
778 isoc = 1;
779 } else {
780 token = td->token;
781 isoc = 0;
782 }
783
784 async = uhci_async_find_td(s, addr, token);
54f254f9
AL
785 if (async) {
786 /* Already submitted */
a145ea51 787 async->valid = 32;
54f254f9
AL
788
789 if (!async->done)
790 return 1;
791
792 uhci_async_unlink(s, async);
793 goto done;
794 }
795
796 /* Allocate new packet */
797 async = uhci_async_alloc(s);
798 if (!async)
799 return 1;
800
8e65b7c0
DA
801 /* valid needs to be large enough to handle 10 frame delay
802 * for initial isochronous requests
803 */
804 async->valid = 32;
54f254f9 805 async->td = addr;
8e65b7c0
DA
806 async->token = token;
807 async->isoc = isoc;
54f254f9
AL
808
809 max_len = ((td->token >> 21) + 1) & 0x7ff;
810 pid = td->token & 0xff;
811
812 async->packet.pid = pid;
813 async->packet.devaddr = (td->token >> 8) & 0x7f;
814 async->packet.devep = (td->token >> 15) & 0xf;
815 async->packet.data = async->buffer;
816 async->packet.len = max_len;
54f254f9
AL
817
818 switch(pid) {
819 case USB_TOKEN_OUT:
820 case USB_TOKEN_SETUP:
821 cpu_physical_memory_read(td->buffer, async->buffer, max_len);
5d808245
AJ
822 len = uhci_broadcast_packet(s, &async->packet);
823 if (len >= 0)
824 len = max_len;
54f254f9
AL
825 break;
826
827 case USB_TOKEN_IN:
5d808245 828 len = uhci_broadcast_packet(s, &async->packet);
54f254f9
AL
829 break;
830
831 default:
832 /* invalid pid : frame interrupted */
833 uhci_async_free(s, async);
834 s->status |= UHCI_STS_HCPERR;
835 uhci_update_irq(s);
836 return -1;
837 }
838
5d808245 839 if (len == USB_RET_ASYNC) {
54f254f9
AL
840 uhci_async_link(s, async);
841 return 2;
842 }
843
5d808245 844 async->packet.len = len;
54f254f9
AL
845
846done:
5d808245 847 len = uhci_complete_td(s, td, async, int_mask);
54f254f9 848 uhci_async_free(s, async);
5d808245 849 return len;
54f254f9
AL
850}
851
13a9a0d3 852static void uhci_async_complete(USBDevice *dev, USBPacket *packet)
4d611c9a 853{
7b5a44c5
GH
854 UHCIAsync *async = container_of(packet, UHCIAsync, packet);
855 UHCIState *s = async->uhci;
54f254f9 856
d0f2c4c6 857 DPRINTF("uhci: async complete. td 0x%x token 0x%x\n", async->td, async->token);
54f254f9 858
8e65b7c0
DA
859 if (async->isoc) {
860 UHCI_TD td;
861 uint32_t link = async->td;
862 uint32_t int_mask = 0, val;
d4c4e6fd 863
8e65b7c0
DA
864 cpu_physical_memory_read(link & ~0xf, (uint8_t *) &td, sizeof(td));
865 le32_to_cpus(&td.link);
866 le32_to_cpus(&td.ctrl);
867 le32_to_cpus(&td.token);
868 le32_to_cpus(&td.buffer);
869
870 uhci_async_unlink(s, async);
d4c4e6fd 871 uhci_complete_td(s, &td, async, &int_mask);
8e65b7c0 872 s->pending_int_mask |= int_mask;
54f254f9 873
8e65b7c0
DA
874 /* update the status bits of the TD */
875 val = cpu_to_le32(td.ctrl);
876 cpu_physical_memory_write((link & ~0xf) + 4,
877 (const uint8_t *)&val, sizeof(val));
878 uhci_async_free(s, async);
879 } else {
880 async->done = 1;
881 uhci_process_frame(s);
882 }
54f254f9
AL
883}
884
885static int is_valid(uint32_t link)
886{
887 return (link & 1) == 0;
888}
889
890static int is_qh(uint32_t link)
891{
892 return (link & 2) != 0;
893}
894
895static int depth_first(uint32_t link)
896{
897 return (link & 4) != 0;
898}
899
900/* QH DB used for detecting QH loops */
901#define UHCI_MAX_QUEUES 128
902typedef struct {
903 uint32_t addr[UHCI_MAX_QUEUES];
904 int count;
905} QhDb;
906
907static void qhdb_reset(QhDb *db)
908{
909 db->count = 0;
910}
911
912/* Add QH to DB. Returns 1 if already present or DB is full. */
913static int qhdb_insert(QhDb *db, uint32_t addr)
914{
915 int i;
916 for (i = 0; i < db->count; i++)
917 if (db->addr[i] == addr)
918 return 1;
919
920 if (db->count >= UHCI_MAX_QUEUES)
921 return 1;
922
923 db->addr[db->count++] = addr;
924 return 0;
925}
926
927static void uhci_process_frame(UHCIState *s)
928{
929 uint32_t frame_addr, link, old_td_ctrl, val, int_mask;
930 uint32_t curr_qh;
931 int cnt, ret;
4d611c9a 932 UHCI_TD td;
54f254f9
AL
933 UHCI_QH qh;
934 QhDb qhdb;
4d611c9a 935
54f254f9
AL
936 frame_addr = s->fl_base_addr + ((s->frnum & 0x3ff) << 2);
937
d0f2c4c6 938 DPRINTF("uhci: processing frame %d addr 0x%x\n" , s->frnum, frame_addr);
54f254f9
AL
939
940 cpu_physical_memory_read(frame_addr, (uint8_t *)&link, 4);
941 le32_to_cpus(&link);
b9dc033c 942
54f254f9
AL
943 int_mask = 0;
944 curr_qh = 0;
945
946 qhdb_reset(&qhdb);
947
948 for (cnt = FRAME_MAX_LOOPS; is_valid(link) && cnt; cnt--) {
949 if (is_qh(link)) {
950 /* QH */
951
952 if (qhdb_insert(&qhdb, link)) {
953 /*
954 * We're going in circles. Which is not a bug because
955 * HCD is allowed to do that as part of the BW management.
956 * In our case though it makes no sense to spin here. Sync transations
957 * are already done, and async completion handler will re-process
958 * the frame when something is ready.
959 */
d0f2c4c6 960 DPRINTF("uhci: detected loop. qh 0x%x\n", link);
54f254f9
AL
961 break;
962 }
963
964 cpu_physical_memory_read(link & ~0xf, (uint8_t *) &qh, sizeof(qh));
965 le32_to_cpus(&qh.link);
966 le32_to_cpus(&qh.el_link);
967
d0f2c4c6 968 DPRINTF("uhci: QH 0x%x load. link 0x%x elink 0x%x\n",
54f254f9
AL
969 link, qh.link, qh.el_link);
970
971 if (!is_valid(qh.el_link)) {
972 /* QH w/o elements */
973 curr_qh = 0;
974 link = qh.link;
975 } else {
976 /* QH with elements */
977 curr_qh = link;
978 link = qh.el_link;
979 }
980 continue;
981 }
982
983 /* TD */
984 cpu_physical_memory_read(link & ~0xf, (uint8_t *) &td, sizeof(td));
b9dc033c
AZ
985 le32_to_cpus(&td.link);
986 le32_to_cpus(&td.ctrl);
987 le32_to_cpus(&td.token);
988 le32_to_cpus(&td.buffer);
b9dc033c 989
d0f2c4c6 990 DPRINTF("uhci: TD 0x%x load. link 0x%x ctrl 0x%x token 0x%x qh 0x%x\n",
54f254f9
AL
991 link, td.link, td.ctrl, td.token, curr_qh);
992
993 old_td_ctrl = td.ctrl;
994 ret = uhci_handle_td(s, link, &td, &int_mask);
b9dc033c 995 if (old_td_ctrl != td.ctrl) {
54f254f9 996 /* update the status bits of the TD */
b9dc033c
AZ
997 val = cpu_to_le32(td.ctrl);
998 cpu_physical_memory_write((link & ~0xf) + 4,
54f254f9 999 (const uint8_t *)&val, sizeof(val));
b9dc033c 1000 }
54f254f9
AL
1001
1002 if (ret < 0) {
1003 /* interrupted frame */
1004 break;
b9dc033c 1005 }
b9dc033c 1006
54f254f9 1007 if (ret == 2 || ret == 1) {
d0f2c4c6 1008 DPRINTF("uhci: TD 0x%x %s. link 0x%x ctrl 0x%x token 0x%x qh 0x%x\n",
54f254f9
AL
1009 link, ret == 2 ? "pend" : "skip",
1010 td.link, td.ctrl, td.token, curr_qh);
b9dc033c 1011
54f254f9
AL
1012 link = curr_qh ? qh.link : td.link;
1013 continue;
4d611c9a 1014 }
54f254f9
AL
1015
1016 /* completed TD */
1017
d0f2c4c6 1018 DPRINTF("uhci: TD 0x%x done. link 0x%x ctrl 0x%x token 0x%x qh 0x%x\n",
54f254f9
AL
1019 link, td.link, td.ctrl, td.token, curr_qh);
1020
1021 link = td.link;
1022
1023 if (curr_qh) {
1024 /* update QH element link */
1025 qh.el_link = link;
4d611c9a 1026 val = cpu_to_le32(qh.el_link);
54f254f9
AL
1027 cpu_physical_memory_write((curr_qh & ~0xf) + 4,
1028 (const uint8_t *)&val, sizeof(val));
1029
1030 if (!depth_first(link)) {
1031 /* done with this QH */
1032
d0f2c4c6 1033 DPRINTF("uhci: QH 0x%x done. link 0x%x elink 0x%x\n",
54f254f9
AL
1034 curr_qh, qh.link, qh.el_link);
1035
1036 curr_qh = 0;
1037 link = qh.link;
1038 }
4d611c9a 1039 }
54f254f9
AL
1040
1041 /* go to the next entry */
4d611c9a 1042 }
54f254f9 1043
8e65b7c0 1044 s->pending_int_mask |= int_mask;
4d611c9a
PB
1045}
1046
bb36d470
FB
1047static void uhci_frame_timer(void *opaque)
1048{
1049 UHCIState *s = opaque;
8e65b7c0
DA
1050
1051 /* prepare the timer for the next frame */
1052 s->expire_time += (get_ticks_per_sec() / FRAME_TIMER_FREQ);
bb36d470
FB
1053
1054 if (!(s->cmd & UHCI_CMD_RS)) {
54f254f9 1055 /* Full stop */
bb36d470 1056 qemu_del_timer(s->frame_timer);
52328140
FB
1057 /* set hchalted bit in status - UHCI11D 2.1.2 */
1058 s->status |= UHCI_STS_HCHALTED;
6f382b5e 1059
d0f2c4c6 1060 DPRINTF("uhci: halted\n");
bb36d470
FB
1061 return;
1062 }
54f254f9
AL
1063
1064 /* Complete the previous frame */
4d611c9a
PB
1065 if (s->pending_int_mask) {
1066 s->status2 |= s->pending_int_mask;
54f254f9 1067 s->status |= UHCI_STS_USBINT;
4d611c9a
PB
1068 uhci_update_irq(s);
1069 }
8e65b7c0 1070 s->pending_int_mask = 0;
b9dc033c 1071
54f254f9
AL
1072 /* Start new frame */
1073 s->frnum = (s->frnum + 1) & 0x7ff;
1074
d0f2c4c6 1075 DPRINTF("uhci: new frame #%u\n" , s->frnum);
54f254f9
AL
1076
1077 uhci_async_validate_begin(s);
1078
1079 uhci_process_frame(s);
1080
1081 uhci_async_validate_end(s);
b9dc033c 1082
8e65b7c0 1083 qemu_mod_timer(s->frame_timer, s->expire_time);
bb36d470
FB
1084}
1085
5fafdf24 1086static void uhci_map(PCIDevice *pci_dev, int region_num,
6e355d90 1087 pcibus_t addr, pcibus_t size, int type)
bb36d470
FB
1088{
1089 UHCIState *s = (UHCIState *)pci_dev;
1090
1091 register_ioport_write(addr, 32, 2, uhci_ioport_writew, s);
1092 register_ioport_read(addr, 32, 2, uhci_ioport_readw, s);
1093 register_ioport_write(addr, 32, 4, uhci_ioport_writel, s);
1094 register_ioport_read(addr, 32, 4, uhci_ioport_readl, s);
1095 register_ioport_write(addr, 32, 1, uhci_ioport_writeb, s);
1096 register_ioport_read(addr, 32, 1, uhci_ioport_readb, s);
1097}
1098
07771f6f
GH
1099static void uhci_device_destroy(USBBus *bus, USBDevice *dev)
1100{
1101 UHCIState *s = container_of(bus, UHCIState, bus);
1102
1103 uhci_async_cancel_device(s, dev);
1104}
1105
0d86d2be
GH
1106static USBPortOps uhci_port_ops = {
1107 .attach = uhci_attach,
618c169b 1108 .detach = uhci_detach,
9159f679 1109 .wakeup = uhci_wakeup,
13a9a0d3 1110 .complete = uhci_async_complete,
0d86d2be
GH
1111};
1112
07771f6f
GH
1113static USBBusOps uhci_bus_ops = {
1114 .device_destroy = uhci_device_destroy,
1115};
1116
dc638fad 1117static int usb_uhci_common_initfn(PCIDevice *dev)
bb36d470 1118{
dc638fad 1119 UHCIState *s = DO_UPCAST(UHCIState, dev, dev);
6cf9b6f1 1120 uint8_t *pci_conf = s->dev.config;
bb36d470
FB
1121 int i;
1122
db579e9e 1123 pci_conf[PCI_CLASS_PROG] = 0x00;
db579e9e
MT
1124 /* TODO: reset value should be 0. */
1125 pci_conf[PCI_INTERRUPT_PIN] = 4; // interrupt pin 3
e59d33a7 1126 pci_conf[USB_SBRN] = USB_RELEASE_1; // release number
3b46e624 1127
07771f6f 1128 usb_bus_new(&s->bus, &uhci_bus_ops, &s->dev.qdev);
bb36d470 1129 for(i = 0; i < NB_PORTS; i++) {
ace1318b 1130 usb_register_port(&s->bus, &s->ports[i].port, s, i, &uhci_port_ops,
843d4e0c 1131 USB_SPEED_MASK_LOW | USB_SPEED_MASK_FULL);
bb36d470 1132 }
74475455 1133 s->frame_timer = qemu_new_timer_ns(vm_clock, uhci_frame_timer, s);
64e58fe5 1134 s->num_ports_vmstate = NB_PORTS;
ddf6583f 1135 QTAILQ_INIT(&s->async_pending);
bb36d470 1136
a08d4367 1137 qemu_register_reset(uhci_reset, s);
bb36d470 1138
38ca0f6d
PB
1139 /* Use region 4 for consistency with real hardware. BSD guests seem
1140 to rely on this. */
28c2c264 1141 pci_register_bar(&s->dev, 4, 0x20,
0392a017 1142 PCI_BASE_ADDRESS_SPACE_IO, uhci_map);
6f382b5e 1143
6cf9b6f1 1144 return 0;
bb36d470 1145}
afcc3cdf 1146
30235a54
HC
1147static int usb_uhci_vt82c686b_initfn(PCIDevice *dev)
1148{
1149 UHCIState *s = DO_UPCAST(UHCIState, dev, dev);
1150 uint8_t *pci_conf = s->dev.config;
1151
30235a54
HC
1152 /* USB misc control 1/2 */
1153 pci_set_long(pci_conf + 0x40,0x00001000);
1154 /* PM capability */
1155 pci_set_long(pci_conf + 0x80,0x00020001);
1156 /* USB legacy support */
1157 pci_set_long(pci_conf + 0xc0,0x00002000);
1158
dc638fad 1159 return usb_uhci_common_initfn(dev);
30235a54
HC
1160}
1161
6cf9b6f1
GH
1162static PCIDeviceInfo uhci_info[] = {
1163 {
556cd098 1164 .qdev.name = "piix3-usb-uhci",
6cf9b6f1 1165 .qdev.size = sizeof(UHCIState),
be73cfe2 1166 .qdev.vmsd = &vmstate_uhci,
dc638fad
IY
1167 .init = usb_uhci_common_initfn,
1168 .vendor_id = PCI_VENDOR_ID_INTEL,
1169 .device_id = PCI_DEVICE_ID_INTEL_82371SB_2,
1170 .revision = 0x01,
1171 .class_id = PCI_CLASS_SERIAL_USB,
6cf9b6f1 1172 },{
556cd098 1173 .qdev.name = "piix4-usb-uhci",
6cf9b6f1 1174 .qdev.size = sizeof(UHCIState),
be73cfe2 1175 .qdev.vmsd = &vmstate_uhci,
dc638fad
IY
1176 .init = usb_uhci_common_initfn,
1177 .vendor_id = PCI_VENDOR_ID_INTEL,
1178 .device_id = PCI_DEVICE_ID_INTEL_82371AB_2,
1179 .revision = 0x01,
1180 .class_id = PCI_CLASS_SERIAL_USB,
30235a54
HC
1181 },{
1182 .qdev.name = "vt82c686b-usb-uhci",
1183 .qdev.size = sizeof(UHCIState),
1184 .qdev.vmsd = &vmstate_uhci,
1185 .init = usb_uhci_vt82c686b_initfn,
dc638fad
IY
1186 .vendor_id = PCI_VENDOR_ID_VIA,
1187 .device_id = PCI_DEVICE_ID_VIA_UHCI,
1188 .revision = 0x01,
1189 .class_id = PCI_CLASS_SERIAL_USB,
6cf9b6f1
GH
1190 },{
1191 /* end of list */
afcc3cdf 1192 }
6cf9b6f1 1193};
afcc3cdf 1194
6cf9b6f1
GH
1195static void uhci_register(void)
1196{
1197 pci_qdev_register_many(uhci_info);
1198}
1199device_init(uhci_register);
afcc3cdf 1200
6cf9b6f1
GH
1201void usb_uhci_piix3_init(PCIBus *bus, int devfn)
1202{
556cd098 1203 pci_create_simple(bus, devfn, "piix3-usb-uhci");
6cf9b6f1 1204}
54f254f9 1205
6cf9b6f1
GH
1206void usb_uhci_piix4_init(PCIBus *bus, int devfn)
1207{
556cd098 1208 pci_create_simple(bus, devfn, "piix4-usb-uhci");
afcc3cdf 1209}
30235a54
HC
1210
1211void usb_uhci_vt82c686b_init(PCIBus *bus, int devfn)
1212{
1213 pci_create_simple(bus, devfn, "vt82c686b-usb-uhci");
1214}