]> git.proxmox.com Git - qemu.git/blame - hw/versatile_pci.c
Add pci_ne2000_{save/load} functions, then remove pci_dev NE2000State field
[qemu.git] / hw / versatile_pci.c
CommitLineData
5fafdf24 1/*
502a5395
PB
2 * ARM Versatile/PB PCI host controller
3 *
0027b06d 4 * Copyright (c) 2006-2009 CodeSourcery.
502a5395
PB
5 * Written by Paul Brook
6 *
7 * This code is licenced under the LGPL.
8 */
9
0027b06d 10#include "sysbus.h"
87ecb68b 11#include "pci.h"
0027b06d
PB
12
13typedef struct {
14 SysBusDevice busdev;
15 qemu_irq irq[4];
16 int realview;
17 int mem_config;
18} PCIVPBState;
502a5395
PB
19
20static inline uint32_t vpb_pci_config_addr(target_phys_addr_t addr)
21{
80b3ada7 22 return addr & 0xffffff;
502a5395
PB
23}
24
25static void pci_vpb_config_writeb (void *opaque, target_phys_addr_t addr,
26 uint32_t val)
27{
28 pci_data_write(opaque, vpb_pci_config_addr (addr), val, 1);
29}
30
31static void pci_vpb_config_writew (void *opaque, target_phys_addr_t addr,
32 uint32_t val)
33{
34#ifdef TARGET_WORDS_BIGENDIAN
35 val = bswap16(val);
36#endif
37 pci_data_write(opaque, vpb_pci_config_addr (addr), val, 2);
38}
39
40static void pci_vpb_config_writel (void *opaque, target_phys_addr_t addr,
41 uint32_t val)
42{
43#ifdef TARGET_WORDS_BIGENDIAN
44 val = bswap32(val);
45#endif
46 pci_data_write(opaque, vpb_pci_config_addr (addr), val, 4);
47}
48
49static uint32_t pci_vpb_config_readb (void *opaque, target_phys_addr_t addr)
50{
51 uint32_t val;
52 val = pci_data_read(opaque, vpb_pci_config_addr (addr), 1);
53 return val;
54}
55
56static uint32_t pci_vpb_config_readw (void *opaque, target_phys_addr_t addr)
57{
58 uint32_t val;
59 val = pci_data_read(opaque, vpb_pci_config_addr (addr), 2);
60#ifdef TARGET_WORDS_BIGENDIAN
61 val = bswap16(val);
62#endif
63 return val;
64}
65
66static uint32_t pci_vpb_config_readl (void *opaque, target_phys_addr_t addr)
67{
68 uint32_t val;
69 val = pci_data_read(opaque, vpb_pci_config_addr (addr), 4);
70#ifdef TARGET_WORDS_BIGENDIAN
71 val = bswap32(val);
72#endif
73 return val;
74}
75
d60efc6b 76static CPUWriteMemoryFunc * const pci_vpb_config_write[] = {
502a5395
PB
77 &pci_vpb_config_writeb,
78 &pci_vpb_config_writew,
79 &pci_vpb_config_writel,
80};
81
d60efc6b 82static CPUReadMemoryFunc * const pci_vpb_config_read[] = {
502a5395
PB
83 &pci_vpb_config_readb,
84 &pci_vpb_config_readw,
85 &pci_vpb_config_readl,
86};
87
d2b59317
PB
88static int pci_vpb_map_irq(PCIDevice *d, int irq_num)
89{
90 return irq_num;
91}
92
d537cf6c 93static void pci_vpb_set_irq(qemu_irq *pic, int irq_num, int level)
502a5395 94{
97aff481 95 qemu_set_irq(pic[irq_num], level);
502a5395
PB
96}
97
0027b06d 98static void pci_vpb_map(SysBusDevice *dev, target_phys_addr_t base)
502a5395 99{
0027b06d
PB
100 PCIVPBState *s = (PCIVPBState *)dev;
101 /* Selfconfig area. */
102 cpu_register_physical_memory(base + 0x01000000, 0x1000000, s->mem_config);
103 /* Normal config area. */
104 cpu_register_physical_memory(base + 0x02000000, 0x1000000, s->mem_config);
105
106 if (s->realview) {
107 /* IO memory area. */
108 isa_mmio_init(base + 0x03000000, 0x00100000);
109 }
110}
111
81a322d4 112static int pci_vpb_init(SysBusDevice *dev)
0027b06d
PB
113{
114 PCIVPBState *s = FROM_SYSBUS(PCIVPBState, dev);
115 PCIBus *bus;
97aff481 116 int i;
e69954b9 117
97aff481 118 for (i = 0; i < 4; i++) {
0027b06d 119 sysbus_init_irq(dev, &s->irq[i]);
e69954b9 120 }
02e2da45
PB
121 bus = pci_register_bus(&dev->qdev, "pci",
122 pci_vpb_set_irq, pci_vpb_map_irq, s->irq,
0027b06d 123 11 << 3, 4);
0027b06d 124
502a5395
PB
125 /* ??? Register memory space. */
126
1eed09cb 127 s->mem_config = cpu_register_io_memory(pci_vpb_config_read,
0027b06d
PB
128 pci_vpb_config_write, bus);
129 sysbus_init_mmio_cb(dev, 0x04000000, pci_vpb_map);
e69954b9 130
0027b06d 131 pci_create_simple(bus, -1, "versatile_pci_host");
81a322d4 132 return 0;
0027b06d 133}
e69954b9 134
81a322d4 135static int pci_realview_init(SysBusDevice *dev)
0027b06d
PB
136{
137 PCIVPBState *s = FROM_SYSBUS(PCIVPBState, dev);
138 s->realview = 1;
81a322d4 139 return pci_vpb_init(dev);
0027b06d 140}
502a5395 141
81a322d4 142static int versatile_pci_host_init(PCIDevice *d)
0027b06d 143{
deb54399 144 pci_config_set_vendor_id(d->config, PCI_VENDOR_ID_XILINX);
e69954b9 145 /* Both boards have the same device ID. Oh well. */
a770dc7e 146 pci_config_set_device_id(d->config, PCI_DEVICE_ID_XILINX_XC2VP30);
502a5395
PB
147 d->config[0x04] = 0x00;
148 d->config[0x05] = 0x00;
149 d->config[0x06] = 0x20;
150 d->config[0x07] = 0x02;
151 d->config[0x08] = 0x00; // revision
152 d->config[0x09] = 0x00; // programming i/f
173a543b 153 pci_config_set_class(d->config, PCI_CLASS_PROCESSOR_CO);
502a5395 154 d->config[0x0D] = 0x10; // latency_timer
81a322d4 155 return 0;
0027b06d 156}
502a5395 157
0aab0d3a
GH
158static PCIDeviceInfo versatile_pci_host_info = {
159 .qdev.name = "versatile_pci_host",
160 .qdev.size = sizeof(PCIDevice),
161 .init = versatile_pci_host_init,
162};
163
0027b06d
PB
164static void versatile_pci_register_devices(void)
165{
166 sysbus_register_dev("versatile_pci", sizeof(PCIVPBState), pci_vpb_init);
167 sysbus_register_dev("realview_pci", sizeof(PCIVPBState),
168 pci_realview_init);
0aab0d3a 169 pci_qdev_register(&versatile_pci_host_info);
502a5395 170}
0027b06d
PB
171
172device_init(versatile_pci_register_devices)