]> git.proxmox.com Git - mirror_ubuntu-disco-kernel.git/blame - include/asm-x86/kvm_host.h
KVM: SVM: enable LBR virtualization
[mirror_ubuntu-disco-kernel.git] / include / asm-x86 / kvm_host.h
CommitLineData
043405e1
CO
1#/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This header defines architecture specific interfaces, x86 version
5 *
6 * This work is licensed under the terms of the GNU GPL, version 2. See
7 * the COPYING file in the top-level directory.
8 *
9 */
10
edf88417
AK
11#ifndef ASM_KVM_HOST_H
12#define ASM_KVM_HOST_H
043405e1 13
34c16eec
ZX
14#include <linux/types.h>
15#include <linux/mm.h>
16
17#include <linux/kvm.h>
18#include <linux/kvm_para.h>
edf88417 19#include <linux/kvm_types.h>
34c16eec 20
e01a1b57
HB
21#include <asm/desc.h>
22
cd6e8f87
ZX
23#define CR3_PAE_RESERVED_BITS ((X86_CR3_PWT | X86_CR3_PCD) - 1)
24#define CR3_NONPAE_RESERVED_BITS ((PAGE_SIZE-1) & ~(X86_CR3_PWT | X86_CR3_PCD))
7d76b4d3
JP
25#define CR3_L_MODE_RESERVED_BITS (CR3_NONPAE_RESERVED_BITS | \
26 0xFFFFFF0000000000ULL)
cd6e8f87 27
7d76b4d3 28#define KVM_GUEST_CR0_MASK \
cd6e8f87
ZX
29 (X86_CR0_PG | X86_CR0_PE | X86_CR0_WP | X86_CR0_NE \
30 | X86_CR0_NW | X86_CR0_CD)
7d76b4d3 31#define KVM_VM_CR0_ALWAYS_ON \
cd6e8f87
ZX
32 (X86_CR0_PG | X86_CR0_PE | X86_CR0_WP | X86_CR0_NE | X86_CR0_TS \
33 | X86_CR0_MP)
7d76b4d3 34#define KVM_GUEST_CR4_MASK \
cd6e8f87
ZX
35 (X86_CR4_VME | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_PGE | X86_CR4_VMXE)
36#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
37#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
38
39#define INVALID_PAGE (~(hpa_t)0)
40#define UNMAPPED_GVA (~(gpa_t)0)
41
42#define DE_VECTOR 0
43#define UD_VECTOR 6
44#define NM_VECTOR 7
45#define DF_VECTOR 8
46#define TS_VECTOR 10
47#define NP_VECTOR 11
48#define SS_VECTOR 12
49#define GP_VECTOR 13
50#define PF_VECTOR 14
51
52#define SELECTOR_TI_MASK (1 << 2)
53#define SELECTOR_RPL_MASK 0x03
54
55#define IOPL_SHIFT 12
56
d69fb81f
ZX
57#define KVM_ALIAS_SLOTS 4
58
d657a98e
ZX
59#define KVM_PERMILLE_MMU_PAGES 20
60#define KVM_MIN_ALLOC_MMU_PAGES 64
1ae0a13d
DE
61#define KVM_MMU_HASH_SHIFT 10
62#define KVM_NUM_MMU_PAGES (1 << KVM_MMU_HASH_SHIFT)
d657a98e
ZX
63#define KVM_MIN_FREE_MMU_PAGES 5
64#define KVM_REFILL_PAGES 25
65#define KVM_MAX_CPUID_ENTRIES 40
66
e9b11c17
ZX
67extern spinlock_t kvm_lock;
68extern struct list_head vm_list;
69
d657a98e
ZX
70struct kvm_vcpu;
71struct kvm;
72
2b3ccfa0
ZX
73enum {
74 VCPU_REGS_RAX = 0,
75 VCPU_REGS_RCX = 1,
76 VCPU_REGS_RDX = 2,
77 VCPU_REGS_RBX = 3,
78 VCPU_REGS_RSP = 4,
79 VCPU_REGS_RBP = 5,
80 VCPU_REGS_RSI = 6,
81 VCPU_REGS_RDI = 7,
82#ifdef CONFIG_X86_64
83 VCPU_REGS_R8 = 8,
84 VCPU_REGS_R9 = 9,
85 VCPU_REGS_R10 = 10,
86 VCPU_REGS_R11 = 11,
87 VCPU_REGS_R12 = 12,
88 VCPU_REGS_R13 = 13,
89 VCPU_REGS_R14 = 14,
90 VCPU_REGS_R15 = 15,
91#endif
92 NR_VCPU_REGS
93};
94
95enum {
96 VCPU_SREG_CS,
97 VCPU_SREG_DS,
98 VCPU_SREG_ES,
99 VCPU_SREG_FS,
100 VCPU_SREG_GS,
101 VCPU_SREG_SS,
102 VCPU_SREG_TR,
103 VCPU_SREG_LDTR,
104};
105
edf88417 106#include <asm/kvm_x86_emulate.h>
2b3ccfa0 107
d657a98e
ZX
108#define KVM_NR_MEM_OBJS 40
109
110/*
111 * We don't want allocation failures within the mmu code, so we preallocate
112 * enough memory for a single page fault in a cache.
113 */
114struct kvm_mmu_memory_cache {
115 int nobjs;
116 void *objects[KVM_NR_MEM_OBJS];
117};
118
119#define NR_PTE_CHAIN_ENTRIES 5
120
121struct kvm_pte_chain {
122 u64 *parent_ptes[NR_PTE_CHAIN_ENTRIES];
123 struct hlist_node link;
124};
125
126/*
127 * kvm_mmu_page_role, below, is defined as:
128 *
129 * bits 0:3 - total guest paging levels (2-4, or zero for real mode)
130 * bits 4:7 - page table level for this shadow (1-4)
131 * bits 8:9 - page table quadrant for 2-level guests
132 * bit 16 - "metaphysical" - gfn is not a real page (huge page/real mode)
133 * bits 17:19 - common access permissions for all ptes in this shadow page
134 */
135union kvm_mmu_page_role {
136 unsigned word;
137 struct {
7d76b4d3
JP
138 unsigned glevels:4;
139 unsigned level:4;
140 unsigned quadrant:2;
141 unsigned pad_for_nice_hex_output:6;
142 unsigned metaphysical:1;
143 unsigned access:3;
d657a98e
ZX
144 };
145};
146
147struct kvm_mmu_page {
148 struct list_head link;
149 struct hlist_node hash_link;
150
151 /*
152 * The following two entries are used to key the shadow page in the
153 * hash table.
154 */
155 gfn_t gfn;
156 union kvm_mmu_page_role role;
157
158 u64 *spt;
159 /* hold the gfn of each spte inside spt */
160 gfn_t *gfns;
161 unsigned long slot_bitmap; /* One bit set per slot which has memory
162 * in this shadow page.
163 */
164 int multimapped; /* More than one parent_pte? */
165 int root_count; /* Currently serving as active root */
166 union {
167 u64 *parent_pte; /* !multimapped */
168 struct hlist_head parent_ptes; /* multimapped, kvm_pte_chain */
169 };
170};
171
172/*
173 * x86 supports 3 paging modes (4-level 64-bit, 3-level 64-bit, and 2-level
174 * 32-bit). The kvm_mmu structure abstracts the details of the current mmu
175 * mode.
176 */
177struct kvm_mmu {
178 void (*new_cr3)(struct kvm_vcpu *vcpu);
179 int (*page_fault)(struct kvm_vcpu *vcpu, gva_t gva, u32 err);
180 void (*free)(struct kvm_vcpu *vcpu);
181 gpa_t (*gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t gva);
182 void (*prefetch_page)(struct kvm_vcpu *vcpu,
183 struct kvm_mmu_page *page);
184 hpa_t root_hpa;
185 int root_level;
186 int shadow_root_level;
187
188 u64 *pae_root;
189};
190
ad312c7c 191struct kvm_vcpu_arch {
34c16eec
ZX
192 u64 host_tsc;
193 int interrupt_window_open;
194 unsigned long irq_summary; /* bit vector: 1 per word in irq_pending */
195 DECLARE_BITMAP(irq_pending, KVM_NR_INTERRUPTS);
196 unsigned long regs[NR_VCPU_REGS]; /* for rsp: vcpu_load_rsp_rip() */
197 unsigned long rip; /* needs vcpu_load_rsp_rip() */
198
199 unsigned long cr0;
200 unsigned long cr2;
201 unsigned long cr3;
202 unsigned long cr4;
203 unsigned long cr8;
204 u64 pdptrs[4]; /* pae */
205 u64 shadow_efer;
206 u64 apic_base;
207 struct kvm_lapic *apic; /* kernel irqchip context */
208#define VCPU_MP_STATE_RUNNABLE 0
209#define VCPU_MP_STATE_UNINITIALIZED 1
210#define VCPU_MP_STATE_INIT_RECEIVED 2
211#define VCPU_MP_STATE_SIPI_RECEIVED 3
212#define VCPU_MP_STATE_HALTED 4
213 int mp_state;
214 int sipi_vector;
215 u64 ia32_misc_enable_msr;
b209749f 216 bool tpr_access_reporting;
34c16eec
ZX
217
218 struct kvm_mmu mmu;
219
220 struct kvm_mmu_memory_cache mmu_pte_chain_cache;
221 struct kvm_mmu_memory_cache mmu_rmap_desc_cache;
222 struct kvm_mmu_memory_cache mmu_page_cache;
223 struct kvm_mmu_memory_cache mmu_page_header_cache;
224
225 gfn_t last_pt_write_gfn;
226 int last_pt_write_count;
227 u64 *last_pte_updated;
228
d7824fff
AK
229 struct {
230 gfn_t gfn; /* presumed gfn during guest pte update */
231 struct page *page; /* page corresponding to that gfn */
232 } update_pte;
233
34c16eec
ZX
234 struct i387_fxsave_struct host_fx_image;
235 struct i387_fxsave_struct guest_fx_image;
236
237 gva_t mmio_fault_cr2;
238 struct kvm_pio_request pio;
239 void *pio_data;
240
298101da
AK
241 struct kvm_queued_exception {
242 bool pending;
243 bool has_error_code;
244 u8 nr;
245 u32 error_code;
246 } exception;
247
34c16eec
ZX
248 struct {
249 int active;
250 u8 save_iopl;
251 struct kvm_save_segment {
252 u16 selector;
253 unsigned long base;
254 u32 limit;
255 u32 ar;
256 } tr, es, ds, fs, gs;
257 } rmode;
258 int halt_request; /* real mode on Intel only */
259
260 int cpuid_nent;
07716717 261 struct kvm_cpuid_entry2 cpuid_entries[KVM_MAX_CPUID_ENTRIES];
34c16eec
ZX
262 /* emulate context */
263
264 struct x86_emulate_ctxt emulate_ctxt;
265};
266
d69fb81f
ZX
267struct kvm_mem_alias {
268 gfn_t base_gfn;
269 unsigned long npages;
270 gfn_t target_gfn;
271};
272
273struct kvm_arch{
274 int naliases;
275 struct kvm_mem_alias aliases[KVM_ALIAS_SLOTS];
f05e70ac
ZX
276
277 unsigned int n_free_mmu_pages;
278 unsigned int n_requested_mmu_pages;
279 unsigned int n_alloc_mmu_pages;
280 struct hlist_head mmu_page_hash[KVM_NUM_MMU_PAGES];
281 /*
282 * Hash table of struct kvm_mmu_page.
283 */
284 struct list_head active_mmu_pages;
d7deeeb0
ZX
285 struct kvm_pic *vpic;
286 struct kvm_ioapic *vioapic;
bfc6d222
ZX
287
288 int round_robin_prev_vcpu;
289 unsigned int tss_addr;
290 struct page *apic_access_page;
d69fb81f
ZX
291};
292
0711456c
ZX
293struct kvm_vm_stat {
294 u32 mmu_shadow_zapped;
295 u32 mmu_pte_write;
296 u32 mmu_pte_updated;
297 u32 mmu_pde_zapped;
298 u32 mmu_flooded;
299 u32 mmu_recycled;
dfc5aa00 300 u32 mmu_cache_miss;
0711456c
ZX
301 u32 remote_tlb_flush;
302};
303
77b4c255
ZX
304struct kvm_vcpu_stat {
305 u32 pf_fixed;
306 u32 pf_guest;
307 u32 tlb_flush;
308 u32 invlpg;
309
310 u32 exits;
311 u32 io_exits;
312 u32 mmio_exits;
313 u32 signal_exits;
314 u32 irq_window_exits;
315 u32 halt_exits;
316 u32 halt_wakeup;
317 u32 request_irq_exits;
318 u32 irq_exits;
319 u32 host_state_reload;
320 u32 efer_reload;
321 u32 fpu_reload;
322 u32 insn_emulation;
323 u32 insn_emulation_fail;
324};
ad312c7c 325
e01a1b57
HB
326struct descriptor_table {
327 u16 limit;
328 unsigned long base;
329} __attribute__((packed));
330
ea4a5ff8
ZX
331struct kvm_x86_ops {
332 int (*cpu_has_kvm_support)(void); /* __init */
333 int (*disabled_by_bios)(void); /* __init */
334 void (*hardware_enable)(void *dummy); /* __init */
335 void (*hardware_disable)(void *dummy);
336 void (*check_processor_compatibility)(void *rtn);
337 int (*hardware_setup)(void); /* __init */
338 void (*hardware_unsetup)(void); /* __exit */
774ead3a 339 bool (*cpu_has_accelerated_tpr)(void);
ea4a5ff8
ZX
340
341 /* Create, but do not attach this VCPU */
342 struct kvm_vcpu *(*vcpu_create)(struct kvm *kvm, unsigned id);
343 void (*vcpu_free)(struct kvm_vcpu *vcpu);
344 int (*vcpu_reset)(struct kvm_vcpu *vcpu);
345
346 void (*prepare_guest_switch)(struct kvm_vcpu *vcpu);
347 void (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu);
348 void (*vcpu_put)(struct kvm_vcpu *vcpu);
349 void (*vcpu_decache)(struct kvm_vcpu *vcpu);
350
351 int (*set_guest_debug)(struct kvm_vcpu *vcpu,
352 struct kvm_debug_guest *dbg);
353 void (*guest_debug_pre)(struct kvm_vcpu *vcpu);
354 int (*get_msr)(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata);
355 int (*set_msr)(struct kvm_vcpu *vcpu, u32 msr_index, u64 data);
356 u64 (*get_segment_base)(struct kvm_vcpu *vcpu, int seg);
357 void (*get_segment)(struct kvm_vcpu *vcpu,
358 struct kvm_segment *var, int seg);
359 void (*set_segment)(struct kvm_vcpu *vcpu,
360 struct kvm_segment *var, int seg);
361 void (*get_cs_db_l_bits)(struct kvm_vcpu *vcpu, int *db, int *l);
362 void (*decache_cr4_guest_bits)(struct kvm_vcpu *vcpu);
363 void (*set_cr0)(struct kvm_vcpu *vcpu, unsigned long cr0);
364 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
365 void (*set_cr4)(struct kvm_vcpu *vcpu, unsigned long cr4);
366 void (*set_efer)(struct kvm_vcpu *vcpu, u64 efer);
367 void (*get_idt)(struct kvm_vcpu *vcpu, struct descriptor_table *dt);
368 void (*set_idt)(struct kvm_vcpu *vcpu, struct descriptor_table *dt);
369 void (*get_gdt)(struct kvm_vcpu *vcpu, struct descriptor_table *dt);
370 void (*set_gdt)(struct kvm_vcpu *vcpu, struct descriptor_table *dt);
371 unsigned long (*get_dr)(struct kvm_vcpu *vcpu, int dr);
372 void (*set_dr)(struct kvm_vcpu *vcpu, int dr, unsigned long value,
373 int *exception);
374 void (*cache_regs)(struct kvm_vcpu *vcpu);
375 void (*decache_regs)(struct kvm_vcpu *vcpu);
376 unsigned long (*get_rflags)(struct kvm_vcpu *vcpu);
377 void (*set_rflags)(struct kvm_vcpu *vcpu, unsigned long rflags);
378
379 void (*tlb_flush)(struct kvm_vcpu *vcpu);
ea4a5ff8 380
ea4a5ff8
ZX
381 void (*run)(struct kvm_vcpu *vcpu, struct kvm_run *run);
382 int (*handle_exit)(struct kvm_run *run, struct kvm_vcpu *vcpu);
383 void (*skip_emulated_instruction)(struct kvm_vcpu *vcpu);
384 void (*patch_hypercall)(struct kvm_vcpu *vcpu,
385 unsigned char *hypercall_addr);
386 int (*get_irq)(struct kvm_vcpu *vcpu);
387 void (*set_irq)(struct kvm_vcpu *vcpu, int vec);
298101da
AK
388 void (*queue_exception)(struct kvm_vcpu *vcpu, unsigned nr,
389 bool has_error_code, u32 error_code);
390 bool (*exception_injected)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
391 void (*inject_pending_irq)(struct kvm_vcpu *vcpu);
392 void (*inject_pending_vectors)(struct kvm_vcpu *vcpu,
393 struct kvm_run *run);
394
395 int (*set_tss_addr)(struct kvm *kvm, unsigned int addr);
396};
397
97896d04
ZX
398extern struct kvm_x86_ops *kvm_x86_ops;
399
54f1585a
ZX
400int kvm_mmu_module_init(void);
401void kvm_mmu_module_exit(void);
402
403void kvm_mmu_destroy(struct kvm_vcpu *vcpu);
404int kvm_mmu_create(struct kvm_vcpu *vcpu);
405int kvm_mmu_setup(struct kvm_vcpu *vcpu);
406void kvm_mmu_set_nonpresent_ptes(u64 trap_pte, u64 notrap_pte);
407
408int kvm_mmu_reset_context(struct kvm_vcpu *vcpu);
409void kvm_mmu_slot_remove_write_access(struct kvm *kvm, int slot);
410void kvm_mmu_zap_all(struct kvm *kvm);
3ad82a7e 411unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm);
54f1585a
ZX
412void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages);
413
cc4b6871
JR
414int load_pdptrs(struct kvm_vcpu *vcpu, unsigned long cr3);
415
54f1585a
ZX
416enum emulation_result {
417 EMULATE_DONE, /* no further processing */
418 EMULATE_DO_MMIO, /* kvm_run filled with mmio request */
419 EMULATE_FAIL, /* can't emulate this instruction */
420};
421
571008da
SY
422#define EMULTYPE_NO_DECODE (1 << 0)
423#define EMULTYPE_TRAP_UD (1 << 1)
54f1585a 424int emulate_instruction(struct kvm_vcpu *vcpu, struct kvm_run *run,
571008da 425 unsigned long cr2, u16 error_code, int emulation_type);
54f1585a
ZX
426void kvm_report_emulation_failure(struct kvm_vcpu *cvpu, const char *context);
427void realmode_lgdt(struct kvm_vcpu *vcpu, u16 size, unsigned long address);
428void realmode_lidt(struct kvm_vcpu *vcpu, u16 size, unsigned long address);
429void realmode_lmsw(struct kvm_vcpu *vcpu, unsigned long msw,
430 unsigned long *rflags);
431
432unsigned long realmode_get_cr(struct kvm_vcpu *vcpu, int cr);
433void realmode_set_cr(struct kvm_vcpu *vcpu, int cr, unsigned long value,
434 unsigned long *rflags);
f2b4b7dd 435void kvm_enable_efer_bits(u64);
54f1585a
ZX
436int kvm_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *data);
437int kvm_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data);
438
439struct x86_emulate_ctxt;
440
441int kvm_emulate_pio(struct kvm_vcpu *vcpu, struct kvm_run *run, int in,
442 int size, unsigned port);
443int kvm_emulate_pio_string(struct kvm_vcpu *vcpu, struct kvm_run *run, int in,
444 int size, unsigned long count, int down,
445 gva_t address, int rep, unsigned port);
446void kvm_emulate_cpuid(struct kvm_vcpu *vcpu);
447int kvm_emulate_halt(struct kvm_vcpu *vcpu);
448int emulate_invlpg(struct kvm_vcpu *vcpu, gva_t address);
449int emulate_clts(struct kvm_vcpu *vcpu);
450int emulator_get_dr(struct x86_emulate_ctxt *ctxt, int dr,
451 unsigned long *dest);
452int emulator_set_dr(struct x86_emulate_ctxt *ctxt, int dr,
453 unsigned long value);
454
455void set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0);
456void set_cr3(struct kvm_vcpu *vcpu, unsigned long cr0);
457void set_cr4(struct kvm_vcpu *vcpu, unsigned long cr0);
458void set_cr8(struct kvm_vcpu *vcpu, unsigned long cr0);
459unsigned long get_cr8(struct kvm_vcpu *vcpu);
460void lmsw(struct kvm_vcpu *vcpu, unsigned long msw);
461void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l);
462
463int kvm_get_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata);
464int kvm_set_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 data);
465
298101da
AK
466void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr);
467void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
c3c91fee
AK
468void kvm_inject_page_fault(struct kvm_vcpu *vcpu, unsigned long cr2,
469 u32 error_code);
298101da 470
54f1585a
ZX
471void fx_init(struct kvm_vcpu *vcpu);
472
473int emulator_read_std(unsigned long addr,
474 void *val,
475 unsigned int bytes,
476 struct kvm_vcpu *vcpu);
477int emulator_write_emulated(unsigned long addr,
478 const void *val,
479 unsigned int bytes,
480 struct kvm_vcpu *vcpu);
481
482unsigned long segment_base(u16 selector);
483
d835dfec 484void kvm_mmu_flush_tlb(struct kvm_vcpu *vcpu);
54f1585a
ZX
485void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
486 const u8 *new, int bytes);
487int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva);
488void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu);
489int kvm_mmu_load(struct kvm_vcpu *vcpu);
490void kvm_mmu_unload(struct kvm_vcpu *vcpu);
491
492int kvm_emulate_hypercall(struct kvm_vcpu *vcpu);
493
494int kvm_fix_hypercall(struct kvm_vcpu *vcpu);
495
3067714c 496int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t gva, u32 error_code);
34c16eec 497
18552672
JR
498void kvm_enable_tdp(void);
499
a03490ed 500int load_pdptrs(struct kvm_vcpu *vcpu, unsigned long cr3);
de7d789a 501int complete_pio(struct kvm_vcpu *vcpu);
ec6d273d
ZX
502
503static inline struct kvm_mmu_page *page_header(hpa_t shadow_page)
504{
505 struct page *page = pfn_to_page(shadow_page >> PAGE_SHIFT);
506
507 return (struct kvm_mmu_page *)page_private(page);
508}
509
510static inline u16 read_fs(void)
511{
512 u16 seg;
513 asm("mov %%fs, %0" : "=g"(seg));
514 return seg;
515}
516
517static inline u16 read_gs(void)
518{
519 u16 seg;
520 asm("mov %%gs, %0" : "=g"(seg));
521 return seg;
522}
523
524static inline u16 read_ldt(void)
525{
526 u16 ldt;
527 asm("sldt %0" : "=g"(ldt));
528 return ldt;
529}
530
531static inline void load_fs(u16 sel)
532{
533 asm("mov %0, %%fs" : : "rm"(sel));
534}
535
536static inline void load_gs(u16 sel)
537{
538 asm("mov %0, %%gs" : : "rm"(sel));
539}
540
541#ifndef load_ldt
542static inline void load_ldt(u16 sel)
543{
544 asm("lldt %0" : : "rm"(sel));
545}
546#endif
547
548static inline void get_idt(struct descriptor_table *table)
549{
550 asm("sidt %0" : "=m"(*table));
551}
552
553static inline void get_gdt(struct descriptor_table *table)
554{
555 asm("sgdt %0" : "=m"(*table));
556}
557
558static inline unsigned long read_tr_base(void)
559{
560 u16 tr;
561 asm("str %0" : "=g"(tr));
562 return segment_base(tr);
563}
564
565#ifdef CONFIG_X86_64
566static inline unsigned long read_msr(unsigned long msr)
567{
568 u64 value;
569
570 rdmsrl(msr, value);
571 return value;
572}
573#endif
574
575static inline void fx_save(struct i387_fxsave_struct *image)
576{
577 asm("fxsave (%0)":: "r" (image));
578}
579
580static inline void fx_restore(struct i387_fxsave_struct *image)
581{
582 asm("fxrstor (%0)":: "r" (image));
583}
584
585static inline void fpu_init(void)
586{
587 asm("finit");
588}
589
590static inline u32 get_rdx_init_val(void)
591{
592 return 0x600; /* P6 family */
593}
594
c1a5d4f9
AK
595static inline void kvm_inject_gp(struct kvm_vcpu *vcpu, u32 error_code)
596{
597 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
598}
599
ec6d273d
ZX
600#define ASM_VMX_VMCLEAR_RAX ".byte 0x66, 0x0f, 0xc7, 0x30"
601#define ASM_VMX_VMLAUNCH ".byte 0x0f, 0x01, 0xc2"
602#define ASM_VMX_VMRESUME ".byte 0x0f, 0x01, 0xc3"
603#define ASM_VMX_VMPTRLD_RAX ".byte 0x0f, 0xc7, 0x30"
604#define ASM_VMX_VMREAD_RDX_RAX ".byte 0x0f, 0x78, 0xd0"
605#define ASM_VMX_VMWRITE_RAX_RDX ".byte 0x0f, 0x79, 0xd0"
606#define ASM_VMX_VMWRITE_RSP_RDX ".byte 0x0f, 0x79, 0xd4"
607#define ASM_VMX_VMXOFF ".byte 0x0f, 0x01, 0xc4"
608#define ASM_VMX_VMXON_RAX ".byte 0xf3, 0x0f, 0xc7, 0x30"
2384d2b3 609#define ASM_VMX_INVVPID ".byte 0x66, 0x0f, 0x38, 0x81, 0x08"
ec6d273d
ZX
610
611#define MSR_IA32_TIME_STAMP_COUNTER 0x010
612
613#define TSS_IOPB_BASE_OFFSET 0x66
614#define TSS_BASE_SIZE 0x68
615#define TSS_IOPB_SIZE (65536 / 8)
616#define TSS_REDIRECTION_SIZE (256 / 8)
7d76b4d3
JP
617#define RMODE_TSS_SIZE \
618 (TSS_BASE_SIZE + TSS_REDIRECTION_SIZE + TSS_IOPB_SIZE + 1)
53e0aa7b 619
043405e1 620#endif