]> git.proxmox.com Git - qemu.git/blame - include/exec/cpu-defs.h
Merge git://github.com/hw-claudio/qemu-aarch64-queue into tcg-next
[qemu.git] / include / exec / cpu-defs.h
CommitLineData
ab93bbe2
FB
1/*
2 * common defines for all CPUs
5fafdf24 3 *
ab93bbe2
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
ab93bbe2
FB
18 */
19#ifndef CPU_DEFS_H
20#define CPU_DEFS_H
21
87ecb68b
PB
22#ifndef NEED_CPU_H
23#error cpu.h included from common code
24#endif
25
ab93bbe2
FB
26#include "config.h"
27#include <setjmp.h>
ed1c0bcb 28#include <inttypes.h>
1de7afc9
PB
29#include "qemu/osdep.h"
30#include "qemu/queue.h"
ce927ed9 31#ifndef CONFIG_USER_ONLY
022c62cb 32#include "exec/hwaddr.h"
ce927ed9 33#endif
ab93bbe2 34
35b66fc4
FB
35#ifndef TARGET_LONG_BITS
36#error TARGET_LONG_BITS must be defined before including this header
37#endif
38
39#define TARGET_LONG_SIZE (TARGET_LONG_BITS / 8)
40
ab6d960f 41/* target_ulong is the type of a virtual address */
35b66fc4 42#if TARGET_LONG_SIZE == 4
6cfd9b52
PB
43typedef int32_t target_long;
44typedef uint32_t target_ulong;
c27004ec 45#define TARGET_FMT_lx "%08x"
b62b461b 46#define TARGET_FMT_ld "%d"
71c8b8fd 47#define TARGET_FMT_lu "%u"
35b66fc4 48#elif TARGET_LONG_SIZE == 8
6cfd9b52
PB
49typedef int64_t target_long;
50typedef uint64_t target_ulong;
26a76461 51#define TARGET_FMT_lx "%016" PRIx64
b62b461b 52#define TARGET_FMT_ld "%" PRId64
71c8b8fd 53#define TARGET_FMT_lu "%" PRIu64
35b66fc4
FB
54#else
55#error TARGET_LONG_SIZE undefined
56#endif
57
2be0071f
FB
58#define EXCP_INTERRUPT 0x10000 /* async interruption */
59#define EXCP_HLT 0x10001 /* hlt instruction reached */
60#define EXCP_DEBUG 0x10002 /* cpu stopped after a breakpoint or singlestep */
5a1e3cfc 61#define EXCP_HALTED 0x10003 /* cpu is halted (waiting for external event) */
ab93bbe2 62
a316d335
FB
63#define TB_JMP_CACHE_BITS 12
64#define TB_JMP_CACHE_SIZE (1 << TB_JMP_CACHE_BITS)
65
b362e5e0
PB
66/* Only the bottom TB_JMP_PAGE_BITS of the jump cache hash bits vary for
67 addresses on the same page. The top bits are the same. This allows
68 TLB invalidation to quickly clear a subset of the hash table. */
69#define TB_JMP_PAGE_BITS (TB_JMP_CACHE_BITS / 2)
70#define TB_JMP_PAGE_SIZE (1 << TB_JMP_PAGE_BITS)
71#define TB_JMP_ADDR_MASK (TB_JMP_PAGE_SIZE - 1)
72#define TB_JMP_PAGE_MASK (TB_JMP_CACHE_SIZE - TB_JMP_PAGE_SIZE)
73
20cb400d 74#if !defined(CONFIG_USER_ONLY)
84b7b8e7
FB
75#define CPU_TLB_BITS 8
76#define CPU_TLB_SIZE (1 << CPU_TLB_BITS)
ab93bbe2 77
355b1943 78#if HOST_LONG_BITS == 32 && TARGET_LONG_BITS == 32
d656469f
FB
79#define CPU_TLB_ENTRY_BITS 4
80#else
81#define CPU_TLB_ENTRY_BITS 5
82#endif
83
ab93bbe2 84typedef struct CPUTLBEntry {
0f459d16
PB
85 /* bit TARGET_LONG_BITS to TARGET_PAGE_BITS : virtual address
86 bit TARGET_PAGE_BITS-1..4 : Nonzero for accesses that should not
87 go directly to ram.
db8d7466
FB
88 bit 3 : indicates that the entry is invalid
89 bit 2..0 : zero
90 */
5fafdf24
TS
91 target_ulong addr_read;
92 target_ulong addr_write;
93 target_ulong addr_code;
355b1943 94 /* Addend to virtual address to get host address. IO accesses
ee50add9 95 use the corresponding iotlb value. */
3b2992e4 96 uintptr_t addend;
d656469f 97 /* padding to get a power of two size */
3b2992e4
SW
98 uint8_t dummy[(1 << CPU_TLB_ENTRY_BITS) -
99 (sizeof(target_ulong) * 3 +
100 ((-sizeof(target_ulong) * 3) & (sizeof(uintptr_t) - 1)) +
101 sizeof(uintptr_t))];
ab93bbe2
FB
102} CPUTLBEntry;
103
e85ef538 104QEMU_BUILD_BUG_ON(sizeof(CPUTLBEntry) != (1 << CPU_TLB_ENTRY_BITS));
355b1943 105
20cb400d
PB
106#define CPU_COMMON_TLB \
107 /* The meaning of the MMU modes is defined in the target code. */ \
108 CPUTLBEntry tlb_table[NB_MMU_MODES][CPU_TLB_SIZE]; \
a8170e5e 109 hwaddr iotlb[NB_MMU_MODES][CPU_TLB_SIZE]; \
d4c430a8
PB
110 target_ulong tlb_flush_addr; \
111 target_ulong tlb_flush_mask;
20cb400d
PB
112
113#else
114
115#define CPU_COMMON_TLB
116
117#endif
118
119
e2542fe2 120#ifdef HOST_WORDS_BIGENDIAN
2e70f6ef
PB
121typedef struct icount_decr_u16 {
122 uint16_t high;
123 uint16_t low;
124} icount_decr_u16;
125#else
126typedef struct icount_decr_u16 {
127 uint16_t low;
128 uint16_t high;
129} icount_decr_u16;
130#endif
131
a1d1bb31
AL
132typedef struct CPUBreakpoint {
133 target_ulong pc;
134 int flags; /* BP_* */
72cf2d4f 135 QTAILQ_ENTRY(CPUBreakpoint) entry;
a1d1bb31
AL
136} CPUBreakpoint;
137
138typedef struct CPUWatchpoint {
139 target_ulong vaddr;
140 target_ulong len_mask;
141 int flags; /* BP_* */
72cf2d4f 142 QTAILQ_ENTRY(CPUWatchpoint) entry;
a1d1bb31
AL
143} CPUWatchpoint;
144
a20e31dc 145#define CPU_TEMP_BUF_NLONGS 128
a316d335 146#define CPU_COMMON \
a316d335 147 /* soft mmu support */ \
2e70f6ef
PB
148 /* in order to avoid passing too many arguments to the MMIO \
149 helpers, we store some rarely used information in the CPU \
a316d335 150 context) */ \
20503968
BS
151 uintptr_t mem_io_pc; /* host pc at which the memory was \
152 accessed */ \
2e70f6ef
PB
153 target_ulong mem_io_vaddr; /* target virtual addr at which the \
154 memory was accessed */ \
20cb400d 155 CPU_COMMON_TLB \
a316d335
FB
156 struct TranslationBlock *tb_jmp_cache[TB_JMP_CACHE_SIZE]; \
157 \
2e70f6ef
PB
158 int64_t icount_extra; /* Instructions until next timer event. */ \
159 /* Number of cycles left, with interrupt flag in high bit. \
160 This allows a single read-compare-cbranch-write sequence to test \
161 for both decrementer underflow and exceptions. */ \
162 union { \
163 uint32_t u32; \
164 icount_decr_u16 u16; \
165 } icount_decr; \
166 uint32_t can_do_io; /* nonzero if memory mapped IO is safe. */ \
167 \
a316d335
FB
168 /* from this point: preserved by CPU reset */ \
169 /* ice debug support */ \
72cf2d4f 170 QTAILQ_HEAD(breakpoints_head, CPUBreakpoint) breakpoints; \
a316d335
FB
171 int singlestep_enabled; \
172 \
72cf2d4f 173 QTAILQ_HEAD(watchpoints_head, CPUWatchpoint) watchpoints; \
a1d1bb31 174 CPUWatchpoint *watchpoint_hit; \
56aebc89
PB
175 \
176 struct GDBRegisterState *gdb_regs; \
6658ffb8 177 \
9133e39b 178 /* Core interrupt code */ \
6ab7e546 179 sigjmp_buf jmp_env; \
acb6685f 180 int exception_index; \
9133e39b 181 \
a316d335 182 /* user data */ \
01ba9816
TS
183 void *opaque; \
184 \
f7575c96 185 const char *cpu_model_str;
a316d335 186
ab93bbe2 187#endif