]> git.proxmox.com Git - mirror_qemu.git/blame - memory.c
memory: add getter for owner
[mirror_qemu.git] / memory.c
CommitLineData
093bc2cd
AK
1/*
2 * Physical memory management
3 *
4 * Copyright 2011 Red Hat, Inc. and/or its affiliates
5 *
6 * Authors:
7 * Avi Kivity <avi@redhat.com>
8 *
9 * This work is licensed under the terms of the GNU GPL, version 2. See
10 * the COPYING file in the top-level directory.
11 *
6b620ca3
PB
12 * Contributions after 2012-01-13 are licensed under the terms of the
13 * GNU GPL, version 2 or (at your option) any later version.
093bc2cd
AK
14 */
15
022c62cb
PB
16#include "exec/memory.h"
17#include "exec/address-spaces.h"
18#include "exec/ioport.h"
1de7afc9 19#include "qemu/bitops.h"
2c9b15ca 20#include "qom/object.h"
9c17d615 21#include "sysemu/kvm.h"
093bc2cd
AK
22#include <assert.h>
23
022c62cb 24#include "exec/memory-internal.h"
67d95c15 25
d197063f
PB
26//#define DEBUG_UNASSIGNED
27
22bde714
JK
28static unsigned memory_region_transaction_depth;
29static bool memory_region_update_pending;
7664e80c
AK
30static bool global_dirty_log = false;
31
72e22d2f
AK
32static QTAILQ_HEAD(memory_listeners, MemoryListener) memory_listeners
33 = QTAILQ_HEAD_INITIALIZER(memory_listeners);
4ef4db86 34
0d673e36
AK
35static QTAILQ_HEAD(, AddressSpace) address_spaces
36 = QTAILQ_HEAD_INITIALIZER(address_spaces);
37
093bc2cd
AK
38typedef struct AddrRange AddrRange;
39
8417cebf
AK
40/*
41 * Note using signed integers limits us to physical addresses at most
42 * 63 bits wide. They are needed for negative offsetting in aliases
43 * (large MemoryRegion::alias_offset).
44 */
093bc2cd 45struct AddrRange {
08dafab4
AK
46 Int128 start;
47 Int128 size;
093bc2cd
AK
48};
49
08dafab4 50static AddrRange addrrange_make(Int128 start, Int128 size)
093bc2cd
AK
51{
52 return (AddrRange) { start, size };
53}
54
55static bool addrrange_equal(AddrRange r1, AddrRange r2)
56{
08dafab4 57 return int128_eq(r1.start, r2.start) && int128_eq(r1.size, r2.size);
093bc2cd
AK
58}
59
08dafab4 60static Int128 addrrange_end(AddrRange r)
093bc2cd 61{
08dafab4 62 return int128_add(r.start, r.size);
093bc2cd
AK
63}
64
08dafab4 65static AddrRange addrrange_shift(AddrRange range, Int128 delta)
093bc2cd 66{
08dafab4 67 int128_addto(&range.start, delta);
093bc2cd
AK
68 return range;
69}
70
08dafab4
AK
71static bool addrrange_contains(AddrRange range, Int128 addr)
72{
73 return int128_ge(addr, range.start)
74 && int128_lt(addr, addrrange_end(range));
75}
76
093bc2cd
AK
77static bool addrrange_intersects(AddrRange r1, AddrRange r2)
78{
08dafab4
AK
79 return addrrange_contains(r1, r2.start)
80 || addrrange_contains(r2, r1.start);
093bc2cd
AK
81}
82
83static AddrRange addrrange_intersection(AddrRange r1, AddrRange r2)
84{
08dafab4
AK
85 Int128 start = int128_max(r1.start, r2.start);
86 Int128 end = int128_min(addrrange_end(r1), addrrange_end(r2));
87 return addrrange_make(start, int128_sub(end, start));
093bc2cd
AK
88}
89
0e0d36b4
AK
90enum ListenerDirection { Forward, Reverse };
91
7376e582
AK
92static bool memory_listener_match(MemoryListener *listener,
93 MemoryRegionSection *section)
94{
95 return !listener->address_space_filter
96 || listener->address_space_filter == section->address_space;
97}
98
99#define MEMORY_LISTENER_CALL_GLOBAL(_callback, _direction, _args...) \
0e0d36b4
AK
100 do { \
101 MemoryListener *_listener; \
102 \
103 switch (_direction) { \
104 case Forward: \
105 QTAILQ_FOREACH(_listener, &memory_listeners, link) { \
975aefe0
AK
106 if (_listener->_callback) { \
107 _listener->_callback(_listener, ##_args); \
108 } \
0e0d36b4
AK
109 } \
110 break; \
111 case Reverse: \
112 QTAILQ_FOREACH_REVERSE(_listener, &memory_listeners, \
113 memory_listeners, link) { \
975aefe0
AK
114 if (_listener->_callback) { \
115 _listener->_callback(_listener, ##_args); \
116 } \
0e0d36b4
AK
117 } \
118 break; \
119 default: \
120 abort(); \
121 } \
122 } while (0)
123
7376e582
AK
124#define MEMORY_LISTENER_CALL(_callback, _direction, _section, _args...) \
125 do { \
126 MemoryListener *_listener; \
127 \
128 switch (_direction) { \
129 case Forward: \
130 QTAILQ_FOREACH(_listener, &memory_listeners, link) { \
975aefe0
AK
131 if (_listener->_callback \
132 && memory_listener_match(_listener, _section)) { \
7376e582
AK
133 _listener->_callback(_listener, _section, ##_args); \
134 } \
135 } \
136 break; \
137 case Reverse: \
138 QTAILQ_FOREACH_REVERSE(_listener, &memory_listeners, \
139 memory_listeners, link) { \
975aefe0
AK
140 if (_listener->_callback \
141 && memory_listener_match(_listener, _section)) { \
7376e582
AK
142 _listener->_callback(_listener, _section, ##_args); \
143 } \
144 } \
145 break; \
146 default: \
147 abort(); \
148 } \
149 } while (0)
150
0e0d36b4 151#define MEMORY_LISTENER_UPDATE_REGION(fr, as, dir, callback) \
7376e582 152 MEMORY_LISTENER_CALL(callback, dir, (&(MemoryRegionSection) { \
0e0d36b4 153 .mr = (fr)->mr, \
f6790af6 154 .address_space = (as), \
0e0d36b4 155 .offset_within_region = (fr)->offset_in_region, \
052e87b0 156 .size = (fr)->addr.size, \
0e0d36b4 157 .offset_within_address_space = int128_get64((fr)->addr.start), \
7a8499e8 158 .readonly = (fr)->readonly, \
7376e582 159 }))
0e0d36b4 160
093bc2cd
AK
161struct CoalescedMemoryRange {
162 AddrRange addr;
163 QTAILQ_ENTRY(CoalescedMemoryRange) link;
164};
165
3e9d69e7
AK
166struct MemoryRegionIoeventfd {
167 AddrRange addr;
168 bool match_data;
169 uint64_t data;
753d5e14 170 EventNotifier *e;
3e9d69e7
AK
171};
172
173static bool memory_region_ioeventfd_before(MemoryRegionIoeventfd a,
174 MemoryRegionIoeventfd b)
175{
08dafab4 176 if (int128_lt(a.addr.start, b.addr.start)) {
3e9d69e7 177 return true;
08dafab4 178 } else if (int128_gt(a.addr.start, b.addr.start)) {
3e9d69e7 179 return false;
08dafab4 180 } else if (int128_lt(a.addr.size, b.addr.size)) {
3e9d69e7 181 return true;
08dafab4 182 } else if (int128_gt(a.addr.size, b.addr.size)) {
3e9d69e7
AK
183 return false;
184 } else if (a.match_data < b.match_data) {
185 return true;
186 } else if (a.match_data > b.match_data) {
187 return false;
188 } else if (a.match_data) {
189 if (a.data < b.data) {
190 return true;
191 } else if (a.data > b.data) {
192 return false;
193 }
194 }
753d5e14 195 if (a.e < b.e) {
3e9d69e7 196 return true;
753d5e14 197 } else if (a.e > b.e) {
3e9d69e7
AK
198 return false;
199 }
200 return false;
201}
202
203static bool memory_region_ioeventfd_equal(MemoryRegionIoeventfd a,
204 MemoryRegionIoeventfd b)
205{
206 return !memory_region_ioeventfd_before(a, b)
207 && !memory_region_ioeventfd_before(b, a);
208}
209
093bc2cd
AK
210typedef struct FlatRange FlatRange;
211typedef struct FlatView FlatView;
212
213/* Range of memory in the global map. Addresses are absolute. */
214struct FlatRange {
215 MemoryRegion *mr;
a8170e5e 216 hwaddr offset_in_region;
093bc2cd 217 AddrRange addr;
5a583347 218 uint8_t dirty_log_mask;
5f9a5ea1 219 bool romd_mode;
fb1cd6f9 220 bool readonly;
093bc2cd
AK
221};
222
223/* Flattened global view of current active memory hierarchy. Kept in sorted
224 * order.
225 */
226struct FlatView {
227 FlatRange *ranges;
228 unsigned nr;
229 unsigned nr_allocated;
230};
231
cc31e6e7
AK
232typedef struct AddressSpaceOps AddressSpaceOps;
233
093bc2cd
AK
234#define FOR_EACH_FLAT_RANGE(var, view) \
235 for (var = (view)->ranges; var < (view)->ranges + (view)->nr; ++var)
236
093bc2cd
AK
237static bool flatrange_equal(FlatRange *a, FlatRange *b)
238{
239 return a->mr == b->mr
240 && addrrange_equal(a->addr, b->addr)
d0a9b5bc 241 && a->offset_in_region == b->offset_in_region
5f9a5ea1 242 && a->romd_mode == b->romd_mode
fb1cd6f9 243 && a->readonly == b->readonly;
093bc2cd
AK
244}
245
246static void flatview_init(FlatView *view)
247{
248 view->ranges = NULL;
249 view->nr = 0;
250 view->nr_allocated = 0;
251}
252
253/* Insert a range into a given position. Caller is responsible for maintaining
254 * sorting order.
255 */
256static void flatview_insert(FlatView *view, unsigned pos, FlatRange *range)
257{
258 if (view->nr == view->nr_allocated) {
259 view->nr_allocated = MAX(2 * view->nr, 10);
7267c094 260 view->ranges = g_realloc(view->ranges,
093bc2cd
AK
261 view->nr_allocated * sizeof(*view->ranges));
262 }
263 memmove(view->ranges + pos + 1, view->ranges + pos,
264 (view->nr - pos) * sizeof(FlatRange));
265 view->ranges[pos] = *range;
266 ++view->nr;
267}
268
269static void flatview_destroy(FlatView *view)
270{
7267c094 271 g_free(view->ranges);
093bc2cd
AK
272}
273
3d8e6bf9
AK
274static bool can_merge(FlatRange *r1, FlatRange *r2)
275{
08dafab4 276 return int128_eq(addrrange_end(r1->addr), r2->addr.start)
3d8e6bf9 277 && r1->mr == r2->mr
08dafab4
AK
278 && int128_eq(int128_add(int128_make64(r1->offset_in_region),
279 r1->addr.size),
280 int128_make64(r2->offset_in_region))
d0a9b5bc 281 && r1->dirty_log_mask == r2->dirty_log_mask
5f9a5ea1 282 && r1->romd_mode == r2->romd_mode
fb1cd6f9 283 && r1->readonly == r2->readonly;
3d8e6bf9
AK
284}
285
8508e024 286/* Attempt to simplify a view by merging adjacent ranges */
3d8e6bf9
AK
287static void flatview_simplify(FlatView *view)
288{
289 unsigned i, j;
290
291 i = 0;
292 while (i < view->nr) {
293 j = i + 1;
294 while (j < view->nr
295 && can_merge(&view->ranges[j-1], &view->ranges[j])) {
08dafab4 296 int128_addto(&view->ranges[i].addr.size, view->ranges[j].addr.size);
3d8e6bf9
AK
297 ++j;
298 }
299 ++i;
300 memmove(&view->ranges[i], &view->ranges[j],
301 (view->nr - j) * sizeof(view->ranges[j]));
302 view->nr -= j - i;
303 }
304}
305
ce5d2f33
PB
306static void memory_region_oldmmio_read_accessor(void *opaque,
307 hwaddr addr,
308 uint64_t *value,
309 unsigned size,
310 unsigned shift,
311 uint64_t mask)
312{
313 MemoryRegion *mr = opaque;
314 uint64_t tmp;
315
316 tmp = mr->ops->old_mmio.read[ctz32(size)](mr->opaque, addr);
317 *value |= (tmp & mask) << shift;
318}
319
164a4dcd 320static void memory_region_read_accessor(void *opaque,
a8170e5e 321 hwaddr addr,
164a4dcd
AK
322 uint64_t *value,
323 unsigned size,
324 unsigned shift,
325 uint64_t mask)
326{
327 MemoryRegion *mr = opaque;
328 uint64_t tmp;
329
d410515e
JK
330 if (mr->flush_coalesced_mmio) {
331 qemu_flush_coalesced_mmio_buffer();
332 }
164a4dcd
AK
333 tmp = mr->ops->read(mr->opaque, addr, size);
334 *value |= (tmp & mask) << shift;
335}
336
ce5d2f33
PB
337static void memory_region_oldmmio_write_accessor(void *opaque,
338 hwaddr addr,
339 uint64_t *value,
340 unsigned size,
341 unsigned shift,
342 uint64_t mask)
343{
344 MemoryRegion *mr = opaque;
345 uint64_t tmp;
346
347 tmp = (*value >> shift) & mask;
348 mr->ops->old_mmio.write[ctz32(size)](mr->opaque, addr, tmp);
349}
350
164a4dcd 351static void memory_region_write_accessor(void *opaque,
a8170e5e 352 hwaddr addr,
164a4dcd
AK
353 uint64_t *value,
354 unsigned size,
355 unsigned shift,
356 uint64_t mask)
357{
358 MemoryRegion *mr = opaque;
359 uint64_t tmp;
360
d410515e
JK
361 if (mr->flush_coalesced_mmio) {
362 qemu_flush_coalesced_mmio_buffer();
363 }
164a4dcd
AK
364 tmp = (*value >> shift) & mask;
365 mr->ops->write(mr->opaque, addr, tmp, size);
366}
367
a8170e5e 368static void access_with_adjusted_size(hwaddr addr,
164a4dcd
AK
369 uint64_t *value,
370 unsigned size,
371 unsigned access_size_min,
372 unsigned access_size_max,
373 void (*access)(void *opaque,
a8170e5e 374 hwaddr addr,
164a4dcd
AK
375 uint64_t *value,
376 unsigned size,
377 unsigned shift,
378 uint64_t mask),
379 void *opaque)
380{
381 uint64_t access_mask;
382 unsigned access_size;
383 unsigned i;
384
385 if (!access_size_min) {
386 access_size_min = 1;
387 }
388 if (!access_size_max) {
389 access_size_max = 4;
390 }
ce5d2f33
PB
391
392 /* FIXME: support unaligned access? */
164a4dcd
AK
393 access_size = MAX(MIN(size, access_size_max), access_size_min);
394 access_mask = -1ULL >> (64 - access_size * 8);
395 for (i = 0; i < size; i += access_size) {
08521e28
PB
396#ifdef TARGET_WORDS_BIGENDIAN
397 access(opaque, addr + i, value, access_size,
398 (size - access_size - i) * 8, access_mask);
399#else
164a4dcd 400 access(opaque, addr + i, value, access_size, i * 8, access_mask);
08521e28 401#endif
164a4dcd
AK
402 }
403}
404
e2177955
AK
405static AddressSpace *memory_region_to_address_space(MemoryRegion *mr)
406{
0d673e36
AK
407 AddressSpace *as;
408
e2177955
AK
409 while (mr->parent) {
410 mr = mr->parent;
411 }
0d673e36
AK
412 QTAILQ_FOREACH(as, &address_spaces, address_spaces_link) {
413 if (mr == as->root) {
414 return as;
415 }
e2177955
AK
416 }
417 abort();
418}
419
093bc2cd
AK
420/* Render a memory region into the global view. Ranges in @view obscure
421 * ranges in @mr.
422 */
423static void render_memory_region(FlatView *view,
424 MemoryRegion *mr,
08dafab4 425 Int128 base,
fb1cd6f9
AK
426 AddrRange clip,
427 bool readonly)
093bc2cd
AK
428{
429 MemoryRegion *subregion;
430 unsigned i;
a8170e5e 431 hwaddr offset_in_region;
08dafab4
AK
432 Int128 remain;
433 Int128 now;
093bc2cd
AK
434 FlatRange fr;
435 AddrRange tmp;
436
6bba19ba
AK
437 if (!mr->enabled) {
438 return;
439 }
440
08dafab4 441 int128_addto(&base, int128_make64(mr->addr));
fb1cd6f9 442 readonly |= mr->readonly;
093bc2cd
AK
443
444 tmp = addrrange_make(base, mr->size);
445
446 if (!addrrange_intersects(tmp, clip)) {
447 return;
448 }
449
450 clip = addrrange_intersection(tmp, clip);
451
452 if (mr->alias) {
08dafab4
AK
453 int128_subfrom(&base, int128_make64(mr->alias->addr));
454 int128_subfrom(&base, int128_make64(mr->alias_offset));
fb1cd6f9 455 render_memory_region(view, mr->alias, base, clip, readonly);
093bc2cd
AK
456 return;
457 }
458
459 /* Render subregions in priority order. */
460 QTAILQ_FOREACH(subregion, &mr->subregions, subregions_link) {
fb1cd6f9 461 render_memory_region(view, subregion, base, clip, readonly);
093bc2cd
AK
462 }
463
14a3c10a 464 if (!mr->terminates) {
093bc2cd
AK
465 return;
466 }
467
08dafab4 468 offset_in_region = int128_get64(int128_sub(clip.start, base));
093bc2cd
AK
469 base = clip.start;
470 remain = clip.size;
471
2eb74e1a
PC
472 fr.mr = mr;
473 fr.dirty_log_mask = mr->dirty_log_mask;
474 fr.romd_mode = mr->romd_mode;
475 fr.readonly = readonly;
476
093bc2cd 477 /* Render the region itself into any gaps left by the current view. */
08dafab4
AK
478 for (i = 0; i < view->nr && int128_nz(remain); ++i) {
479 if (int128_ge(base, addrrange_end(view->ranges[i].addr))) {
093bc2cd
AK
480 continue;
481 }
08dafab4
AK
482 if (int128_lt(base, view->ranges[i].addr.start)) {
483 now = int128_min(remain,
484 int128_sub(view->ranges[i].addr.start, base));
093bc2cd
AK
485 fr.offset_in_region = offset_in_region;
486 fr.addr = addrrange_make(base, now);
487 flatview_insert(view, i, &fr);
488 ++i;
08dafab4
AK
489 int128_addto(&base, now);
490 offset_in_region += int128_get64(now);
491 int128_subfrom(&remain, now);
093bc2cd 492 }
d26a8cae
AK
493 now = int128_sub(int128_min(int128_add(base, remain),
494 addrrange_end(view->ranges[i].addr)),
495 base);
496 int128_addto(&base, now);
497 offset_in_region += int128_get64(now);
498 int128_subfrom(&remain, now);
093bc2cd 499 }
08dafab4 500 if (int128_nz(remain)) {
093bc2cd
AK
501 fr.offset_in_region = offset_in_region;
502 fr.addr = addrrange_make(base, remain);
503 flatview_insert(view, i, &fr);
504 }
505}
506
507/* Render a memory topology into a list of disjoint absolute ranges. */
508static FlatView generate_memory_topology(MemoryRegion *mr)
509{
510 FlatView view;
511
512 flatview_init(&view);
513
83f3c251
AK
514 if (mr) {
515 render_memory_region(&view, mr, int128_zero(),
516 addrrange_make(int128_zero(), int128_2_64()), false);
517 }
3d8e6bf9 518 flatview_simplify(&view);
093bc2cd
AK
519
520 return view;
521}
522
3e9d69e7
AK
523static void address_space_add_del_ioeventfds(AddressSpace *as,
524 MemoryRegionIoeventfd *fds_new,
525 unsigned fds_new_nb,
526 MemoryRegionIoeventfd *fds_old,
527 unsigned fds_old_nb)
528{
529 unsigned iold, inew;
80a1ea37
AK
530 MemoryRegionIoeventfd *fd;
531 MemoryRegionSection section;
3e9d69e7
AK
532
533 /* Generate a symmetric difference of the old and new fd sets, adding
534 * and deleting as necessary.
535 */
536
537 iold = inew = 0;
538 while (iold < fds_old_nb || inew < fds_new_nb) {
539 if (iold < fds_old_nb
540 && (inew == fds_new_nb
541 || memory_region_ioeventfd_before(fds_old[iold],
542 fds_new[inew]))) {
80a1ea37
AK
543 fd = &fds_old[iold];
544 section = (MemoryRegionSection) {
f6790af6 545 .address_space = as,
80a1ea37 546 .offset_within_address_space = int128_get64(fd->addr.start),
052e87b0 547 .size = fd->addr.size,
80a1ea37
AK
548 };
549 MEMORY_LISTENER_CALL(eventfd_del, Forward, &section,
753d5e14 550 fd->match_data, fd->data, fd->e);
3e9d69e7
AK
551 ++iold;
552 } else if (inew < fds_new_nb
553 && (iold == fds_old_nb
554 || memory_region_ioeventfd_before(fds_new[inew],
555 fds_old[iold]))) {
80a1ea37
AK
556 fd = &fds_new[inew];
557 section = (MemoryRegionSection) {
f6790af6 558 .address_space = as,
80a1ea37 559 .offset_within_address_space = int128_get64(fd->addr.start),
052e87b0 560 .size = fd->addr.size,
80a1ea37
AK
561 };
562 MEMORY_LISTENER_CALL(eventfd_add, Reverse, &section,
753d5e14 563 fd->match_data, fd->data, fd->e);
3e9d69e7
AK
564 ++inew;
565 } else {
566 ++iold;
567 ++inew;
568 }
569 }
570}
571
572static void address_space_update_ioeventfds(AddressSpace *as)
573{
574 FlatRange *fr;
575 unsigned ioeventfd_nb = 0;
576 MemoryRegionIoeventfd *ioeventfds = NULL;
577 AddrRange tmp;
578 unsigned i;
579
8786db7c 580 FOR_EACH_FLAT_RANGE(fr, as->current_map) {
3e9d69e7
AK
581 for (i = 0; i < fr->mr->ioeventfd_nb; ++i) {
582 tmp = addrrange_shift(fr->mr->ioeventfds[i].addr,
08dafab4
AK
583 int128_sub(fr->addr.start,
584 int128_make64(fr->offset_in_region)));
3e9d69e7
AK
585 if (addrrange_intersects(fr->addr, tmp)) {
586 ++ioeventfd_nb;
7267c094 587 ioeventfds = g_realloc(ioeventfds,
3e9d69e7
AK
588 ioeventfd_nb * sizeof(*ioeventfds));
589 ioeventfds[ioeventfd_nb-1] = fr->mr->ioeventfds[i];
590 ioeventfds[ioeventfd_nb-1].addr = tmp;
591 }
592 }
593 }
594
595 address_space_add_del_ioeventfds(as, ioeventfds, ioeventfd_nb,
596 as->ioeventfds, as->ioeventfd_nb);
597
7267c094 598 g_free(as->ioeventfds);
3e9d69e7
AK
599 as->ioeventfds = ioeventfds;
600 as->ioeventfd_nb = ioeventfd_nb;
601}
602
b8af1afb
AK
603static void address_space_update_topology_pass(AddressSpace *as,
604 FlatView old_view,
605 FlatView new_view,
606 bool adding)
093bc2cd 607{
093bc2cd
AK
608 unsigned iold, inew;
609 FlatRange *frold, *frnew;
093bc2cd
AK
610
611 /* Generate a symmetric difference of the old and new memory maps.
612 * Kill ranges in the old map, and instantiate ranges in the new map.
613 */
614 iold = inew = 0;
615 while (iold < old_view.nr || inew < new_view.nr) {
616 if (iold < old_view.nr) {
617 frold = &old_view.ranges[iold];
618 } else {
619 frold = NULL;
620 }
621 if (inew < new_view.nr) {
622 frnew = &new_view.ranges[inew];
623 } else {
624 frnew = NULL;
625 }
626
627 if (frold
628 && (!frnew
08dafab4
AK
629 || int128_lt(frold->addr.start, frnew->addr.start)
630 || (int128_eq(frold->addr.start, frnew->addr.start)
093bc2cd 631 && !flatrange_equal(frold, frnew)))) {
41a6e477 632 /* In old but not in new, or in both but attributes changed. */
093bc2cd 633
b8af1afb 634 if (!adding) {
72e22d2f 635 MEMORY_LISTENER_UPDATE_REGION(frold, as, Reverse, region_del);
b8af1afb
AK
636 }
637
093bc2cd
AK
638 ++iold;
639 } else if (frold && frnew && flatrange_equal(frold, frnew)) {
41a6e477 640 /* In both and unchanged (except logging may have changed) */
093bc2cd 641
b8af1afb 642 if (adding) {
50c1e149 643 MEMORY_LISTENER_UPDATE_REGION(frnew, as, Forward, region_nop);
b8af1afb 644 if (frold->dirty_log_mask && !frnew->dirty_log_mask) {
72e22d2f 645 MEMORY_LISTENER_UPDATE_REGION(frnew, as, Reverse, log_stop);
b8af1afb 646 } else if (frnew->dirty_log_mask && !frold->dirty_log_mask) {
72e22d2f 647 MEMORY_LISTENER_UPDATE_REGION(frnew, as, Forward, log_start);
b8af1afb 648 }
5a583347
AK
649 }
650
093bc2cd
AK
651 ++iold;
652 ++inew;
093bc2cd
AK
653 } else {
654 /* In new */
655
b8af1afb 656 if (adding) {
72e22d2f 657 MEMORY_LISTENER_UPDATE_REGION(frnew, as, Forward, region_add);
b8af1afb
AK
658 }
659
093bc2cd
AK
660 ++inew;
661 }
662 }
b8af1afb
AK
663}
664
665
666static void address_space_update_topology(AddressSpace *as)
667{
8786db7c 668 FlatView old_view = *as->current_map;
b8af1afb
AK
669 FlatView new_view = generate_memory_topology(as->root);
670
671 address_space_update_topology_pass(as, old_view, new_view, false);
672 address_space_update_topology_pass(as, old_view, new_view, true);
673
8786db7c 674 *as->current_map = new_view;
093bc2cd 675 flatview_destroy(&old_view);
3e9d69e7 676 address_space_update_ioeventfds(as);
093bc2cd
AK
677}
678
4ef4db86
AK
679void memory_region_transaction_begin(void)
680{
bb880ded 681 qemu_flush_coalesced_mmio_buffer();
4ef4db86
AK
682 ++memory_region_transaction_depth;
683}
684
685void memory_region_transaction_commit(void)
686{
0d673e36
AK
687 AddressSpace *as;
688
4ef4db86
AK
689 assert(memory_region_transaction_depth);
690 --memory_region_transaction_depth;
22bde714
JK
691 if (!memory_region_transaction_depth && memory_region_update_pending) {
692 memory_region_update_pending = false;
02e2b95f
JK
693 MEMORY_LISTENER_CALL_GLOBAL(begin, Forward);
694
0d673e36
AK
695 QTAILQ_FOREACH(as, &address_spaces, address_spaces_link) {
696 address_space_update_topology(as);
02e2b95f
JK
697 }
698
699 MEMORY_LISTENER_CALL_GLOBAL(commit, Forward);
e87c099f 700 }
4ef4db86
AK
701}
702
545e92e0
AK
703static void memory_region_destructor_none(MemoryRegion *mr)
704{
705}
706
707static void memory_region_destructor_ram(MemoryRegion *mr)
708{
709 qemu_ram_free(mr->ram_addr);
710}
711
712static void memory_region_destructor_ram_from_ptr(MemoryRegion *mr)
713{
714 qemu_ram_free_from_ptr(mr->ram_addr);
715}
716
d0a9b5bc
AK
717static void memory_region_destructor_rom_device(MemoryRegion *mr)
718{
719 qemu_ram_free(mr->ram_addr & TARGET_PAGE_MASK);
d0a9b5bc
AK
720}
721
be675c97
AK
722static bool memory_region_wrong_endianness(MemoryRegion *mr)
723{
2c3579ab 724#ifdef TARGET_WORDS_BIGENDIAN
be675c97
AK
725 return mr->ops->endianness == DEVICE_LITTLE_ENDIAN;
726#else
727 return mr->ops->endianness == DEVICE_BIG_ENDIAN;
728#endif
729}
730
093bc2cd 731void memory_region_init(MemoryRegion *mr,
2c9b15ca 732 Object *owner,
093bc2cd
AK
733 const char *name,
734 uint64_t size)
735{
2cdfcf27
PB
736 mr->ops = &unassigned_mem_ops;
737 mr->opaque = NULL;
2c9b15ca 738 mr->owner = owner;
30951157 739 mr->iommu_ops = NULL;
093bc2cd 740 mr->parent = NULL;
803c0816 741 mr->owner = NULL;
08dafab4
AK
742 mr->size = int128_make64(size);
743 if (size == UINT64_MAX) {
744 mr->size = int128_2_64();
745 }
093bc2cd 746 mr->addr = 0;
b3b00c78 747 mr->subpage = false;
6bba19ba 748 mr->enabled = true;
14a3c10a 749 mr->terminates = false;
8ea9252a 750 mr->ram = false;
5f9a5ea1 751 mr->romd_mode = true;
fb1cd6f9 752 mr->readonly = false;
75c578dc 753 mr->rom_device = false;
545e92e0 754 mr->destructor = memory_region_destructor_none;
093bc2cd
AK
755 mr->priority = 0;
756 mr->may_overlap = false;
757 mr->alias = NULL;
758 QTAILQ_INIT(&mr->subregions);
759 memset(&mr->subregions_link, 0, sizeof mr->subregions_link);
760 QTAILQ_INIT(&mr->coalesced);
7267c094 761 mr->name = g_strdup(name);
5a583347 762 mr->dirty_log_mask = 0;
3e9d69e7
AK
763 mr->ioeventfd_nb = 0;
764 mr->ioeventfds = NULL;
d410515e 765 mr->flush_coalesced_mmio = false;
093bc2cd
AK
766}
767
b018ddf6
PB
768static uint64_t unassigned_mem_read(void *opaque, hwaddr addr,
769 unsigned size)
770{
771#ifdef DEBUG_UNASSIGNED
772 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
773#endif
c658b94f
AF
774 if (cpu_single_env != NULL) {
775 cpu_unassigned_access(ENV_GET_CPU(cpu_single_env),
776 addr, false, false, 0, size);
777 }
b018ddf6
PB
778 return 0;
779}
780
781static void unassigned_mem_write(void *opaque, hwaddr addr,
782 uint64_t val, unsigned size)
783{
784#ifdef DEBUG_UNASSIGNED
785 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%"PRIx64"\n", addr, val);
786#endif
c658b94f
AF
787 if (cpu_single_env != NULL) {
788 cpu_unassigned_access(ENV_GET_CPU(cpu_single_env),
789 addr, true, false, 0, size);
790 }
b018ddf6
PB
791}
792
d197063f
PB
793static bool unassigned_mem_accepts(void *opaque, hwaddr addr,
794 unsigned size, bool is_write)
795{
796 return false;
797}
798
799const MemoryRegionOps unassigned_mem_ops = {
800 .valid.accepts = unassigned_mem_accepts,
801 .endianness = DEVICE_NATIVE_ENDIAN,
802};
803
d2702032
PB
804bool memory_region_access_valid(MemoryRegion *mr,
805 hwaddr addr,
806 unsigned size,
807 bool is_write)
093bc2cd 808{
a014ed07
PB
809 int access_size_min, access_size_max;
810 int access_size, i;
897fa7cf 811
093bc2cd
AK
812 if (!mr->ops->valid.unaligned && (addr & (size - 1))) {
813 return false;
814 }
815
a014ed07 816 if (!mr->ops->valid.accepts) {
093bc2cd
AK
817 return true;
818 }
819
a014ed07
PB
820 access_size_min = mr->ops->valid.min_access_size;
821 if (!mr->ops->valid.min_access_size) {
822 access_size_min = 1;
823 }
824
825 access_size_max = mr->ops->valid.max_access_size;
826 if (!mr->ops->valid.max_access_size) {
827 access_size_max = 4;
828 }
829
830 access_size = MAX(MIN(size, access_size_max), access_size_min);
831 for (i = 0; i < size; i += access_size) {
832 if (!mr->ops->valid.accepts(mr->opaque, addr + i, access_size,
833 is_write)) {
834 return false;
835 }
093bc2cd 836 }
a014ed07 837
093bc2cd
AK
838 return true;
839}
840
a621f38d 841static uint64_t memory_region_dispatch_read1(MemoryRegion *mr,
a8170e5e 842 hwaddr addr,
a621f38d 843 unsigned size)
093bc2cd 844{
164a4dcd 845 uint64_t data = 0;
093bc2cd 846
ce5d2f33
PB
847 if (mr->ops->read) {
848 access_with_adjusted_size(addr, &data, size,
849 mr->ops->impl.min_access_size,
850 mr->ops->impl.max_access_size,
851 memory_region_read_accessor, mr);
852 } else {
853 access_with_adjusted_size(addr, &data, size, 1, 4,
854 memory_region_oldmmio_read_accessor, mr);
74901c3b
AK
855 }
856
093bc2cd
AK
857 return data;
858}
859
a621f38d 860static void adjust_endianness(MemoryRegion *mr, uint64_t *data, unsigned size)
093bc2cd 861{
a621f38d
AK
862 if (memory_region_wrong_endianness(mr)) {
863 switch (size) {
864 case 1:
865 break;
866 case 2:
867 *data = bswap16(*data);
868 break;
869 case 4:
870 *data = bswap32(*data);
1470a0cd 871 break;
968a5627
PB
872 case 8:
873 *data = bswap64(*data);
874 break;
a621f38d
AK
875 default:
876 abort();
877 }
878 }
879}
880
791af8c8
PB
881static bool memory_region_dispatch_read(MemoryRegion *mr,
882 hwaddr addr,
883 uint64_t *pval,
884 unsigned size)
a621f38d 885{
791af8c8
PB
886 if (!memory_region_access_valid(mr, addr, size, false)) {
887 *pval = unassigned_mem_read(mr, addr, size);
888 return true;
889 }
a621f38d 890
791af8c8
PB
891 *pval = memory_region_dispatch_read1(mr, addr, size);
892 adjust_endianness(mr, pval, size);
893 return false;
a621f38d 894}
093bc2cd 895
791af8c8 896static bool memory_region_dispatch_write(MemoryRegion *mr,
a8170e5e 897 hwaddr addr,
a621f38d
AK
898 uint64_t data,
899 unsigned size)
900{
897fa7cf 901 if (!memory_region_access_valid(mr, addr, size, true)) {
b018ddf6 902 unassigned_mem_write(mr, addr, data, size);
791af8c8 903 return true;
093bc2cd
AK
904 }
905
a621f38d
AK
906 adjust_endianness(mr, &data, size);
907
ce5d2f33
PB
908 if (mr->ops->write) {
909 access_with_adjusted_size(addr, &data, size,
910 mr->ops->impl.min_access_size,
911 mr->ops->impl.max_access_size,
912 memory_region_write_accessor, mr);
913 } else {
914 access_with_adjusted_size(addr, &data, size, 1, 4,
915 memory_region_oldmmio_write_accessor, mr);
74901c3b 916 }
791af8c8 917 return false;
093bc2cd
AK
918}
919
093bc2cd 920void memory_region_init_io(MemoryRegion *mr,
2c9b15ca 921 Object *owner,
093bc2cd
AK
922 const MemoryRegionOps *ops,
923 void *opaque,
924 const char *name,
925 uint64_t size)
926{
2c9b15ca 927 memory_region_init(mr, owner, name, size);
093bc2cd
AK
928 mr->ops = ops;
929 mr->opaque = opaque;
14a3c10a 930 mr->terminates = true;
97161e17 931 mr->ram_addr = ~(ram_addr_t)0;
093bc2cd
AK
932}
933
934void memory_region_init_ram(MemoryRegion *mr,
2c9b15ca 935 Object *owner,
093bc2cd
AK
936 const char *name,
937 uint64_t size)
938{
2c9b15ca 939 memory_region_init(mr, owner, name, size);
8ea9252a 940 mr->ram = true;
14a3c10a 941 mr->terminates = true;
545e92e0 942 mr->destructor = memory_region_destructor_ram;
c5705a77 943 mr->ram_addr = qemu_ram_alloc(size, mr);
093bc2cd
AK
944}
945
946void memory_region_init_ram_ptr(MemoryRegion *mr,
2c9b15ca 947 Object *owner,
093bc2cd
AK
948 const char *name,
949 uint64_t size,
950 void *ptr)
951{
2c9b15ca 952 memory_region_init(mr, owner, name, size);
8ea9252a 953 mr->ram = true;
14a3c10a 954 mr->terminates = true;
545e92e0 955 mr->destructor = memory_region_destructor_ram_from_ptr;
c5705a77 956 mr->ram_addr = qemu_ram_alloc_from_ptr(size, ptr, mr);
093bc2cd
AK
957}
958
959void memory_region_init_alias(MemoryRegion *mr,
2c9b15ca 960 Object *owner,
093bc2cd
AK
961 const char *name,
962 MemoryRegion *orig,
a8170e5e 963 hwaddr offset,
093bc2cd
AK
964 uint64_t size)
965{
2c9b15ca 966 memory_region_init(mr, owner, name, size);
093bc2cd
AK
967 mr->alias = orig;
968 mr->alias_offset = offset;
969}
970
d0a9b5bc 971void memory_region_init_rom_device(MemoryRegion *mr,
2c9b15ca 972 Object *owner,
d0a9b5bc 973 const MemoryRegionOps *ops,
75f5941c 974 void *opaque,
d0a9b5bc
AK
975 const char *name,
976 uint64_t size)
977{
2c9b15ca 978 memory_region_init(mr, owner, name, size);
7bc2b9cd 979 mr->ops = ops;
75f5941c 980 mr->opaque = opaque;
d0a9b5bc 981 mr->terminates = true;
75c578dc 982 mr->rom_device = true;
d0a9b5bc 983 mr->destructor = memory_region_destructor_rom_device;
c5705a77 984 mr->ram_addr = qemu_ram_alloc(size, mr);
d0a9b5bc
AK
985}
986
30951157 987void memory_region_init_iommu(MemoryRegion *mr,
2c9b15ca 988 Object *owner,
30951157
AK
989 const MemoryRegionIOMMUOps *ops,
990 const char *name,
991 uint64_t size)
992{
2c9b15ca 993 memory_region_init(mr, owner, name, size);
30951157
AK
994 mr->iommu_ops = ops,
995 mr->terminates = true; /* then re-forwards */
06866575 996 notifier_list_init(&mr->iommu_notify);
30951157
AK
997}
998
1660e72d 999void memory_region_init_reservation(MemoryRegion *mr,
2c9b15ca 1000 Object *owner,
1660e72d
JK
1001 const char *name,
1002 uint64_t size)
1003{
2c9b15ca 1004 memory_region_init_io(mr, owner, &unassigned_mem_ops, mr, name, size);
1660e72d
JK
1005}
1006
093bc2cd
AK
1007void memory_region_destroy(MemoryRegion *mr)
1008{
1009 assert(QTAILQ_EMPTY(&mr->subregions));
2be0e25f 1010 assert(memory_region_transaction_depth == 0);
545e92e0 1011 mr->destructor(mr);
093bc2cd 1012 memory_region_clear_coalescing(mr);
7267c094
AL
1013 g_free((char *)mr->name);
1014 g_free(mr->ioeventfds);
093bc2cd
AK
1015}
1016
803c0816
PB
1017Object *memory_region_owner(MemoryRegion *mr)
1018{
1019 return mr->owner;
1020}
1021
093bc2cd
AK
1022uint64_t memory_region_size(MemoryRegion *mr)
1023{
08dafab4
AK
1024 if (int128_eq(mr->size, int128_2_64())) {
1025 return UINT64_MAX;
1026 }
1027 return int128_get64(mr->size);
093bc2cd
AK
1028}
1029
8991c79b
AK
1030const char *memory_region_name(MemoryRegion *mr)
1031{
1032 return mr->name;
1033}
1034
8ea9252a
AK
1035bool memory_region_is_ram(MemoryRegion *mr)
1036{
1037 return mr->ram;
1038}
1039
55043ba3
AK
1040bool memory_region_is_logging(MemoryRegion *mr)
1041{
1042 return mr->dirty_log_mask;
1043}
1044
ce7923da
AK
1045bool memory_region_is_rom(MemoryRegion *mr)
1046{
1047 return mr->ram && mr->readonly;
1048}
1049
30951157
AK
1050bool memory_region_is_iommu(MemoryRegion *mr)
1051{
1052 return mr->iommu_ops;
1053}
1054
06866575
DG
1055void memory_region_register_iommu_notifier(MemoryRegion *mr, Notifier *n)
1056{
1057 notifier_list_add(&mr->iommu_notify, n);
1058}
1059
1060void memory_region_unregister_iommu_notifier(Notifier *n)
1061{
1062 notifier_remove(n);
1063}
1064
1065void memory_region_notify_iommu(MemoryRegion *mr,
1066 IOMMUTLBEntry entry)
1067{
1068 assert(memory_region_is_iommu(mr));
1069 notifier_list_notify(&mr->iommu_notify, &entry);
1070}
1071
093bc2cd
AK
1072void memory_region_set_log(MemoryRegion *mr, bool log, unsigned client)
1073{
5a583347
AK
1074 uint8_t mask = 1 << client;
1075
59023ef4 1076 memory_region_transaction_begin();
5a583347 1077 mr->dirty_log_mask = (mr->dirty_log_mask & ~mask) | (log * mask);
22bde714 1078 memory_region_update_pending |= mr->enabled;
59023ef4 1079 memory_region_transaction_commit();
093bc2cd
AK
1080}
1081
a8170e5e
AK
1082bool memory_region_get_dirty(MemoryRegion *mr, hwaddr addr,
1083 hwaddr size, unsigned client)
093bc2cd 1084{
14a3c10a 1085 assert(mr->terminates);
cd7a45c9
BS
1086 return cpu_physical_memory_get_dirty(mr->ram_addr + addr, size,
1087 1 << client);
093bc2cd
AK
1088}
1089
a8170e5e
AK
1090void memory_region_set_dirty(MemoryRegion *mr, hwaddr addr,
1091 hwaddr size)
093bc2cd 1092{
14a3c10a 1093 assert(mr->terminates);
fd4aa979 1094 return cpu_physical_memory_set_dirty_range(mr->ram_addr + addr, size, -1);
093bc2cd
AK
1095}
1096
6c279db8
JQ
1097bool memory_region_test_and_clear_dirty(MemoryRegion *mr, hwaddr addr,
1098 hwaddr size, unsigned client)
1099{
1100 bool ret;
1101 assert(mr->terminates);
1102 ret = cpu_physical_memory_get_dirty(mr->ram_addr + addr, size,
1103 1 << client);
1104 if (ret) {
1105 cpu_physical_memory_reset_dirty(mr->ram_addr + addr,
1106 mr->ram_addr + addr + size,
1107 1 << client);
1108 }
1109 return ret;
1110}
1111
1112
093bc2cd
AK
1113void memory_region_sync_dirty_bitmap(MemoryRegion *mr)
1114{
0d673e36 1115 AddressSpace *as;
5a583347
AK
1116 FlatRange *fr;
1117
0d673e36
AK
1118 QTAILQ_FOREACH(as, &address_spaces, address_spaces_link) {
1119 FOR_EACH_FLAT_RANGE(fr, as->current_map) {
1120 if (fr->mr == mr) {
1121 MEMORY_LISTENER_UPDATE_REGION(fr, as, Forward, log_sync);
1122 }
5a583347
AK
1123 }
1124 }
093bc2cd
AK
1125}
1126
1127void memory_region_set_readonly(MemoryRegion *mr, bool readonly)
1128{
fb1cd6f9 1129 if (mr->readonly != readonly) {
59023ef4 1130 memory_region_transaction_begin();
fb1cd6f9 1131 mr->readonly = readonly;
22bde714 1132 memory_region_update_pending |= mr->enabled;
59023ef4 1133 memory_region_transaction_commit();
fb1cd6f9 1134 }
093bc2cd
AK
1135}
1136
5f9a5ea1 1137void memory_region_rom_device_set_romd(MemoryRegion *mr, bool romd_mode)
d0a9b5bc 1138{
5f9a5ea1 1139 if (mr->romd_mode != romd_mode) {
59023ef4 1140 memory_region_transaction_begin();
5f9a5ea1 1141 mr->romd_mode = romd_mode;
22bde714 1142 memory_region_update_pending |= mr->enabled;
59023ef4 1143 memory_region_transaction_commit();
d0a9b5bc
AK
1144 }
1145}
1146
a8170e5e
AK
1147void memory_region_reset_dirty(MemoryRegion *mr, hwaddr addr,
1148 hwaddr size, unsigned client)
093bc2cd 1149{
14a3c10a 1150 assert(mr->terminates);
5a583347
AK
1151 cpu_physical_memory_reset_dirty(mr->ram_addr + addr,
1152 mr->ram_addr + addr + size,
1153 1 << client);
093bc2cd
AK
1154}
1155
1156void *memory_region_get_ram_ptr(MemoryRegion *mr)
1157{
1158 if (mr->alias) {
1159 return memory_region_get_ram_ptr(mr->alias) + mr->alias_offset;
1160 }
1161
14a3c10a 1162 assert(mr->terminates);
093bc2cd 1163
021d26d1 1164 return qemu_get_ram_ptr(mr->ram_addr & TARGET_PAGE_MASK);
093bc2cd
AK
1165}
1166
0d673e36 1167static void memory_region_update_coalesced_range_as(MemoryRegion *mr, AddressSpace *as)
093bc2cd
AK
1168{
1169 FlatRange *fr;
1170 CoalescedMemoryRange *cmr;
1171 AddrRange tmp;
95d2994a 1172 MemoryRegionSection section;
093bc2cd 1173
0d673e36 1174 FOR_EACH_FLAT_RANGE(fr, as->current_map) {
093bc2cd 1175 if (fr->mr == mr) {
95d2994a 1176 section = (MemoryRegionSection) {
f6790af6 1177 .address_space = as,
95d2994a 1178 .offset_within_address_space = int128_get64(fr->addr.start),
052e87b0 1179 .size = fr->addr.size,
95d2994a
AK
1180 };
1181
1182 MEMORY_LISTENER_CALL(coalesced_mmio_del, Reverse, &section,
1183 int128_get64(fr->addr.start),
1184 int128_get64(fr->addr.size));
093bc2cd
AK
1185 QTAILQ_FOREACH(cmr, &mr->coalesced, link) {
1186 tmp = addrrange_shift(cmr->addr,
08dafab4
AK
1187 int128_sub(fr->addr.start,
1188 int128_make64(fr->offset_in_region)));
093bc2cd
AK
1189 if (!addrrange_intersects(tmp, fr->addr)) {
1190 continue;
1191 }
1192 tmp = addrrange_intersection(tmp, fr->addr);
95d2994a
AK
1193 MEMORY_LISTENER_CALL(coalesced_mmio_add, Forward, &section,
1194 int128_get64(tmp.start),
1195 int128_get64(tmp.size));
093bc2cd
AK
1196 }
1197 }
1198 }
1199}
1200
0d673e36
AK
1201static void memory_region_update_coalesced_range(MemoryRegion *mr)
1202{
1203 AddressSpace *as;
1204
1205 QTAILQ_FOREACH(as, &address_spaces, address_spaces_link) {
1206 memory_region_update_coalesced_range_as(mr, as);
1207 }
1208}
1209
093bc2cd
AK
1210void memory_region_set_coalescing(MemoryRegion *mr)
1211{
1212 memory_region_clear_coalescing(mr);
08dafab4 1213 memory_region_add_coalescing(mr, 0, int128_get64(mr->size));
093bc2cd
AK
1214}
1215
1216void memory_region_add_coalescing(MemoryRegion *mr,
a8170e5e 1217 hwaddr offset,
093bc2cd
AK
1218 uint64_t size)
1219{
7267c094 1220 CoalescedMemoryRange *cmr = g_malloc(sizeof(*cmr));
093bc2cd 1221
08dafab4 1222 cmr->addr = addrrange_make(int128_make64(offset), int128_make64(size));
093bc2cd
AK
1223 QTAILQ_INSERT_TAIL(&mr->coalesced, cmr, link);
1224 memory_region_update_coalesced_range(mr);
d410515e 1225 memory_region_set_flush_coalesced(mr);
093bc2cd
AK
1226}
1227
1228void memory_region_clear_coalescing(MemoryRegion *mr)
1229{
1230 CoalescedMemoryRange *cmr;
1231
d410515e
JK
1232 qemu_flush_coalesced_mmio_buffer();
1233 mr->flush_coalesced_mmio = false;
1234
093bc2cd
AK
1235 while (!QTAILQ_EMPTY(&mr->coalesced)) {
1236 cmr = QTAILQ_FIRST(&mr->coalesced);
1237 QTAILQ_REMOVE(&mr->coalesced, cmr, link);
7267c094 1238 g_free(cmr);
093bc2cd
AK
1239 }
1240 memory_region_update_coalesced_range(mr);
1241}
1242
d410515e
JK
1243void memory_region_set_flush_coalesced(MemoryRegion *mr)
1244{
1245 mr->flush_coalesced_mmio = true;
1246}
1247
1248void memory_region_clear_flush_coalesced(MemoryRegion *mr)
1249{
1250 qemu_flush_coalesced_mmio_buffer();
1251 if (QTAILQ_EMPTY(&mr->coalesced)) {
1252 mr->flush_coalesced_mmio = false;
1253 }
1254}
1255
3e9d69e7 1256void memory_region_add_eventfd(MemoryRegion *mr,
a8170e5e 1257 hwaddr addr,
3e9d69e7
AK
1258 unsigned size,
1259 bool match_data,
1260 uint64_t data,
753d5e14 1261 EventNotifier *e)
3e9d69e7
AK
1262{
1263 MemoryRegionIoeventfd mrfd = {
08dafab4
AK
1264 .addr.start = int128_make64(addr),
1265 .addr.size = int128_make64(size),
3e9d69e7
AK
1266 .match_data = match_data,
1267 .data = data,
753d5e14 1268 .e = e,
3e9d69e7
AK
1269 };
1270 unsigned i;
1271
28f362be 1272 adjust_endianness(mr, &mrfd.data, size);
59023ef4 1273 memory_region_transaction_begin();
3e9d69e7
AK
1274 for (i = 0; i < mr->ioeventfd_nb; ++i) {
1275 if (memory_region_ioeventfd_before(mrfd, mr->ioeventfds[i])) {
1276 break;
1277 }
1278 }
1279 ++mr->ioeventfd_nb;
7267c094 1280 mr->ioeventfds = g_realloc(mr->ioeventfds,
3e9d69e7
AK
1281 sizeof(*mr->ioeventfds) * mr->ioeventfd_nb);
1282 memmove(&mr->ioeventfds[i+1], &mr->ioeventfds[i],
1283 sizeof(*mr->ioeventfds) * (mr->ioeventfd_nb-1 - i));
1284 mr->ioeventfds[i] = mrfd;
22bde714 1285 memory_region_update_pending |= mr->enabled;
59023ef4 1286 memory_region_transaction_commit();
3e9d69e7
AK
1287}
1288
1289void memory_region_del_eventfd(MemoryRegion *mr,
a8170e5e 1290 hwaddr addr,
3e9d69e7
AK
1291 unsigned size,
1292 bool match_data,
1293 uint64_t data,
753d5e14 1294 EventNotifier *e)
3e9d69e7
AK
1295{
1296 MemoryRegionIoeventfd mrfd = {
08dafab4
AK
1297 .addr.start = int128_make64(addr),
1298 .addr.size = int128_make64(size),
3e9d69e7
AK
1299 .match_data = match_data,
1300 .data = data,
753d5e14 1301 .e = e,
3e9d69e7
AK
1302 };
1303 unsigned i;
1304
28f362be 1305 adjust_endianness(mr, &mrfd.data, size);
59023ef4 1306 memory_region_transaction_begin();
3e9d69e7
AK
1307 for (i = 0; i < mr->ioeventfd_nb; ++i) {
1308 if (memory_region_ioeventfd_equal(mrfd, mr->ioeventfds[i])) {
1309 break;
1310 }
1311 }
1312 assert(i != mr->ioeventfd_nb);
1313 memmove(&mr->ioeventfds[i], &mr->ioeventfds[i+1],
1314 sizeof(*mr->ioeventfds) * (mr->ioeventfd_nb - (i+1)));
1315 --mr->ioeventfd_nb;
7267c094 1316 mr->ioeventfds = g_realloc(mr->ioeventfds,
3e9d69e7 1317 sizeof(*mr->ioeventfds)*mr->ioeventfd_nb + 1);
22bde714 1318 memory_region_update_pending |= mr->enabled;
59023ef4 1319 memory_region_transaction_commit();
3e9d69e7
AK
1320}
1321
093bc2cd 1322static void memory_region_add_subregion_common(MemoryRegion *mr,
a8170e5e 1323 hwaddr offset,
093bc2cd
AK
1324 MemoryRegion *subregion)
1325{
1326 MemoryRegion *other;
1327
59023ef4
JK
1328 memory_region_transaction_begin();
1329
093bc2cd
AK
1330 assert(!subregion->parent);
1331 subregion->parent = mr;
1332 subregion->addr = offset;
1333 QTAILQ_FOREACH(other, &mr->subregions, subregions_link) {
1334 if (subregion->may_overlap || other->may_overlap) {
1335 continue;
1336 }
2c7cfd65 1337 if (int128_ge(int128_make64(offset),
08dafab4
AK
1338 int128_add(int128_make64(other->addr), other->size))
1339 || int128_le(int128_add(int128_make64(offset), subregion->size),
1340 int128_make64(other->addr))) {
093bc2cd
AK
1341 continue;
1342 }
a5e1cbc8 1343#if 0
860329b2
MW
1344 printf("warning: subregion collision %llx/%llx (%s) "
1345 "vs %llx/%llx (%s)\n",
093bc2cd 1346 (unsigned long long)offset,
08dafab4 1347 (unsigned long long)int128_get64(subregion->size),
860329b2
MW
1348 subregion->name,
1349 (unsigned long long)other->addr,
08dafab4 1350 (unsigned long long)int128_get64(other->size),
860329b2 1351 other->name);
a5e1cbc8 1352#endif
093bc2cd
AK
1353 }
1354 QTAILQ_FOREACH(other, &mr->subregions, subregions_link) {
1355 if (subregion->priority >= other->priority) {
1356 QTAILQ_INSERT_BEFORE(other, subregion, subregions_link);
1357 goto done;
1358 }
1359 }
1360 QTAILQ_INSERT_TAIL(&mr->subregions, subregion, subregions_link);
1361done:
22bde714 1362 memory_region_update_pending |= mr->enabled && subregion->enabled;
59023ef4 1363 memory_region_transaction_commit();
093bc2cd
AK
1364}
1365
1366
1367void memory_region_add_subregion(MemoryRegion *mr,
a8170e5e 1368 hwaddr offset,
093bc2cd
AK
1369 MemoryRegion *subregion)
1370{
1371 subregion->may_overlap = false;
1372 subregion->priority = 0;
1373 memory_region_add_subregion_common(mr, offset, subregion);
1374}
1375
1376void memory_region_add_subregion_overlap(MemoryRegion *mr,
a8170e5e 1377 hwaddr offset,
093bc2cd
AK
1378 MemoryRegion *subregion,
1379 unsigned priority)
1380{
1381 subregion->may_overlap = true;
1382 subregion->priority = priority;
1383 memory_region_add_subregion_common(mr, offset, subregion);
1384}
1385
1386void memory_region_del_subregion(MemoryRegion *mr,
1387 MemoryRegion *subregion)
1388{
59023ef4 1389 memory_region_transaction_begin();
093bc2cd
AK
1390 assert(subregion->parent == mr);
1391 subregion->parent = NULL;
1392 QTAILQ_REMOVE(&mr->subregions, subregion, subregions_link);
22bde714 1393 memory_region_update_pending |= mr->enabled && subregion->enabled;
59023ef4 1394 memory_region_transaction_commit();
6bba19ba
AK
1395}
1396
1397void memory_region_set_enabled(MemoryRegion *mr, bool enabled)
1398{
1399 if (enabled == mr->enabled) {
1400 return;
1401 }
59023ef4 1402 memory_region_transaction_begin();
6bba19ba 1403 mr->enabled = enabled;
22bde714 1404 memory_region_update_pending = true;
59023ef4 1405 memory_region_transaction_commit();
093bc2cd 1406}
1c0ffa58 1407
a8170e5e 1408void memory_region_set_address(MemoryRegion *mr, hwaddr addr)
2282e1af
AK
1409{
1410 MemoryRegion *parent = mr->parent;
1411 unsigned priority = mr->priority;
1412 bool may_overlap = mr->may_overlap;
1413
1414 if (addr == mr->addr || !parent) {
1415 mr->addr = addr;
1416 return;
1417 }
1418
1419 memory_region_transaction_begin();
1420 memory_region_del_subregion(parent, mr);
1421 if (may_overlap) {
1422 memory_region_add_subregion_overlap(parent, addr, mr, priority);
1423 } else {
1424 memory_region_add_subregion(parent, addr, mr);
1425 }
1426 memory_region_transaction_commit();
1427}
1428
a8170e5e 1429void memory_region_set_alias_offset(MemoryRegion *mr, hwaddr offset)
4703359e 1430{
4703359e 1431 assert(mr->alias);
4703359e 1432
59023ef4 1433 if (offset == mr->alias_offset) {
4703359e
AK
1434 return;
1435 }
1436
59023ef4
JK
1437 memory_region_transaction_begin();
1438 mr->alias_offset = offset;
22bde714 1439 memory_region_update_pending |= mr->enabled;
59023ef4 1440 memory_region_transaction_commit();
4703359e
AK
1441}
1442
e34911c4
AK
1443ram_addr_t memory_region_get_ram_addr(MemoryRegion *mr)
1444{
e34911c4
AK
1445 return mr->ram_addr;
1446}
1447
e2177955
AK
1448static int cmp_flatrange_addr(const void *addr_, const void *fr_)
1449{
1450 const AddrRange *addr = addr_;
1451 const FlatRange *fr = fr_;
1452
1453 if (int128_le(addrrange_end(*addr), fr->addr.start)) {
1454 return -1;
1455 } else if (int128_ge(addr->start, addrrange_end(fr->addr))) {
1456 return 1;
1457 }
1458 return 0;
1459}
1460
1461static FlatRange *address_space_lookup(AddressSpace *as, AddrRange addr)
1462{
8786db7c 1463 return bsearch(&addr, as->current_map->ranges, as->current_map->nr,
e2177955
AK
1464 sizeof(FlatRange), cmp_flatrange_addr);
1465}
1466
73034e9e 1467MemoryRegionSection memory_region_find(MemoryRegion *mr,
a8170e5e 1468 hwaddr addr, uint64_t size)
e2177955 1469{
052e87b0 1470 MemoryRegionSection ret = { .mr = NULL };
73034e9e
PB
1471 MemoryRegion *root;
1472 AddressSpace *as;
1473 AddrRange range;
1474 FlatRange *fr;
1475
1476 addr += mr->addr;
1477 for (root = mr; root->parent; ) {
1478 root = root->parent;
1479 addr += root->addr;
1480 }
e2177955 1481
73034e9e
PB
1482 as = memory_region_to_address_space(root);
1483 range = addrrange_make(int128_make64(addr), int128_make64(size));
1484 fr = address_space_lookup(as, range);
e2177955
AK
1485 if (!fr) {
1486 return ret;
1487 }
1488
8786db7c 1489 while (fr > as->current_map->ranges
e2177955
AK
1490 && addrrange_intersects(fr[-1].addr, range)) {
1491 --fr;
1492 }
1493
1494 ret.mr = fr->mr;
73034e9e 1495 ret.address_space = as;
e2177955
AK
1496 range = addrrange_intersection(range, fr->addr);
1497 ret.offset_within_region = fr->offset_in_region;
1498 ret.offset_within_region += int128_get64(int128_sub(range.start,
1499 fr->addr.start));
052e87b0 1500 ret.size = range.size;
e2177955 1501 ret.offset_within_address_space = int128_get64(range.start);
7a8499e8 1502 ret.readonly = fr->readonly;
e2177955
AK
1503 return ret;
1504}
1505
1d671369 1506void address_space_sync_dirty_bitmap(AddressSpace *as)
86e775c6 1507{
7664e80c
AK
1508 FlatRange *fr;
1509
8786db7c 1510 FOR_EACH_FLAT_RANGE(fr, as->current_map) {
72e22d2f 1511 MEMORY_LISTENER_UPDATE_REGION(fr, as, Forward, log_sync);
7664e80c
AK
1512 }
1513}
1514
1515void memory_global_dirty_log_start(void)
1516{
7664e80c 1517 global_dirty_log = true;
7376e582 1518 MEMORY_LISTENER_CALL_GLOBAL(log_global_start, Forward);
7664e80c
AK
1519}
1520
1521void memory_global_dirty_log_stop(void)
1522{
7664e80c 1523 global_dirty_log = false;
7376e582 1524 MEMORY_LISTENER_CALL_GLOBAL(log_global_stop, Reverse);
7664e80c
AK
1525}
1526
1527static void listener_add_address_space(MemoryListener *listener,
1528 AddressSpace *as)
1529{
1530 FlatRange *fr;
1531
221b3a3f 1532 if (listener->address_space_filter
f6790af6 1533 && listener->address_space_filter != as) {
221b3a3f
JG
1534 return;
1535 }
1536
7664e80c 1537 if (global_dirty_log) {
975aefe0
AK
1538 if (listener->log_global_start) {
1539 listener->log_global_start(listener);
1540 }
7664e80c 1541 }
975aefe0 1542
8786db7c 1543 FOR_EACH_FLAT_RANGE(fr, as->current_map) {
7664e80c
AK
1544 MemoryRegionSection section = {
1545 .mr = fr->mr,
f6790af6 1546 .address_space = as,
7664e80c 1547 .offset_within_region = fr->offset_in_region,
052e87b0 1548 .size = fr->addr.size,
7664e80c 1549 .offset_within_address_space = int128_get64(fr->addr.start),
7a8499e8 1550 .readonly = fr->readonly,
7664e80c 1551 };
975aefe0
AK
1552 if (listener->region_add) {
1553 listener->region_add(listener, &section);
1554 }
7664e80c
AK
1555 }
1556}
1557
f6790af6 1558void memory_listener_register(MemoryListener *listener, AddressSpace *filter)
7664e80c 1559{
72e22d2f 1560 MemoryListener *other = NULL;
0d673e36 1561 AddressSpace *as;
72e22d2f 1562
7376e582 1563 listener->address_space_filter = filter;
72e22d2f
AK
1564 if (QTAILQ_EMPTY(&memory_listeners)
1565 || listener->priority >= QTAILQ_LAST(&memory_listeners,
1566 memory_listeners)->priority) {
1567 QTAILQ_INSERT_TAIL(&memory_listeners, listener, link);
1568 } else {
1569 QTAILQ_FOREACH(other, &memory_listeners, link) {
1570 if (listener->priority < other->priority) {
1571 break;
1572 }
1573 }
1574 QTAILQ_INSERT_BEFORE(other, listener, link);
1575 }
0d673e36
AK
1576
1577 QTAILQ_FOREACH(as, &address_spaces, address_spaces_link) {
1578 listener_add_address_space(listener, as);
1579 }
7664e80c
AK
1580}
1581
1582void memory_listener_unregister(MemoryListener *listener)
1583{
72e22d2f 1584 QTAILQ_REMOVE(&memory_listeners, listener, link);
86e775c6 1585}
e2177955 1586
7dca8043 1587void address_space_init(AddressSpace *as, MemoryRegion *root, const char *name)
1c0ffa58 1588{
59023ef4 1589 memory_region_transaction_begin();
8786db7c
AK
1590 as->root = root;
1591 as->current_map = g_new(FlatView, 1);
1592 flatview_init(as->current_map);
4c19eb72
AK
1593 as->ioeventfd_nb = 0;
1594 as->ioeventfds = NULL;
0d673e36 1595 QTAILQ_INSERT_TAIL(&address_spaces, as, address_spaces_link);
7dca8043 1596 as->name = g_strdup(name ? name : "anonymous");
ac1970fb 1597 address_space_init_dispatch(as);
f43793c7
PB
1598 memory_region_update_pending |= root->enabled;
1599 memory_region_transaction_commit();
1c0ffa58 1600}
658b2224 1601
83f3c251
AK
1602void address_space_destroy(AddressSpace *as)
1603{
1604 /* Flush out anything from MemoryListeners listening in on this */
1605 memory_region_transaction_begin();
1606 as->root = NULL;
1607 memory_region_transaction_commit();
1608 QTAILQ_REMOVE(&address_spaces, as, address_spaces_link);
1609 address_space_destroy_dispatch(as);
1610 flatview_destroy(as->current_map);
7dca8043 1611 g_free(as->name);
83f3c251 1612 g_free(as->current_map);
4c19eb72 1613 g_free(as->ioeventfds);
83f3c251
AK
1614}
1615
791af8c8 1616bool io_mem_read(MemoryRegion *mr, hwaddr addr, uint64_t *pval, unsigned size)
acbbec5d 1617{
791af8c8 1618 return memory_region_dispatch_read(mr, addr, pval, size);
acbbec5d
AK
1619}
1620
791af8c8 1621bool io_mem_write(MemoryRegion *mr, hwaddr addr,
acbbec5d
AK
1622 uint64_t val, unsigned size)
1623{
791af8c8 1624 return memory_region_dispatch_write(mr, addr, val, size);
acbbec5d
AK
1625}
1626
314e2987
BS
1627typedef struct MemoryRegionList MemoryRegionList;
1628
1629struct MemoryRegionList {
1630 const MemoryRegion *mr;
1631 bool printed;
1632 QTAILQ_ENTRY(MemoryRegionList) queue;
1633};
1634
1635typedef QTAILQ_HEAD(queue, MemoryRegionList) MemoryRegionListHead;
1636
1637static void mtree_print_mr(fprintf_function mon_printf, void *f,
1638 const MemoryRegion *mr, unsigned int level,
a8170e5e 1639 hwaddr base,
9479c57a 1640 MemoryRegionListHead *alias_print_queue)
314e2987 1641{
9479c57a
JK
1642 MemoryRegionList *new_ml, *ml, *next_ml;
1643 MemoryRegionListHead submr_print_queue;
314e2987
BS
1644 const MemoryRegion *submr;
1645 unsigned int i;
1646
7ea692b2 1647 if (!mr || !mr->enabled) {
314e2987
BS
1648 return;
1649 }
1650
1651 for (i = 0; i < level; i++) {
1652 mon_printf(f, " ");
1653 }
1654
1655 if (mr->alias) {
1656 MemoryRegionList *ml;
1657 bool found = false;
1658
1659 /* check if the alias is already in the queue */
9479c57a 1660 QTAILQ_FOREACH(ml, alias_print_queue, queue) {
314e2987
BS
1661 if (ml->mr == mr->alias && !ml->printed) {
1662 found = true;
1663 }
1664 }
1665
1666 if (!found) {
1667 ml = g_new(MemoryRegionList, 1);
1668 ml->mr = mr->alias;
1669 ml->printed = false;
9479c57a 1670 QTAILQ_INSERT_TAIL(alias_print_queue, ml, queue);
314e2987 1671 }
4896d74b
JK
1672 mon_printf(f, TARGET_FMT_plx "-" TARGET_FMT_plx
1673 " (prio %d, %c%c): alias %s @%s " TARGET_FMT_plx
1674 "-" TARGET_FMT_plx "\n",
314e2987 1675 base + mr->addr,
08dafab4 1676 base + mr->addr
052e87b0 1677 + (hwaddr)int128_get64(int128_sub(mr->size, int128_make64(1))),
4b474ba7 1678 mr->priority,
5f9a5ea1
JK
1679 mr->romd_mode ? 'R' : '-',
1680 !mr->readonly && !(mr->rom_device && mr->romd_mode) ? 'W'
1681 : '-',
314e2987
BS
1682 mr->name,
1683 mr->alias->name,
1684 mr->alias_offset,
08dafab4 1685 mr->alias_offset
a8170e5e 1686 + (hwaddr)int128_get64(mr->size) - 1);
314e2987 1687 } else {
4896d74b
JK
1688 mon_printf(f,
1689 TARGET_FMT_plx "-" TARGET_FMT_plx " (prio %d, %c%c): %s\n",
314e2987 1690 base + mr->addr,
08dafab4 1691 base + mr->addr
052e87b0 1692 + (hwaddr)int128_get64(int128_sub(mr->size, int128_make64(1))),
4b474ba7 1693 mr->priority,
5f9a5ea1
JK
1694 mr->romd_mode ? 'R' : '-',
1695 !mr->readonly && !(mr->rom_device && mr->romd_mode) ? 'W'
1696 : '-',
314e2987
BS
1697 mr->name);
1698 }
9479c57a
JK
1699
1700 QTAILQ_INIT(&submr_print_queue);
1701
314e2987 1702 QTAILQ_FOREACH(submr, &mr->subregions, subregions_link) {
9479c57a
JK
1703 new_ml = g_new(MemoryRegionList, 1);
1704 new_ml->mr = submr;
1705 QTAILQ_FOREACH(ml, &submr_print_queue, queue) {
1706 if (new_ml->mr->addr < ml->mr->addr ||
1707 (new_ml->mr->addr == ml->mr->addr &&
1708 new_ml->mr->priority > ml->mr->priority)) {
1709 QTAILQ_INSERT_BEFORE(ml, new_ml, queue);
1710 new_ml = NULL;
1711 break;
1712 }
1713 }
1714 if (new_ml) {
1715 QTAILQ_INSERT_TAIL(&submr_print_queue, new_ml, queue);
1716 }
1717 }
1718
1719 QTAILQ_FOREACH(ml, &submr_print_queue, queue) {
1720 mtree_print_mr(mon_printf, f, ml->mr, level + 1, base + mr->addr,
1721 alias_print_queue);
1722 }
1723
88365e47 1724 QTAILQ_FOREACH_SAFE(ml, &submr_print_queue, queue, next_ml) {
9479c57a 1725 g_free(ml);
314e2987
BS
1726 }
1727}
1728
1729void mtree_info(fprintf_function mon_printf, void *f)
1730{
1731 MemoryRegionListHead ml_head;
1732 MemoryRegionList *ml, *ml2;
0d673e36 1733 AddressSpace *as;
314e2987
BS
1734
1735 QTAILQ_INIT(&ml_head);
1736
0d673e36 1737 QTAILQ_FOREACH(as, &address_spaces, address_spaces_link) {
0d673e36
AK
1738 mon_printf(f, "%s\n", as->name);
1739 mtree_print_mr(mon_printf, f, as->root, 0, 0, &ml_head);
b9f9be88
BS
1740 }
1741
1742 mon_printf(f, "aliases\n");
314e2987
BS
1743 /* print aliased regions */
1744 QTAILQ_FOREACH(ml, &ml_head, queue) {
1745 if (!ml->printed) {
1746 mon_printf(f, "%s\n", ml->mr->name);
1747 mtree_print_mr(mon_printf, f, ml->mr, 0, 0, &ml_head);
1748 }
1749 }
1750
1751 QTAILQ_FOREACH_SAFE(ml, &ml_head, queue, ml2) {
88365e47 1752 g_free(ml);
314e2987 1753 }
314e2987 1754}