]>
Commit | Line | Data |
---|---|---|
8f860bb8 | 1 | /* s390-dis.c -- Disassemble S390 instructions |
a4fc08ff | 2 | Copyright 2000, 2001, 2002, 2003, 2005 Free Software Foundation, Inc. |
8f860bb8 TS |
3 | Contributed by Martin Schwidefsky (schwidefsky@de.ibm.com). |
4 | ||
a4fc08ff | 5 | This file is part of GDB, GAS and the GNU binutils. |
8f860bb8 | 6 | |
a4fc08ff | 7 | This program is free software; you can redistribute it and/or modify |
8f860bb8 | 8 | it under the terms of the GNU General Public License as published by |
a4fc08ff TS |
9 | the Free Software Foundation; either version 2 of the License, or |
10 | (at your option) any later version. | |
8f860bb8 | 11 | |
a4fc08ff TS |
12 | This program is distributed in the hope that it will be useful, |
13 | but WITHOUT ANY WARRANTY; without even the implied warranty of | |
14 | MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
15 | GNU General Public License for more details. | |
8f860bb8 TS |
16 | |
17 | You should have received a copy of the GNU General Public License | |
8167ee88 | 18 | along with this program; if not, see <http://www.gnu.org/licenses/>. */ |
8f860bb8 TS |
19 | |
20 | #include <stdio.h> | |
21 | #include "dis-asm.h" | |
22 | ||
23 | /* s390.h -- Header file for S390 opcode table | |
24 | Copyright 2000, 2001, 2003 Free Software Foundation, Inc. | |
25 | Contributed by Martin Schwidefsky (schwidefsky@de.ibm.com). | |
26 | ||
27 | This file is part of BFD, the Binary File Descriptor library. | |
28 | ||
29 | This program is free software; you can redistribute it and/or modify | |
30 | it under the terms of the GNU General Public License as published by | |
31 | the Free Software Foundation; either version 2 of the License, or | |
32 | (at your option) any later version. | |
33 | ||
34 | This program is distributed in the hope that it will be useful, | |
35 | but WITHOUT ANY WARRANTY; without even the implied warranty of | |
36 | MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
37 | GNU General Public License for more details. | |
38 | ||
39 | You should have received a copy of the GNU General Public License | |
8167ee88 | 40 | along with this program; if not, see <http://www.gnu.org/licenses/>. */ |
8f860bb8 TS |
41 | |
42 | #ifndef S390_H | |
43 | #define S390_H | |
44 | ||
45 | /* List of instruction sets variations. */ | |
46 | ||
47 | enum s390_opcode_mode_val | |
48 | { | |
49 | S390_OPCODE_ESA = 0, | |
50 | S390_OPCODE_ZARCH | |
51 | }; | |
52 | ||
53 | enum s390_opcode_cpu_val | |
54 | { | |
55 | S390_OPCODE_G5 = 0, | |
56 | S390_OPCODE_G6, | |
57 | S390_OPCODE_Z900, | |
58 | S390_OPCODE_Z990, | |
59 | S390_OPCODE_Z9_109, | |
60 | S390_OPCODE_Z9_EC | |
61 | }; | |
62 | ||
63 | /* The opcode table is an array of struct s390_opcode. */ | |
64 | ||
65 | struct s390_opcode | |
66 | { | |
67 | /* The opcode name. */ | |
68 | const char * name; | |
69 | ||
70 | /* The opcode itself. Those bits which will be filled in with | |
71 | operands are zeroes. */ | |
72 | unsigned char opcode[6]; | |
73 | ||
74 | /* The opcode mask. This is used by the disassembler. This is a | |
75 | mask containing ones indicating those bits which must match the | |
76 | opcode field, and zeroes indicating those bits which need not | |
77 | match (and are presumably filled in by operands). */ | |
78 | unsigned char mask[6]; | |
79 | ||
80 | /* The opcode length in bytes. */ | |
81 | int oplen; | |
82 | ||
83 | /* An array of operand codes. Each code is an index into the | |
84 | operand table. They appear in the order which the operands must | |
85 | appear in assembly code, and are terminated by a zero. */ | |
86 | unsigned char operands[6]; | |
87 | ||
88 | /* Bitmask of execution modes this opcode is available for. */ | |
89 | unsigned int modes; | |
90 | ||
91 | /* First cpu this opcode is available for. */ | |
92 | enum s390_opcode_cpu_val min_cpu; | |
93 | }; | |
94 | ||
95 | /* The table itself is sorted by major opcode number, and is otherwise | |
96 | in the order in which the disassembler should consider | |
97 | instructions. */ | |
98 | extern const struct s390_opcode s390_opcodes[]; | |
99 | extern const int s390_num_opcodes; | |
100 | ||
101 | /* A opcode format table for the .insn pseudo mnemonic. */ | |
102 | extern const struct s390_opcode s390_opformats[]; | |
103 | extern const int s390_num_opformats; | |
104 | ||
105 | /* Values defined for the flags field of a struct powerpc_opcode. */ | |
106 | ||
107 | /* The operands table is an array of struct s390_operand. */ | |
108 | ||
109 | struct s390_operand | |
110 | { | |
111 | /* The number of bits in the operand. */ | |
112 | int bits; | |
113 | ||
114 | /* How far the operand is left shifted in the instruction. */ | |
115 | int shift; | |
116 | ||
117 | /* One bit syntax flags. */ | |
118 | unsigned long flags; | |
119 | }; | |
120 | ||
121 | /* Elements in the table are retrieved by indexing with values from | |
122 | the operands field of the powerpc_opcodes table. */ | |
123 | ||
124 | extern const struct s390_operand s390_operands[]; | |
125 | ||
126 | /* Values defined for the flags field of a struct s390_operand. */ | |
127 | ||
128 | /* This operand names a register. The disassembler uses this to print | |
129 | register names with a leading 'r'. */ | |
130 | #define S390_OPERAND_GPR 0x1 | |
131 | ||
132 | /* This operand names a floating point register. The disassembler | |
133 | prints these with a leading 'f'. */ | |
134 | #define S390_OPERAND_FPR 0x2 | |
135 | ||
136 | /* This operand names an access register. The disassembler | |
137 | prints these with a leading 'a'. */ | |
138 | #define S390_OPERAND_AR 0x4 | |
139 | ||
140 | /* This operand names a control register. The disassembler | |
141 | prints these with a leading 'c'. */ | |
142 | #define S390_OPERAND_CR 0x8 | |
143 | ||
144 | /* This operand is a displacement. */ | |
145 | #define S390_OPERAND_DISP 0x10 | |
146 | ||
147 | /* This operand names a base register. */ | |
148 | #define S390_OPERAND_BASE 0x20 | |
149 | ||
150 | /* This operand names an index register, it can be skipped. */ | |
151 | #define S390_OPERAND_INDEX 0x40 | |
152 | ||
153 | /* This operand is a relative branch displacement. The disassembler | |
154 | prints these symbolically if possible. */ | |
155 | #define S390_OPERAND_PCREL 0x80 | |
156 | ||
157 | /* This operand takes signed values. */ | |
158 | #define S390_OPERAND_SIGNED 0x100 | |
159 | ||
160 | /* This operand is a length. */ | |
161 | #define S390_OPERAND_LENGTH 0x200 | |
162 | ||
163 | /* This operand is optional. Only a single operand at the end of | |
164 | the instruction may be optional. */ | |
165 | #define S390_OPERAND_OPTIONAL 0x400 | |
166 | ||
167 | #endif /* S390_H */ | |
168 | ||
169 | ||
170 | static int init_flag = 0; | |
171 | static int opc_index[256]; | |
172 | static int current_arch_mask = 0; | |
173 | ||
174 | /* Set up index table for first opcode byte. */ | |
175 | ||
176 | static void | |
177 | init_disasm (struct disassemble_info *info) | |
178 | { | |
179 | const struct s390_opcode *opcode; | |
180 | const struct s390_opcode *opcode_end; | |
181 | ||
182 | memset (opc_index, 0, sizeof (opc_index)); | |
183 | opcode_end = s390_opcodes + s390_num_opcodes; | |
184 | for (opcode = s390_opcodes; opcode < opcode_end; opcode++) | |
185 | { | |
186 | opc_index[(int) opcode->opcode[0]] = opcode - s390_opcodes; | |
187 | while ((opcode < opcode_end) && | |
188 | (opcode[1].opcode[0] == opcode->opcode[0])) | |
189 | opcode++; | |
190 | } | |
191 | // switch (info->mach) | |
192 | // { | |
193 | // case bfd_mach_s390_31: | |
194 | current_arch_mask = 1 << S390_OPCODE_ESA; | |
195 | // break; | |
196 | // case bfd_mach_s390_64: | |
197 | // current_arch_mask = 1 << S390_OPCODE_ZARCH; | |
198 | // break; | |
199 | // default: | |
200 | // abort (); | |
201 | // } | |
202 | init_flag = 1; | |
203 | } | |
204 | ||
205 | /* Extracts an operand value from an instruction. */ | |
206 | ||
207 | static inline unsigned int | |
208 | s390_extract_operand (unsigned char *insn, const struct s390_operand *operand) | |
209 | { | |
210 | unsigned int val; | |
211 | int bits; | |
212 | ||
213 | /* Extract fragments of the operand byte for byte. */ | |
214 | insn += operand->shift / 8; | |
215 | bits = (operand->shift & 7) + operand->bits; | |
216 | val = 0; | |
217 | do | |
218 | { | |
219 | val <<= 8; | |
220 | val |= (unsigned int) *insn++; | |
221 | bits -= 8; | |
222 | } | |
223 | while (bits > 0); | |
224 | val >>= -bits; | |
225 | val &= ((1U << (operand->bits - 1)) << 1) - 1; | |
226 | ||
227 | /* Check for special long displacement case. */ | |
228 | if (operand->bits == 20 && operand->shift == 20) | |
229 | val = (val & 0xff) << 12 | (val & 0xfff00) >> 8; | |
230 | ||
231 | /* Sign extend value if the operand is signed or pc relative. */ | |
232 | if ((operand->flags & (S390_OPERAND_SIGNED | S390_OPERAND_PCREL)) | |
233 | && (val & (1U << (operand->bits - 1)))) | |
234 | val |= (-1U << (operand->bits - 1)) << 1; | |
235 | ||
236 | /* Double value if the operand is pc relative. */ | |
237 | if (operand->flags & S390_OPERAND_PCREL) | |
238 | val <<= 1; | |
239 | ||
240 | /* Length x in an instructions has real length x + 1. */ | |
241 | if (operand->flags & S390_OPERAND_LENGTH) | |
242 | val++; | |
243 | return val; | |
244 | } | |
245 | ||
246 | /* Print a S390 instruction. */ | |
247 | ||
248 | int | |
249 | print_insn_s390 (bfd_vma memaddr, struct disassemble_info *info) | |
250 | { | |
251 | bfd_byte buffer[6]; | |
252 | const struct s390_opcode *opcode; | |
253 | const struct s390_opcode *opcode_end; | |
254 | unsigned int value; | |
255 | int status, opsize, bufsize; | |
256 | char separator; | |
257 | ||
258 | if (init_flag == 0) | |
259 | init_disasm (info); | |
260 | ||
261 | /* The output looks better if we put 6 bytes on a line. */ | |
262 | info->bytes_per_line = 6; | |
263 | ||
264 | /* Every S390 instruction is max 6 bytes long. */ | |
265 | memset (buffer, 0, 6); | |
266 | status = (*info->read_memory_func) (memaddr, buffer, 6, info); | |
267 | if (status != 0) | |
268 | { | |
269 | for (bufsize = 0; bufsize < 6; bufsize++) | |
270 | if ((*info->read_memory_func) (memaddr, buffer, bufsize + 1, info) != 0) | |
271 | break; | |
272 | if (bufsize <= 0) | |
273 | { | |
274 | (*info->memory_error_func) (status, memaddr, info); | |
275 | return -1; | |
276 | } | |
277 | /* Opsize calculation looks strange but it works | |
278 | 00xxxxxx -> 2 bytes, 01xxxxxx/10xxxxxx -> 4 bytes, | |
279 | 11xxxxxx -> 6 bytes. */ | |
280 | opsize = ((((buffer[0] >> 6) + 1) >> 1) + 1) << 1; | |
281 | status = opsize > bufsize; | |
282 | } | |
283 | else | |
284 | { | |
285 | bufsize = 6; | |
286 | opsize = ((((buffer[0] >> 6) + 1) >> 1) + 1) << 1; | |
287 | } | |
288 | ||
289 | if (status == 0) | |
290 | { | |
291 | /* Find the first match in the opcode table. */ | |
292 | opcode_end = s390_opcodes + s390_num_opcodes; | |
293 | for (opcode = s390_opcodes + opc_index[(int) buffer[0]]; | |
294 | (opcode < opcode_end) && (buffer[0] == opcode->opcode[0]); | |
295 | opcode++) | |
296 | { | |
297 | const struct s390_operand *operand; | |
298 | const unsigned char *opindex; | |
299 | ||
300 | /* Check architecture. */ | |
301 | if (!(opcode->modes & current_arch_mask)) | |
302 | continue; | |
303 | /* Check signature of the opcode. */ | |
304 | if ((buffer[1] & opcode->mask[1]) != opcode->opcode[1] | |
305 | || (buffer[2] & opcode->mask[2]) != opcode->opcode[2] | |
306 | || (buffer[3] & opcode->mask[3]) != opcode->opcode[3] | |
307 | || (buffer[4] & opcode->mask[4]) != opcode->opcode[4] | |
308 | || (buffer[5] & opcode->mask[5]) != opcode->opcode[5]) | |
309 | continue; | |
310 | ||
311 | /* The instruction is valid. */ | |
312 | if (opcode->operands[0] != 0) | |
313 | (*info->fprintf_func) (info->stream, "%s\t", opcode->name); | |
314 | else | |
315 | (*info->fprintf_func) (info->stream, "%s", opcode->name); | |
316 | ||
317 | /* Extract the operands. */ | |
318 | separator = 0; | |
319 | for (opindex = opcode->operands; *opindex != 0; opindex++) | |
320 | { | |
321 | unsigned int value; | |
322 | ||
323 | operand = s390_operands + *opindex; | |
324 | value = s390_extract_operand (buffer, operand); | |
325 | ||
326 | if ((operand->flags & S390_OPERAND_INDEX) && value == 0) | |
327 | continue; | |
328 | if ((operand->flags & S390_OPERAND_BASE) && | |
329 | value == 0 && separator == '(') | |
330 | { | |
331 | separator = ','; | |
332 | continue; | |
333 | } | |
334 | ||
335 | if (separator) | |
336 | (*info->fprintf_func) (info->stream, "%c", separator); | |
337 | ||
338 | if (operand->flags & S390_OPERAND_GPR) | |
339 | (*info->fprintf_func) (info->stream, "%%r%i", value); | |
340 | else if (operand->flags & S390_OPERAND_FPR) | |
341 | (*info->fprintf_func) (info->stream, "%%f%i", value); | |
342 | else if (operand->flags & S390_OPERAND_AR) | |
343 | (*info->fprintf_func) (info->stream, "%%a%i", value); | |
344 | else if (operand->flags & S390_OPERAND_CR) | |
345 | (*info->fprintf_func) (info->stream, "%%c%i", value); | |
346 | else if (operand->flags & S390_OPERAND_PCREL) | |
347 | (*info->print_address_func) (memaddr + (int) value, info); | |
348 | else if (operand->flags & S390_OPERAND_SIGNED) | |
349 | (*info->fprintf_func) (info->stream, "%i", (int) value); | |
350 | else | |
351 | (*info->fprintf_func) (info->stream, "%u", value); | |
352 | ||
353 | if (operand->flags & S390_OPERAND_DISP) | |
354 | { | |
355 | separator = '('; | |
356 | } | |
357 | else if (operand->flags & S390_OPERAND_BASE) | |
358 | { | |
359 | (*info->fprintf_func) (info->stream, ")"); | |
360 | separator = ','; | |
361 | } | |
362 | else | |
363 | separator = ','; | |
364 | } | |
365 | ||
366 | /* Found instruction, printed it, return its size. */ | |
367 | return opsize; | |
368 | } | |
369 | /* No matching instruction found, fall through to hex print. */ | |
370 | } | |
371 | ||
372 | if (bufsize >= 4) | |
373 | { | |
374 | value = (unsigned int) buffer[0]; | |
375 | value = (value << 8) + (unsigned int) buffer[1]; | |
376 | value = (value << 8) + (unsigned int) buffer[2]; | |
377 | value = (value << 8) + (unsigned int) buffer[3]; | |
378 | (*info->fprintf_func) (info->stream, ".long\t0x%08x", value); | |
379 | return 4; | |
380 | } | |
381 | else if (bufsize >= 2) | |
382 | { | |
383 | value = (unsigned int) buffer[0]; | |
384 | value = (value << 8) + (unsigned int) buffer[1]; | |
385 | (*info->fprintf_func) (info->stream, ".short\t0x%04x", value); | |
386 | return 2; | |
387 | } | |
388 | else | |
389 | { | |
390 | value = (unsigned int) buffer[0]; | |
391 | (*info->fprintf_func) (info->stream, ".byte\t0x%02x", value); | |
392 | return 1; | |
393 | } | |
394 | } | |
395 | /* s390-opc.c -- S390 opcode list | |
a4fc08ff | 396 | Copyright 2000, 2001, 2003 Free Software Foundation, Inc. |
8f860bb8 TS |
397 | Contributed by Martin Schwidefsky (schwidefsky@de.ibm.com). |
398 | ||
a4fc08ff | 399 | This file is part of GDB, GAS, and the GNU binutils. |
8f860bb8 | 400 | |
a4fc08ff | 401 | This program is free software; you can redistribute it and/or modify |
8f860bb8 | 402 | it under the terms of the GNU General Public License as published by |
a4fc08ff TS |
403 | the Free Software Foundation; either version 2 of the License, or |
404 | (at your option) any later version. | |
8f860bb8 | 405 | |
a4fc08ff TS |
406 | This program is distributed in the hope that it will be useful, |
407 | but WITHOUT ANY WARRANTY; without even the implied warranty of | |
408 | MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
409 | GNU General Public License for more details. | |
8f860bb8 TS |
410 | |
411 | You should have received a copy of the GNU General Public License | |
8167ee88 | 412 | along with this program; if not, see <http://www.gnu.org/licenses/>. */ |
8f860bb8 TS |
413 | |
414 | #include <stdio.h> | |
415 | ||
416 | /* This file holds the S390 opcode table. The opcode table | |
417 | includes almost all of the extended instruction mnemonics. This | |
418 | permits the disassembler to use them, and simplifies the assembler | |
419 | logic, at the cost of increasing the table size. The table is | |
420 | strictly constant data, so the compiler should be able to put it in | |
421 | the .text section. | |
422 | ||
423 | This file also holds the operand table. All knowledge about | |
424 | inserting operands into instructions and vice-versa is kept in this | |
425 | file. */ | |
426 | ||
427 | /* The operands table. | |
428 | The fields are bits, shift, insert, extract, flags. */ | |
429 | ||
430 | const struct s390_operand s390_operands[] = | |
431 | { | |
432 | #define UNUSED 0 | |
433 | { 0, 0, 0 }, /* Indicates the end of the operand list */ | |
434 | ||
435 | #define R_8 1 /* GPR starting at position 8 */ | |
436 | { 4, 8, S390_OPERAND_GPR }, | |
437 | #define R_12 2 /* GPR starting at position 12 */ | |
438 | { 4, 12, S390_OPERAND_GPR }, | |
439 | #define R_16 3 /* GPR starting at position 16 */ | |
440 | { 4, 16, S390_OPERAND_GPR }, | |
441 | #define R_20 4 /* GPR starting at position 20 */ | |
442 | { 4, 20, S390_OPERAND_GPR }, | |
443 | #define R_24 5 /* GPR starting at position 24 */ | |
444 | { 4, 24, S390_OPERAND_GPR }, | |
445 | #define R_28 6 /* GPR starting at position 28 */ | |
446 | { 4, 28, S390_OPERAND_GPR }, | |
447 | #define R_32 7 /* GPR starting at position 32 */ | |
448 | { 4, 32, S390_OPERAND_GPR }, | |
449 | ||
450 | #define F_8 8 /* FPR starting at position 8 */ | |
451 | { 4, 8, S390_OPERAND_FPR }, | |
452 | #define F_12 9 /* FPR starting at position 12 */ | |
453 | { 4, 12, S390_OPERAND_FPR }, | |
454 | #define F_16 10 /* FPR starting at position 16 */ | |
455 | { 4, 16, S390_OPERAND_FPR }, | |
456 | #define F_20 11 /* FPR starting at position 16 */ | |
457 | { 4, 16, S390_OPERAND_FPR }, | |
458 | #define F_24 12 /* FPR starting at position 24 */ | |
459 | { 4, 24, S390_OPERAND_FPR }, | |
460 | #define F_28 13 /* FPR starting at position 28 */ | |
461 | { 4, 28, S390_OPERAND_FPR }, | |
462 | #define F_32 14 /* FPR starting at position 32 */ | |
463 | { 4, 32, S390_OPERAND_FPR }, | |
464 | ||
465 | #define A_8 15 /* Access reg. starting at position 8 */ | |
466 | { 4, 8, S390_OPERAND_AR }, | |
467 | #define A_12 16 /* Access reg. starting at position 12 */ | |
468 | { 4, 12, S390_OPERAND_AR }, | |
469 | #define A_24 17 /* Access reg. starting at position 24 */ | |
470 | { 4, 24, S390_OPERAND_AR }, | |
471 | #define A_28 18 /* Access reg. starting at position 28 */ | |
472 | { 4, 28, S390_OPERAND_AR }, | |
473 | ||
474 | #define C_8 19 /* Control reg. starting at position 8 */ | |
475 | { 4, 8, S390_OPERAND_CR }, | |
476 | #define C_12 20 /* Control reg. starting at position 12 */ | |
477 | { 4, 12, S390_OPERAND_CR }, | |
478 | ||
479 | #define B_16 21 /* Base register starting at position 16 */ | |
480 | { 4, 16, S390_OPERAND_BASE|S390_OPERAND_GPR }, | |
481 | #define B_32 22 /* Base register starting at position 32 */ | |
482 | { 4, 32, S390_OPERAND_BASE|S390_OPERAND_GPR }, | |
483 | ||
484 | #define X_12 23 /* Index register starting at position 12 */ | |
485 | { 4, 12, S390_OPERAND_INDEX|S390_OPERAND_GPR }, | |
486 | ||
487 | #define D_20 24 /* Displacement starting at position 20 */ | |
488 | { 12, 20, S390_OPERAND_DISP }, | |
489 | #define D_36 25 /* Displacement starting at position 36 */ | |
490 | { 12, 36, S390_OPERAND_DISP }, | |
491 | #define D20_20 26 /* 20 bit displacement starting at 20 */ | |
492 | { 20, 20, S390_OPERAND_DISP|S390_OPERAND_SIGNED }, | |
493 | ||
494 | #define L4_8 27 /* 4 bit length starting at position 8 */ | |
495 | { 4, 8, S390_OPERAND_LENGTH }, | |
496 | #define L4_12 28 /* 4 bit length starting at position 12 */ | |
497 | { 4, 12, S390_OPERAND_LENGTH }, | |
498 | #define L8_8 29 /* 8 bit length starting at position 8 */ | |
499 | { 8, 8, S390_OPERAND_LENGTH }, | |
500 | ||
501 | #define U4_8 30 /* 4 bit unsigned value starting at 8 */ | |
502 | { 4, 8, 0 }, | |
503 | #define U4_12 31 /* 4 bit unsigned value starting at 12 */ | |
504 | { 4, 12, 0 }, | |
505 | #define U4_16 32 /* 4 bit unsigned value starting at 16 */ | |
506 | { 4, 16, 0 }, | |
507 | #define U4_20 33 /* 4 bit unsigned value starting at 20 */ | |
508 | { 4, 20, 0 }, | |
509 | #define U8_8 34 /* 8 bit unsigned value starting at 8 */ | |
510 | { 8, 8, 0 }, | |
511 | #define U8_16 35 /* 8 bit unsigned value starting at 16 */ | |
512 | { 8, 16, 0 }, | |
513 | #define I16_16 36 /* 16 bit signed value starting at 16 */ | |
514 | { 16, 16, S390_OPERAND_SIGNED }, | |
515 | #define U16_16 37 /* 16 bit unsigned value starting at 16 */ | |
516 | { 16, 16, 0 }, | |
517 | #define J16_16 38 /* PC relative jump offset at 16 */ | |
518 | { 16, 16, S390_OPERAND_PCREL }, | |
519 | #define J32_16 39 /* PC relative long offset at 16 */ | |
520 | { 32, 16, S390_OPERAND_PCREL }, | |
521 | #define I32_16 40 /* 32 bit signed value starting at 16 */ | |
522 | { 32, 16, S390_OPERAND_SIGNED }, | |
523 | #define U32_16 41 /* 32 bit unsigned value starting at 16 */ | |
524 | { 32, 16, 0 }, | |
525 | #define M_16 42 /* 4 bit optional mask starting at 16 */ | |
526 | { 4, 16, S390_OPERAND_OPTIONAL }, | |
527 | #define RO_28 43 /* optional GPR starting at position 28 */ | |
528 | { 4, 28, (S390_OPERAND_GPR | S390_OPERAND_OPTIONAL) } | |
529 | ||
530 | }; | |
531 | ||
532 | ||
533 | /* Macros used to form opcodes. */ | |
534 | ||
535 | /* 8/16/48 bit opcodes. */ | |
536 | #define OP8(x) { x, 0x00, 0x00, 0x00, 0x00, 0x00 } | |
537 | #define OP16(x) { x >> 8, x & 255, 0x00, 0x00, 0x00, 0x00 } | |
538 | #define OP48(x) { x >> 40, (x >> 32) & 255, (x >> 24) & 255, \ | |
539 | (x >> 16) & 255, (x >> 8) & 255, x & 255} | |
540 | ||
541 | /* The new format of the INSTR_x_y and MASK_x_y defines is based | |
542 | on the following rules: | |
543 | 1) the middle part of the definition (x in INSTR_x_y) is the official | |
544 | names of the instruction format that you can find in the principals | |
545 | of operation. | |
546 | 2) the last part of the definition (y in INSTR_x_y) gives you an idea | |
547 | which operands the binary represenation of the instruction has. | |
548 | The meanings of the letters in y are: | |
549 | a - access register | |
550 | c - control register | |
551 | d - displacement, 12 bit | |
552 | f - floating pointer register | |
553 | i - signed integer, 4, 8, 16 or 32 bit | |
554 | l - length, 4 or 8 bit | |
555 | p - pc relative | |
556 | r - general purpose register | |
557 | u - unsigned integer, 4, 8, 16 or 32 bit | |
558 | m - mode field, 4 bit | |
559 | 0 - operand skipped. | |
560 | The order of the letters reflects the layout of the format in | |
561 | storage and not the order of the paramaters of the instructions. | |
562 | The use of the letters is not a 100% match with the PoP but it is | |
563 | quite close. | |
564 | ||
565 | For example the instruction "mvo" is defined in the PoP as follows: | |
3b46e624 | 566 | |
8f860bb8 TS |
567 | MVO D1(L1,B1),D2(L2,B2) [SS] |
568 | ||
569 | -------------------------------------- | |
570 | | 'F1' | L1 | L2 | B1 | D1 | B2 | D2 | | |
571 | -------------------------------------- | |
572 | 0 8 12 16 20 32 36 | |
573 | ||
574 | The instruction format is: INSTR_SS_LLRDRD / MASK_SS_LLRDRD. */ | |
575 | ||
576 | #define INSTR_E 2, { 0,0,0,0,0,0 } /* e.g. pr */ | |
577 | #define INSTR_RIE_RRP 6, { R_8,R_12,J16_16,0,0,0 } /* e.g. brxhg */ | |
578 | #define INSTR_RIL_0P 6, { J32_16,0,0,0,0 } /* e.g. jg */ | |
579 | #define INSTR_RIL_RP 6, { R_8,J32_16,0,0,0,0 } /* e.g. brasl */ | |
580 | #define INSTR_RIL_UP 6, { U4_8,J32_16,0,0,0,0 } /* e.g. brcl */ | |
581 | #define INSTR_RIL_RI 6, { R_8,I32_16,0,0,0,0 } /* e.g. afi */ | |
582 | #define INSTR_RIL_RU 6, { R_8,U32_16,0,0,0,0 } /* e.g. alfi */ | |
583 | #define INSTR_RI_0P 4, { J16_16,0,0,0,0,0 } /* e.g. j */ | |
584 | #define INSTR_RI_RI 4, { R_8,I16_16,0,0,0,0 } /* e.g. ahi */ | |
585 | #define INSTR_RI_RP 4, { R_8,J16_16,0,0,0,0 } /* e.g. brct */ | |
586 | #define INSTR_RI_RU 4, { R_8,U16_16,0,0,0,0 } /* e.g. tml */ | |
587 | #define INSTR_RI_UP 4, { U4_8,J16_16,0,0,0,0 } /* e.g. brc */ | |
588 | #define INSTR_RRE_00 4, { 0,0,0,0,0,0 } /* e.g. palb */ | |
589 | #define INSTR_RRE_0R 4, { R_28,0,0,0,0,0 } /* e.g. tb */ | |
590 | #define INSTR_RRE_AA 4, { A_24,A_28,0,0,0,0 } /* e.g. cpya */ | |
591 | #define INSTR_RRE_AR 4, { A_24,R_28,0,0,0,0 } /* e.g. sar */ | |
592 | #define INSTR_RRE_F0 4, { F_24,0,0,0,0,0 } /* e.g. sqer */ | |
593 | #define INSTR_RRE_FF 4, { F_24,F_28,0,0,0,0 } /* e.g. debr */ | |
594 | #define INSTR_RRE_R0 4, { R_24,0,0,0,0,0 } /* e.g. ipm */ | |
595 | #define INSTR_RRE_RA 4, { R_24,A_28,0,0,0,0 } /* e.g. ear */ | |
596 | #define INSTR_RRE_RF 4, { R_24,F_28,0,0,0,0 } /* e.g. cefbr */ | |
597 | #define INSTR_RRE_RR 4, { R_24,R_28,0,0,0,0 } /* e.g. lura */ | |
598 | #define INSTR_RRE_FR 4, { F_24,R_28,0,0,0,0 } /* e.g. ldgr */ | |
599 | /* Actually efpc and sfpc do not take an optional operand. | |
600 | This is just a workaround for existing code e.g. glibc. */ | |
601 | #define INSTR_RRE_RR_OPT 4, { R_24,RO_28,0,0,0,0 } /* efpc, sfpc */ | |
602 | #define INSTR_RRF_F0FF 4, { F_16,F_24,F_28,0,0,0 } /* e.g. madbr */ | |
603 | #define INSTR_RRF_F0FF2 4, { F_24,F_16,F_28,0,0,0 } /* e.g. cpsdr */ | |
604 | #define INSTR_RRF_F0FR 4, { F_24,F_16,R_28,0,0,0 } /* e.g. iedtr */ | |
605 | #define INSTR_RRF_FUFF 4, { F_24,F_16,F_28,U4_20,0,0 } /* e.g. didbr */ | |
606 | #define INSTR_RRF_RURR 4, { R_24,R_28,R_16,U4_20,0,0 } /* e.g. .insn */ | |
607 | #define INSTR_RRF_R0RR 4, { R_24,R_28,R_16,0,0,0 } /* e.g. idte */ | |
608 | #define INSTR_RRF_U0FF 4, { F_24,U4_16,F_28,0,0,0 } /* e.g. fixr */ | |
609 | #define INSTR_RRF_U0RF 4, { R_24,U4_16,F_28,0,0,0 } /* e.g. cfebr */ | |
610 | #define INSTR_RRF_UUFF 4, { F_24,U4_16,F_28,U4_20,0,0 } /* e.g. fidtr */ | |
611 | #define INSTR_RRF_0UFF 4, { F_24,F_28,U4_20,0,0,0 } /* e.g. ldetr */ | |
612 | #define INSTR_RRF_FFFU 4, { F_24,F_16,F_28,U4_20,0,0 } /* e.g. qadtr */ | |
613 | #define INSTR_RRF_M0RR 4, { R_24,R_28,M_16,0,0,0 } /* e.g. sske */ | |
614 | #define INSTR_RR_0R 2, { R_12, 0,0,0,0,0 } /* e.g. br */ | |
615 | #define INSTR_RR_FF 2, { F_8,F_12,0,0,0,0 } /* e.g. adr */ | |
616 | #define INSTR_RR_R0 2, { R_8, 0,0,0,0,0 } /* e.g. spm */ | |
617 | #define INSTR_RR_RR 2, { R_8,R_12,0,0,0,0 } /* e.g. lr */ | |
618 | #define INSTR_RR_U0 2, { U8_8, 0,0,0,0,0 } /* e.g. svc */ | |
619 | #define INSTR_RR_UR 2, { U4_8,R_12,0,0,0,0 } /* e.g. bcr */ | |
620 | #define INSTR_RRR_F0FF 4, { F_24,F_28,F_16,0,0,0 } /* e.g. ddtr */ | |
621 | #define INSTR_RSE_RRRD 6, { R_8,R_12,D_20,B_16,0,0 } /* e.g. lmh */ | |
622 | #define INSTR_RSE_CCRD 6, { C_8,C_12,D_20,B_16,0,0 } /* e.g. lmh */ | |
623 | #define INSTR_RSE_RURD 6, { R_8,U4_12,D_20,B_16,0,0 } /* e.g. icmh */ | |
624 | #define INSTR_RSL_R0RD 6, { R_8,D_20,B_16,0,0,0 } /* e.g. tp */ | |
625 | #define INSTR_RSI_RRP 4, { R_8,R_12,J16_16,0,0,0 } /* e.g. brxh */ | |
626 | #define INSTR_RSY_RRRD 6, { R_8,R_12,D20_20,B_16,0,0 } /* e.g. stmy */ | |
627 | #define INSTR_RSY_RURD 6, { R_8,U4_12,D20_20,B_16,0,0 } /* e.g. icmh */ | |
628 | #define INSTR_RSY_AARD 6, { A_8,A_12,D20_20,B_16,0,0 } /* e.g. lamy */ | |
629 | #define INSTR_RSY_CCRD 6, { C_8,C_12,D20_20,B_16,0,0 } /* e.g. lamy */ | |
630 | #define INSTR_RS_AARD 4, { A_8,A_12,D_20,B_16,0,0 } /* e.g. lam */ | |
631 | #define INSTR_RS_CCRD 4, { C_8,C_12,D_20,B_16,0,0 } /* e.g. lctl */ | |
632 | #define INSTR_RS_R0RD 4, { R_8,D_20,B_16,0,0,0 } /* e.g. sll */ | |
633 | #define INSTR_RS_RRRD 4, { R_8,R_12,D_20,B_16,0,0 } /* e.g. cs */ | |
634 | #define INSTR_RS_RURD 4, { R_8,U4_12,D_20,B_16,0,0 } /* e.g. icm */ | |
635 | #define INSTR_RXE_FRRD 6, { F_8,D_20,X_12,B_16,0,0 } /* e.g. axbr */ | |
636 | #define INSTR_RXE_RRRD 6, { R_8,D_20,X_12,B_16,0,0 } /* e.g. lg */ | |
637 | #define INSTR_RXF_FRRDF 6, { F_32,F_8,D_20,X_12,B_16,0 } /* e.g. madb */ | |
638 | #define INSTR_RXF_RRRDR 6, { R_32,R_8,D_20,X_12,B_16,0 } /* e.g. .insn */ | |
639 | #define INSTR_RXY_RRRD 6, { R_8,D20_20,X_12,B_16,0,0 } /* e.g. ly */ | |
640 | #define INSTR_RXY_FRRD 6, { F_8,D20_20,X_12,B_16,0,0 } /* e.g. ley */ | |
641 | #define INSTR_RX_0RRD 4, { D_20,X_12,B_16,0,0,0 } /* e.g. be */ | |
642 | #define INSTR_RX_FRRD 4, { F_8,D_20,X_12,B_16,0,0 } /* e.g. ae */ | |
643 | #define INSTR_RX_RRRD 4, { R_8,D_20,X_12,B_16,0,0 } /* e.g. l */ | |
644 | #define INSTR_RX_URRD 4, { U4_8,D_20,X_12,B_16,0,0 } /* e.g. bc */ | |
645 | #define INSTR_SI_URD 4, { D_20,B_16,U8_8,0,0,0 } /* e.g. cli */ | |
646 | #define INSTR_SIY_URD 6, { D20_20,B_16,U8_8,0,0,0 } /* e.g. tmy */ | |
647 | #define INSTR_SSE_RDRD 6, { D_20,B_16,D_36,B_32,0,0 } /* e.g. mvsdk */ | |
648 | #define INSTR_SS_L0RDRD 6, { D_20,L8_8,B_16,D_36,B_32,0 } /* e.g. mvc */ | |
649 | #define INSTR_SS_L2RDRD 6, { D_20,B_16,D_36,L8_8,B_32,0 } /* e.g. pka */ | |
650 | #define INSTR_SS_LIRDRD 6, { D_20,L4_8,B_16,D_36,B_32,U4_12 } /* e.g. srp */ | |
651 | #define INSTR_SS_LLRDRD 6, { D_20,L4_8,B_16,D_36,L4_12,B_32 } /* e.g. pack */ | |
652 | #define INSTR_SS_RRRDRD 6, { D_20,R_8,B_16,D_36,B_32,R_12 } /* e.g. mvck */ | |
653 | #define INSTR_SS_RRRDRD2 6, { R_8,D_20,B_16,R_12,D_36,B_32 } /* e.g. plo */ | |
654 | #define INSTR_SS_RRRDRD3 6, { R_8,R_12,D_20,B_16,D_36,B_32 } /* e.g. lmd */ | |
655 | #define INSTR_S_00 4, { 0,0,0,0,0,0 } /* e.g. hsch */ | |
656 | #define INSTR_S_RD 4, { D_20,B_16,0,0,0,0 } /* e.g. lpsw */ | |
657 | #define INSTR_SSF_RRDRD 6, { D_20,B_16,D_36,B_32,R_8,0 } /* e.g. mvcos */ | |
658 | ||
659 | #define MASK_E { 0xff, 0xff, 0x00, 0x00, 0x00, 0x00 } | |
660 | #define MASK_RIE_RRP { 0xff, 0x00, 0x00, 0x00, 0x00, 0xff } | |
661 | #define MASK_RIL_0P { 0xff, 0xff, 0x00, 0x00, 0x00, 0x00 } | |
662 | #define MASK_RIL_RP { 0xff, 0x0f, 0x00, 0x00, 0x00, 0x00 } | |
663 | #define MASK_RIL_UP { 0xff, 0x0f, 0x00, 0x00, 0x00, 0x00 } | |
664 | #define MASK_RIL_RI { 0xff, 0x0f, 0x00, 0x00, 0x00, 0x00 } | |
665 | #define MASK_RIL_RU { 0xff, 0x0f, 0x00, 0x00, 0x00, 0x00 } | |
666 | #define MASK_RI_0P { 0xff, 0xff, 0x00, 0x00, 0x00, 0x00 } | |
667 | #define MASK_RI_RI { 0xff, 0x0f, 0x00, 0x00, 0x00, 0x00 } | |
668 | #define MASK_RI_RP { 0xff, 0x0f, 0x00, 0x00, 0x00, 0x00 } | |
669 | #define MASK_RI_RU { 0xff, 0x0f, 0x00, 0x00, 0x00, 0x00 } | |
670 | #define MASK_RI_UP { 0xff, 0x0f, 0x00, 0x00, 0x00, 0x00 } | |
671 | #define MASK_RRE_00 { 0xff, 0xff, 0xff, 0xff, 0x00, 0x00 } | |
672 | #define MASK_RRE_0R { 0xff, 0xff, 0xff, 0xf0, 0x00, 0x00 } | |
673 | #define MASK_RRE_AA { 0xff, 0xff, 0xff, 0x00, 0x00, 0x00 } | |
674 | #define MASK_RRE_AR { 0xff, 0xff, 0xff, 0x00, 0x00, 0x00 } | |
675 | #define MASK_RRE_F0 { 0xff, 0xff, 0xff, 0x0f, 0x00, 0x00 } | |
676 | #define MASK_RRE_FF { 0xff, 0xff, 0xff, 0x00, 0x00, 0x00 } | |
677 | #define MASK_RRE_R0 { 0xff, 0xff, 0xff, 0x0f, 0x00, 0x00 } | |
678 | #define MASK_RRE_RA { 0xff, 0xff, 0xff, 0x00, 0x00, 0x00 } | |
679 | #define MASK_RRE_RF { 0xff, 0xff, 0xff, 0x00, 0x00, 0x00 } | |
680 | #define MASK_RRE_RR { 0xff, 0xff, 0xff, 0x00, 0x00, 0x00 } | |
681 | #define MASK_RRE_FR { 0xff, 0xff, 0xff, 0x00, 0x00, 0x00 } | |
682 | #define MASK_RRE_RR_OPT { 0xff, 0xff, 0xff, 0x00, 0x00, 0x00 } | |
683 | #define MASK_RRF_F0FF { 0xff, 0xff, 0x0f, 0x00, 0x00, 0x00 } | |
684 | #define MASK_RRF_F0FF2 { 0xff, 0xff, 0x0f, 0x00, 0x00, 0x00 } | |
685 | #define MASK_RRF_F0FR { 0xff, 0xff, 0x0f, 0x00, 0x00, 0x00 } | |
686 | #define MASK_RRF_FUFF { 0xff, 0xff, 0x00, 0x00, 0x00, 0x00 } | |
687 | #define MASK_RRF_RURR { 0xff, 0xff, 0x00, 0x00, 0x00, 0x00 } | |
688 | #define MASK_RRF_R0RR { 0xff, 0xff, 0x00, 0x00, 0x00, 0x00 } | |
689 | #define MASK_RRF_U0FF { 0xff, 0xff, 0x0f, 0x00, 0x00, 0x00 } | |
690 | #define MASK_RRF_U0RF { 0xff, 0xff, 0x0f, 0x00, 0x00, 0x00 } | |
691 | #define MASK_RRF_UUFF { 0xff, 0xff, 0x00, 0x00, 0x00, 0x00 } | |
692 | #define MASK_RRF_0UFF { 0xff, 0xff, 0xf0, 0x00, 0x00, 0x00 } | |
693 | #define MASK_RRF_FFFU { 0xff, 0xff, 0x00, 0x00, 0x00, 0x00 } | |
694 | #define MASK_RRF_M0RR { 0xff, 0xff, 0x0f, 0x00, 0x00, 0x00 } | |
695 | #define MASK_RR_0R { 0xff, 0xf0, 0x00, 0x00, 0x00, 0x00 } | |
696 | #define MASK_RR_FF { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 } | |
697 | #define MASK_RR_R0 { 0xff, 0x0f, 0x00, 0x00, 0x00, 0x00 } | |
698 | #define MASK_RR_RR { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 } | |
699 | #define MASK_RR_U0 { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 } | |
700 | #define MASK_RR_UR { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 } | |
701 | #define MASK_RRR_F0FF { 0xff, 0xff, 0x0f, 0x00, 0x00, 0x00 } | |
702 | #define MASK_RSE_RRRD { 0xff, 0x00, 0x00, 0x00, 0x00, 0xff } | |
703 | #define MASK_RSE_CCRD { 0xff, 0x00, 0x00, 0x00, 0x00, 0xff } | |
704 | #define MASK_RSE_RURD { 0xff, 0x00, 0x00, 0x00, 0x00, 0xff } | |
705 | #define MASK_RSL_R0RD { 0xff, 0x00, 0x00, 0x00, 0x00, 0xff } | |
706 | #define MASK_RSI_RRP { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 } | |
707 | #define MASK_RS_AARD { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 } | |
708 | #define MASK_RS_CCRD { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 } | |
709 | #define MASK_RS_R0RD { 0xff, 0x0f, 0x00, 0x00, 0x00, 0x00 } | |
710 | #define MASK_RS_RRRD { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 } | |
711 | #define MASK_RS_RURD { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 } | |
712 | #define MASK_RSY_RRRD { 0xff, 0x00, 0x00, 0x00, 0x00, 0xff } | |
713 | #define MASK_RSY_RURD { 0xff, 0x00, 0x00, 0x00, 0x00, 0xff } | |
714 | #define MASK_RSY_AARD { 0xff, 0x00, 0x00, 0x00, 0x00, 0xff } | |
715 | #define MASK_RSY_CCRD { 0xff, 0x00, 0x00, 0x00, 0x00, 0xff } | |
716 | #define MASK_RXE_FRRD { 0xff, 0x00, 0x00, 0x00, 0x00, 0xff } | |
717 | #define MASK_RXE_RRRD { 0xff, 0x00, 0x00, 0x00, 0x00, 0xff } | |
718 | #define MASK_RXF_FRRDF { 0xff, 0x00, 0x00, 0x00, 0x00, 0xff } | |
719 | #define MASK_RXF_RRRDR { 0xff, 0x00, 0x00, 0x00, 0x00, 0xff } | |
720 | #define MASK_RXY_RRRD { 0xff, 0x00, 0x00, 0x00, 0x00, 0xff } | |
721 | #define MASK_RXY_FRRD { 0xff, 0x00, 0x00, 0x00, 0x00, 0xff } | |
722 | #define MASK_RX_0RRD { 0xff, 0xf0, 0x00, 0x00, 0x00, 0x00 } | |
723 | #define MASK_RX_FRRD { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 } | |
724 | #define MASK_RX_RRRD { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 } | |
725 | #define MASK_RX_URRD { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 } | |
726 | #define MASK_SI_URD { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 } | |
727 | #define MASK_SIY_URD { 0xff, 0x00, 0x00, 0x00, 0x00, 0xff } | |
728 | #define MASK_SSE_RDRD { 0xff, 0xff, 0x00, 0x00, 0x00, 0x00 } | |
729 | #define MASK_SS_L0RDRD { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 } | |
730 | #define MASK_SS_L2RDRD { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 } | |
731 | #define MASK_SS_LIRDRD { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 } | |
732 | #define MASK_SS_LLRDRD { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 } | |
733 | #define MASK_SS_RRRDRD { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 } | |
734 | #define MASK_SS_RRRDRD2 { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 } | |
735 | #define MASK_SS_RRRDRD3 { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 } | |
736 | #define MASK_S_00 { 0xff, 0xff, 0xff, 0xff, 0x00, 0x00 } | |
737 | #define MASK_S_RD { 0xff, 0xff, 0x00, 0x00, 0x00, 0x00 } | |
738 | #define MASK_SSF_RRDRD { 0xff, 0x0f, 0x00, 0x00, 0x00, 0x00 } | |
739 | ||
740 | /* The opcode formats table (blueprints for .insn pseudo mnemonic). */ | |
741 | ||
742 | const struct s390_opcode s390_opformats[] = | |
743 | { | |
744 | { "e", OP8(0x00LL), MASK_E, INSTR_E, 3, 0 }, | |
745 | { "ri", OP8(0x00LL), MASK_RI_RI, INSTR_RI_RI, 3, 0 }, | |
746 | { "rie", OP8(0x00LL), MASK_RIE_RRP, INSTR_RIE_RRP, 3, 0 }, | |
747 | { "ril", OP8(0x00LL), MASK_RIL_RP, INSTR_RIL_RP, 3, 0 }, | |
748 | { "rilu", OP8(0x00LL), MASK_RIL_RU, INSTR_RIL_RU, 3, 0 }, | |
749 | { "rr", OP8(0x00LL), MASK_RR_RR, INSTR_RR_RR, 3, 0 }, | |
750 | { "rre", OP8(0x00LL), MASK_RRE_RR, INSTR_RRE_RR, 3, 0 }, | |
751 | { "rrf", OP8(0x00LL), MASK_RRF_RURR, INSTR_RRF_RURR, 3, 0 }, | |
752 | { "rs", OP8(0x00LL), MASK_RS_RRRD, INSTR_RS_RRRD, 3, 0 }, | |
753 | { "rse", OP8(0x00LL), MASK_RSE_RRRD, INSTR_RSE_RRRD, 3, 0 }, | |
754 | { "rsi", OP8(0x00LL), MASK_RSI_RRP, INSTR_RSI_RRP, 3, 0 }, | |
755 | { "rsy", OP8(0x00LL), MASK_RSY_RRRD, INSTR_RSY_RRRD, 3, 3 }, | |
756 | { "rx", OP8(0x00LL), MASK_RX_RRRD, INSTR_RX_RRRD, 3, 0 }, | |
757 | { "rxe", OP8(0x00LL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 3, 0 }, | |
758 | { "rxf", OP8(0x00LL), MASK_RXF_RRRDR, INSTR_RXF_RRRDR,3, 0 }, | |
759 | { "rxy", OP8(0x00LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 3, 3 }, | |
760 | { "s", OP8(0x00LL), MASK_S_RD, INSTR_S_RD, 3, 0 }, | |
761 | { "si", OP8(0x00LL), MASK_SI_URD, INSTR_SI_URD, 3, 0 }, | |
762 | { "siy", OP8(0x00LL), MASK_SIY_URD, INSTR_SIY_URD, 3, 3 }, | |
763 | { "ss", OP8(0x00LL), MASK_SS_RRRDRD, INSTR_SS_RRRDRD,3, 0 }, | |
764 | { "sse", OP8(0x00LL), MASK_SSE_RDRD, INSTR_SSE_RDRD, 3, 0 }, | |
765 | { "ssf", OP8(0x00LL), MASK_SSF_RRDRD, INSTR_SSF_RRDRD,3, 0 }, | |
766 | }; | |
767 | ||
768 | const int s390_num_opformats = | |
769 | sizeof (s390_opformats) / sizeof (s390_opformats[0]); | |
770 | ||
771 | /* The opcode table. This file was generated by s390-mkopc. | |
772 | ||
773 | The format of the opcode table is: | |
774 | ||
775 | NAME OPCODE MASK OPERANDS | |
776 | ||
777 | Name is the name of the instruction. | |
778 | OPCODE is the instruction opcode. | |
779 | MASK is the opcode mask; this is used to tell the disassembler | |
780 | which bits in the actual opcode must match OPCODE. | |
781 | OPERANDS is the list of operands. | |
782 | ||
783 | The disassembler reads the table in order and prints the first | |
784 | instruction which matches. */ | |
785 | ||
786 | const struct s390_opcode s390_opcodes[] = | |
787 | { | |
788 | { "dp", OP8(0xfdLL), MASK_SS_LLRDRD, INSTR_SS_LLRDRD, 3, 0}, | |
789 | { "mp", OP8(0xfcLL), MASK_SS_LLRDRD, INSTR_SS_LLRDRD, 3, 0}, | |
790 | { "sp", OP8(0xfbLL), MASK_SS_LLRDRD, INSTR_SS_LLRDRD, 3, 0}, | |
791 | { "ap", OP8(0xfaLL), MASK_SS_LLRDRD, INSTR_SS_LLRDRD, 3, 0}, | |
792 | { "cp", OP8(0xf9LL), MASK_SS_LLRDRD, INSTR_SS_LLRDRD, 3, 0}, | |
793 | { "zap", OP8(0xf8LL), MASK_SS_LLRDRD, INSTR_SS_LLRDRD, 3, 0}, | |
794 | { "unpk", OP8(0xf3LL), MASK_SS_LLRDRD, INSTR_SS_LLRDRD, 3, 0}, | |
795 | { "pack", OP8(0xf2LL), MASK_SS_LLRDRD, INSTR_SS_LLRDRD, 3, 0}, | |
796 | { "mvo", OP8(0xf1LL), MASK_SS_LLRDRD, INSTR_SS_LLRDRD, 3, 0}, | |
797 | { "srp", OP8(0xf0LL), MASK_SS_LIRDRD, INSTR_SS_LIRDRD, 3, 0}, | |
798 | { "lmd", OP8(0xefLL), MASK_SS_RRRDRD3, INSTR_SS_RRRDRD3, 2, 2}, | |
799 | { "plo", OP8(0xeeLL), MASK_SS_RRRDRD2, INSTR_SS_RRRDRD2, 3, 0}, | |
800 | { "stdy", OP48(0xed0000000067LL), MASK_RXY_FRRD, INSTR_RXY_FRRD, 2, 3}, | |
801 | { "stey", OP48(0xed0000000066LL), MASK_RXY_FRRD, INSTR_RXY_FRRD, 2, 3}, | |
802 | { "ldy", OP48(0xed0000000065LL), MASK_RXY_FRRD, INSTR_RXY_FRRD, 2, 3}, | |
803 | { "ley", OP48(0xed0000000064LL), MASK_RXY_FRRD, INSTR_RXY_FRRD, 2, 3}, | |
804 | { "tgxt", OP48(0xed0000000059LL), MASK_RXE_FRRD, INSTR_RXE_FRRD, 2, 5}, | |
805 | { "tcxt", OP48(0xed0000000058LL), MASK_RXE_FRRD, INSTR_RXE_FRRD, 2, 5}, | |
806 | { "tgdt", OP48(0xed0000000055LL), MASK_RXE_FRRD, INSTR_RXE_FRRD, 2, 5}, | |
807 | { "tcdt", OP48(0xed0000000054LL), MASK_RXE_FRRD, INSTR_RXE_FRRD, 2, 5}, | |
808 | { "tget", OP48(0xed0000000051LL), MASK_RXE_FRRD, INSTR_RXE_FRRD, 2, 5}, | |
809 | { "tcet", OP48(0xed0000000050LL), MASK_RXE_FRRD, INSTR_RXE_FRRD, 2, 5}, | |
810 | { "srxt", OP48(0xed0000000049LL), MASK_RXF_FRRDF, INSTR_RXF_FRRDF, 2, 5}, | |
811 | { "slxt", OP48(0xed0000000048LL), MASK_RXF_FRRDF, INSTR_RXF_FRRDF, 2, 5}, | |
812 | { "srdt", OP48(0xed0000000041LL), MASK_RXF_FRRDF, INSTR_RXF_FRRDF, 2, 5}, | |
813 | { "sldt", OP48(0xed0000000040LL), MASK_RXF_FRRDF, INSTR_RXF_FRRDF, 2, 5}, | |
814 | { "msd", OP48(0xed000000003fLL), MASK_RXF_FRRDF, INSTR_RXF_FRRDF, 3, 3}, | |
815 | { "mad", OP48(0xed000000003eLL), MASK_RXF_FRRDF, INSTR_RXF_FRRDF, 3, 3}, | |
816 | { "myh", OP48(0xed000000003dLL), MASK_RXF_FRRDF, INSTR_RXF_FRRDF, 2, 4}, | |
817 | { "mayh", OP48(0xed000000003cLL), MASK_RXF_FRRDF, INSTR_RXF_FRRDF, 2, 4}, | |
818 | { "my", OP48(0xed000000003bLL), MASK_RXF_FRRDF, INSTR_RXF_FRRDF, 2, 4}, | |
819 | { "may", OP48(0xed000000003aLL), MASK_RXF_FRRDF, INSTR_RXF_FRRDF, 2, 4}, | |
820 | { "myl", OP48(0xed0000000039LL), MASK_RXF_FRRDF, INSTR_RXF_FRRDF, 2, 4}, | |
821 | { "mayl", OP48(0xed0000000038LL), MASK_RXF_FRRDF, INSTR_RXF_FRRDF, 2, 4}, | |
822 | { "mee", OP48(0xed0000000037LL), MASK_RXE_FRRD, INSTR_RXE_FRRD, 3, 0}, | |
823 | { "sqe", OP48(0xed0000000034LL), MASK_RXE_FRRD, INSTR_RXE_FRRD, 3, 0}, | |
824 | { "mse", OP48(0xed000000002fLL), MASK_RXF_FRRDF, INSTR_RXF_FRRDF, 3, 3}, | |
825 | { "mae", OP48(0xed000000002eLL), MASK_RXF_FRRDF, INSTR_RXF_FRRDF, 3, 3}, | |
826 | { "lxe", OP48(0xed0000000026LL), MASK_RXE_FRRD, INSTR_RXE_FRRD, 3, 0}, | |
827 | { "lxd", OP48(0xed0000000025LL), MASK_RXE_FRRD, INSTR_RXE_FRRD, 3, 0}, | |
828 | { "lde", OP48(0xed0000000024LL), MASK_RXE_FRRD, INSTR_RXE_FRRD, 3, 0}, | |
829 | { "msdb", OP48(0xed000000001fLL), MASK_RXF_FRRDF, INSTR_RXF_FRRDF, 3, 0}, | |
830 | { "madb", OP48(0xed000000001eLL), MASK_RXF_FRRDF, INSTR_RXF_FRRDF, 3, 0}, | |
831 | { "ddb", OP48(0xed000000001dLL), MASK_RXE_FRRD, INSTR_RXE_FRRD, 3, 0}, | |
832 | { "mdb", OP48(0xed000000001cLL), MASK_RXE_FRRD, INSTR_RXE_FRRD, 3, 0}, | |
833 | { "sdb", OP48(0xed000000001bLL), MASK_RXE_FRRD, INSTR_RXE_FRRD, 3, 0}, | |
834 | { "adb", OP48(0xed000000001aLL), MASK_RXE_FRRD, INSTR_RXE_FRRD, 3, 0}, | |
835 | { "cdb", OP48(0xed0000000019LL), MASK_RXE_FRRD, INSTR_RXE_FRRD, 3, 0}, | |
836 | { "kdb", OP48(0xed0000000018LL), MASK_RXE_FRRD, INSTR_RXE_FRRD, 3, 0}, | |
837 | { "meeb", OP48(0xed0000000017LL), MASK_RXE_FRRD, INSTR_RXE_FRRD, 3, 0}, | |
838 | { "sqdb", OP48(0xed0000000015LL), MASK_RXE_FRRD, INSTR_RXE_FRRD, 3, 0}, | |
839 | { "sqeb", OP48(0xed0000000014LL), MASK_RXE_FRRD, INSTR_RXE_FRRD, 3, 0}, | |
840 | { "tcxb", OP48(0xed0000000012LL), MASK_RXE_FRRD, INSTR_RXE_FRRD, 3, 0}, | |
841 | { "tcdb", OP48(0xed0000000011LL), MASK_RXE_FRRD, INSTR_RXE_FRRD, 3, 0}, | |
842 | { "tceb", OP48(0xed0000000010LL), MASK_RXE_FRRD, INSTR_RXE_FRRD, 3, 0}, | |
843 | { "mseb", OP48(0xed000000000fLL), MASK_RXF_FRRDF, INSTR_RXF_FRRDF, 3, 0}, | |
844 | { "maeb", OP48(0xed000000000eLL), MASK_RXF_FRRDF, INSTR_RXF_FRRDF, 3, 0}, | |
845 | { "deb", OP48(0xed000000000dLL), MASK_RXE_FRRD, INSTR_RXE_FRRD, 3, 0}, | |
846 | { "mdeb", OP48(0xed000000000cLL), MASK_RXE_FRRD, INSTR_RXE_FRRD, 3, 0}, | |
847 | { "seb", OP48(0xed000000000bLL), MASK_RXE_FRRD, INSTR_RXE_FRRD, 3, 0}, | |
848 | { "aeb", OP48(0xed000000000aLL), MASK_RXE_FRRD, INSTR_RXE_FRRD, 3, 0}, | |
849 | { "ceb", OP48(0xed0000000009LL), MASK_RXE_FRRD, INSTR_RXE_FRRD, 3, 0}, | |
850 | { "keb", OP48(0xed0000000008LL), MASK_RXE_FRRD, INSTR_RXE_FRRD, 3, 0}, | |
851 | { "mxdb", OP48(0xed0000000007LL), MASK_RXE_FRRD, INSTR_RXE_FRRD, 3, 0}, | |
852 | { "lxeb", OP48(0xed0000000006LL), MASK_RXE_FRRD, INSTR_RXE_FRRD, 3, 0}, | |
853 | { "lxdb", OP48(0xed0000000005LL), MASK_RXE_FRRD, INSTR_RXE_FRRD, 3, 0}, | |
854 | { "ldeb", OP48(0xed0000000004LL), MASK_RXE_FRRD, INSTR_RXE_FRRD, 3, 0}, | |
855 | { "brxlg", OP48(0xec0000000045LL), MASK_RIE_RRP, INSTR_RIE_RRP, 2, 2}, | |
856 | { "brxhg", OP48(0xec0000000044LL), MASK_RIE_RRP, INSTR_RIE_RRP, 2, 2}, | |
857 | { "tp", OP48(0xeb00000000c0LL), MASK_RSL_R0RD, INSTR_RSL_R0RD, 3, 0}, | |
858 | { "stamy", OP48(0xeb000000009bLL), MASK_RSY_AARD, INSTR_RSY_AARD, 2, 3}, | |
859 | { "lamy", OP48(0xeb000000009aLL), MASK_RSY_AARD, INSTR_RSY_AARD, 2, 3}, | |
860 | { "lmy", OP48(0xeb0000000098LL), MASK_RSY_RRRD, INSTR_RSY_RRRD, 2, 3}, | |
861 | { "lmh", OP48(0xeb0000000096LL), MASK_RSY_RRRD, INSTR_RSY_RRRD, 2, 3}, | |
862 | { "lmh", OP48(0xeb0000000096LL), MASK_RSE_RRRD, INSTR_RSE_RRRD, 2, 2}, | |
863 | { "stmy", OP48(0xeb0000000090LL), MASK_RSY_RRRD, INSTR_RSY_RRRD, 2, 3}, | |
864 | { "clclu", OP48(0xeb000000008fLL), MASK_RSY_RRRD, INSTR_RSY_RRRD, 2, 3}, | |
865 | { "mvclu", OP48(0xeb000000008eLL), MASK_RSY_RRRD, INSTR_RSY_RRRD, 3, 3}, | |
866 | { "mvclu", OP48(0xeb000000008eLL), MASK_RSE_RRRD, INSTR_RSE_RRRD, 3, 0}, | |
867 | { "icmy", OP48(0xeb0000000081LL), MASK_RSY_RURD, INSTR_RSY_RURD, 2, 3}, | |
868 | { "icmh", OP48(0xeb0000000080LL), MASK_RSY_RURD, INSTR_RSY_RURD, 2, 3}, | |
869 | { "icmh", OP48(0xeb0000000080LL), MASK_RSE_RURD, INSTR_RSE_RURD, 2, 2}, | |
870 | { "xiy", OP48(0xeb0000000057LL), MASK_SIY_URD, INSTR_SIY_URD, 2, 3}, | |
871 | { "oiy", OP48(0xeb0000000056LL), MASK_SIY_URD, INSTR_SIY_URD, 2, 3}, | |
872 | { "cliy", OP48(0xeb0000000055LL), MASK_SIY_URD, INSTR_SIY_URD, 2, 3}, | |
873 | { "niy", OP48(0xeb0000000054LL), MASK_SIY_URD, INSTR_SIY_URD, 2, 3}, | |
874 | { "mviy", OP48(0xeb0000000052LL), MASK_SIY_URD, INSTR_SIY_URD, 2, 3}, | |
875 | { "tmy", OP48(0xeb0000000051LL), MASK_SIY_URD, INSTR_SIY_URD, 2, 3}, | |
876 | { "bxleg", OP48(0xeb0000000045LL), MASK_RSY_RRRD, INSTR_RSY_RRRD, 2, 3}, | |
877 | { "bxleg", OP48(0xeb0000000045LL), MASK_RSE_RRRD, INSTR_RSE_RRRD, 2, 2}, | |
878 | { "bxhg", OP48(0xeb0000000044LL), MASK_RSY_RRRD, INSTR_RSY_RRRD, 2, 3}, | |
879 | { "bxhg", OP48(0xeb0000000044LL), MASK_RSE_RRRD, INSTR_RSE_RRRD, 2, 2}, | |
880 | { "cdsg", OP48(0xeb000000003eLL), MASK_RSY_RRRD, INSTR_RSY_RRRD, 2, 3}, | |
881 | { "cdsg", OP48(0xeb000000003eLL), MASK_RSE_RRRD, INSTR_RSE_RRRD, 2, 2}, | |
882 | { "cdsy", OP48(0xeb0000000031LL), MASK_RSY_RRRD, INSTR_RSY_RRRD, 2, 3}, | |
883 | { "csg", OP48(0xeb0000000030LL), MASK_RSY_RRRD, INSTR_RSY_RRRD, 2, 3}, | |
884 | { "csg", OP48(0xeb0000000030LL), MASK_RSE_RRRD, INSTR_RSE_RRRD, 2, 2}, | |
885 | { "lctlg", OP48(0xeb000000002fLL), MASK_RSY_CCRD, INSTR_RSY_CCRD, 2, 3}, | |
886 | { "lctlg", OP48(0xeb000000002fLL), MASK_RSE_CCRD, INSTR_RSE_CCRD, 2, 2}, | |
887 | { "stcmy", OP48(0xeb000000002dLL), MASK_RSY_RURD, INSTR_RSY_RURD, 2, 3}, | |
888 | { "stcmh", OP48(0xeb000000002cLL), MASK_RSY_RURD, INSTR_RSY_RURD, 2, 3}, | |
889 | { "stcmh", OP48(0xeb000000002cLL), MASK_RSE_RURD, INSTR_RSE_RURD, 2, 2}, | |
890 | { "stmh", OP48(0xeb0000000026LL), MASK_RSY_RRRD, INSTR_RSY_RRRD, 2, 3}, | |
891 | { "stmh", OP48(0xeb0000000026LL), MASK_RSE_RRRD, INSTR_RSE_RRRD, 2, 2}, | |
892 | { "stctg", OP48(0xeb0000000025LL), MASK_RSY_CCRD, INSTR_RSY_CCRD, 2, 3}, | |
893 | { "stctg", OP48(0xeb0000000025LL), MASK_RSE_CCRD, INSTR_RSE_CCRD, 2, 2}, | |
894 | { "stmg", OP48(0xeb0000000024LL), MASK_RSY_RRRD, INSTR_RSY_RRRD, 2, 3}, | |
895 | { "stmg", OP48(0xeb0000000024LL), MASK_RSE_RRRD, INSTR_RSE_RRRD, 2, 2}, | |
896 | { "clmy", OP48(0xeb0000000021LL), MASK_RSY_RURD, INSTR_RSY_RURD, 2, 3}, | |
897 | { "clmh", OP48(0xeb0000000020LL), MASK_RSY_RURD, INSTR_RSY_RURD, 2, 3}, | |
898 | { "clmh", OP48(0xeb0000000020LL), MASK_RSE_RURD, INSTR_RSE_RURD, 2, 2}, | |
899 | { "rll", OP48(0xeb000000001dLL), MASK_RSY_RRRD, INSTR_RSY_RRRD, 3, 3}, | |
900 | { "rll", OP48(0xeb000000001dLL), MASK_RSE_RRRD, INSTR_RSE_RRRD, 3, 2}, | |
901 | { "rllg", OP48(0xeb000000001cLL), MASK_RSY_RRRD, INSTR_RSY_RRRD, 2, 3}, | |
902 | { "rllg", OP48(0xeb000000001cLL), MASK_RSE_RRRD, INSTR_RSE_RRRD, 2, 2}, | |
903 | { "csy", OP48(0xeb0000000014LL), MASK_RSY_RRRD, INSTR_RSY_RRRD, 2, 3}, | |
904 | { "tracg", OP48(0xeb000000000fLL), MASK_RSY_RRRD, INSTR_RSY_RRRD, 2, 3}, | |
905 | { "tracg", OP48(0xeb000000000fLL), MASK_RSE_RRRD, INSTR_RSE_RRRD, 2, 2}, | |
906 | { "sllg", OP48(0xeb000000000dLL), MASK_RSY_RRRD, INSTR_RSY_RRRD, 2, 3}, | |
907 | { "sllg", OP48(0xeb000000000dLL), MASK_RSE_RRRD, INSTR_RSE_RRRD, 2, 2}, | |
908 | { "srlg", OP48(0xeb000000000cLL), MASK_RSY_RRRD, INSTR_RSY_RRRD, 2, 3}, | |
909 | { "srlg", OP48(0xeb000000000cLL), MASK_RSE_RRRD, INSTR_RSE_RRRD, 2, 2}, | |
910 | { "slag", OP48(0xeb000000000bLL), MASK_RSY_RRRD, INSTR_RSY_RRRD, 2, 3}, | |
911 | { "slag", OP48(0xeb000000000bLL), MASK_RSE_RRRD, INSTR_RSE_RRRD, 2, 2}, | |
912 | { "srag", OP48(0xeb000000000aLL), MASK_RSY_RRRD, INSTR_RSY_RRRD, 2, 3}, | |
913 | { "srag", OP48(0xeb000000000aLL), MASK_RSE_RRRD, INSTR_RSE_RRRD, 2, 2}, | |
914 | { "lmg", OP48(0xeb0000000004LL), MASK_RSY_RRRD, INSTR_RSY_RRRD, 2, 3}, | |
915 | { "lmg", OP48(0xeb0000000004LL), MASK_RSE_RRRD, INSTR_RSE_RRRD, 2, 2}, | |
916 | { "unpka", OP8(0xeaLL), MASK_SS_L0RDRD, INSTR_SS_L0RDRD, 3, 0}, | |
917 | { "pka", OP8(0xe9LL), MASK_SS_L2RDRD, INSTR_SS_L2RDRD, 3, 0}, | |
918 | { "mvcin", OP8(0xe8LL), MASK_SS_L0RDRD, INSTR_SS_L0RDRD, 3, 0}, | |
919 | { "mvcdk", OP16(0xe50fLL), MASK_SSE_RDRD, INSTR_SSE_RDRD, 3, 0}, | |
920 | { "mvcsk", OP16(0xe50eLL), MASK_SSE_RDRD, INSTR_SSE_RDRD, 3, 0}, | |
921 | { "tprot", OP16(0xe501LL), MASK_SSE_RDRD, INSTR_SSE_RDRD, 3, 0}, | |
922 | { "strag", OP48(0xe50000000002LL), MASK_SSE_RDRD, INSTR_SSE_RDRD, 2, 2}, | |
923 | { "lasp", OP16(0xe500LL), MASK_SSE_RDRD, INSTR_SSE_RDRD, 3, 0}, | |
924 | { "slb", OP48(0xe30000000099LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 3, 3}, | |
925 | { "slb", OP48(0xe30000000099LL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 3, 2}, | |
926 | { "alc", OP48(0xe30000000098LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 3, 3}, | |
927 | { "alc", OP48(0xe30000000098LL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 3, 2}, | |
928 | { "dl", OP48(0xe30000000097LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 3, 3}, | |
929 | { "dl", OP48(0xe30000000097LL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 3, 2}, | |
930 | { "ml", OP48(0xe30000000096LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 3, 3}, | |
931 | { "ml", OP48(0xe30000000096LL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 3, 2}, | |
932 | { "llh", OP48(0xe30000000095LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 4}, | |
933 | { "llc", OP48(0xe30000000094LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 4}, | |
934 | { "llgh", OP48(0xe30000000091LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
935 | { "llgh", OP48(0xe30000000091LL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 2, 2}, | |
936 | { "llgc", OP48(0xe30000000090LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
937 | { "llgc", OP48(0xe30000000090LL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 2, 2}, | |
938 | { "lpq", OP48(0xe3000000008fLL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
939 | { "lpq", OP48(0xe3000000008fLL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 2, 2}, | |
940 | { "stpq", OP48(0xe3000000008eLL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
941 | { "stpq", OP48(0xe3000000008eLL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 2, 2}, | |
942 | { "slbg", OP48(0xe30000000089LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
943 | { "slbg", OP48(0xe30000000089LL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 2, 2}, | |
944 | { "alcg", OP48(0xe30000000088LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
945 | { "alcg", OP48(0xe30000000088LL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 2, 2}, | |
946 | { "dlg", OP48(0xe30000000087LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
947 | { "dlg", OP48(0xe30000000087LL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 2, 2}, | |
948 | { "mlg", OP48(0xe30000000086LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
949 | { "mlg", OP48(0xe30000000086LL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 2, 2}, | |
950 | { "xg", OP48(0xe30000000082LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
951 | { "xg", OP48(0xe30000000082LL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 2, 2}, | |
952 | { "og", OP48(0xe30000000081LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
953 | { "og", OP48(0xe30000000081LL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 2, 2}, | |
954 | { "ng", OP48(0xe30000000080LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
955 | { "ng", OP48(0xe30000000080LL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 2, 2}, | |
956 | { "shy", OP48(0xe3000000007bLL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
957 | { "ahy", OP48(0xe3000000007aLL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
958 | { "chy", OP48(0xe30000000079LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
959 | { "lhy", OP48(0xe30000000078LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
960 | { "lgb", OP48(0xe30000000077LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
961 | { "lb", OP48(0xe30000000076LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
962 | { "icy", OP48(0xe30000000073LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
963 | { "stcy", OP48(0xe30000000072LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
964 | { "lay", OP48(0xe30000000071LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
965 | { "sthy", OP48(0xe30000000070LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
966 | { "sly", OP48(0xe3000000005fLL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
967 | { "aly", OP48(0xe3000000005eLL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
968 | { "sy", OP48(0xe3000000005bLL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
969 | { "ay", OP48(0xe3000000005aLL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
970 | { "cy", OP48(0xe30000000059LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
971 | { "ly", OP48(0xe30000000058LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
972 | { "xy", OP48(0xe30000000057LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
973 | { "oy", OP48(0xe30000000056LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
974 | { "cly", OP48(0xe30000000055LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
975 | { "ny", OP48(0xe30000000054LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
976 | { "msy", OP48(0xe30000000051LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
977 | { "sty", OP48(0xe30000000050LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
978 | { "bctg", OP48(0xe30000000046LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
979 | { "bctg", OP48(0xe30000000046LL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 2, 2}, | |
980 | { "strvh", OP48(0xe3000000003fLL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
981 | { "strvh", OP48(0xe3000000003fLL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 3, 2}, | |
982 | { "strv", OP48(0xe3000000003eLL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 3, 3}, | |
983 | { "strv", OP48(0xe3000000003eLL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 3, 2}, | |
984 | { "clgf", OP48(0xe30000000031LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
985 | { "clgf", OP48(0xe30000000031LL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 2, 2}, | |
986 | { "cgf", OP48(0xe30000000030LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
987 | { "cgf", OP48(0xe30000000030LL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 2, 2}, | |
988 | { "strvg", OP48(0xe3000000002fLL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
989 | { "strvg", OP48(0xe3000000002fLL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 2, 2}, | |
990 | { "cvdg", OP48(0xe3000000002eLL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
991 | { "cvdg", OP48(0xe3000000002eLL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 2, 2}, | |
992 | { "cvdy", OP48(0xe30000000026LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
993 | { "stg", OP48(0xe30000000024LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
994 | { "stg", OP48(0xe30000000024LL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 2, 2}, | |
995 | { "clg", OP48(0xe30000000021LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
996 | { "clg", OP48(0xe30000000021LL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 2, 2}, | |
997 | { "cg", OP48(0xe30000000020LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
998 | { "cg", OP48(0xe30000000020LL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 2, 2}, | |
999 | { "lrvh", OP48(0xe3000000001fLL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 3, 3}, | |
1000 | { "lrvh", OP48(0xe3000000001fLL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 3, 2}, | |
1001 | { "lrv", OP48(0xe3000000001eLL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 3, 3}, | |
1002 | { "lrv", OP48(0xe3000000001eLL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 3, 2}, | |
1003 | { "dsgf", OP48(0xe3000000001dLL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
1004 | { "dsgf", OP48(0xe3000000001dLL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 2, 2}, | |
1005 | { "msgf", OP48(0xe3000000001cLL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
1006 | { "msgf", OP48(0xe3000000001cLL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 2, 2}, | |
1007 | { "slgf", OP48(0xe3000000001bLL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
1008 | { "slgf", OP48(0xe3000000001bLL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 2, 2}, | |
1009 | { "algf", OP48(0xe3000000001aLL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
1010 | { "algf", OP48(0xe3000000001aLL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 2, 2}, | |
1011 | { "sgf", OP48(0xe30000000019LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
1012 | { "sgf", OP48(0xe30000000019LL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 2, 2}, | |
1013 | { "agf", OP48(0xe30000000018LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
1014 | { "agf", OP48(0xe30000000018LL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 2, 2}, | |
1015 | { "llgt", OP48(0xe30000000017LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
1016 | { "llgt", OP48(0xe30000000017LL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 2, 2}, | |
1017 | { "llgf", OP48(0xe30000000016LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
1018 | { "llgf", OP48(0xe30000000016LL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 2, 2}, | |
1019 | { "lgh", OP48(0xe30000000015LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
1020 | { "lgh", OP48(0xe30000000015LL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 2, 2}, | |
1021 | { "lgf", OP48(0xe30000000014LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
1022 | { "lgf", OP48(0xe30000000014LL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 2, 2}, | |
1023 | { "lray", OP48(0xe30000000013LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
1024 | { "lt", OP48(0xe30000000012LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 4}, | |
1025 | { "lrvg", OP48(0xe3000000000fLL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
1026 | { "lrvg", OP48(0xe3000000000fLL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 2, 2}, | |
1027 | { "cvbg", OP48(0xe3000000000eLL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
1028 | { "cvbg", OP48(0xe3000000000eLL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 2, 2}, | |
1029 | { "dsg", OP48(0xe3000000000dLL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
1030 | { "dsg", OP48(0xe3000000000dLL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 2, 2}, | |
1031 | { "msg", OP48(0xe3000000000cLL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
1032 | { "msg", OP48(0xe3000000000cLL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 2, 2}, | |
1033 | { "slg", OP48(0xe3000000000bLL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
1034 | { "slg", OP48(0xe3000000000bLL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 2, 2}, | |
1035 | { "alg", OP48(0xe3000000000aLL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
1036 | { "alg", OP48(0xe3000000000aLL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 2, 2}, | |
1037 | { "sg", OP48(0xe30000000009LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
1038 | { "sg", OP48(0xe30000000009LL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 2, 2}, | |
1039 | { "ag", OP48(0xe30000000008LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
1040 | { "ag", OP48(0xe30000000008LL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 2, 2}, | |
1041 | { "cvby", OP48(0xe30000000006LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
1042 | { "lg", OP48(0xe30000000004LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
1043 | { "lg", OP48(0xe30000000004LL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 2, 2}, | |
1044 | { "lrag", OP48(0xe30000000003LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 3}, | |
1045 | { "lrag", OP48(0xe30000000003LL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 2, 2}, | |
1046 | { "ltg", OP48(0xe30000000002LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 2, 4}, | |
1047 | { "unpku", OP8(0xe2LL), MASK_SS_L0RDRD, INSTR_SS_L0RDRD, 3, 0}, | |
1048 | { "pku", OP8(0xe1LL), MASK_SS_L0RDRD, INSTR_SS_L0RDRD, 3, 0}, | |
1049 | { "edmk", OP8(0xdfLL), MASK_SS_L0RDRD, INSTR_SS_L0RDRD, 3, 0}, | |
1050 | { "ed", OP8(0xdeLL), MASK_SS_L0RDRD, INSTR_SS_L0RDRD, 3, 0}, | |
1051 | { "trt", OP8(0xddLL), MASK_SS_L0RDRD, INSTR_SS_L0RDRD, 3, 0}, | |
1052 | { "tr", OP8(0xdcLL), MASK_SS_L0RDRD, INSTR_SS_L0RDRD, 3, 0}, | |
1053 | { "mvcs", OP8(0xdbLL), MASK_SS_RRRDRD, INSTR_SS_RRRDRD, 3, 0}, | |
1054 | { "mvcp", OP8(0xdaLL), MASK_SS_RRRDRD, INSTR_SS_RRRDRD, 3, 0}, | |
1055 | { "mvck", OP8(0xd9LL), MASK_SS_RRRDRD, INSTR_SS_RRRDRD, 3, 0}, | |
1056 | { "xc", OP8(0xd7LL), MASK_SS_L0RDRD, INSTR_SS_L0RDRD, 3, 0}, | |
1057 | { "oc", OP8(0xd6LL), MASK_SS_L0RDRD, INSTR_SS_L0RDRD, 3, 0}, | |
1058 | { "clc", OP8(0xd5LL), MASK_SS_L0RDRD, INSTR_SS_L0RDRD, 3, 0}, | |
1059 | { "nc", OP8(0xd4LL), MASK_SS_L0RDRD, INSTR_SS_L0RDRD, 3, 0}, | |
1060 | { "mvz", OP8(0xd3LL), MASK_SS_L0RDRD, INSTR_SS_L0RDRD, 3, 0}, | |
1061 | { "mvc", OP8(0xd2LL), MASK_SS_L0RDRD, INSTR_SS_L0RDRD, 3, 0}, | |
1062 | { "mvn", OP8(0xd1LL), MASK_SS_L0RDRD, INSTR_SS_L0RDRD, 3, 0}, | |
1063 | { "csst", OP16(0xc802LL), MASK_SSF_RRDRD, INSTR_SSF_RRDRD, 2, 5}, | |
1064 | { "ectg", OP16(0xc801LL), MASK_SSF_RRDRD, INSTR_SSF_RRDRD, 2, 5}, | |
1065 | { "mvcos", OP16(0xc800LL), MASK_SSF_RRDRD, INSTR_SSF_RRDRD, 2, 4}, | |
1066 | { "clfi", OP16(0xc20fLL), MASK_RIL_RU, INSTR_RIL_RU, 2, 4}, | |
1067 | { "clgfi", OP16(0xc20eLL), MASK_RIL_RU, INSTR_RIL_RU, 2, 4}, | |
1068 | { "cfi", OP16(0xc20dLL), MASK_RIL_RI, INSTR_RIL_RI, 2, 4}, | |
1069 | { "cgfi", OP16(0xc20cLL), MASK_RIL_RI, INSTR_RIL_RI, 2, 4}, | |
1070 | { "alfi", OP16(0xc20bLL), MASK_RIL_RU, INSTR_RIL_RU, 2, 4}, | |
1071 | { "algfi", OP16(0xc20aLL), MASK_RIL_RU, INSTR_RIL_RU, 2, 4}, | |
1072 | { "afi", OP16(0xc209LL), MASK_RIL_RI, INSTR_RIL_RI, 2, 4}, | |
1073 | { "agfi", OP16(0xc208LL), MASK_RIL_RI, INSTR_RIL_RI, 2, 4}, | |
1074 | { "slfi", OP16(0xc205LL), MASK_RIL_RU, INSTR_RIL_RU, 2, 4}, | |
1075 | { "slgfi", OP16(0xc204LL), MASK_RIL_RU, INSTR_RIL_RU, 2, 4}, | |
1076 | { "jg", OP16(0xc0f4LL), MASK_RIL_0P, INSTR_RIL_0P, 3, 2}, | |
1077 | { "jgno", OP16(0xc0e4LL), MASK_RIL_0P, INSTR_RIL_0P, 3, 2}, | |
1078 | { "jgnh", OP16(0xc0d4LL), MASK_RIL_0P, INSTR_RIL_0P, 3, 2}, | |
1079 | { "jgnp", OP16(0xc0d4LL), MASK_RIL_0P, INSTR_RIL_0P, 3, 2}, | |
1080 | { "jgle", OP16(0xc0c4LL), MASK_RIL_0P, INSTR_RIL_0P, 3, 2}, | |
1081 | { "jgnl", OP16(0xc0b4LL), MASK_RIL_0P, INSTR_RIL_0P, 3, 2}, | |
1082 | { "jgnm", OP16(0xc0b4LL), MASK_RIL_0P, INSTR_RIL_0P, 3, 2}, | |
1083 | { "jghe", OP16(0xc0a4LL), MASK_RIL_0P, INSTR_RIL_0P, 3, 2}, | |
1084 | { "jgnlh", OP16(0xc094LL), MASK_RIL_0P, INSTR_RIL_0P, 3, 2}, | |
1085 | { "jge", OP16(0xc084LL), MASK_RIL_0P, INSTR_RIL_0P, 3, 2}, | |
1086 | { "jgz", OP16(0xc084LL), MASK_RIL_0P, INSTR_RIL_0P, 3, 2}, | |
1087 | { "jgne", OP16(0xc074LL), MASK_RIL_0P, INSTR_RIL_0P, 3, 2}, | |
1088 | { "jgnz", OP16(0xc074LL), MASK_RIL_0P, INSTR_RIL_0P, 3, 2}, | |
1089 | { "jglh", OP16(0xc064LL), MASK_RIL_0P, INSTR_RIL_0P, 3, 2}, | |
1090 | { "jgnhe", OP16(0xc054LL), MASK_RIL_0P, INSTR_RIL_0P, 3, 2}, | |
1091 | { "jgl", OP16(0xc044LL), MASK_RIL_0P, INSTR_RIL_0P, 3, 2}, | |
1092 | { "jgm", OP16(0xc044LL), MASK_RIL_0P, INSTR_RIL_0P, 3, 2}, | |
1093 | { "jgnle", OP16(0xc034LL), MASK_RIL_0P, INSTR_RIL_0P, 3, 2}, | |
1094 | { "jgh", OP16(0xc024LL), MASK_RIL_0P, INSTR_RIL_0P, 3, 2}, | |
1095 | { "jgp", OP16(0xc024LL), MASK_RIL_0P, INSTR_RIL_0P, 3, 2}, | |
1096 | { "jgo", OP16(0xc014LL), MASK_RIL_0P, INSTR_RIL_0P, 3, 2}, | |
1097 | { "llilf", OP16(0xc00fLL), MASK_RIL_RU, INSTR_RIL_RU, 2, 4}, | |
1098 | { "llihf", OP16(0xc00eLL), MASK_RIL_RU, INSTR_RIL_RU, 2, 4}, | |
1099 | { "oilf", OP16(0xc00dLL), MASK_RIL_RU, INSTR_RIL_RU, 2, 4}, | |
1100 | { "oihf", OP16(0xc00cLL), MASK_RIL_RU, INSTR_RIL_RU, 2, 4}, | |
1101 | { "nilf", OP16(0xc00bLL), MASK_RIL_RU, INSTR_RIL_RU, 2, 4}, | |
1102 | { "nihf", OP16(0xc00aLL), MASK_RIL_RU, INSTR_RIL_RU, 2, 4}, | |
1103 | { "iilf", OP16(0xc009LL), MASK_RIL_RU, INSTR_RIL_RU, 2, 4}, | |
1104 | { "iihf", OP16(0xc008LL), MASK_RIL_RU, INSTR_RIL_RU, 2, 4}, | |
1105 | { "xilf", OP16(0xc007LL), MASK_RIL_RU, INSTR_RIL_RU, 2, 4}, | |
1106 | { "xihf", OP16(0xc006LL), MASK_RIL_RU, INSTR_RIL_RU, 2, 4}, | |
1107 | { "brasl", OP16(0xc005LL), MASK_RIL_RP, INSTR_RIL_RP, 3, 2}, | |
1108 | { "brcl", OP16(0xc004LL), MASK_RIL_UP, INSTR_RIL_UP, 3, 2}, | |
1109 | { "lgfi", OP16(0xc001LL), MASK_RIL_RI, INSTR_RIL_RI, 2, 4}, | |
1110 | { "larl", OP16(0xc000LL), MASK_RIL_RP, INSTR_RIL_RP, 3, 2}, | |
1111 | { "icm", OP8(0xbfLL), MASK_RS_RURD, INSTR_RS_RURD, 3, 0}, | |
1112 | { "stcm", OP8(0xbeLL), MASK_RS_RURD, INSTR_RS_RURD, 3, 0}, | |
1113 | { "clm", OP8(0xbdLL), MASK_RS_RURD, INSTR_RS_RURD, 3, 0}, | |
1114 | { "cds", OP8(0xbbLL), MASK_RS_RRRD, INSTR_RS_RRRD, 3, 0}, | |
1115 | { "cs", OP8(0xbaLL), MASK_RS_RRRD, INSTR_RS_RRRD, 3, 0}, | |
1116 | { "cu42", OP16(0xb9b3LL), MASK_RRF_M0RR, INSTR_RRF_M0RR, 2, 4}, | |
1117 | { "cu41", OP16(0xb9b2LL), MASK_RRF_M0RR, INSTR_RRF_M0RR, 2, 4}, | |
1118 | { "cu24", OP16(0xb9b1LL), MASK_RRF_M0RR, INSTR_RRF_M0RR, 2, 4}, | |
1119 | { "cu14", OP16(0xb9b0LL), MASK_RRF_M0RR, INSTR_RRF_M0RR, 2, 4}, | |
1120 | { "lptea", OP16(0xb9aaLL), MASK_RRF_RURR, INSTR_RRF_RURR, 2, 4}, | |
1121 | { "esea", OP16(0xb99dLL), MASK_RRE_R0, INSTR_RRE_R0, 2, 2}, | |
1122 | { "slbr", OP16(0xb999LL), MASK_RRE_RR, INSTR_RRE_RR, 3, 2}, | |
1123 | { "alcr", OP16(0xb998LL), MASK_RRE_RR, INSTR_RRE_RR, 3, 2}, | |
1124 | { "dlr", OP16(0xb997LL), MASK_RRE_RR, INSTR_RRE_RR, 3, 2}, | |
1125 | { "mlr", OP16(0xb996LL), MASK_RRE_RR, INSTR_RRE_RR, 3, 2}, | |
1126 | { "llhr", OP16(0xb995LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 4}, | |
1127 | { "llcr", OP16(0xb994LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 4}, | |
1128 | { "troo", OP16(0xb993LL), MASK_RRF_M0RR, INSTR_RRF_M0RR, 3, 4}, | |
1129 | { "troo", OP16(0xb993LL), MASK_RRE_RR, INSTR_RRE_RR, 3, 0}, | |
1130 | { "trot", OP16(0xb992LL), MASK_RRF_M0RR, INSTR_RRF_M0RR, 3, 4}, | |
1131 | { "trot", OP16(0xb992LL), MASK_RRE_RR, INSTR_RRE_RR, 3, 0}, | |
1132 | { "trto", OP16(0xb991LL), MASK_RRF_M0RR, INSTR_RRF_M0RR, 3, 4}, | |
1133 | { "trto", OP16(0xb991LL), MASK_RRE_RR, INSTR_RRE_RR, 3, 0}, | |
1134 | { "trtt", OP16(0xb990LL), MASK_RRF_M0RR, INSTR_RRF_M0RR, 3, 4}, | |
1135 | { "trtt", OP16(0xb990LL), MASK_RRE_RR, INSTR_RRE_RR, 3, 0}, | |
1136 | { "idte", OP16(0xb98eLL), MASK_RRF_R0RR, INSTR_RRF_R0RR, 2, 3}, | |
1137 | { "epsw", OP16(0xb98dLL), MASK_RRE_RR, INSTR_RRE_RR, 3, 2}, | |
1138 | { "cspg", OP16(0xb98aLL), MASK_RRE_RR, INSTR_RRE_RR, 2, 3}, | |
1139 | { "slbgr", OP16(0xb989LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1140 | { "alcgr", OP16(0xb988LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1141 | { "dlgr", OP16(0xb987LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1142 | { "mlgr", OP16(0xb986LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1143 | { "llghr", OP16(0xb985LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 4}, | |
1144 | { "llgcr", OP16(0xb984LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 4}, | |
1145 | { "flogr", OP16(0xb983LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 4}, | |
1146 | { "xgr", OP16(0xb982LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1147 | { "ogr", OP16(0xb981LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1148 | { "ngr", OP16(0xb980LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1149 | { "bctgr", OP16(0xb946LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1150 | { "klmd", OP16(0xb93fLL), MASK_RRE_RR, INSTR_RRE_RR, 3, 3}, | |
1151 | { "kimd", OP16(0xb93eLL), MASK_RRE_RR, INSTR_RRE_RR, 3, 3}, | |
1152 | { "clgfr", OP16(0xb931LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1153 | { "cgfr", OP16(0xb930LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1154 | { "kmc", OP16(0xb92fLL), MASK_RRE_RR, INSTR_RRE_RR, 3, 3}, | |
1155 | { "km", OP16(0xb92eLL), MASK_RRE_RR, INSTR_RRE_RR, 3, 3}, | |
1156 | { "lhr", OP16(0xb927LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 4}, | |
1157 | { "lbr", OP16(0xb926LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 4}, | |
1158 | { "sturg", OP16(0xb925LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1159 | { "clgr", OP16(0xb921LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1160 | { "cgr", OP16(0xb920LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1161 | { "lrvr", OP16(0xb91fLL), MASK_RRE_RR, INSTR_RRE_RR, 3, 2}, | |
1162 | { "kmac", OP16(0xb91eLL), MASK_RRE_RR, INSTR_RRE_RR, 3, 3}, | |
1163 | { "dsgfr", OP16(0xb91dLL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1164 | { "msgfr", OP16(0xb91cLL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1165 | { "slgfr", OP16(0xb91bLL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1166 | { "algfr", OP16(0xb91aLL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1167 | { "sgfr", OP16(0xb919LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1168 | { "agfr", OP16(0xb918LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1169 | { "llgtr", OP16(0xb917LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1170 | { "llgfr", OP16(0xb916LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1171 | { "lgfr", OP16(0xb914LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1172 | { "lcgfr", OP16(0xb913LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1173 | { "ltgfr", OP16(0xb912LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1174 | { "lngfr", OP16(0xb911LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1175 | { "lpgfr", OP16(0xb910LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1176 | { "lrvgr", OP16(0xb90fLL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1177 | { "eregg", OP16(0xb90eLL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1178 | { "dsgr", OP16(0xb90dLL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1179 | { "msgr", OP16(0xb90cLL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1180 | { "slgr", OP16(0xb90bLL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1181 | { "algr", OP16(0xb90aLL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1182 | { "sgr", OP16(0xb909LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1183 | { "agr", OP16(0xb908LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1184 | { "lghr", OP16(0xb907LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 4}, | |
1185 | { "lgbr", OP16(0xb906LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 4}, | |
1186 | { "lurag", OP16(0xb905LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1187 | { "lgr", OP16(0xb904LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1188 | { "lcgr", OP16(0xb903LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1189 | { "ltgr", OP16(0xb902LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1190 | { "lngr", OP16(0xb901LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1191 | { "lpgr", OP16(0xb900LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1192 | { "lctl", OP8(0xb7LL), MASK_RS_CCRD, INSTR_RS_CCRD, 3, 0}, | |
1193 | { "stctl", OP8(0xb6LL), MASK_RS_CCRD, INSTR_RS_CCRD, 3, 0}, | |
1194 | { "rrxtr", OP16(0xb3ffLL), MASK_RRF_FFFU, INSTR_RRF_FFFU, 2, 5}, | |
1195 | { "iextr", OP16(0xb3feLL), MASK_RRF_F0FR, INSTR_RRF_F0FR, 2, 5}, | |
1196 | { "qaxtr", OP16(0xb3fdLL), MASK_RRF_FFFU, INSTR_RRF_FFFU, 2, 5}, | |
1197 | { "cextr", OP16(0xb3fcLL), MASK_RRE_FF, INSTR_RRE_FF, 2, 5}, | |
1198 | { "cxstr", OP16(0xb3fbLL), MASK_RRE_FR, INSTR_RRE_FR, 2, 5}, | |
1199 | { "cxutr", OP16(0xb3faLL), MASK_RRE_FR, INSTR_RRE_FR, 2, 5}, | |
1200 | { "cxgtr", OP16(0xb3f9LL), MASK_RRE_FR, INSTR_RRE_FR, 2, 5}, | |
1201 | { "rrdtr", OP16(0xb3f7LL), MASK_RRF_FFFU, INSTR_RRF_FFFU, 2, 5}, | |
1202 | { "iedtr", OP16(0xb3f6LL), MASK_RRF_F0FR, INSTR_RRF_F0FR, 2, 5}, | |
1203 | { "qadtr", OP16(0xb3f5LL), MASK_RRF_FFFU, INSTR_RRF_FFFU, 2, 5}, | |
1204 | { "cedtr", OP16(0xb3f4LL), MASK_RRE_FF, INSTR_RRE_FF, 2, 5}, | |
1205 | { "cdstr", OP16(0xb3f3LL), MASK_RRE_FR, INSTR_RRE_FR, 2, 5}, | |
1206 | { "cdutr", OP16(0xb3f2LL), MASK_RRE_FR, INSTR_RRE_FR, 2, 5}, | |
1207 | { "cdgtr", OP16(0xb3f1LL), MASK_RRE_FR, INSTR_RRE_FR, 2, 5}, | |
1208 | { "esxtr", OP16(0xb3efLL), MASK_RRE_RF, INSTR_RRE_RF, 2, 5}, | |
1209 | { "eextr", OP16(0xb3edLL), MASK_RRE_RF, INSTR_RRE_RF, 2, 5}, | |
1210 | { "cxtr", OP16(0xb3ecLL), MASK_RRE_FF, INSTR_RRE_FF, 2, 5}, | |
1211 | { "csxtr", OP16(0xb3ebLL), MASK_RRE_RF, INSTR_RRE_RF, 2, 5}, | |
1212 | { "cuxtr", OP16(0xb3eaLL), MASK_RRE_RF, INSTR_RRE_RF, 2, 5}, | |
1213 | { "cgxtr", OP16(0xb3e9LL), MASK_RRF_U0RF, INSTR_RRF_U0RF, 2, 5}, | |
1214 | { "kxtr", OP16(0xb3e8LL), MASK_RRE_FF, INSTR_RRE_FF, 2, 5}, | |
1215 | { "esdtr", OP16(0xb3e7LL), MASK_RRE_RF, INSTR_RRE_RF, 2, 5}, | |
1216 | { "eedtr", OP16(0xb3e5LL), MASK_RRE_RF, INSTR_RRE_RF, 2, 5}, | |
1217 | { "cdtr", OP16(0xb3e4LL), MASK_RRE_FF, INSTR_RRE_FF, 2, 5}, | |
1218 | { "csdtr", OP16(0xb3e3LL), MASK_RRE_RF, INSTR_RRE_RF, 2, 5}, | |
1219 | { "cudtr", OP16(0xb3e2LL), MASK_RRE_RF, INSTR_RRE_RF, 2, 5}, | |
1220 | { "cgdtr", OP16(0xb3e1LL), MASK_RRF_U0RF, INSTR_RRF_U0RF, 2, 5}, | |
1221 | { "kdtr", OP16(0xb3e0LL), MASK_RRE_FF, INSTR_RRE_FF, 2, 5}, | |
1222 | { "fixtr", OP16(0xb3dfLL), MASK_RRF_UUFF, INSTR_RRF_UUFF, 2, 5}, | |
1223 | { "ltxtr", OP16(0xb3deLL), MASK_RRE_FF, INSTR_RRE_FF, 2, 5}, | |
1224 | { "ldxtr", OP16(0xb3ddLL), MASK_RRF_UUFF, INSTR_RRF_UUFF, 2, 5}, | |
1225 | { "lxdtr", OP16(0xb3dcLL), MASK_RRF_0UFF, INSTR_RRF_0UFF, 2, 5}, | |
1226 | { "sxtr", OP16(0xb3dbLL), MASK_RRR_F0FF, INSTR_RRR_F0FF, 2, 5}, | |
1227 | { "axtr", OP16(0xb3daLL), MASK_RRR_F0FF, INSTR_RRR_F0FF, 2, 5}, | |
1228 | { "dxtr", OP16(0xb3d9LL), MASK_RRR_F0FF, INSTR_RRR_F0FF, 2, 5}, | |
1229 | { "mxtr", OP16(0xb3d8LL), MASK_RRR_F0FF, INSTR_RRR_F0FF, 2, 5}, | |
1230 | { "fidtr", OP16(0xb3d7LL), MASK_RRF_UUFF, INSTR_RRF_UUFF, 2, 5}, | |
1231 | { "ltdtr", OP16(0xb3d6LL), MASK_RRE_FF, INSTR_RRE_FF, 2, 5}, | |
1232 | { "ledtr", OP16(0xb3d5LL), MASK_RRF_UUFF, INSTR_RRF_UUFF, 2, 5}, | |
1233 | { "ldetr", OP16(0xb3d4LL), MASK_RRF_0UFF, INSTR_RRF_0UFF, 2, 5}, | |
1234 | { "sdtr", OP16(0xb3d3LL), MASK_RRR_F0FF, INSTR_RRR_F0FF, 2, 5}, | |
1235 | { "adtr", OP16(0xb3d2LL), MASK_RRR_F0FF, INSTR_RRR_F0FF, 2, 5}, | |
1236 | { "ddtr", OP16(0xb3d1LL), MASK_RRR_F0FF, INSTR_RRR_F0FF, 2, 5}, | |
1237 | { "mdtr", OP16(0xb3d0LL), MASK_RRR_F0FF, INSTR_RRR_F0FF, 2, 5}, | |
1238 | { "lgdr", OP16(0xb3cdLL), MASK_RRE_RF, INSTR_RRE_RF, 2, 5}, | |
1239 | { "cgxr", OP16(0xb3caLL), MASK_RRF_U0RF, INSTR_RRF_U0RF, 2, 2}, | |
1240 | { "cgdr", OP16(0xb3c9LL), MASK_RRF_U0RF, INSTR_RRF_U0RF, 2, 2}, | |
1241 | { "cger", OP16(0xb3c8LL), MASK_RRF_U0RF, INSTR_RRF_U0RF, 2, 2}, | |
1242 | { "cxgr", OP16(0xb3c6LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1243 | { "cdgr", OP16(0xb3c5LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1244 | { "cegr", OP16(0xb3c4LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1245 | { "ldgr", OP16(0xb3c1LL), MASK_RRE_FR, INSTR_RRE_FR, 2, 5}, | |
1246 | { "cfxr", OP16(0xb3baLL), MASK_RRF_U0RF, INSTR_RRF_U0RF, 2, 2}, | |
1247 | { "cfdr", OP16(0xb3b9LL), MASK_RRF_U0RF, INSTR_RRF_U0RF, 2, 2}, | |
1248 | { "cfer", OP16(0xb3b8LL), MASK_RRF_U0RF, INSTR_RRF_U0RF, 2, 2}, | |
1249 | { "cxfr", OP16(0xb3b6LL), MASK_RRE_RF, INSTR_RRE_RF, 3, 0}, | |
1250 | { "cdfr", OP16(0xb3b5LL), MASK_RRE_RF, INSTR_RRE_RF, 3, 0}, | |
1251 | { "cefr", OP16(0xb3b4LL), MASK_RRE_RF, INSTR_RRE_RF, 3, 0}, | |
1252 | { "cgxbr", OP16(0xb3aaLL), MASK_RRF_U0RF, INSTR_RRF_U0RF, 2, 2}, | |
1253 | { "cgdbr", OP16(0xb3a9LL), MASK_RRF_U0RF, INSTR_RRF_U0RF, 2, 2}, | |
1254 | { "cgebr", OP16(0xb3a8LL), MASK_RRF_U0RF, INSTR_RRF_U0RF, 2, 2}, | |
1255 | { "cxgbr", OP16(0xb3a6LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1256 | { "cdgbr", OP16(0xb3a5LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1257 | { "cegbr", OP16(0xb3a4LL), MASK_RRE_RR, INSTR_RRE_RR, 2, 2}, | |
1258 | { "cfxbr", OP16(0xb39aLL), MASK_RRF_U0RF, INSTR_RRF_U0RF, 3, 0}, | |
1259 | { "cfdbr", OP16(0xb399LL), MASK_RRF_U0RF, INSTR_RRF_U0RF, 3, 0}, | |
1260 | { "cfebr", OP16(0xb398LL), MASK_RRF_U0RF, INSTR_RRF_U0RF, 3, 0}, | |
1261 | { "cxfbr", OP16(0xb396LL), MASK_RRE_RF, INSTR_RRE_RF, 3, 0}, | |
1262 | { "cdfbr", OP16(0xb395LL), MASK_RRE_RF, INSTR_RRE_RF, 3, 0}, | |
1263 | { "cefbr", OP16(0xb394LL), MASK_RRE_RF, INSTR_RRE_RF, 3, 0}, | |
1264 | { "efpc", OP16(0xb38cLL), MASK_RRE_RR_OPT, INSTR_RRE_RR_OPT, 3, 0}, | |
1265 | { "sfasr", OP16(0xb385LL), MASK_RRE_R0, INSTR_RRE_R0, 2, 5}, | |
1266 | { "sfpc", OP16(0xb384LL), MASK_RRE_RR_OPT, INSTR_RRE_RR_OPT, 3, 0}, | |
1267 | { "fidr", OP16(0xb37fLL), MASK_RRF_U0FF, INSTR_RRF_U0FF, 3, 0}, | |
1268 | { "fier", OP16(0xb377LL), MASK_RRF_U0FF, INSTR_RRF_U0FF, 3, 0}, | |
1269 | { "lzxr", OP16(0xb376LL), MASK_RRE_R0, INSTR_RRE_R0, 3, 0}, | |
1270 | { "lzdr", OP16(0xb375LL), MASK_RRE_R0, INSTR_RRE_R0, 3, 0}, | |
1271 | { "lzer", OP16(0xb374LL), MASK_RRE_R0, INSTR_RRE_R0, 3, 0}, | |
1272 | { "lcdfr", OP16(0xb373LL), MASK_RRE_FF, INSTR_RRE_FF, 2, 5}, | |
1273 | { "cpsdr", OP16(0xb372LL), MASK_RRF_F0FF2, INSTR_RRF_F0FF2, 2, 5}, | |
1274 | { "lndfr", OP16(0xb371LL), MASK_RRE_FF, INSTR_RRE_FF, 2, 5}, | |
1275 | { "lpdfr", OP16(0xb370LL), MASK_RRE_FF, INSTR_RRE_FF, 2, 5}, | |
1276 | { "cxr", OP16(0xb369LL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1277 | { "fixr", OP16(0xb367LL), MASK_RRF_U0FF, INSTR_RRF_U0FF, 3, 0}, | |
1278 | { "lexr", OP16(0xb366LL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1279 | { "lxr", OP16(0xb365LL), MASK_RRE_RR, INSTR_RRE_RR, 3, 0}, | |
1280 | { "lcxr", OP16(0xb363LL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1281 | { "ltxr", OP16(0xb362LL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1282 | { "lnxr", OP16(0xb361LL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1283 | { "lpxr", OP16(0xb360LL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1284 | { "fidbr", OP16(0xb35fLL), MASK_RRF_U0FF, INSTR_RRF_U0FF, 3, 0}, | |
1285 | { "didbr", OP16(0xb35bLL), MASK_RRF_FUFF, INSTR_RRF_FUFF, 3, 0}, | |
1286 | { "thdr", OP16(0xb359LL), MASK_RRE_RR, INSTR_RRE_RR, 3, 0}, | |
1287 | { "thder", OP16(0xb358LL), MASK_RRE_RR, INSTR_RRE_RR, 3, 0}, | |
1288 | { "fiebr", OP16(0xb357LL), MASK_RRF_U0FF, INSTR_RRF_U0FF, 3, 0}, | |
1289 | { "diebr", OP16(0xb353LL), MASK_RRF_FUFF, INSTR_RRF_FUFF, 3, 0}, | |
1290 | { "tbdr", OP16(0xb351LL), MASK_RRF_U0FF, INSTR_RRF_U0FF, 3, 0}, | |
1291 | { "tbedr", OP16(0xb350LL), MASK_RRF_U0FF, INSTR_RRF_U0FF, 3, 0}, | |
1292 | { "dxbr", OP16(0xb34dLL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1293 | { "mxbr", OP16(0xb34cLL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1294 | { "sxbr", OP16(0xb34bLL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1295 | { "axbr", OP16(0xb34aLL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1296 | { "cxbr", OP16(0xb349LL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1297 | { "kxbr", OP16(0xb348LL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1298 | { "fixbr", OP16(0xb347LL), MASK_RRF_U0FF, INSTR_RRF_U0FF, 3, 0}, | |
1299 | { "lexbr", OP16(0xb346LL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1300 | { "ldxbr", OP16(0xb345LL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1301 | { "ledbr", OP16(0xb344LL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1302 | { "lcxbr", OP16(0xb343LL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1303 | { "ltxbr", OP16(0xb342LL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1304 | { "lnxbr", OP16(0xb341LL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1305 | { "lpxbr", OP16(0xb340LL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1306 | { "msdr", OP16(0xb33fLL), MASK_RRF_F0FF, INSTR_RRF_F0FF, 3, 3}, | |
1307 | { "madr", OP16(0xb33eLL), MASK_RRF_F0FF, INSTR_RRF_F0FF, 3, 3}, | |
1308 | { "myhr", OP16(0xb33dLL), MASK_RRF_F0FF, INSTR_RRF_F0FF, 2, 4}, | |
1309 | { "mayhr", OP16(0xb33cLL), MASK_RRF_F0FF, INSTR_RRF_F0FF, 2, 4}, | |
1310 | { "myr", OP16(0xb33bLL), MASK_RRF_F0FF, INSTR_RRF_F0FF, 2, 4}, | |
1311 | { "mayr", OP16(0xb33aLL), MASK_RRF_F0FF, INSTR_RRF_F0FF, 2, 4}, | |
1312 | { "mylr", OP16(0xb339LL), MASK_RRF_F0FF, INSTR_RRF_F0FF, 2, 4}, | |
1313 | { "maylr", OP16(0xb338LL), MASK_RRF_F0FF, INSTR_RRF_F0FF, 2, 4}, | |
1314 | { "meer", OP16(0xb337LL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1315 | { "sqxr", OP16(0xb336LL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1316 | { "mser", OP16(0xb32fLL), MASK_RRF_F0FF, INSTR_RRF_F0FF, 3, 3}, | |
1317 | { "maer", OP16(0xb32eLL), MASK_RRF_F0FF, INSTR_RRF_F0FF, 3, 3}, | |
1318 | { "lxer", OP16(0xb326LL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1319 | { "lxdr", OP16(0xb325LL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1320 | { "lder", OP16(0xb324LL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1321 | { "msdbr", OP16(0xb31fLL), MASK_RRF_F0FF, INSTR_RRF_F0FF, 3, 0}, | |
1322 | { "madbr", OP16(0xb31eLL), MASK_RRF_F0FF, INSTR_RRF_F0FF, 3, 0}, | |
1323 | { "ddbr", OP16(0xb31dLL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1324 | { "mdbr", OP16(0xb31cLL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1325 | { "sdbr", OP16(0xb31bLL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1326 | { "adbr", OP16(0xb31aLL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1327 | { "cdbr", OP16(0xb319LL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1328 | { "kdbr", OP16(0xb318LL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1329 | { "meebr", OP16(0xb317LL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1330 | { "sqxbr", OP16(0xb316LL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1331 | { "sqdbr", OP16(0xb315LL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1332 | { "sqebr", OP16(0xb314LL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1333 | { "lcdbr", OP16(0xb313LL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1334 | { "ltdbr", OP16(0xb312LL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1335 | { "lndbr", OP16(0xb311LL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1336 | { "lpdbr", OP16(0xb310LL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1337 | { "msebr", OP16(0xb30fLL), MASK_RRF_F0FF, INSTR_RRF_F0FF, 3, 0}, | |
1338 | { "maebr", OP16(0xb30eLL), MASK_RRF_F0FF, INSTR_RRF_F0FF, 3, 0}, | |
1339 | { "debr", OP16(0xb30dLL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1340 | { "mdebr", OP16(0xb30cLL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1341 | { "sebr", OP16(0xb30bLL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1342 | { "aebr", OP16(0xb30aLL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1343 | { "cebr", OP16(0xb309LL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1344 | { "kebr", OP16(0xb308LL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1345 | { "mxdbr", OP16(0xb307LL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1346 | { "lxebr", OP16(0xb306LL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1347 | { "lxdbr", OP16(0xb305LL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1348 | { "ldebr", OP16(0xb304LL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1349 | { "lcebr", OP16(0xb303LL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1350 | { "ltebr", OP16(0xb302LL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1351 | { "lnebr", OP16(0xb301LL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1352 | { "lpebr", OP16(0xb300LL), MASK_RRE_FF, INSTR_RRE_FF, 3, 0}, | |
1353 | { "trap4", OP16(0xb2ffLL), MASK_S_RD, INSTR_S_RD, 3, 0}, | |
1354 | { "lfas", OP16(0xb2bdLL), MASK_S_RD, INSTR_S_RD, 2, 5}, | |
1355 | { "srnmt", OP16(0xb2b9LL), MASK_S_RD, INSTR_S_RD, 2, 5}, | |
1356 | { "lpswe", OP16(0xb2b2LL), MASK_S_RD, INSTR_S_RD, 2, 2}, | |
1357 | { "stfl", OP16(0xb2b1LL), MASK_S_RD, INSTR_S_RD, 3, 2}, | |
1358 | { "stfle", OP16(0xb2b0LL), MASK_S_RD, INSTR_S_RD, 2, 4}, | |
1359 | { "cu12", OP16(0xb2a7LL), MASK_RRF_M0RR, INSTR_RRF_M0RR, 2, 4}, | |
1360 | { "cutfu", OP16(0xb2a7LL), MASK_RRF_M0RR, INSTR_RRF_M0RR, 2, 4}, | |
1361 | { "cutfu", OP16(0xb2a7LL), MASK_RRE_RR, INSTR_RRE_RR, 3, 0}, | |
1362 | { "cu21", OP16(0xb2a6LL), MASK_RRF_M0RR, INSTR_RRF_M0RR, 2, 4}, | |
1363 | { "cuutf", OP16(0xb2a6LL), MASK_RRF_M0RR, INSTR_RRF_M0RR, 2, 4}, | |
1364 | { "cuutf", OP16(0xb2a6LL), MASK_RRE_RR, INSTR_RRE_RR, 3, 0}, | |
1365 | { "tre", OP16(0xb2a5LL), MASK_RRE_RR, INSTR_RRE_RR, 3, 0}, | |
1366 | { "lfpc", OP16(0xb29dLL), MASK_S_RD, INSTR_S_RD, 3, 0}, | |
1367 | { "stfpc", OP16(0xb29cLL), MASK_S_RD, INSTR_S_RD, 3, 0}, | |
1368 | { "srnm", OP16(0xb299LL), MASK_S_RD, INSTR_S_RD, 3, 0}, | |
1369 | { "stsi", OP16(0xb27dLL), MASK_S_RD, INSTR_S_RD, 3, 0}, | |
1370 | { "stckf", OP16(0xb27cLL), MASK_S_RD, INSTR_S_RD, 2, 4}, | |
1371 | { "sacf", OP16(0xb279LL), MASK_S_RD, INSTR_S_RD, 3, 0}, | |
1372 | { "stcke", OP16(0xb278LL), MASK_S_RD, INSTR_S_RD, 3, 0}, | |
1373 | { "rp", OP16(0xb277LL), MASK_S_RD, INSTR_S_RD, 3, 0}, | |
1374 | { "xsch", OP16(0xb276LL), MASK_S_00, INSTR_S_00, 3, 0}, | |
1375 | { "siga", OP16(0xb274LL), MASK_S_RD, INSTR_S_RD, 3, 0}, | |
1376 | { "cmpsc", OP16(0xb263LL), MASK_RRE_RR, INSTR_RRE_RR, 3, 0}, | |
1377 | { "cmpsc", OP16(0xb263LL), MASK_RRE_RR, INSTR_RRE_RR, 3, 0}, | |
1378 | { "srst", OP16(0xb25eLL), MASK_RRE_RR, INSTR_RRE_RR, 3, 0}, | |
1379 | { "clst", OP16(0xb25dLL), MASK_RRE_RR, INSTR_RRE_RR, 3, 0}, | |
1380 | { "bsa", OP16(0xb25aLL), MASK_RRE_RR, INSTR_RRE_RR, 3, 0}, | |
1381 | { "bsg", OP16(0xb258LL), MASK_RRE_RR, INSTR_RRE_RR, 3, 0}, | |
1382 | { "cuse", OP16(0xb257LL), MASK_RRE_RR, INSTR_RRE_RR, 3, 0}, | |
1383 | { "mvst", OP16(0xb255LL), MASK_RRE_RR, INSTR_RRE_RR, 3, 0}, | |
1384 | { "mvpg", OP16(0xb254LL), MASK_RRE_RR, INSTR_RRE_RR, 3, 0}, | |
1385 | { "msr", OP16(0xb252LL), MASK_RRE_RR, INSTR_RRE_RR, 3, 0}, | |
1386 | { "csp", OP16(0xb250LL), MASK_RRE_RR, INSTR_RRE_RR, 3, 0}, | |
1387 | { "ear", OP16(0xb24fLL), MASK_RRE_RA, INSTR_RRE_RA, 3, 0}, | |
1388 | { "sar", OP16(0xb24eLL), MASK_RRE_AR, INSTR_RRE_AR, 3, 0}, | |
1389 | { "cpya", OP16(0xb24dLL), MASK_RRE_AA, INSTR_RRE_AA, 3, 0}, | |
1390 | { "tar", OP16(0xb24cLL), MASK_RRE_AR, INSTR_RRE_AR, 3, 0}, | |
1391 | { "lura", OP16(0xb24bLL), MASK_RRE_RR, INSTR_RRE_RR, 3, 0}, | |
1392 | { "esta", OP16(0xb24aLL), MASK_RRE_RR, INSTR_RRE_RR, 3, 0}, | |
1393 | { "ereg", OP16(0xb249LL), MASK_RRE_RR, INSTR_RRE_RR, 3, 0}, | |
1394 | { "palb", OP16(0xb248LL), MASK_RRE_00, INSTR_RRE_00, 3, 0}, | |
1395 | { "msta", OP16(0xb247LL), MASK_RRE_R0, INSTR_RRE_R0, 3, 0}, | |
1396 | { "stura", OP16(0xb246LL), MASK_RRE_RR, INSTR_RRE_RR, 3, 0}, | |
1397 | { "sqer", OP16(0xb245LL), MASK_RRE_F0, INSTR_RRE_F0, 3, 0}, | |
1398 | { "sqdr", OP16(0xb244LL), MASK_RRE_F0, INSTR_RRE_F0, 3, 0}, | |
1399 | { "cksm", OP16(0xb241LL), MASK_RRE_RR, INSTR_RRE_RR, 3, 0}, | |
1400 | { "bakr", OP16(0xb240LL), MASK_RRE_RR, INSTR_RRE_RR, 3, 0}, | |
1401 | { "schm", OP16(0xb23cLL), MASK_S_00, INSTR_S_00, 3, 0}, | |
1402 | { "rchp", OP16(0xb23bLL), MASK_S_00, INSTR_S_00, 3, 0}, | |
1403 | { "stcps", OP16(0xb23aLL), MASK_S_RD, INSTR_S_RD, 3, 0}, | |
1404 | { "stcrw", OP16(0xb239LL), MASK_S_RD, INSTR_S_RD, 3, 0}, | |
1405 | { "rsch", OP16(0xb238LL), MASK_S_00, INSTR_S_00, 3, 0}, | |
1406 | { "sal", OP16(0xb237LL), MASK_S_00, INSTR_S_00, 3, 0}, | |
1407 | { "tpi", OP16(0xb236LL), MASK_S_RD, INSTR_S_RD, 3, 0}, | |
1408 | { "tsch", OP16(0xb235LL), MASK_S_RD, INSTR_S_RD, 3, 0}, | |
1409 | { "stsch", OP16(0xb234LL), MASK_S_RD, INSTR_S_RD, 3, 0}, | |
1410 | { "ssch", OP16(0xb233LL), MASK_S_RD, INSTR_S_RD, 3, 0}, | |
1411 | { "msch", OP16(0xb232LL), MASK_S_RD, INSTR_S_RD, 3, 0}, | |
1412 | { "hsch", OP16(0xb231LL), MASK_S_00, INSTR_S_00, 3, 0}, | |
1413 | { "csch", OP16(0xb230LL), MASK_S_00, INSTR_S_00, 3, 0}, | |
1414 | { "pgout", OP16(0xb22fLL), MASK_RRE_RR, INSTR_RRE_RR, 3, 0}, | |
1415 | { "pgin", OP16(0xb22eLL), MASK_RRE_RR, INSTR_RRE_RR, 3, 0}, | |
1416 | { "dxr", OP16(0xb22dLL), MASK_RRE_F0, INSTR_RRE_F0, 3, 0}, | |
1417 | { "tb", OP16(0xb22cLL), MASK_RRE_0R, INSTR_RRE_0R, 3, 0}, | |
1418 | { "sske", OP16(0xb22bLL), MASK_RRF_M0RR, INSTR_RRF_M0RR, 2, 4}, | |
1419 | { "sske", OP16(0xb22bLL), MASK_RRE_RR, INSTR_RRE_RR, 3, 0}, | |
1420 | { "rrbe", OP16(0xb22aLL), MASK_RRE_RR, INSTR_RRE_RR, 3, 0}, | |
1421 | { "iske", OP16(0xb229LL), MASK_RRE_RR, INSTR_RRE_RR, 3, 0}, | |
1422 | { "pt", OP16(0xb228LL), MASK_RRE_RR, INSTR_RRE_RR, 3, 0}, | |
1423 | { "esar", OP16(0xb227LL), MASK_RRE_R0, INSTR_RRE_R0, 3, 0}, | |
1424 | { "epar", OP16(0xb226LL), MASK_RRE_R0, INSTR_RRE_R0, 3, 0}, | |
1425 | { "ssar", OP16(0xb225LL), MASK_RRE_R0, INSTR_RRE_R0, 3, 0}, | |
1426 | { "iac", OP16(0xb224LL), MASK_RRE_R0, INSTR_RRE_R0, 3, 0}, | |
1427 | { "ivsk", OP16(0xb223LL), MASK_RRE_RR, INSTR_RRE_RR, 3, 0}, | |
1428 | { "ipm", OP16(0xb222LL), MASK_RRE_R0, INSTR_RRE_R0, 3, 0}, | |
1429 | { "ipte", OP16(0xb221LL), MASK_RRE_RR, INSTR_RRE_RR, 3, 0}, | |
1430 | { "cfc", OP16(0xb21aLL), MASK_S_RD, INSTR_S_RD, 3, 0}, | |
1431 | { "sac", OP16(0xb219LL), MASK_S_RD, INSTR_S_RD, 3, 0}, | |
1432 | { "pc", OP16(0xb218LL), MASK_S_RD, INSTR_S_RD, 3, 0}, | |
1433 | { "sie", OP16(0xb214LL), MASK_S_RD, INSTR_S_RD, 3, 0}, | |
1434 | { "stap", OP16(0xb212LL), MASK_S_RD, INSTR_S_RD, 3, 0}, | |
1435 | { "stpx", OP16(0xb211LL), MASK_S_RD, INSTR_S_RD, 3, 0}, | |
1436 | { "spx", OP16(0xb210LL), MASK_S_RD, INSTR_S_RD, 3, 0}, | |
1437 | { "ptlb", OP16(0xb20dLL), MASK_S_00, INSTR_S_00, 3, 0}, | |
1438 | { "ipk", OP16(0xb20bLL), MASK_S_00, INSTR_S_00, 3, 0}, | |
1439 | { "spka", OP16(0xb20aLL), MASK_S_RD, INSTR_S_RD, 3, 0}, | |
1440 | { "stpt", OP16(0xb209LL), MASK_S_RD, INSTR_S_RD, 3, 0}, | |
1441 | { "spt", OP16(0xb208LL), MASK_S_RD, INSTR_S_RD, 3, 0}, | |
1442 | { "stckc", OP16(0xb207LL), MASK_S_RD, INSTR_S_RD, 3, 0}, | |
1443 | { "sckc", OP16(0xb206LL), MASK_S_RD, INSTR_S_RD, 3, 0}, | |
1444 | { "stck", OP16(0xb205LL), MASK_S_RD, INSTR_S_RD, 3, 0}, | |
1445 | { "sck", OP16(0xb204LL), MASK_S_RD, INSTR_S_RD, 3, 0}, | |
1446 | { "stidp", OP16(0xb202LL), MASK_S_RD, INSTR_S_RD, 3, 0}, | |
1447 | { "lra", OP8(0xb1LL), MASK_RX_RRRD, INSTR_RX_RRRD, 3, 0}, | |
1448 | { "mc", OP8(0xafLL), MASK_SI_URD, INSTR_SI_URD, 3, 0}, | |
1449 | { "sigp", OP8(0xaeLL), MASK_RS_RRRD, INSTR_RS_RRRD, 3, 0}, | |
1450 | { "stosm", OP8(0xadLL), MASK_SI_URD, INSTR_SI_URD, 3, 0}, | |
1451 | { "stnsm", OP8(0xacLL), MASK_SI_URD, INSTR_SI_URD, 3, 0}, | |
1452 | { "clcle", OP8(0xa9LL), MASK_RS_RRRD, INSTR_RS_RRRD, 3, 0}, | |
1453 | { "mvcle", OP8(0xa8LL), MASK_RS_RRRD, INSTR_RS_RRRD, 3, 0}, | |
1454 | { "j", OP16(0xa7f4LL), MASK_RI_0P, INSTR_RI_0P, 3, 0}, | |
1455 | { "jno", OP16(0xa7e4LL), MASK_RI_0P, INSTR_RI_0P, 3, 0}, | |
1456 | { "jnh", OP16(0xa7d4LL), MASK_RI_0P, INSTR_RI_0P, 3, 0}, | |
1457 | { "jnp", OP16(0xa7d4LL), MASK_RI_0P, INSTR_RI_0P, 3, 0}, | |
1458 | { "jle", OP16(0xa7c4LL), MASK_RI_0P, INSTR_RI_0P, 3, 0}, | |
1459 | { "jnl", OP16(0xa7b4LL), MASK_RI_0P, INSTR_RI_0P, 3, 0}, | |
1460 | { "jnm", OP16(0xa7b4LL), MASK_RI_0P, INSTR_RI_0P, 3, 0}, | |
1461 | { "jhe", OP16(0xa7a4LL), MASK_RI_0P, INSTR_RI_0P, 3, 0}, | |
1462 | { "jnlh", OP16(0xa794LL), MASK_RI_0P, INSTR_RI_0P, 3, 0}, | |
1463 | { "je", OP16(0xa784LL), MASK_RI_0P, INSTR_RI_0P, 3, 0}, | |
1464 | { "jz", OP16(0xa784LL), MASK_RI_0P, INSTR_RI_0P, 3, 0}, | |
1465 | { "jne", OP16(0xa774LL), MASK_RI_0P, INSTR_RI_0P, 3, 0}, | |
1466 | { "jnz", OP16(0xa774LL), MASK_RI_0P, INSTR_RI_0P, 3, 0}, | |
1467 | { "jlh", OP16(0xa764LL), MASK_RI_0P, INSTR_RI_0P, 3, 0}, | |
1468 | { "jnhe", OP16(0xa754LL), MASK_RI_0P, INSTR_RI_0P, 3, 0}, | |
1469 | { "jl", OP16(0xa744LL), MASK_RI_0P, INSTR_RI_0P, 3, 0}, | |
1470 | { "jm", OP16(0xa744LL), MASK_RI_0P, INSTR_RI_0P, 3, 0}, | |
1471 | { "jnle", OP16(0xa734LL), MASK_RI_0P, INSTR_RI_0P, 3, 0}, | |
1472 | { "jh", OP16(0xa724LL), MASK_RI_0P, INSTR_RI_0P, 3, 0}, | |
1473 | { "jp", OP16(0xa724LL), MASK_RI_0P, INSTR_RI_0P, 3, 0}, | |
1474 | { "jo", OP16(0xa714LL), MASK_RI_0P, INSTR_RI_0P, 3, 0}, | |
1475 | { "cghi", OP16(0xa70fLL), MASK_RI_RI, INSTR_RI_RI, 2, 2}, | |
1476 | { "chi", OP16(0xa70eLL), MASK_RI_RI, INSTR_RI_RI, 3, 0}, | |
1477 | { "mghi", OP16(0xa70dLL), MASK_RI_RI, INSTR_RI_RI, 2, 2}, | |
1478 | { "mhi", OP16(0xa70cLL), MASK_RI_RI, INSTR_RI_RI, 3, 0}, | |
1479 | { "aghi", OP16(0xa70bLL), MASK_RI_RI, INSTR_RI_RI, 2, 2}, | |
1480 | { "ahi", OP16(0xa70aLL), MASK_RI_RI, INSTR_RI_RI, 3, 0}, | |
1481 | { "lghi", OP16(0xa709LL), MASK_RI_RI, INSTR_RI_RI, 2, 2}, | |
1482 | { "lhi", OP16(0xa708LL), MASK_RI_RI, INSTR_RI_RI, 3, 0}, | |
1483 | { "brctg", OP16(0xa707LL), MASK_RI_RP, INSTR_RI_RP, 2, 2}, | |
1484 | { "brct", OP16(0xa706LL), MASK_RI_RP, INSTR_RI_RP, 3, 0}, | |
1485 | { "bras", OP16(0xa705LL), MASK_RI_RP, INSTR_RI_RP, 3, 0}, | |
1486 | { "brc", OP16(0xa704LL), MASK_RI_UP, INSTR_RI_UP, 3, 0}, | |
1487 | { "tmhl", OP16(0xa703LL), MASK_RI_RU, INSTR_RI_RU, 2, 2}, | |
1488 | { "tmhh", OP16(0xa702LL), MASK_RI_RU, INSTR_RI_RU, 2, 2}, | |
1489 | { "tml", OP16(0xa701LL), MASK_RI_RU, INSTR_RI_RU, 3, 0}, | |
1490 | { "tmll", OP16(0xa701LL), MASK_RI_RU, INSTR_RI_RU, 3, 0}, | |
1491 | { "tmh", OP16(0xa700LL), MASK_RI_RU, INSTR_RI_RU, 3, 0}, | |
1492 | { "tmlh", OP16(0xa700LL), MASK_RI_RU, INSTR_RI_RU, 3, 0}, | |
1493 | { "llill", OP16(0xa50fLL), MASK_RI_RU, INSTR_RI_RU, 2, 2}, | |
1494 | { "llilh", OP16(0xa50eLL), MASK_RI_RU, INSTR_RI_RU, 2, 2}, | |
1495 | { "llihl", OP16(0xa50dLL), MASK_RI_RU, INSTR_RI_RU, 2, 2}, | |
1496 | { "llihh", OP16(0xa50cLL), MASK_RI_RU, INSTR_RI_RU, 2, 2}, | |
1497 | { "oill", OP16(0xa50bLL), MASK_RI_RU, INSTR_RI_RU, 2, 2}, | |
1498 | { "oilh", OP16(0xa50aLL), MASK_RI_RU, INSTR_RI_RU, 2, 2}, | |
1499 | { "oihl", OP16(0xa509LL), MASK_RI_RU, INSTR_RI_RU, 2, 2}, | |
1500 | { "oihh", OP16(0xa508LL), MASK_RI_RU, INSTR_RI_RU, 2, 2}, | |
1501 | { "nill", OP16(0xa507LL), MASK_RI_RU, INSTR_RI_RU, 2, 2}, | |
1502 | { "nilh", OP16(0xa506LL), MASK_RI_RU, INSTR_RI_RU, 2, 2}, | |
1503 | { "nihl", OP16(0xa505LL), MASK_RI_RU, INSTR_RI_RU, 2, 2}, | |
1504 | { "nihh", OP16(0xa504LL), MASK_RI_RU, INSTR_RI_RU, 2, 2}, | |
1505 | { "iill", OP16(0xa503LL), MASK_RI_RU, INSTR_RI_RU, 2, 2}, | |
1506 | { "iilh", OP16(0xa502LL), MASK_RI_RU, INSTR_RI_RU, 2, 2}, | |
1507 | { "iihl", OP16(0xa501LL), MASK_RI_RU, INSTR_RI_RU, 2, 2}, | |
1508 | { "iihh", OP16(0xa500LL), MASK_RI_RU, INSTR_RI_RU, 2, 2}, | |
1509 | { "stam", OP8(0x9bLL), MASK_RS_AARD, INSTR_RS_AARD, 3, 0}, | |
1510 | { "lam", OP8(0x9aLL), MASK_RS_AARD, INSTR_RS_AARD, 3, 0}, | |
1511 | { "trace", OP8(0x99LL), MASK_RS_RRRD, INSTR_RS_RRRD, 3, 0}, | |
1512 | { "lm", OP8(0x98LL), MASK_RS_RRRD, INSTR_RS_RRRD, 3, 0}, | |
1513 | { "xi", OP8(0x97LL), MASK_SI_URD, INSTR_SI_URD, 3, 0}, | |
1514 | { "oi", OP8(0x96LL), MASK_SI_URD, INSTR_SI_URD, 3, 0}, | |
1515 | { "cli", OP8(0x95LL), MASK_SI_URD, INSTR_SI_URD, 3, 0}, | |
1516 | { "ni", OP8(0x94LL), MASK_SI_URD, INSTR_SI_URD, 3, 0}, | |
1517 | { "ts", OP8(0x93LL), MASK_S_RD, INSTR_S_RD, 3, 0}, | |
1518 | { "mvi", OP8(0x92LL), MASK_SI_URD, INSTR_SI_URD, 3, 0}, | |
1519 | { "tm", OP8(0x91LL), MASK_SI_URD, INSTR_SI_URD, 3, 0}, | |
1520 | { "stm", OP8(0x90LL), MASK_RS_RRRD, INSTR_RS_RRRD, 3, 0}, | |
1521 | { "slda", OP8(0x8fLL), MASK_RS_R0RD, INSTR_RS_R0RD, 3, 0}, | |
1522 | { "srda", OP8(0x8eLL), MASK_RS_R0RD, INSTR_RS_R0RD, 3, 0}, | |
1523 | { "sldl", OP8(0x8dLL), MASK_RS_R0RD, INSTR_RS_R0RD, 3, 0}, | |
1524 | { "srdl", OP8(0x8cLL), MASK_RS_R0RD, INSTR_RS_R0RD, 3, 0}, | |
1525 | { "sla", OP8(0x8bLL), MASK_RS_R0RD, INSTR_RS_R0RD, 3, 0}, | |
1526 | { "sra", OP8(0x8aLL), MASK_RS_R0RD, INSTR_RS_R0RD, 3, 0}, | |
1527 | { "sll", OP8(0x89LL), MASK_RS_R0RD, INSTR_RS_R0RD, 3, 0}, | |
1528 | { "srl", OP8(0x88LL), MASK_RS_R0RD, INSTR_RS_R0RD, 3, 0}, | |
1529 | { "bxle", OP8(0x87LL), MASK_RS_RRRD, INSTR_RS_RRRD, 3, 0}, | |
1530 | { "bxh", OP8(0x86LL), MASK_RS_RRRD, INSTR_RS_RRRD, 3, 0}, | |
1531 | { "brxle", OP8(0x85LL), MASK_RSI_RRP, INSTR_RSI_RRP, 3, 0}, | |
1532 | { "brxh", OP8(0x84LL), MASK_RSI_RRP, INSTR_RSI_RRP, 3, 0}, | |
1533 | { "diag", OP8(0x83LL), MASK_RS_RRRD, INSTR_RS_RRRD, 3, 0}, | |
1534 | { "lpsw", OP8(0x82LL), MASK_S_RD, INSTR_S_RD, 3, 0}, | |
1535 | { "ssm", OP8(0x80LL), MASK_S_RD, INSTR_S_RD, 3, 0}, | |
1536 | { "su", OP8(0x7fLL), MASK_RX_FRRD, INSTR_RX_FRRD, 3, 0}, | |
1537 | { "au", OP8(0x7eLL), MASK_RX_FRRD, INSTR_RX_FRRD, 3, 0}, | |
1538 | { "de", OP8(0x7dLL), MASK_RX_FRRD, INSTR_RX_FRRD, 3, 0}, | |
1539 | { "me", OP8(0x7cLL), MASK_RX_FRRD, INSTR_RX_FRRD, 3, 0}, | |
1540 | { "mde", OP8(0x7cLL), MASK_RX_FRRD, INSTR_RX_FRRD, 3, 0}, | |
1541 | { "se", OP8(0x7bLL), MASK_RX_FRRD, INSTR_RX_FRRD, 3, 0}, | |
1542 | { "ae", OP8(0x7aLL), MASK_RX_FRRD, INSTR_RX_FRRD, 3, 0}, | |
1543 | { "ce", OP8(0x79LL), MASK_RX_FRRD, INSTR_RX_FRRD, 3, 0}, | |
1544 | { "le", OP8(0x78LL), MASK_RX_FRRD, INSTR_RX_FRRD, 3, 0}, | |
1545 | { "ms", OP8(0x71LL), MASK_RX_RRRD, INSTR_RX_RRRD, 3, 0}, | |
1546 | { "ste", OP8(0x70LL), MASK_RX_FRRD, INSTR_RX_FRRD, 3, 0}, | |
1547 | { "sw", OP8(0x6fLL), MASK_RX_FRRD, INSTR_RX_FRRD, 3, 0}, | |
1548 | { "aw", OP8(0x6eLL), MASK_RX_FRRD, INSTR_RX_FRRD, 3, 0}, | |
1549 | { "dd", OP8(0x6dLL), MASK_RX_FRRD, INSTR_RX_FRRD, 3, 0}, | |
1550 | { "md", OP8(0x6cLL), MASK_RX_FRRD, INSTR_RX_FRRD, 3, 0}, | |
1551 | { "sd", OP8(0x6bLL), MASK_RX_FRRD, INSTR_RX_FRRD, 3, 0}, | |
1552 | { "ad", OP8(0x6aLL), MASK_RX_FRRD, INSTR_RX_FRRD, 3, 0}, | |
1553 | { "cd", OP8(0x69LL), MASK_RX_FRRD, INSTR_RX_FRRD, 3, 0}, | |
1554 | { "ld", OP8(0x68LL), MASK_RX_FRRD, INSTR_RX_FRRD, 3, 0}, | |
1555 | { "mxd", OP8(0x67LL), MASK_RX_FRRD, INSTR_RX_FRRD, 3, 0}, | |
1556 | { "std", OP8(0x60LL), MASK_RX_FRRD, INSTR_RX_FRRD, 3, 0}, | |
1557 | { "sl", OP8(0x5fLL), MASK_RX_RRRD, INSTR_RX_RRRD, 3, 0}, | |
1558 | { "al", OP8(0x5eLL), MASK_RX_RRRD, INSTR_RX_RRRD, 3, 0}, | |
1559 | { "d", OP8(0x5dLL), MASK_RX_RRRD, INSTR_RX_RRRD, 3, 0}, | |
1560 | { "m", OP8(0x5cLL), MASK_RX_RRRD, INSTR_RX_RRRD, 3, 0}, | |
1561 | { "s", OP8(0x5bLL), MASK_RX_RRRD, INSTR_RX_RRRD, 3, 0}, | |
1562 | { "a", OP8(0x5aLL), MASK_RX_RRRD, INSTR_RX_RRRD, 3, 0}, | |
1563 | { "c", OP8(0x59LL), MASK_RX_RRRD, INSTR_RX_RRRD, 3, 0}, | |
1564 | { "l", OP8(0x58LL), MASK_RX_RRRD, INSTR_RX_RRRD, 3, 0}, | |
1565 | { "x", OP8(0x57LL), MASK_RX_RRRD, INSTR_RX_RRRD, 3, 0}, | |
1566 | { "o", OP8(0x56LL), MASK_RX_RRRD, INSTR_RX_RRRD, 3, 0}, | |
1567 | { "cl", OP8(0x55LL), MASK_RX_RRRD, INSTR_RX_RRRD, 3, 0}, | |
1568 | { "n", OP8(0x54LL), MASK_RX_RRRD, INSTR_RX_RRRD, 3, 0}, | |
1569 | { "lae", OP8(0x51LL), MASK_RX_RRRD, INSTR_RX_RRRD, 3, 0}, | |
1570 | { "st", OP8(0x50LL), MASK_RX_RRRD, INSTR_RX_RRRD, 3, 0}, | |
1571 | { "cvb", OP8(0x4fLL), MASK_RX_RRRD, INSTR_RX_RRRD, 3, 0}, | |
1572 | { "cvd", OP8(0x4eLL), MASK_RX_RRRD, INSTR_RX_RRRD, 3, 0}, | |
1573 | { "bas", OP8(0x4dLL), MASK_RX_RRRD, INSTR_RX_RRRD, 3, 0}, | |
1574 | { "mh", OP8(0x4cLL), MASK_RX_RRRD, INSTR_RX_RRRD, 3, 0}, | |
1575 | { "sh", OP8(0x4bLL), MASK_RX_RRRD, INSTR_RX_RRRD, 3, 0}, | |
1576 | { "ah", OP8(0x4aLL), MASK_RX_RRRD, INSTR_RX_RRRD, 3, 0}, | |
1577 | { "ch", OP8(0x49LL), MASK_RX_RRRD, INSTR_RX_RRRD, 3, 0}, | |
1578 | { "lh", OP8(0x48LL), MASK_RX_RRRD, INSTR_RX_RRRD, 3, 0}, | |
1579 | { "b", OP16(0x47f0LL), MASK_RX_0RRD, INSTR_RX_0RRD, 3, 0}, | |
1580 | { "bno", OP16(0x47e0LL), MASK_RX_0RRD, INSTR_RX_0RRD, 3, 0}, | |
1581 | { "bnh", OP16(0x47d0LL), MASK_RX_0RRD, INSTR_RX_0RRD, 3, 0}, | |
1582 | { "bnp", OP16(0x47d0LL), MASK_RX_0RRD, INSTR_RX_0RRD, 3, 0}, | |
1583 | { "ble", OP16(0x47c0LL), MASK_RX_0RRD, INSTR_RX_0RRD, 3, 0}, | |
1584 | { "bnl", OP16(0x47b0LL), MASK_RX_0RRD, INSTR_RX_0RRD, 3, 0}, | |
1585 | { "bnm", OP16(0x47b0LL), MASK_RX_0RRD, INSTR_RX_0RRD, 3, 0}, | |
1586 | { "bhe", OP16(0x47a0LL), MASK_RX_0RRD, INSTR_RX_0RRD, 3, 0}, | |
1587 | { "bnlh", OP16(0x4790LL), MASK_RX_0RRD, INSTR_RX_0RRD, 3, 0}, | |
1588 | { "be", OP16(0x4780LL), MASK_RX_0RRD, INSTR_RX_0RRD, 3, 0}, | |
1589 | { "bz", OP16(0x4780LL), MASK_RX_0RRD, INSTR_RX_0RRD, 3, 0}, | |
1590 | { "bne", OP16(0x4770LL), MASK_RX_0RRD, INSTR_RX_0RRD, 3, 0}, | |
1591 | { "bnz", OP16(0x4770LL), MASK_RX_0RRD, INSTR_RX_0RRD, 3, 0}, | |
1592 | { "blh", OP16(0x4760LL), MASK_RX_0RRD, INSTR_RX_0RRD, 3, 0}, | |
1593 | { "bnhe", OP16(0x4750LL), MASK_RX_0RRD, INSTR_RX_0RRD, 3, 0}, | |
1594 | { "bl", OP16(0x4740LL), MASK_RX_0RRD, INSTR_RX_0RRD, 3, 0}, | |
1595 | { "bm", OP16(0x4740LL), MASK_RX_0RRD, INSTR_RX_0RRD, 3, 0}, | |
1596 | { "bnle", OP16(0x4730LL), MASK_RX_0RRD, INSTR_RX_0RRD, 3, 0}, | |
1597 | { "bh", OP16(0x4720LL), MASK_RX_0RRD, INSTR_RX_0RRD, 3, 0}, | |
1598 | { "bp", OP16(0x4720LL), MASK_RX_0RRD, INSTR_RX_0RRD, 3, 0}, | |
1599 | { "bo", OP16(0x4710LL), MASK_RX_0RRD, INSTR_RX_0RRD, 3, 0}, | |
1600 | { "bc", OP8(0x47LL), MASK_RX_URRD, INSTR_RX_URRD, 3, 0}, | |
1601 | { "nop", OP16(0x4700LL), MASK_RX_0RRD, INSTR_RX_0RRD, 3, 0}, | |
1602 | { "bct", OP8(0x46LL), MASK_RX_RRRD, INSTR_RX_RRRD, 3, 0}, | |
1603 | { "bal", OP8(0x45LL), MASK_RX_RRRD, INSTR_RX_RRRD, 3, 0}, | |
1604 | { "ex", OP8(0x44LL), MASK_RX_RRRD, INSTR_RX_RRRD, 3, 0}, | |
1605 | { "ic", OP8(0x43LL), MASK_RX_RRRD, INSTR_RX_RRRD, 3, 0}, | |
1606 | { "stc", OP8(0x42LL), MASK_RX_RRRD, INSTR_RX_RRRD, 3, 0}, | |
1607 | { "la", OP8(0x41LL), MASK_RX_RRRD, INSTR_RX_RRRD, 3, 0}, | |
1608 | { "sth", OP8(0x40LL), MASK_RX_RRRD, INSTR_RX_RRRD, 3, 0}, | |
1609 | { "sur", OP8(0x3fLL), MASK_RR_FF, INSTR_RR_FF, 3, 0}, | |
1610 | { "aur", OP8(0x3eLL), MASK_RR_FF, INSTR_RR_FF, 3, 0}, | |
1611 | { "der", OP8(0x3dLL), MASK_RR_FF, INSTR_RR_FF, 3, 0}, | |
1612 | { "mer", OP8(0x3cLL), MASK_RR_FF, INSTR_RR_FF, 3, 0}, | |
1613 | { "mder", OP8(0x3cLL), MASK_RR_FF, INSTR_RR_FF, 3, 0}, | |
1614 | { "ser", OP8(0x3bLL), MASK_RR_FF, INSTR_RR_FF, 3, 0}, | |
1615 | { "aer", OP8(0x3aLL), MASK_RR_FF, INSTR_RR_FF, 3, 0}, | |
1616 | { "cer", OP8(0x39LL), MASK_RR_FF, INSTR_RR_FF, 3, 0}, | |
1617 | { "ler", OP8(0x38LL), MASK_RR_FF, INSTR_RR_FF, 3, 0}, | |
1618 | { "sxr", OP8(0x37LL), MASK_RR_FF, INSTR_RR_FF, 3, 0}, | |
1619 | { "axr", OP8(0x36LL), MASK_RR_FF, INSTR_RR_FF, 3, 0}, | |
1620 | { "lrer", OP8(0x35LL), MASK_RR_FF, INSTR_RR_FF, 3, 0}, | |
1621 | { "ledr", OP8(0x35LL), MASK_RR_FF, INSTR_RR_FF, 3, 0}, | |
1622 | { "her", OP8(0x34LL), MASK_RR_FF, INSTR_RR_FF, 3, 0}, | |
1623 | { "lcer", OP8(0x33LL), MASK_RR_FF, INSTR_RR_FF, 3, 0}, | |
1624 | { "lter", OP8(0x32LL), MASK_RR_FF, INSTR_RR_FF, 3, 0}, | |
1625 | { "lner", OP8(0x31LL), MASK_RR_FF, INSTR_RR_FF, 3, 0}, | |
1626 | { "lper", OP8(0x30LL), MASK_RR_FF, INSTR_RR_FF, 3, 0}, | |
1627 | { "swr", OP8(0x2fLL), MASK_RR_FF, INSTR_RR_FF, 3, 0}, | |
1628 | { "awr", OP8(0x2eLL), MASK_RR_FF, INSTR_RR_FF, 3, 0}, | |
1629 | { "ddr", OP8(0x2dLL), MASK_RR_FF, INSTR_RR_FF, 3, 0}, | |
1630 | { "mdr", OP8(0x2cLL), MASK_RR_FF, INSTR_RR_FF, 3, 0}, | |
1631 | { "sdr", OP8(0x2bLL), MASK_RR_FF, INSTR_RR_FF, 3, 0}, | |
1632 | { "adr", OP8(0x2aLL), MASK_RR_FF, INSTR_RR_FF, 3, 0}, | |
1633 | { "cdr", OP8(0x29LL), MASK_RR_FF, INSTR_RR_FF, 3, 0}, | |
1634 | { "ldr", OP8(0x28LL), MASK_RR_FF, INSTR_RR_FF, 3, 0}, | |
1635 | { "mxdr", OP8(0x27LL), MASK_RR_FF, INSTR_RR_FF, 3, 0}, | |
1636 | { "mxr", OP8(0x26LL), MASK_RR_FF, INSTR_RR_FF, 3, 0}, | |
1637 | { "lrdr", OP8(0x25LL), MASK_RR_FF, INSTR_RR_FF, 3, 0}, | |
1638 | { "ldxr", OP8(0x25LL), MASK_RR_FF, INSTR_RR_FF, 3, 0}, | |
1639 | { "hdr", OP8(0x24LL), MASK_RR_FF, INSTR_RR_FF, 3, 0}, | |
1640 | { "lcdr", OP8(0x23LL), MASK_RR_FF, INSTR_RR_FF, 3, 0}, | |
1641 | { "ltdr", OP8(0x22LL), MASK_RR_FF, INSTR_RR_FF, 3, 0}, | |
1642 | { "lndr", OP8(0x21LL), MASK_RR_FF, INSTR_RR_FF, 3, 0}, | |
1643 | { "lpdr", OP8(0x20LL), MASK_RR_FF, INSTR_RR_FF, 3, 0}, | |
1644 | { "slr", OP8(0x1fLL), MASK_RR_RR, INSTR_RR_RR, 3, 0}, | |
1645 | { "alr", OP8(0x1eLL), MASK_RR_RR, INSTR_RR_RR, 3, 0}, | |
1646 | { "dr", OP8(0x1dLL), MASK_RR_RR, INSTR_RR_RR, 3, 0}, | |
1647 | { "mr", OP8(0x1cLL), MASK_RR_RR, INSTR_RR_RR, 3, 0}, | |
1648 | { "sr", OP8(0x1bLL), MASK_RR_RR, INSTR_RR_RR, 3, 0}, | |
1649 | { "ar", OP8(0x1aLL), MASK_RR_RR, INSTR_RR_RR, 3, 0}, | |
1650 | { "cr", OP8(0x19LL), MASK_RR_RR, INSTR_RR_RR, 3, 0}, | |
1651 | { "lr", OP8(0x18LL), MASK_RR_RR, INSTR_RR_RR, 3, 0}, | |
1652 | { "xr", OP8(0x17LL), MASK_RR_RR, INSTR_RR_RR, 3, 0}, | |
1653 | { "or", OP8(0x16LL), MASK_RR_RR, INSTR_RR_RR, 3, 0}, | |
1654 | { "clr", OP8(0x15LL), MASK_RR_RR, INSTR_RR_RR, 3, 0}, | |
1655 | { "nr", OP8(0x14LL), MASK_RR_RR, INSTR_RR_RR, 3, 0}, | |
1656 | { "lcr", OP8(0x13LL), MASK_RR_RR, INSTR_RR_RR, 3, 0}, | |
1657 | { "ltr", OP8(0x12LL), MASK_RR_RR, INSTR_RR_RR, 3, 0}, | |
1658 | { "lnr", OP8(0x11LL), MASK_RR_RR, INSTR_RR_RR, 3, 0}, | |
1659 | { "lpr", OP8(0x10LL), MASK_RR_RR, INSTR_RR_RR, 3, 0}, | |
1660 | { "clcl", OP8(0x0fLL), MASK_RR_RR, INSTR_RR_RR, 3, 0}, | |
1661 | { "mvcl", OP8(0x0eLL), MASK_RR_RR, INSTR_RR_RR, 3, 0}, | |
1662 | { "basr", OP8(0x0dLL), MASK_RR_RR, INSTR_RR_RR, 3, 0}, | |
1663 | { "bassm", OP8(0x0cLL), MASK_RR_RR, INSTR_RR_RR, 3, 0}, | |
1664 | { "bsm", OP8(0x0bLL), MASK_RR_RR, INSTR_RR_RR, 3, 0}, | |
1665 | { "svc", OP8(0x0aLL), MASK_RR_U0, INSTR_RR_U0, 3, 0}, | |
1666 | { "br", OP16(0x07f0LL), MASK_RR_0R, INSTR_RR_0R, 3, 0}, | |
1667 | { "bnor", OP16(0x07e0LL), MASK_RR_0R, INSTR_RR_0R, 3, 0}, | |
1668 | { "bnhr", OP16(0x07d0LL), MASK_RR_0R, INSTR_RR_0R, 3, 0}, | |
1669 | { "bnpr", OP16(0x07d0LL), MASK_RR_0R, INSTR_RR_0R, 3, 0}, | |
1670 | { "bler", OP16(0x07c0LL), MASK_RR_0R, INSTR_RR_0R, 3, 0}, | |
1671 | { "bnlr", OP16(0x07b0LL), MASK_RR_0R, INSTR_RR_0R, 3, 0}, | |
1672 | { "bnmr", OP16(0x07b0LL), MASK_RR_0R, INSTR_RR_0R, 3, 0}, | |
1673 | { "bher", OP16(0x07a0LL), MASK_RR_0R, INSTR_RR_0R, 3, 0}, | |
1674 | { "bnlhr", OP16(0x0790LL), MASK_RR_0R, INSTR_RR_0R, 3, 0}, | |
1675 | { "ber", OP16(0x0780LL), MASK_RR_0R, INSTR_RR_0R, 3, 0}, | |
1676 | { "bzr", OP16(0x0780LL), MASK_RR_0R, INSTR_RR_0R, 3, 0}, | |
1677 | { "bner", OP16(0x0770LL), MASK_RR_0R, INSTR_RR_0R, 3, 0}, | |
1678 | { "bnzr", OP16(0x0770LL), MASK_RR_0R, INSTR_RR_0R, 3, 0}, | |
1679 | { "blhr", OP16(0x0760LL), MASK_RR_0R, INSTR_RR_0R, 3, 0}, | |
1680 | { "bnher", OP16(0x0750LL), MASK_RR_0R, INSTR_RR_0R, 3, 0}, | |
1681 | { "blr", OP16(0x0740LL), MASK_RR_0R, INSTR_RR_0R, 3, 0}, | |
1682 | { "bmr", OP16(0x0740LL), MASK_RR_0R, INSTR_RR_0R, 3, 0}, | |
1683 | { "bnler", OP16(0x0730LL), MASK_RR_0R, INSTR_RR_0R, 3, 0}, | |
1684 | { "bhr", OP16(0x0720LL), MASK_RR_0R, INSTR_RR_0R, 3, 0}, | |
1685 | { "bpr", OP16(0x0720LL), MASK_RR_0R, INSTR_RR_0R, 3, 0}, | |
1686 | { "bor", OP16(0x0710LL), MASK_RR_0R, INSTR_RR_0R, 3, 0}, | |
1687 | { "bcr", OP8(0x07LL), MASK_RR_UR, INSTR_RR_UR, 3, 0}, | |
1688 | { "nopr", OP16(0x0700LL), MASK_RR_0R, INSTR_RR_0R, 3, 0}, | |
1689 | { "bctr", OP8(0x06LL), MASK_RR_RR, INSTR_RR_RR, 3, 0}, | |
1690 | { "balr", OP8(0x05LL), MASK_RR_RR, INSTR_RR_RR, 3, 0}, | |
1691 | { "spm", OP8(0x04LL), MASK_RR_R0, INSTR_RR_R0, 3, 0}, | |
1692 | { "trap2", OP16(0x01ffLL), MASK_E, INSTR_E, 3, 0}, | |
1693 | { "sam64", OP16(0x010eLL), MASK_E, INSTR_E, 2, 2}, | |
1694 | { "sam31", OP16(0x010dLL), MASK_E, INSTR_E, 3, 2}, | |
1695 | { "sam24", OP16(0x010cLL), MASK_E, INSTR_E, 3, 2}, | |
1696 | { "tam", OP16(0x010bLL), MASK_E, INSTR_E, 3, 2}, | |
1697 | { "pfpo", OP16(0x010aLL), MASK_E, INSTR_E, 2, 5}, | |
1698 | { "sckpf", OP16(0x0107LL), MASK_E, INSTR_E, 3, 0}, | |
1699 | { "upt", OP16(0x0102LL), MASK_E, INSTR_E, 3, 0}, | |
1700 | { "pr", OP16(0x0101LL), MASK_E, INSTR_E, 3, 0} | |
1701 | }; | |
1702 | ||
1703 | const int s390_num_opcodes = | |
1704 | sizeof (s390_opcodes) / sizeof (s390_opcodes[0]); |