]> git.proxmox.com Git - mirror_qemu.git/blame - target-i386/cpu.h
virtio-blk: convert to virtqueue_map
[mirror_qemu.git] / target-i386 / cpu.h
CommitLineData
2c0262af
FB
1/*
2 * i386 virtual CPU header
5fafdf24 3 *
2c0262af
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
2c0262af
FB
18 */
19#ifndef CPU_I386_H
20#define CPU_I386_H
21
14ce26e7 22#include "config.h"
9a78eead 23#include "qemu-common.h"
f2a53c9e 24#include "standard-headers/asm-x86/hyperv.h"
14ce26e7
FB
25
26#ifdef TARGET_X86_64
27#define TARGET_LONG_BITS 64
28#else
3cf1e035 29#define TARGET_LONG_BITS 32
14ce26e7 30#endif
3cf1e035 31
5b9efc39
PD
32/* Maximum instruction code size */
33#define TARGET_MAX_INSN_SIZE 16
34
d720b93d
FB
35/* support for self modifying code even if the modified instruction is
36 close to the modifying instruction */
37#define TARGET_HAS_PRECISE_SMC
38
9042c0e2 39#ifdef TARGET_X86_64
a5e8788f 40#define I386_ELF_MACHINE EM_X86_64
4ab23a91 41#define ELF_MACHINE_UNAME "x86_64"
9042c0e2 42#else
a5e8788f 43#define I386_ELF_MACHINE EM_386
4ab23a91 44#define ELF_MACHINE_UNAME "i686"
9042c0e2
TS
45#endif
46
9349b4f9 47#define CPUArchState struct CPUX86State
c2764719 48
022c62cb 49#include "exec/cpu-defs.h"
2c0262af 50
6b4c305c 51#include "fpu/softfloat.h"
7a0e1f41 52
2c0262af
FB
53#define R_EAX 0
54#define R_ECX 1
55#define R_EDX 2
56#define R_EBX 3
57#define R_ESP 4
58#define R_EBP 5
59#define R_ESI 6
60#define R_EDI 7
61
62#define R_AL 0
63#define R_CL 1
64#define R_DL 2
65#define R_BL 3
66#define R_AH 4
67#define R_CH 5
68#define R_DH 6
69#define R_BH 7
70
71#define R_ES 0
72#define R_CS 1
73#define R_SS 2
74#define R_DS 3
75#define R_FS 4
76#define R_GS 5
77
78/* segment descriptor fields */
79#define DESC_G_MASK (1 << 23)
80#define DESC_B_SHIFT 22
81#define DESC_B_MASK (1 << DESC_B_SHIFT)
14ce26e7
FB
82#define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */
83#define DESC_L_MASK (1 << DESC_L_SHIFT)
2c0262af
FB
84#define DESC_AVL_MASK (1 << 20)
85#define DESC_P_MASK (1 << 15)
86#define DESC_DPL_SHIFT 13
a3867ed2 87#define DESC_DPL_MASK (3 << DESC_DPL_SHIFT)
2c0262af
FB
88#define DESC_S_MASK (1 << 12)
89#define DESC_TYPE_SHIFT 8
a3867ed2 90#define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT)
2c0262af
FB
91#define DESC_A_MASK (1 << 8)
92
e670b89e
FB
93#define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */
94#define DESC_C_MASK (1 << 10) /* code: conforming */
95#define DESC_R_MASK (1 << 9) /* code: readable */
2c0262af 96
e670b89e
FB
97#define DESC_E_MASK (1 << 10) /* data: expansion direction */
98#define DESC_W_MASK (1 << 9) /* data: writable */
99
100#define DESC_TSS_BUSY_MASK (1 << 9)
2c0262af
FB
101
102/* eflags masks */
e4a09c96
PB
103#define CC_C 0x0001
104#define CC_P 0x0004
105#define CC_A 0x0010
106#define CC_Z 0x0040
2c0262af
FB
107#define CC_S 0x0080
108#define CC_O 0x0800
109
110#define TF_SHIFT 8
111#define IOPL_SHIFT 12
112#define VM_SHIFT 17
113
e4a09c96
PB
114#define TF_MASK 0x00000100
115#define IF_MASK 0x00000200
116#define DF_MASK 0x00000400
117#define IOPL_MASK 0x00003000
118#define NT_MASK 0x00004000
119#define RF_MASK 0x00010000
120#define VM_MASK 0x00020000
121#define AC_MASK 0x00040000
2c0262af
FB
122#define VIF_MASK 0x00080000
123#define VIP_MASK 0x00100000
124#define ID_MASK 0x00200000
125
aa1f17c1 126/* hidden flags - used internally by qemu to represent additional cpu
7848c8d1
KC
127 states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We
128 avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit
129 positions to ease oring with eflags. */
2c0262af
FB
130/* current cpl */
131#define HF_CPL_SHIFT 0
132/* true if soft mmu is being used */
133#define HF_SOFTMMU_SHIFT 2
134/* true if hardware interrupts must be disabled for next instruction */
135#define HF_INHIBIT_IRQ_SHIFT 3
136/* 16 or 32 segments */
137#define HF_CS32_SHIFT 4
138#define HF_SS32_SHIFT 5
dc196a57 139/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
2c0262af 140#define HF_ADDSEG_SHIFT 6
65262d57
FB
141/* copy of CR0.PE (protected mode) */
142#define HF_PE_SHIFT 7
143#define HF_TF_SHIFT 8 /* must be same as eflags */
7eee2a50
FB
144#define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */
145#define HF_EM_SHIFT 10
146#define HF_TS_SHIFT 11
65262d57 147#define HF_IOPL_SHIFT 12 /* must be same as eflags */
14ce26e7
FB
148#define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */
149#define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */
a2397807 150#define HF_RF_SHIFT 16 /* must be same as eflags */
65262d57 151#define HF_VM_SHIFT 17 /* must be same as eflags */
a9321a4d 152#define HF_AC_SHIFT 18 /* must be same as eflags */
3b21e03e 153#define HF_SMM_SHIFT 19 /* CPU in SMM mode */
db620f46
FB
154#define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */
155#define HF_SVMI_SHIFT 21 /* SVM intercepts are active */
a2397807 156#define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */
a9321a4d 157#define HF_SMAP_SHIFT 23 /* CR4.SMAP */
5223a942 158#define HF_IOBPT_SHIFT 24 /* an io breakpoint enabled */
2c0262af
FB
159
160#define HF_CPL_MASK (3 << HF_CPL_SHIFT)
161#define HF_SOFTMMU_MASK (1 << HF_SOFTMMU_SHIFT)
162#define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT)
163#define HF_CS32_MASK (1 << HF_CS32_SHIFT)
164#define HF_SS32_MASK (1 << HF_SS32_SHIFT)
165#define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT)
65262d57 166#define HF_PE_MASK (1 << HF_PE_SHIFT)
58fe2f10 167#define HF_TF_MASK (1 << HF_TF_SHIFT)
7eee2a50
FB
168#define HF_MP_MASK (1 << HF_MP_SHIFT)
169#define HF_EM_MASK (1 << HF_EM_SHIFT)
170#define HF_TS_MASK (1 << HF_TS_SHIFT)
0650f1ab 171#define HF_IOPL_MASK (3 << HF_IOPL_SHIFT)
14ce26e7
FB
172#define HF_LMA_MASK (1 << HF_LMA_SHIFT)
173#define HF_CS64_MASK (1 << HF_CS64_SHIFT)
a2397807 174#define HF_RF_MASK (1 << HF_RF_SHIFT)
0650f1ab 175#define HF_VM_MASK (1 << HF_VM_SHIFT)
a9321a4d 176#define HF_AC_MASK (1 << HF_AC_SHIFT)
3b21e03e 177#define HF_SMM_MASK (1 << HF_SMM_SHIFT)
872929aa
FB
178#define HF_SVME_MASK (1 << HF_SVME_SHIFT)
179#define HF_SVMI_MASK (1 << HF_SVMI_SHIFT)
a2397807 180#define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT)
a9321a4d 181#define HF_SMAP_MASK (1 << HF_SMAP_SHIFT)
5223a942 182#define HF_IOBPT_MASK (1 << HF_IOBPT_SHIFT)
2c0262af 183
db620f46
FB
184/* hflags2 */
185
9982f74b
PB
186#define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */
187#define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */
188#define HF2_NMI_SHIFT 2 /* CPU serving NMI */
189#define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */
190#define HF2_SMM_INSIDE_NMI_SHIFT 4 /* CPU serving SMI nested inside NMI */
191
192#define HF2_GIF_MASK (1 << HF2_GIF_SHIFT)
193#define HF2_HIF_MASK (1 << HF2_HIF_SHIFT)
194#define HF2_NMI_MASK (1 << HF2_NMI_SHIFT)
195#define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT)
196#define HF2_SMM_INSIDE_NMI_MASK (1 << HF2_SMM_INSIDE_NMI_SHIFT)
db620f46 197
0650f1ab
AL
198#define CR0_PE_SHIFT 0
199#define CR0_MP_SHIFT 1
200
2cd49cbf
PM
201#define CR0_PE_MASK (1U << 0)
202#define CR0_MP_MASK (1U << 1)
203#define CR0_EM_MASK (1U << 2)
204#define CR0_TS_MASK (1U << 3)
205#define CR0_ET_MASK (1U << 4)
206#define CR0_NE_MASK (1U << 5)
207#define CR0_WP_MASK (1U << 16)
208#define CR0_AM_MASK (1U << 18)
209#define CR0_PG_MASK (1U << 31)
210
211#define CR4_VME_MASK (1U << 0)
212#define CR4_PVI_MASK (1U << 1)
213#define CR4_TSD_MASK (1U << 2)
214#define CR4_DE_MASK (1U << 3)
215#define CR4_PSE_MASK (1U << 4)
216#define CR4_PAE_MASK (1U << 5)
217#define CR4_MCE_MASK (1U << 6)
218#define CR4_PGE_MASK (1U << 7)
219#define CR4_PCE_MASK (1U << 8)
0650f1ab 220#define CR4_OSFXSR_SHIFT 9
2cd49cbf
PM
221#define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT)
222#define CR4_OSXMMEXCPT_MASK (1U << 10)
223#define CR4_VMXE_MASK (1U << 13)
224#define CR4_SMXE_MASK (1U << 14)
225#define CR4_FSGSBASE_MASK (1U << 16)
226#define CR4_PCIDE_MASK (1U << 17)
227#define CR4_OSXSAVE_MASK (1U << 18)
228#define CR4_SMEP_MASK (1U << 20)
229#define CR4_SMAP_MASK (1U << 21)
2c0262af 230
01df040b
AL
231#define DR6_BD (1 << 13)
232#define DR6_BS (1 << 14)
233#define DR6_BT (1 << 15)
234#define DR6_FIXED_1 0xffff0ff0
235
236#define DR7_GD (1 << 13)
237#define DR7_TYPE_SHIFT 16
238#define DR7_LEN_SHIFT 18
239#define DR7_FIXED_1 0x00000400
93d00d0f 240#define DR7_GLOBAL_BP_MASK 0xaa
428065ce
LG
241#define DR7_LOCAL_BP_MASK 0x55
242#define DR7_MAX_BP 4
243#define DR7_TYPE_BP_INST 0x0
244#define DR7_TYPE_DATA_WR 0x1
245#define DR7_TYPE_IO_RW 0x2
246#define DR7_TYPE_DATA_RW 0x3
01df040b 247
e4a09c96
PB
248#define PG_PRESENT_BIT 0
249#define PG_RW_BIT 1
250#define PG_USER_BIT 2
251#define PG_PWT_BIT 3
252#define PG_PCD_BIT 4
253#define PG_ACCESSED_BIT 5
254#define PG_DIRTY_BIT 6
255#define PG_PSE_BIT 7
256#define PG_GLOBAL_BIT 8
eaad03e4 257#define PG_PSE_PAT_BIT 12
e4a09c96 258#define PG_NX_BIT 63
2c0262af
FB
259
260#define PG_PRESENT_MASK (1 << PG_PRESENT_BIT)
e4a09c96
PB
261#define PG_RW_MASK (1 << PG_RW_BIT)
262#define PG_USER_MASK (1 << PG_USER_BIT)
263#define PG_PWT_MASK (1 << PG_PWT_BIT)
264#define PG_PCD_MASK (1 << PG_PCD_BIT)
2c0262af 265#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
e4a09c96
PB
266#define PG_DIRTY_MASK (1 << PG_DIRTY_BIT)
267#define PG_PSE_MASK (1 << PG_PSE_BIT)
268#define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT)
eaad03e4 269#define PG_PSE_PAT_MASK (1 << PG_PSE_PAT_BIT)
e8f6d00c
PB
270#define PG_ADDRESS_MASK 0x000ffffffffff000LL
271#define PG_HI_RSVD_MASK (PG_ADDRESS_MASK & ~PHYS_ADDR_MASK)
3f2cbf0d 272#define PG_HI_USER_MASK 0x7ff0000000000000LL
e4a09c96 273#define PG_NX_MASK (1LL << PG_NX_BIT)
2c0262af
FB
274
275#define PG_ERROR_W_BIT 1
276
277#define PG_ERROR_P_MASK 0x01
278#define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT)
279#define PG_ERROR_U_MASK 0x04
280#define PG_ERROR_RSVD_MASK 0x08
5cf38396 281#define PG_ERROR_I_D_MASK 0x10
2c0262af 282
e4a09c96
PB
283#define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */
284#define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
79c4f6b0 285
e4a09c96
PB
286#define MCE_CAP_DEF (MCG_CTL_P|MCG_SER_P)
287#define MCE_BANKS_DEF 10
79c4f6b0 288
e4a09c96
PB
289#define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
290#define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
291#define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
79c4f6b0 292
e4a09c96
PB
293#define MCI_STATUS_VAL (1ULL<<63) /* valid error */
294#define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
295#define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
296#define MCI_STATUS_EN (1ULL<<60) /* error enabled */
297#define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
298#define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
299#define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
300#define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
301#define MCI_STATUS_AR (1ULL<<55) /* Action required */
c0532a76
MT
302
303/* MISC register defines */
e4a09c96
PB
304#define MCM_ADDR_SEGOFF 0 /* segment offset */
305#define MCM_ADDR_LINEAR 1 /* linear address */
306#define MCM_ADDR_PHYS 2 /* physical address */
307#define MCM_ADDR_MEM 3 /* memory address */
308#define MCM_ADDR_GENERIC 7 /* generic */
79c4f6b0 309
0650f1ab 310#define MSR_IA32_TSC 0x10
2c0262af
FB
311#define MSR_IA32_APICBASE 0x1b
312#define MSR_IA32_APICBASE_BSP (1<<8)
313#define MSR_IA32_APICBASE_ENABLE (1<<11)
458cf469 314#define MSR_IA32_APICBASE_BASE (0xfffffU<<12)
0779caeb 315#define MSR_IA32_FEATURE_CONTROL 0x0000003a
f28558d3 316#define MSR_TSC_ADJUST 0x0000003b
aa82ba54 317#define MSR_IA32_TSCDEADLINE 0x6e0
2c0262af 318
0d894367
PB
319#define MSR_P6_PERFCTR0 0xc1
320
fc12d72e 321#define MSR_IA32_SMBASE 0x9e
e4a09c96
PB
322#define MSR_MTRRcap 0xfe
323#define MSR_MTRRcap_VCNT 8
324#define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8)
325#define MSR_MTRRcap_WC_SUPPORTED (1 << 10)
dd5e3b17 326
2c0262af
FB
327#define MSR_IA32_SYSENTER_CS 0x174
328#define MSR_IA32_SYSENTER_ESP 0x175
329#define MSR_IA32_SYSENTER_EIP 0x176
330
8f091a59
FB
331#define MSR_MCG_CAP 0x179
332#define MSR_MCG_STATUS 0x17a
333#define MSR_MCG_CTL 0x17b
334
0d894367
PB
335#define MSR_P6_EVNTSEL0 0x186
336
e737b32a
AZ
337#define MSR_IA32_PERF_STATUS 0x198
338
e4a09c96 339#define MSR_IA32_MISC_ENABLE 0x1a0
21e87c46
AK
340/* Indicates good rep/movs microcode on some processors: */
341#define MSR_IA32_MISC_ENABLE_DEFAULT 1
342
e4a09c96
PB
343#define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg))
344#define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1)
345
d1ae67f6
AW
346#define MSR_MTRRphysIndex(addr) ((((addr) & ~1u) - 0x200) / 2)
347
e4a09c96
PB
348#define MSR_MTRRfix64K_00000 0x250
349#define MSR_MTRRfix16K_80000 0x258
350#define MSR_MTRRfix16K_A0000 0x259
351#define MSR_MTRRfix4K_C0000 0x268
352#define MSR_MTRRfix4K_C8000 0x269
353#define MSR_MTRRfix4K_D0000 0x26a
354#define MSR_MTRRfix4K_D8000 0x26b
355#define MSR_MTRRfix4K_E0000 0x26c
356#define MSR_MTRRfix4K_E8000 0x26d
357#define MSR_MTRRfix4K_F0000 0x26e
358#define MSR_MTRRfix4K_F8000 0x26f
165d9b82 359
8f091a59
FB
360#define MSR_PAT 0x277
361
e4a09c96 362#define MSR_MTRRdefType 0x2ff
165d9b82 363
0d894367
PB
364#define MSR_CORE_PERF_FIXED_CTR0 0x309
365#define MSR_CORE_PERF_FIXED_CTR1 0x30a
366#define MSR_CORE_PERF_FIXED_CTR2 0x30b
367#define MSR_CORE_PERF_FIXED_CTR_CTRL 0x38d
368#define MSR_CORE_PERF_GLOBAL_STATUS 0x38e
369#define MSR_CORE_PERF_GLOBAL_CTRL 0x38f
370#define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x390
165d9b82 371
e4a09c96
PB
372#define MSR_MC0_CTL 0x400
373#define MSR_MC0_STATUS 0x401
374#define MSR_MC0_ADDR 0x402
375#define MSR_MC0_MISC 0x403
79c4f6b0 376
14ce26e7
FB
377#define MSR_EFER 0xc0000080
378
379#define MSR_EFER_SCE (1 << 0)
380#define MSR_EFER_LME (1 << 8)
381#define MSR_EFER_LMA (1 << 10)
382#define MSR_EFER_NXE (1 << 11)
872929aa 383#define MSR_EFER_SVME (1 << 12)
14ce26e7
FB
384#define MSR_EFER_FFXSR (1 << 14)
385
386#define MSR_STAR 0xc0000081
387#define MSR_LSTAR 0xc0000082
388#define MSR_CSTAR 0xc0000083
389#define MSR_FMASK 0xc0000084
390#define MSR_FSBASE 0xc0000100
391#define MSR_GSBASE 0xc0000101
392#define MSR_KERNELGSBASE 0xc0000102
1b050077 393#define MSR_TSC_AUX 0xc0000103
14ce26e7 394
0573fbfc
TS
395#define MSR_VM_HSAVE_PA 0xc0010117
396
79e9ebeb 397#define MSR_IA32_BNDCFGS 0x00000d90
18cd2c17 398#define MSR_IA32_XSS 0x00000da0
79e9ebeb
LJ
399
400#define XSTATE_FP (1ULL << 0)
401#define XSTATE_SSE (1ULL << 1)
402#define XSTATE_YMM (1ULL << 2)
403#define XSTATE_BNDREGS (1ULL << 3)
404#define XSTATE_BNDCSR (1ULL << 4)
9aecd6f8
CP
405#define XSTATE_OPMASK (1ULL << 5)
406#define XSTATE_ZMM_Hi256 (1ULL << 6)
407#define XSTATE_Hi16_ZMM (1ULL << 7)
79e9ebeb 408
c74f41bb 409
5ef57876
EH
410/* CPUID feature words */
411typedef enum FeatureWord {
412 FEAT_1_EDX, /* CPUID[1].EDX */
413 FEAT_1_ECX, /* CPUID[1].ECX */
414 FEAT_7_0_EBX, /* CPUID[EAX=7,ECX=0].EBX */
415 FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */
416 FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */
303752a9 417 FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */
5ef57876
EH
418 FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */
419 FEAT_KVM, /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */
420 FEAT_SVM, /* CPUID[8000_000A].EDX */
0bb0b2d2 421 FEAT_XSAVE, /* CPUID[EAX=0xd,ECX=1].EAX */
28b8e4d0 422 FEAT_6_EAX, /* CPUID[6].EAX */
5ef57876
EH
423 FEATURE_WORDS,
424} FeatureWord;
425
426typedef uint32_t FeatureWordArray[FEATURE_WORDS];
427
14ce26e7 428/* cpuid_features bits */
2cd49cbf
PM
429#define CPUID_FP87 (1U << 0)
430#define CPUID_VME (1U << 1)
431#define CPUID_DE (1U << 2)
432#define CPUID_PSE (1U << 3)
433#define CPUID_TSC (1U << 4)
434#define CPUID_MSR (1U << 5)
435#define CPUID_PAE (1U << 6)
436#define CPUID_MCE (1U << 7)
437#define CPUID_CX8 (1U << 8)
438#define CPUID_APIC (1U << 9)
439#define CPUID_SEP (1U << 11) /* sysenter/sysexit */
440#define CPUID_MTRR (1U << 12)
441#define CPUID_PGE (1U << 13)
442#define CPUID_MCA (1U << 14)
443#define CPUID_CMOV (1U << 15)
444#define CPUID_PAT (1U << 16)
445#define CPUID_PSE36 (1U << 17)
446#define CPUID_PN (1U << 18)
447#define CPUID_CLFLUSH (1U << 19)
448#define CPUID_DTS (1U << 21)
449#define CPUID_ACPI (1U << 22)
450#define CPUID_MMX (1U << 23)
451#define CPUID_FXSR (1U << 24)
452#define CPUID_SSE (1U << 25)
453#define CPUID_SSE2 (1U << 26)
454#define CPUID_SS (1U << 27)
455#define CPUID_HT (1U << 28)
456#define CPUID_TM (1U << 29)
457#define CPUID_IA64 (1U << 30)
458#define CPUID_PBE (1U << 31)
459
460#define CPUID_EXT_SSE3 (1U << 0)
461#define CPUID_EXT_PCLMULQDQ (1U << 1)
462#define CPUID_EXT_DTES64 (1U << 2)
463#define CPUID_EXT_MONITOR (1U << 3)
464#define CPUID_EXT_DSCPL (1U << 4)
465#define CPUID_EXT_VMX (1U << 5)
466#define CPUID_EXT_SMX (1U << 6)
467#define CPUID_EXT_EST (1U << 7)
468#define CPUID_EXT_TM2 (1U << 8)
469#define CPUID_EXT_SSSE3 (1U << 9)
470#define CPUID_EXT_CID (1U << 10)
471#define CPUID_EXT_FMA (1U << 12)
472#define CPUID_EXT_CX16 (1U << 13)
473#define CPUID_EXT_XTPR (1U << 14)
474#define CPUID_EXT_PDCM (1U << 15)
475#define CPUID_EXT_PCID (1U << 17)
476#define CPUID_EXT_DCA (1U << 18)
477#define CPUID_EXT_SSE41 (1U << 19)
478#define CPUID_EXT_SSE42 (1U << 20)
479#define CPUID_EXT_X2APIC (1U << 21)
480#define CPUID_EXT_MOVBE (1U << 22)
481#define CPUID_EXT_POPCNT (1U << 23)
482#define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24)
483#define CPUID_EXT_AES (1U << 25)
484#define CPUID_EXT_XSAVE (1U << 26)
485#define CPUID_EXT_OSXSAVE (1U << 27)
486#define CPUID_EXT_AVX (1U << 28)
487#define CPUID_EXT_F16C (1U << 29)
488#define CPUID_EXT_RDRAND (1U << 30)
489#define CPUID_EXT_HYPERVISOR (1U << 31)
490
491#define CPUID_EXT2_FPU (1U << 0)
492#define CPUID_EXT2_VME (1U << 1)
493#define CPUID_EXT2_DE (1U << 2)
494#define CPUID_EXT2_PSE (1U << 3)
495#define CPUID_EXT2_TSC (1U << 4)
496#define CPUID_EXT2_MSR (1U << 5)
497#define CPUID_EXT2_PAE (1U << 6)
498#define CPUID_EXT2_MCE (1U << 7)
499#define CPUID_EXT2_CX8 (1U << 8)
500#define CPUID_EXT2_APIC (1U << 9)
501#define CPUID_EXT2_SYSCALL (1U << 11)
502#define CPUID_EXT2_MTRR (1U << 12)
503#define CPUID_EXT2_PGE (1U << 13)
504#define CPUID_EXT2_MCA (1U << 14)
505#define CPUID_EXT2_CMOV (1U << 15)
506#define CPUID_EXT2_PAT (1U << 16)
507#define CPUID_EXT2_PSE36 (1U << 17)
508#define CPUID_EXT2_MP (1U << 19)
509#define CPUID_EXT2_NX (1U << 20)
510#define CPUID_EXT2_MMXEXT (1U << 22)
511#define CPUID_EXT2_MMX (1U << 23)
512#define CPUID_EXT2_FXSR (1U << 24)
513#define CPUID_EXT2_FFXSR (1U << 25)
514#define CPUID_EXT2_PDPE1GB (1U << 26)
515#define CPUID_EXT2_RDTSCP (1U << 27)
516#define CPUID_EXT2_LM (1U << 29)
517#define CPUID_EXT2_3DNOWEXT (1U << 30)
518#define CPUID_EXT2_3DNOW (1U << 31)
9df217a3 519
8fad4b44
EH
520/* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */
521#define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \
522 CPUID_EXT2_DE | CPUID_EXT2_PSE | \
523 CPUID_EXT2_TSC | CPUID_EXT2_MSR | \
524 CPUID_EXT2_PAE | CPUID_EXT2_MCE | \
525 CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \
526 CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \
527 CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \
528 CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \
529 CPUID_EXT2_MMX | CPUID_EXT2_FXSR)
530
2cd49cbf
PM
531#define CPUID_EXT3_LAHF_LM (1U << 0)
532#define CPUID_EXT3_CMP_LEG (1U << 1)
533#define CPUID_EXT3_SVM (1U << 2)
534#define CPUID_EXT3_EXTAPIC (1U << 3)
535#define CPUID_EXT3_CR8LEG (1U << 4)
536#define CPUID_EXT3_ABM (1U << 5)
537#define CPUID_EXT3_SSE4A (1U << 6)
538#define CPUID_EXT3_MISALIGNSSE (1U << 7)
539#define CPUID_EXT3_3DNOWPREFETCH (1U << 8)
540#define CPUID_EXT3_OSVW (1U << 9)
541#define CPUID_EXT3_IBS (1U << 10)
542#define CPUID_EXT3_XOP (1U << 11)
543#define CPUID_EXT3_SKINIT (1U << 12)
544#define CPUID_EXT3_WDT (1U << 13)
545#define CPUID_EXT3_LWP (1U << 15)
546#define CPUID_EXT3_FMA4 (1U << 16)
547#define CPUID_EXT3_TCE (1U << 17)
548#define CPUID_EXT3_NODEID (1U << 19)
549#define CPUID_EXT3_TBM (1U << 21)
550#define CPUID_EXT3_TOPOEXT (1U << 22)
551#define CPUID_EXT3_PERFCORE (1U << 23)
552#define CPUID_EXT3_PERFNB (1U << 24)
553
554#define CPUID_SVM_NPT (1U << 0)
555#define CPUID_SVM_LBRV (1U << 1)
556#define CPUID_SVM_SVMLOCK (1U << 2)
557#define CPUID_SVM_NRIPSAVE (1U << 3)
558#define CPUID_SVM_TSCSCALE (1U << 4)
559#define CPUID_SVM_VMCBCLEAN (1U << 5)
560#define CPUID_SVM_FLUSHASID (1U << 6)
561#define CPUID_SVM_DECODEASSIST (1U << 7)
562#define CPUID_SVM_PAUSEFILTER (1U << 10)
563#define CPUID_SVM_PFTHRESHOLD (1U << 12)
564
565#define CPUID_7_0_EBX_FSGSBASE (1U << 0)
566#define CPUID_7_0_EBX_BMI1 (1U << 3)
567#define CPUID_7_0_EBX_HLE (1U << 4)
568#define CPUID_7_0_EBX_AVX2 (1U << 5)
569#define CPUID_7_0_EBX_SMEP (1U << 7)
570#define CPUID_7_0_EBX_BMI2 (1U << 8)
571#define CPUID_7_0_EBX_ERMS (1U << 9)
572#define CPUID_7_0_EBX_INVPCID (1U << 10)
573#define CPUID_7_0_EBX_RTM (1U << 11)
574#define CPUID_7_0_EBX_MPX (1U << 14)
9aecd6f8 575#define CPUID_7_0_EBX_AVX512F (1U << 16) /* AVX-512 Foundation */
2cd49cbf
PM
576#define CPUID_7_0_EBX_RDSEED (1U << 18)
577#define CPUID_7_0_EBX_ADX (1U << 19)
578#define CPUID_7_0_EBX_SMAP (1U << 20)
9aecd6f8
CP
579#define CPUID_7_0_EBX_AVX512PF (1U << 26) /* AVX-512 Prefetch */
580#define CPUID_7_0_EBX_AVX512ER (1U << 27) /* AVX-512 Exponential and Reciprocal */
581#define CPUID_7_0_EBX_AVX512CD (1U << 28) /* AVX-512 Conflict Detection */
a9321a4d 582
0bb0b2d2
PB
583#define CPUID_XSAVE_XSAVEOPT (1U << 0)
584#define CPUID_XSAVE_XSAVEC (1U << 1)
585#define CPUID_XSAVE_XGETBV1 (1U << 2)
586#define CPUID_XSAVE_XSAVES (1U << 3)
587
28b8e4d0
JK
588#define CPUID_6_EAX_ARAT (1U << 2)
589
303752a9
MT
590/* CPUID[0x80000007].EDX flags: */
591#define CPUID_APM_INVTSC (1U << 8)
592
9df694ee
IM
593#define CPUID_VENDOR_SZ 12
594
c5096daf
AZ
595#define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
596#define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
597#define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
99b88a17 598#define CPUID_VENDOR_INTEL "GenuineIntel"
c5096daf
AZ
599
600#define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */
b3baa152 601#define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */
c5096daf 602#define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */
99b88a17 603#define CPUID_VENDOR_AMD "AuthenticAMD"
c5096daf 604
99b88a17 605#define CPUID_VENDOR_VIA "CentaurHauls"
b3baa152 606
2cd49cbf
PM
607#define CPUID_MWAIT_IBE (1U << 1) /* Interrupts can exit capability */
608#define CPUID_MWAIT_EMX (1U << 0) /* enumeration supported */
e737b32a 609
92067bf4
IM
610#ifndef HYPERV_SPINLOCK_NEVER_RETRY
611#define HYPERV_SPINLOCK_NEVER_RETRY 0xFFFFFFFF
612#endif
613
2c0262af 614#define EXCP00_DIVZ 0
01df040b 615#define EXCP01_DB 1
2c0262af
FB
616#define EXCP02_NMI 2
617#define EXCP03_INT3 3
618#define EXCP04_INTO 4
619#define EXCP05_BOUND 5
620#define EXCP06_ILLOP 6
621#define EXCP07_PREX 7
622#define EXCP08_DBLE 8
623#define EXCP09_XERR 9
624#define EXCP0A_TSS 10
625#define EXCP0B_NOSEG 11
626#define EXCP0C_STACK 12
627#define EXCP0D_GPF 13
628#define EXCP0E_PAGE 14
629#define EXCP10_COPR 16
630#define EXCP11_ALGN 17
631#define EXCP12_MCHK 18
632
d2fd1af7
FB
633#define EXCP_SYSCALL 0x100 /* only happens in user only emulation
634 for syscall instruction */
635
00a152b4 636/* i386-specific interrupt pending bits. */
5d62c43a 637#define CPU_INTERRUPT_POLL CPU_INTERRUPT_TGT_EXT_1
00a152b4 638#define CPU_INTERRUPT_SMI CPU_INTERRUPT_TGT_EXT_2
85097db6 639#define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3
00a152b4
RH
640#define CPU_INTERRUPT_MCE CPU_INTERRUPT_TGT_EXT_4
641#define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_INT_0
4a92a558
PB
642#define CPU_INTERRUPT_SIPI CPU_INTERRUPT_TGT_INT_1
643#define CPU_INTERRUPT_TPR CPU_INTERRUPT_TGT_INT_2
00a152b4 644
4a92a558
PB
645/* Use a clearer name for this. */
646#define CPU_INTERRUPT_INIT CPU_INTERRUPT_RESET
00a152b4 647
fee71888 648typedef enum {
2c0262af 649 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
1235fc06 650 CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */
d36cd60e
FB
651
652 CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
653 CC_OP_MULW,
654 CC_OP_MULL,
14ce26e7 655 CC_OP_MULQ,
2c0262af
FB
656
657 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
658 CC_OP_ADDW,
659 CC_OP_ADDL,
14ce26e7 660 CC_OP_ADDQ,
2c0262af
FB
661
662 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
663 CC_OP_ADCW,
664 CC_OP_ADCL,
14ce26e7 665 CC_OP_ADCQ,
2c0262af
FB
666
667 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
668 CC_OP_SUBW,
669 CC_OP_SUBL,
14ce26e7 670 CC_OP_SUBQ,
2c0262af
FB
671
672 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
673 CC_OP_SBBW,
674 CC_OP_SBBL,
14ce26e7 675 CC_OP_SBBQ,
2c0262af
FB
676
677 CC_OP_LOGICB, /* modify all flags, CC_DST = res */
678 CC_OP_LOGICW,
679 CC_OP_LOGICL,
14ce26e7 680 CC_OP_LOGICQ,
2c0262af
FB
681
682 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
683 CC_OP_INCW,
684 CC_OP_INCL,
14ce26e7 685 CC_OP_INCQ,
2c0262af
FB
686
687 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */
688 CC_OP_DECW,
689 CC_OP_DECL,
14ce26e7 690 CC_OP_DECQ,
2c0262af 691
6b652794 692 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
2c0262af
FB
693 CC_OP_SHLW,
694 CC_OP_SHLL,
14ce26e7 695 CC_OP_SHLQ,
2c0262af
FB
696
697 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
698 CC_OP_SARW,
699 CC_OP_SARL,
14ce26e7 700 CC_OP_SARQ,
2c0262af 701
bc4b43dc
RH
702 CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */
703 CC_OP_BMILGW,
704 CC_OP_BMILGL,
705 CC_OP_BMILGQ,
706
cd7f97ca
RH
707 CC_OP_ADCX, /* CC_DST = C, CC_SRC = rest. */
708 CC_OP_ADOX, /* CC_DST = O, CC_SRC = rest. */
709 CC_OP_ADCOX, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest. */
710
436ff2d2
RH
711 CC_OP_CLR, /* Z set, all other flags clear. */
712
2c0262af 713 CC_OP_NB,
fee71888 714} CCOp;
2c0262af 715
2c0262af
FB
716typedef struct SegmentCache {
717 uint32_t selector;
14ce26e7 718 target_ulong base;
2c0262af
FB
719 uint32_t limit;
720 uint32_t flags;
721} SegmentCache;
722
9aecd6f8
CP
723typedef union {
724 uint8_t _b[64];
725 uint16_t _w[32];
726 uint32_t _l[16];
727 uint64_t _q[8];
728 float32 _s[16];
729 float64 _d[8];
b7711471 730} XMMReg; /* really zmm */
9aecd6f8 731
826461bb
FB
732typedef union {
733 uint8_t _b[8];
a35f3ec7
AJ
734 uint16_t _w[4];
735 uint32_t _l[2];
736 float32 _s[2];
826461bb
FB
737 uint64_t q;
738} MMXReg;
739
79e9ebeb
LJ
740typedef struct BNDReg {
741 uint64_t lb;
742 uint64_t ub;
743} BNDReg;
744
745typedef struct BNDCSReg {
746 uint64_t cfgu;
747 uint64_t sts;
748} BNDCSReg;
749
e2542fe2 750#ifdef HOST_WORDS_BIGENDIAN
b7711471
PB
751#define XMM_B(n) _b[63 - (n)]
752#define XMM_W(n) _w[31 - (n)]
753#define XMM_L(n) _l[15 - (n)]
754#define XMM_S(n) _s[15 - (n)]
755#define XMM_Q(n) _q[7 - (n)]
756#define XMM_D(n) _d[7 - (n)]
826461bb
FB
757
758#define MMX_B(n) _b[7 - (n)]
759#define MMX_W(n) _w[3 - (n)]
760#define MMX_L(n) _l[1 - (n)]
a35f3ec7 761#define MMX_S(n) _s[1 - (n)]
826461bb
FB
762#else
763#define XMM_B(n) _b[n]
764#define XMM_W(n) _w[n]
765#define XMM_L(n) _l[n]
664e0f19 766#define XMM_S(n) _s[n]
826461bb 767#define XMM_Q(n) _q[n]
664e0f19 768#define XMM_D(n) _d[n]
826461bb
FB
769
770#define MMX_B(n) _b[n]
771#define MMX_W(n) _w[n]
772#define MMX_L(n) _l[n]
a35f3ec7 773#define MMX_S(n) _s[n]
826461bb 774#endif
664e0f19 775#define MMX_Q(n) q
826461bb 776
acc68836 777typedef union {
c31da136 778 floatx80 d __attribute__((aligned(16)));
acc68836
JQ
779 MMXReg mmx;
780} FPReg;
781
c1a54d57
JQ
782typedef struct {
783 uint64_t base;
784 uint64_t mask;
785} MTRRVar;
786
5f30fa18
JK
787#define CPU_NB_REGS64 16
788#define CPU_NB_REGS32 8
789
14ce26e7 790#ifdef TARGET_X86_64
5f30fa18 791#define CPU_NB_REGS CPU_NB_REGS64
14ce26e7 792#else
5f30fa18 793#define CPU_NB_REGS CPU_NB_REGS32
14ce26e7
FB
794#endif
795
0d894367
PB
796#define MAX_FIXED_COUNTERS 3
797#define MAX_GP_COUNTERS (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0)
798
a9321a4d 799#define NB_MMU_MODES 3
2066d095 800#define TARGET_INSN_START_EXTRA_WORDS 1
6ebbf390 801
9aecd6f8
CP
802#define NB_OPMASK_REGS 8
803
d362e757
JK
804typedef enum TPRAccess {
805 TPR_ACCESS_READ,
806 TPR_ACCESS_WRITE,
807} TPRAccess;
808
2c0262af
FB
809typedef struct CPUX86State {
810 /* standard registers */
14ce26e7
FB
811 target_ulong regs[CPU_NB_REGS];
812 target_ulong eip;
813 target_ulong eflags; /* eflags register. During CPU emulation, CC
2c0262af
FB
814 flags and DF are set to zero because they are
815 stored elsewhere */
816
817 /* emulator internal eflags handling */
14ce26e7 818 target_ulong cc_dst;
988c3eb0
RH
819 target_ulong cc_src;
820 target_ulong cc_src2;
2c0262af
FB
821 uint32_t cc_op;
822 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
db620f46
FB
823 uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
824 are known at translation time. */
825 uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
2c0262af 826
9df217a3
FB
827 /* segments */
828 SegmentCache segs[6]; /* selector values */
829 SegmentCache ldt;
830 SegmentCache tr;
831 SegmentCache gdt; /* only base and limit are used */
832 SegmentCache idt; /* only base and limit are used */
833
db620f46 834 target_ulong cr[5]; /* NOTE: cr1 is unused */
5ee0ffaa 835 int32_t a20_mask;
9df217a3 836
05e7e819
PB
837 BNDReg bnd_regs[4];
838 BNDCSReg bndcs_regs;
839 uint64_t msr_bndcfgs;
2188cc52 840 uint64_t efer;
05e7e819 841
43175fa9
PB
842 /* Beginning of state preserved by INIT (dummy marker). */
843 struct {} start_init_save;
844
2c0262af
FB
845 /* FPU state */
846 unsigned int fpstt; /* top of stack index */
67b8f419 847 uint16_t fpus;
eb831623 848 uint16_t fpuc;
2c0262af 849 uint8_t fptags[8]; /* 0 = valid, 1 = empty */
acc68836 850 FPReg fpregs[8];
42cc8fa6
JK
851 /* KVM-only so far */
852 uint16_t fpop;
853 uint64_t fpip;
854 uint64_t fpdp;
2c0262af
FB
855
856 /* emulator internal variables */
7a0e1f41 857 float_status fp_status;
c31da136 858 floatx80 ft0;
3b46e624 859
a35f3ec7 860 float_status mmx_status; /* for 3DNow! float ops */
7a0e1f41 861 float_status sse_status;
664e0f19 862 uint32_t mxcsr;
b7711471 863 XMMReg xmm_regs[CPU_NB_REGS == 8 ? 8 : 32];
14ce26e7 864 XMMReg xmm_t0;
664e0f19 865 MMXReg mmx_t0;
14ce26e7 866
9aecd6f8 867 uint64_t opmask_regs[NB_OPMASK_REGS];
9aecd6f8 868
2c0262af
FB
869 /* sysenter registers */
870 uint32_t sysenter_cs;
2436b61a
AZ
871 target_ulong sysenter_esp;
872 target_ulong sysenter_eip;
8d9bfc2b 873 uint64_t star;
0573fbfc 874
5cc1d1e6 875 uint64_t vm_hsave;
0573fbfc 876
14ce26e7 877#ifdef TARGET_X86_64
14ce26e7
FB
878 target_ulong lstar;
879 target_ulong cstar;
880 target_ulong fmask;
881 target_ulong kernelgsbase;
882#endif
58fe2f10 883
7ba1e619 884 uint64_t tsc;
f28558d3 885 uint64_t tsc_adjust;
aa82ba54 886 uint64_t tsc_deadline;
7ba1e619 887
18559232 888 uint64_t mcg_status;
21e87c46 889 uint64_t msr_ia32_misc_enable;
0779caeb 890 uint64_t msr_ia32_feature_control;
18559232 891
0d894367
PB
892 uint64_t msr_fixed_ctr_ctrl;
893 uint64_t msr_global_ctrl;
894 uint64_t msr_global_status;
895 uint64_t msr_global_ovf_ctrl;
896 uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS];
897 uint64_t msr_gp_counters[MAX_GP_COUNTERS];
898 uint64_t msr_gp_evtsel[MAX_GP_COUNTERS];
43175fa9
PB
899
900 uint64_t pat;
901 uint32_t smbase;
902
903 /* End of state preserved by INIT (dummy marker). */
904 struct {} end_init_save;
905
906 uint64_t system_time_msr;
907 uint64_t wall_clock_msr;
908 uint64_t steal_time_msr;
909 uint64_t async_pf_en_msr;
910 uint64_t pv_eoi_en_msr;
911
1c90ef26
VR
912 uint64_t msr_hv_hypercall;
913 uint64_t msr_hv_guest_os_id;
5ef68987 914 uint64_t msr_hv_vapic;
48a5f3bc 915 uint64_t msr_hv_tsc;
f2a53c9e 916 uint64_t msr_hv_crash_params[HV_X64_MSR_CRASH_PARAMS];
46eb8f98 917 uint64_t msr_hv_runtime;
18559232 918
2c0262af 919 /* exception/interrupt handling */
2c0262af
FB
920 int error_code;
921 int exception_is_int;
826461bb 922 target_ulong exception_next_eip;
d0052339 923 target_ulong dr[8]; /* debug registers; note dr4 and dr5 are unused */
01df040b 924 union {
f0c3c505 925 struct CPUBreakpoint *cpu_breakpoint[4];
ff4700b0 926 struct CPUWatchpoint *cpu_watchpoint[4];
01df040b 927 }; /* break/watchpoints for dr[0..3] */
678dde13 928 int old_exception; /* exception in flight */
2c0262af 929
43175fa9
PB
930 uint64_t vm_vmcb;
931 uint64_t tsc_offset;
932 uint64_t intercept;
933 uint16_t intercept_cr_read;
934 uint16_t intercept_cr_write;
935 uint16_t intercept_dr_read;
936 uint16_t intercept_dr_write;
937 uint32_t intercept_exceptions;
938 uint8_t v_tpr;
939
d8f771d9
JK
940 /* KVM states, automatically cleared on reset */
941 uint8_t nmi_injected;
942 uint8_t nmi_pending;
943
a316d335 944 CPU_COMMON
2c0262af 945
f0c3c505 946 /* Fields from here on are preserved across CPU reset. */
ebda377f 947
14ce26e7 948 /* processor features (e.g. for CPUID insn) */
8d9bfc2b 949 uint32_t cpuid_level;
90e4b0c3
EH
950 uint32_t cpuid_xlevel;
951 uint32_t cpuid_xlevel2;
14ce26e7
FB
952 uint32_t cpuid_vendor1;
953 uint32_t cpuid_vendor2;
954 uint32_t cpuid_vendor3;
955 uint32_t cpuid_version;
0514ef2f 956 FeatureWordArray features;
8d9bfc2b 957 uint32_t cpuid_model[12];
3b46e624 958
165d9b82
AL
959 /* MTRRs */
960 uint64_t mtrr_fixed[11];
961 uint64_t mtrr_deftype;
d8b5c67b 962 MTRRVar mtrr_var[MSR_MTRRcap_VCNT];
165d9b82 963
7ba1e619 964 /* For KVM */
f8d926e9 965 uint32_t mp_state;
31827373 966 int32_t exception_injected;
0e607a80 967 int32_t interrupt_injected;
a0fb002c 968 uint8_t soft_interrupt;
a0fb002c
JK
969 uint8_t has_error_code;
970 uint32_t sipi_vector;
b8cc45d6 971 bool tsc_valid;
06ef227e 972 int64_t tsc_khz;
fabacc0f
JK
973 void *kvm_xsave_buf;
974
ac6c4120 975 uint64_t mcg_cap;
ac6c4120
AF
976 uint64_t mcg_ctl;
977 uint64_t mce_banks[MCE_BANKS_DEF*4];
1b050077
AP
978
979 uint64_t tsc_aux;
5a2d0e57
AJ
980
981 /* vmstate */
982 uint16_t fpus_vmstate;
983 uint16_t fptag_vmstate;
984 uint16_t fpregs_format_vmstate;
f1665b21 985 uint64_t xstate_bv;
f1665b21
SY
986
987 uint64_t xcr0;
18cd2c17 988 uint64_t xss;
d362e757
JK
989
990 TPRAccess tpr_access_type;
2c0262af
FB
991} CPUX86State;
992
5fd2087a
AF
993#include "cpu-qom.h"
994
0856579c 995X86CPU *cpu_x86_init(const char *cpu_model);
e1570d00 996X86CPU *cpu_x86_create(const char *cpu_model, Error **errp);
ea3e9847 997int cpu_x86_exec(CPUState *cpu);
e916cbf8 998void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf);
b5ec5ce0 999void x86_cpudef_setup(void);
317ac620 1000int cpu_x86_support_mca_broadcast(CPUX86State *env);
b5ec5ce0 1001
d720b93d 1002int cpu_get_pic_interrupt(CPUX86State *s);
2ee73ac3
FB
1003/* MSDOS compatibility mode FPU exception support */
1004void cpu_set_ferr(CPUX86State *s);
2c0262af
FB
1005
1006/* this function must always be used to load data in the segment
1007 cache: it synchronizes the hflags with the segment cache values */
5fafdf24 1008static inline void cpu_x86_load_seg_cache(CPUX86State *env,
2c0262af 1009 int seg_reg, unsigned int selector,
8988ae89 1010 target_ulong base,
5fafdf24 1011 unsigned int limit,
2c0262af
FB
1012 unsigned int flags)
1013{
1014 SegmentCache *sc;
1015 unsigned int new_hflags;
3b46e624 1016
2c0262af
FB
1017 sc = &env->segs[seg_reg];
1018 sc->selector = selector;
1019 sc->base = base;
1020 sc->limit = limit;
1021 sc->flags = flags;
1022
1023 /* update the hidden flags */
14ce26e7
FB
1024 {
1025 if (seg_reg == R_CS) {
1026#ifdef TARGET_X86_64
1027 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
1028 /* long mode */
1029 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
1030 env->hflags &= ~(HF_ADDSEG_MASK);
5fafdf24 1031 } else
14ce26e7
FB
1032#endif
1033 {
1034 /* legacy / compatibility case */
1035 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
1036 >> (DESC_B_SHIFT - HF_CS32_SHIFT);
1037 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
1038 new_hflags;
1039 }
7125c937
PB
1040 }
1041 if (seg_reg == R_SS) {
1042 int cpl = (flags >> DESC_DPL_SHIFT) & 3;
7848c8d1
KC
1043#if HF_CPL_MASK != 3
1044#error HF_CPL_MASK is hardcoded
1045#endif
1046 env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl;
14ce26e7
FB
1047 }
1048 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
1049 >> (DESC_B_SHIFT - HF_SS32_SHIFT);
1050 if (env->hflags & HF_CS64_MASK) {
1051 /* zero base assumed for DS, ES and SS in long mode */
5fafdf24 1052 } else if (!(env->cr[0] & CR0_PE_MASK) ||
735a8fd3
FB
1053 (env->eflags & VM_MASK) ||
1054 !(env->hflags & HF_CS32_MASK)) {
14ce26e7
FB
1055 /* XXX: try to avoid this test. The problem comes from the
1056 fact that is real mode or vm86 mode we only modify the
1057 'base' and 'selector' fields of the segment cache to go
1058 faster. A solution may be to force addseg to one in
1059 translate-i386.c. */
1060 new_hflags |= HF_ADDSEG_MASK;
1061 } else {
5fafdf24 1062 new_hflags |= ((env->segs[R_DS].base |
735a8fd3 1063 env->segs[R_ES].base |
5fafdf24 1064 env->segs[R_SS].base) != 0) <<
14ce26e7
FB
1065 HF_ADDSEG_SHIFT;
1066 }
5fafdf24 1067 env->hflags = (env->hflags &
14ce26e7 1068 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
2c0262af 1069 }
2c0262af
FB
1070}
1071
e9f9d6b1 1072static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu,
e6a33e45 1073 uint8_t sipi_vector)
0e26b7b8 1074{
259186a7 1075 CPUState *cs = CPU(cpu);
e9f9d6b1
AF
1076 CPUX86State *env = &cpu->env;
1077
0e26b7b8
BS
1078 env->eip = 0;
1079 cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8,
1080 sipi_vector << 12,
1081 env->segs[R_CS].limit,
1082 env->segs[R_CS].flags);
259186a7 1083 cs->halted = 0;
0e26b7b8
BS
1084}
1085
84273177
JK
1086int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
1087 target_ulong *base, unsigned int *limit,
1088 unsigned int *flags);
1089
d9957a8b 1090/* op_helper.c */
1f1af9fd 1091/* used for debug or cpu save/restore */
c31da136
AJ
1092void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, floatx80 f);
1093floatx80 cpu_set_fp80(uint64_t mant, uint16_t upper);
1f1af9fd 1094
d9957a8b 1095/* cpu-exec.c */
2c0262af
FB
1096/* the following helpers are only usable in user mode simulation as
1097 they can trigger unexpected exceptions */
1098void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
6f12a2a6
FB
1099void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
1100void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
2c0262af
FB
1101
1102/* you can call this signal handler from your SIGBUS and SIGSEGV
1103 signal handlers to inform the virtual CPU of exceptions. non zero
1104 is returned if the signal was handled by the virtual CPU. */
5fafdf24 1105int cpu_x86_signal_handler(int host_signum, void *pinfo,
2c0262af 1106 void *puc);
d9957a8b 1107
c6dc6f63
AP
1108/* cpuid.c */
1109void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
1110 uint32_t *eax, uint32_t *ebx,
1111 uint32_t *ecx, uint32_t *edx);
0e26b7b8 1112void cpu_clear_apic_feature(CPUX86State *env);
bb44e0d1
JK
1113void host_cpuid(uint32_t function, uint32_t count,
1114 uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx);
c6dc6f63 1115
d9957a8b 1116/* helper.c */
7510454e 1117int x86_cpu_handle_mmu_fault(CPUState *cpu, vaddr addr,
97b348e7 1118 int is_write, int mmu_idx);
cc36a7a2 1119void x86_cpu_set_a20(X86CPU *cpu, int a20_state);
2c0262af 1120
b216aa6c
PB
1121#ifndef CONFIG_USER_ONLY
1122uint8_t x86_ldub_phys(CPUState *cs, hwaddr addr);
1123uint32_t x86_lduw_phys(CPUState *cs, hwaddr addr);
1124uint32_t x86_ldl_phys(CPUState *cs, hwaddr addr);
1125uint64_t x86_ldq_phys(CPUState *cs, hwaddr addr);
1126void x86_stb_phys(CPUState *cs, hwaddr addr, uint8_t val);
1127void x86_stl_phys_notdirty(CPUState *cs, hwaddr addr, uint32_t val);
1128void x86_stw_phys(CPUState *cs, hwaddr addr, uint32_t val);
1129void x86_stl_phys(CPUState *cs, hwaddr addr, uint32_t val);
1130void x86_stq_phys(CPUState *cs, hwaddr addr, uint64_t val);
1131#endif
1132
86025ee4 1133void breakpoint_handler(CPUState *cs);
d9957a8b
BS
1134
1135/* will be suppressed */
1136void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
1137void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
1138void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
93d00d0f 1139void cpu_x86_update_dr7(CPUX86State *env, uint32_t new_dr7);
d9957a8b 1140
d9957a8b 1141/* hw/pc.c */
d9957a8b 1142uint64_t cpu_get_tsc(CPUX86State *env);
6fd805e1 1143
2c0262af 1144#define TARGET_PAGE_BITS 12
9467d44c 1145
52705890
RH
1146#ifdef TARGET_X86_64
1147#define TARGET_PHYS_ADDR_SPACE_BITS 52
1148/* ??? This is really 48 bits, sign-extended, but the only thing
1149 accessible to userland with bit 48 set is the VSYSCALL, and that
1150 is handled via other mechanisms. */
1151#define TARGET_VIRT_ADDR_SPACE_BITS 47
1152#else
1153#define TARGET_PHYS_ADDR_SPACE_BITS 36
1154#define TARGET_VIRT_ADDR_SPACE_BITS 32
1155#endif
1156
e8f6d00c
PB
1157/* XXX: This value should match the one returned by CPUID
1158 * and in exec.c */
1159# if defined(TARGET_X86_64)
1160# define PHYS_ADDR_MASK 0xffffffffffLL
1161# else
1162# define PHYS_ADDR_MASK 0xfffffffffLL
1163# endif
1164
2994fd96 1165#define cpu_init(cpu_model) CPU(cpu_x86_init(cpu_model))
b47ed996 1166
9467d44c 1167#define cpu_exec cpu_x86_exec
9467d44c 1168#define cpu_signal_handler cpu_x86_signal_handler
e916cbf8 1169#define cpu_list x86_cpu_list
e4a09c96 1170#define cpudef_setup x86_cpudef_setup
9467d44c 1171
6ebbf390 1172/* MMU modes definitions */
8a201bd4 1173#define MMU_MODE0_SUFFIX _ksmap
6ebbf390 1174#define MMU_MODE1_SUFFIX _user
43773ed3 1175#define MMU_MODE2_SUFFIX _knosmap /* SMAP disabled or CPL<3 && AC=1 */
8a201bd4 1176#define MMU_KSMAP_IDX 0
a9321a4d 1177#define MMU_USER_IDX 1
43773ed3 1178#define MMU_KNOSMAP_IDX 2
97ed5ccd 1179static inline int cpu_mmu_index(CPUX86State *env, bool ifetch)
6ebbf390 1180{
a9321a4d 1181 return (env->hflags & HF_CPL_MASK) == 3 ? MMU_USER_IDX :
f57584dc 1182 (!(env->hflags & HF_SMAP_MASK) || (env->eflags & AC_MASK))
8a201bd4
PB
1183 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
1184}
1185
1186static inline int cpu_mmu_index_kernel(CPUX86State *env)
1187{
1188 return !(env->hflags & HF_SMAP_MASK) ? MMU_KNOSMAP_IDX :
1189 ((env->hflags & HF_CPL_MASK) < 3 && (env->eflags & AC_MASK))
1190 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
6ebbf390
JM
1191}
1192
988c3eb0
RH
1193#define CC_DST (env->cc_dst)
1194#define CC_SRC (env->cc_src)
1195#define CC_SRC2 (env->cc_src2)
1196#define CC_OP (env->cc_op)
f081c76c 1197
5918fffb
BS
1198/* n must be a constant to be efficient */
1199static inline target_long lshift(target_long x, int n)
1200{
1201 if (n >= 0) {
1202 return x << n;
1203 } else {
1204 return x >> (-n);
1205 }
1206}
1207
f081c76c
BS
1208/* float macros */
1209#define FT0 (env->ft0)
1210#define ST0 (env->fpregs[env->fpstt].d)
1211#define ST(n) (env->fpregs[(env->fpstt + (n)) & 7].d)
1212#define ST1 ST(1)
1213
d9957a8b 1214/* translate.c */
26a5f13b
FB
1215void optimize_flags_init(void);
1216
022c62cb 1217#include "exec/cpu-all.h"
0573fbfc
TS
1218#include "svm.h"
1219
0e26b7b8 1220#if !defined(CONFIG_USER_ONLY)
0d09e41a 1221#include "hw/i386/apic.h"
0e26b7b8
BS
1222#endif
1223
022c62cb 1224#include "exec/exec-all.h"
f081c76c 1225
317ac620 1226static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc,
6b917547
AL
1227 target_ulong *cs_base, int *flags)
1228{
1229 *cs_base = env->segs[R_CS].base;
1230 *pc = *cs_base + env->eip;
a2397807 1231 *flags = env->hflags |
a9321a4d 1232 (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK));
6b917547
AL
1233}
1234
232fc23b
AF
1235void do_cpu_init(X86CPU *cpu);
1236void do_cpu_sipi(X86CPU *cpu);
2fa11da0 1237
747461c7
JK
1238#define MCE_INJECT_BROADCAST 1
1239#define MCE_INJECT_UNCOND_AO 2
1240
8c5cf3b6 1241void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank,
316378e4 1242 uint64_t status, uint64_t mcg_status, uint64_t addr,
747461c7 1243 uint64_t misc, int flags);
2fa11da0 1244
599b9a5a 1245/* excp_helper.c */
77b2bc2c 1246void QEMU_NORETURN raise_exception(CPUX86State *env, int exception_index);
91980095
PD
1247void QEMU_NORETURN raise_exception_ra(CPUX86State *env, int exception_index,
1248 uintptr_t retaddr);
77b2bc2c
BS
1249void QEMU_NORETURN raise_exception_err(CPUX86State *env, int exception_index,
1250 int error_code);
91980095
PD
1251void QEMU_NORETURN raise_exception_err_ra(CPUX86State *env, int exception_index,
1252 int error_code, uintptr_t retaddr);
599b9a5a
BS
1253void QEMU_NORETURN raise_interrupt(CPUX86State *nenv, int intno, int is_int,
1254 int error_code, int next_eip_addend);
1255
5918fffb
BS
1256/* cc_helper.c */
1257extern const uint8_t parity_table[256];
1258uint32_t cpu_cc_compute_all(CPUX86State *env1, int op);
5bde1407 1259void update_fp_status(CPUX86State *env);
5918fffb
BS
1260
1261static inline uint32_t cpu_compute_eflags(CPUX86State *env)
1262{
80cf2c81 1263 return env->eflags | cpu_cc_compute_all(env, CC_OP) | (env->df & DF_MASK);
5918fffb
BS
1264}
1265
28fb26f1
PB
1266/* NOTE: the translator must set DisasContext.cc_op to CC_OP_EFLAGS
1267 * after generating a call to a helper that uses this.
1268 */
5918fffb
BS
1269static inline void cpu_load_eflags(CPUX86State *env, int eflags,
1270 int update_mask)
1271{
1272 CC_SRC = eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
28fb26f1 1273 CC_OP = CC_OP_EFLAGS;
80cf2c81 1274 env->df = 1 - (2 * ((eflags >> 10) & 1));
5918fffb
BS
1275 env->eflags = (env->eflags & ~update_mask) |
1276 (eflags & update_mask) | 0x2;
1277}
1278
1279/* load efer and update the corresponding hflags. XXX: do consistency
1280 checks with cpuid bits? */
1281static inline void cpu_load_efer(CPUX86State *env, uint64_t val)
1282{
1283 env->efer = val;
1284 env->hflags &= ~(HF_LMA_MASK | HF_SVME_MASK);
1285 if (env->efer & MSR_EFER_LMA) {
1286 env->hflags |= HF_LMA_MASK;
1287 }
1288 if (env->efer & MSR_EFER_SVME) {
1289 env->hflags |= HF_SVME_MASK;
1290 }
1291}
1292
f794aa4a
PB
1293static inline MemTxAttrs cpu_get_mem_attrs(CPUX86State *env)
1294{
1295 return ((MemTxAttrs) { .secure = (env->hflags & HF_SMM_MASK) != 0 });
1296}
1297
4e47e39a
RH
1298/* fpu_helper.c */
1299void cpu_set_mxcsr(CPUX86State *env, uint32_t val);
5bde1407 1300void cpu_set_fpuc(CPUX86State *env, uint16_t val);
4e47e39a 1301
677ef623
FK
1302/* mem_helper.c */
1303void helper_lock_init(void);
1304
6bada5e8
BS
1305/* svm_helper.c */
1306void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
1307 uint64_t param);
1308void cpu_vmexit(CPUX86State *nenv, uint32_t exit_code, uint64_t exit_info_1);
1309
97a8ea5a 1310/* seg_helper.c */
599b9a5a 1311void do_interrupt_x86_hardirq(CPUX86State *env, int intno, int is_hw);
e694d4e2 1312
f809c605 1313/* smm_helper.c */
518e9d7d 1314void do_smm_enter(X86CPU *cpu);
f809c605 1315void cpu_smm_update(X86CPU *cpu);
e694d4e2 1316
317ac620 1317void cpu_report_tpr_access(CPUX86State *env, TPRAccess access);
d362e757 1318
5114e842
EH
1319/* Change the value of a KVM-specific default
1320 *
1321 * If value is NULL, no default will be set and the original
1322 * value from the CPU model table will be kept.
1323 *
1324 * It is valid to call this funciton only for properties that
1325 * are already present in the kvm_default_props table.
1326 */
1327void x86_cpu_change_kvm_default(const char *prop, const char *value);
8fb4f821 1328
0668af54 1329
8b4beddc
EH
1330/* Return name of 32-bit register, from a R_* constant */
1331const char *get_register_name_32(unsigned int reg);
1332
8932cfdf 1333void enable_compat_apic_id_mode(void);
cb41bad3 1334
dab86234 1335#define APIC_DEFAULT_ADDRESS 0xfee00000
baaeda08 1336#define APIC_SPACE_SIZE 0x100000
dab86234 1337
1f871d49
PB
1338void x86_cpu_dump_local_apic_state(CPUState *cs, FILE *f,
1339 fprintf_function cpu_fprintf, int flags);
1340
2c0262af 1341#endif /* CPU_I386_H */