]> git.proxmox.com Git - mirror_qemu.git/blame - target-i386/cpu.h
SVM Support, by Alexander Graf.
[mirror_qemu.git] / target-i386 / cpu.h
CommitLineData
2c0262af
FB
1/*
2 * i386 virtual CPU header
5fafdf24 3 *
2c0262af
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
20#ifndef CPU_I386_H
21#define CPU_I386_H
22
14ce26e7
FB
23#include "config.h"
24
25#ifdef TARGET_X86_64
26#define TARGET_LONG_BITS 64
27#else
3cf1e035 28#define TARGET_LONG_BITS 32
14ce26e7 29#endif
3cf1e035 30
d720b93d
FB
31/* target supports implicit self modifying code */
32#define TARGET_HAS_SMC
33/* support for self modifying code even if the modified instruction is
34 close to the modifying instruction */
35#define TARGET_HAS_PRECISE_SMC
36
1fddef4b
FB
37#define TARGET_HAS_ICE 1
38
9042c0e2
TS
39#ifdef TARGET_X86_64
40#define ELF_MACHINE EM_X86_64
41#else
42#define ELF_MACHINE EM_386
43#endif
44
2c0262af
FB
45#include "cpu-defs.h"
46
7a0e1f41
FB
47#include "softfloat.h"
48
26a16623 49#if defined(__i386__) && !defined(CONFIG_SOFTMMU) && !defined(__APPLE__)
58fe2f10
FB
50#define USE_CODE_COPY
51#endif
52
2c0262af
FB
53#define R_EAX 0
54#define R_ECX 1
55#define R_EDX 2
56#define R_EBX 3
57#define R_ESP 4
58#define R_EBP 5
59#define R_ESI 6
60#define R_EDI 7
61
62#define R_AL 0
63#define R_CL 1
64#define R_DL 2
65#define R_BL 3
66#define R_AH 4
67#define R_CH 5
68#define R_DH 6
69#define R_BH 7
70
71#define R_ES 0
72#define R_CS 1
73#define R_SS 2
74#define R_DS 3
75#define R_FS 4
76#define R_GS 5
77
78/* segment descriptor fields */
79#define DESC_G_MASK (1 << 23)
80#define DESC_B_SHIFT 22
81#define DESC_B_MASK (1 << DESC_B_SHIFT)
14ce26e7
FB
82#define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */
83#define DESC_L_MASK (1 << DESC_L_SHIFT)
2c0262af
FB
84#define DESC_AVL_MASK (1 << 20)
85#define DESC_P_MASK (1 << 15)
86#define DESC_DPL_SHIFT 13
0573fbfc 87#define DESC_DPL_MASK (1 << DESC_DPL_SHIFT)
2c0262af
FB
88#define DESC_S_MASK (1 << 12)
89#define DESC_TYPE_SHIFT 8
90#define DESC_A_MASK (1 << 8)
91
e670b89e
FB
92#define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */
93#define DESC_C_MASK (1 << 10) /* code: conforming */
94#define DESC_R_MASK (1 << 9) /* code: readable */
2c0262af 95
e670b89e
FB
96#define DESC_E_MASK (1 << 10) /* data: expansion direction */
97#define DESC_W_MASK (1 << 9) /* data: writable */
98
99#define DESC_TSS_BUSY_MASK (1 << 9)
2c0262af
FB
100
101/* eflags masks */
102#define CC_C 0x0001
103#define CC_P 0x0004
104#define CC_A 0x0010
105#define CC_Z 0x0040
106#define CC_S 0x0080
107#define CC_O 0x0800
108
109#define TF_SHIFT 8
110#define IOPL_SHIFT 12
111#define VM_SHIFT 17
112
113#define TF_MASK 0x00000100
114#define IF_MASK 0x00000200
115#define DF_MASK 0x00000400
116#define IOPL_MASK 0x00003000
117#define NT_MASK 0x00004000
118#define RF_MASK 0x00010000
119#define VM_MASK 0x00020000
5fafdf24 120#define AC_MASK 0x00040000
2c0262af
FB
121#define VIF_MASK 0x00080000
122#define VIP_MASK 0x00100000
123#define ID_MASK 0x00200000
124
aa1f17c1 125/* hidden flags - used internally by qemu to represent additional cpu
d2ac63e0 126 states. Only the CPL, INHIBIT_IRQ and HALTED are not redundant. We avoid
2c0262af
FB
127 using the IOPL_MASK, TF_MASK and VM_MASK bit position to ease oring
128 with eflags. */
129/* current cpl */
130#define HF_CPL_SHIFT 0
131/* true if soft mmu is being used */
132#define HF_SOFTMMU_SHIFT 2
133/* true if hardware interrupts must be disabled for next instruction */
134#define HF_INHIBIT_IRQ_SHIFT 3
135/* 16 or 32 segments */
136#define HF_CS32_SHIFT 4
137#define HF_SS32_SHIFT 5
dc196a57 138/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
2c0262af 139#define HF_ADDSEG_SHIFT 6
65262d57
FB
140/* copy of CR0.PE (protected mode) */
141#define HF_PE_SHIFT 7
142#define HF_TF_SHIFT 8 /* must be same as eflags */
7eee2a50
FB
143#define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */
144#define HF_EM_SHIFT 10
145#define HF_TS_SHIFT 11
65262d57 146#define HF_IOPL_SHIFT 12 /* must be same as eflags */
14ce26e7
FB
147#define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */
148#define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */
664e0f19 149#define HF_OSFXSR_SHIFT 16 /* CR4.OSFXSR */
65262d57 150#define HF_VM_SHIFT 17 /* must be same as eflags */
d2ac63e0 151#define HF_HALTED_SHIFT 18 /* CPU halted */
3b21e03e 152#define HF_SMM_SHIFT 19 /* CPU in SMM mode */
0573fbfc
TS
153#define HF_GIF_SHIFT 20 /* if set CPU takes interrupts */
154#define HF_HIF_SHIFT 21 /* shadow copy of IF_MASK when in SVM */
2c0262af
FB
155
156#define HF_CPL_MASK (3 << HF_CPL_SHIFT)
157#define HF_SOFTMMU_MASK (1 << HF_SOFTMMU_SHIFT)
158#define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT)
159#define HF_CS32_MASK (1 << HF_CS32_SHIFT)
160#define HF_SS32_MASK (1 << HF_SS32_SHIFT)
161#define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT)
65262d57 162#define HF_PE_MASK (1 << HF_PE_SHIFT)
58fe2f10 163#define HF_TF_MASK (1 << HF_TF_SHIFT)
7eee2a50
FB
164#define HF_MP_MASK (1 << HF_MP_SHIFT)
165#define HF_EM_MASK (1 << HF_EM_SHIFT)
166#define HF_TS_MASK (1 << HF_TS_SHIFT)
14ce26e7
FB
167#define HF_LMA_MASK (1 << HF_LMA_SHIFT)
168#define HF_CS64_MASK (1 << HF_CS64_SHIFT)
664e0f19 169#define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT)
d2ac63e0 170#define HF_HALTED_MASK (1 << HF_HALTED_SHIFT)
3b21e03e 171#define HF_SMM_MASK (1 << HF_SMM_SHIFT)
0573fbfc
TS
172#define HF_GIF_MASK (1 << HF_GIF_SHIFT)
173#define HF_HIF_MASK (1 << HF_HIF_SHIFT)
2c0262af
FB
174
175#define CR0_PE_MASK (1 << 0)
7eee2a50
FB
176#define CR0_MP_MASK (1 << 1)
177#define CR0_EM_MASK (1 << 2)
2c0262af 178#define CR0_TS_MASK (1 << 3)
2ee73ac3 179#define CR0_ET_MASK (1 << 4)
7eee2a50 180#define CR0_NE_MASK (1 << 5)
2c0262af
FB
181#define CR0_WP_MASK (1 << 16)
182#define CR0_AM_MASK (1 << 18)
183#define CR0_PG_MASK (1 << 31)
184
185#define CR4_VME_MASK (1 << 0)
186#define CR4_PVI_MASK (1 << 1)
187#define CR4_TSD_MASK (1 << 2)
188#define CR4_DE_MASK (1 << 3)
189#define CR4_PSE_MASK (1 << 4)
64a595f2
FB
190#define CR4_PAE_MASK (1 << 5)
191#define CR4_PGE_MASK (1 << 7)
14ce26e7
FB
192#define CR4_PCE_MASK (1 << 8)
193#define CR4_OSFXSR_MASK (1 << 9)
194#define CR4_OSXMMEXCPT_MASK (1 << 10)
2c0262af
FB
195
196#define PG_PRESENT_BIT 0
197#define PG_RW_BIT 1
198#define PG_USER_BIT 2
199#define PG_PWT_BIT 3
200#define PG_PCD_BIT 4
201#define PG_ACCESSED_BIT 5
202#define PG_DIRTY_BIT 6
203#define PG_PSE_BIT 7
204#define PG_GLOBAL_BIT 8
5cf38396 205#define PG_NX_BIT 63
2c0262af
FB
206
207#define PG_PRESENT_MASK (1 << PG_PRESENT_BIT)
208#define PG_RW_MASK (1 << PG_RW_BIT)
209#define PG_USER_MASK (1 << PG_USER_BIT)
210#define PG_PWT_MASK (1 << PG_PWT_BIT)
211#define PG_PCD_MASK (1 << PG_PCD_BIT)
212#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
213#define PG_DIRTY_MASK (1 << PG_DIRTY_BIT)
214#define PG_PSE_MASK (1 << PG_PSE_BIT)
215#define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT)
5cf38396 216#define PG_NX_MASK (1LL << PG_NX_BIT)
2c0262af
FB
217
218#define PG_ERROR_W_BIT 1
219
220#define PG_ERROR_P_MASK 0x01
221#define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT)
222#define PG_ERROR_U_MASK 0x04
223#define PG_ERROR_RSVD_MASK 0x08
5cf38396 224#define PG_ERROR_I_D_MASK 0x10
2c0262af
FB
225
226#define MSR_IA32_APICBASE 0x1b
227#define MSR_IA32_APICBASE_BSP (1<<8)
228#define MSR_IA32_APICBASE_ENABLE (1<<11)
229#define MSR_IA32_APICBASE_BASE (0xfffff<<12)
230
231#define MSR_IA32_SYSENTER_CS 0x174
232#define MSR_IA32_SYSENTER_ESP 0x175
233#define MSR_IA32_SYSENTER_EIP 0x176
234
8f091a59
FB
235#define MSR_MCG_CAP 0x179
236#define MSR_MCG_STATUS 0x17a
237#define MSR_MCG_CTL 0x17b
238
239#define MSR_PAT 0x277
240
14ce26e7
FB
241#define MSR_EFER 0xc0000080
242
243#define MSR_EFER_SCE (1 << 0)
244#define MSR_EFER_LME (1 << 8)
245#define MSR_EFER_LMA (1 << 10)
246#define MSR_EFER_NXE (1 << 11)
247#define MSR_EFER_FFXSR (1 << 14)
248
249#define MSR_STAR 0xc0000081
250#define MSR_LSTAR 0xc0000082
251#define MSR_CSTAR 0xc0000083
252#define MSR_FMASK 0xc0000084
253#define MSR_FSBASE 0xc0000100
254#define MSR_GSBASE 0xc0000101
255#define MSR_KERNELGSBASE 0xc0000102
256
0573fbfc
TS
257#define MSR_VM_HSAVE_PA 0xc0010117
258
14ce26e7
FB
259/* cpuid_features bits */
260#define CPUID_FP87 (1 << 0)
261#define CPUID_VME (1 << 1)
262#define CPUID_DE (1 << 2)
263#define CPUID_PSE (1 << 3)
264#define CPUID_TSC (1 << 4)
265#define CPUID_MSR (1 << 5)
266#define CPUID_PAE (1 << 6)
267#define CPUID_MCE (1 << 7)
268#define CPUID_CX8 (1 << 8)
269#define CPUID_APIC (1 << 9)
270#define CPUID_SEP (1 << 11) /* sysenter/sysexit */
271#define CPUID_MTRR (1 << 12)
272#define CPUID_PGE (1 << 13)
273#define CPUID_MCA (1 << 14)
274#define CPUID_CMOV (1 << 15)
8f091a59 275#define CPUID_PAT (1 << 16)
8988ae89 276#define CPUID_PSE36 (1 << 17)
8f091a59 277#define CPUID_CLFLUSH (1 << 19)
14ce26e7
FB
278/* ... */
279#define CPUID_MMX (1 << 23)
280#define CPUID_FXSR (1 << 24)
281#define CPUID_SSE (1 << 25)
282#define CPUID_SSE2 (1 << 26)
283
465e9838 284#define CPUID_EXT_SSE3 (1 << 0)
9df217a3
FB
285#define CPUID_EXT_MONITOR (1 << 3)
286#define CPUID_EXT_CX16 (1 << 13)
287
288#define CPUID_EXT2_SYSCALL (1 << 11)
289#define CPUID_EXT2_NX (1 << 20)
8d9bfc2b 290#define CPUID_EXT2_FFXSR (1 << 25)
9df217a3
FB
291#define CPUID_EXT2_LM (1 << 29)
292
0573fbfc
TS
293#define CPUID_EXT3_SVM (1 << 2)
294
2c0262af
FB
295#define EXCP00_DIVZ 0
296#define EXCP01_SSTP 1
297#define EXCP02_NMI 2
298#define EXCP03_INT3 3
299#define EXCP04_INTO 4
300#define EXCP05_BOUND 5
301#define EXCP06_ILLOP 6
302#define EXCP07_PREX 7
303#define EXCP08_DBLE 8
304#define EXCP09_XERR 9
305#define EXCP0A_TSS 10
306#define EXCP0B_NOSEG 11
307#define EXCP0C_STACK 12
308#define EXCP0D_GPF 13
309#define EXCP0E_PAGE 14
310#define EXCP10_COPR 16
311#define EXCP11_ALGN 17
312#define EXCP12_MCHK 18
313
314enum {
315 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
316 CC_OP_EFLAGS, /* all cc are explicitely computed, CC_SRC = flags */
d36cd60e
FB
317
318 CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
319 CC_OP_MULW,
320 CC_OP_MULL,
14ce26e7 321 CC_OP_MULQ,
2c0262af
FB
322
323 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
324 CC_OP_ADDW,
325 CC_OP_ADDL,
14ce26e7 326 CC_OP_ADDQ,
2c0262af
FB
327
328 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
329 CC_OP_ADCW,
330 CC_OP_ADCL,
14ce26e7 331 CC_OP_ADCQ,
2c0262af
FB
332
333 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
334 CC_OP_SUBW,
335 CC_OP_SUBL,
14ce26e7 336 CC_OP_SUBQ,
2c0262af
FB
337
338 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
339 CC_OP_SBBW,
340 CC_OP_SBBL,
14ce26e7 341 CC_OP_SBBQ,
2c0262af
FB
342
343 CC_OP_LOGICB, /* modify all flags, CC_DST = res */
344 CC_OP_LOGICW,
345 CC_OP_LOGICL,
14ce26e7 346 CC_OP_LOGICQ,
2c0262af
FB
347
348 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
349 CC_OP_INCW,
350 CC_OP_INCL,
14ce26e7 351 CC_OP_INCQ,
2c0262af
FB
352
353 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */
354 CC_OP_DECW,
355 CC_OP_DECL,
14ce26e7 356 CC_OP_DECQ,
2c0262af 357
6b652794 358 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
2c0262af
FB
359 CC_OP_SHLW,
360 CC_OP_SHLL,
14ce26e7 361 CC_OP_SHLQ,
2c0262af
FB
362
363 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
364 CC_OP_SARW,
365 CC_OP_SARL,
14ce26e7 366 CC_OP_SARQ,
2c0262af
FB
367
368 CC_OP_NB,
369};
370
7a0e1f41 371#ifdef FLOATX80
2c0262af
FB
372#define USE_X86LDOUBLE
373#endif
374
375#ifdef USE_X86LDOUBLE
7a0e1f41 376typedef floatx80 CPU86_LDouble;
2c0262af 377#else
7a0e1f41 378typedef float64 CPU86_LDouble;
2c0262af
FB
379#endif
380
381typedef struct SegmentCache {
382 uint32_t selector;
14ce26e7 383 target_ulong base;
2c0262af
FB
384 uint32_t limit;
385 uint32_t flags;
386} SegmentCache;
387
826461bb 388typedef union {
664e0f19
FB
389 uint8_t _b[16];
390 uint16_t _w[8];
391 uint32_t _l[4];
392 uint64_t _q[2];
7a0e1f41
FB
393 float32 _s[4];
394 float64 _d[2];
14ce26e7
FB
395} XMMReg;
396
826461bb
FB
397typedef union {
398 uint8_t _b[8];
399 uint16_t _w[2];
400 uint32_t _l[1];
401 uint64_t q;
402} MMXReg;
403
404#ifdef WORDS_BIGENDIAN
405#define XMM_B(n) _b[15 - (n)]
406#define XMM_W(n) _w[7 - (n)]
407#define XMM_L(n) _l[3 - (n)]
664e0f19 408#define XMM_S(n) _s[3 - (n)]
826461bb 409#define XMM_Q(n) _q[1 - (n)]
664e0f19 410#define XMM_D(n) _d[1 - (n)]
826461bb
FB
411
412#define MMX_B(n) _b[7 - (n)]
413#define MMX_W(n) _w[3 - (n)]
414#define MMX_L(n) _l[1 - (n)]
415#else
416#define XMM_B(n) _b[n]
417#define XMM_W(n) _w[n]
418#define XMM_L(n) _l[n]
664e0f19 419#define XMM_S(n) _s[n]
826461bb 420#define XMM_Q(n) _q[n]
664e0f19 421#define XMM_D(n) _d[n]
826461bb
FB
422
423#define MMX_B(n) _b[n]
424#define MMX_W(n) _w[n]
425#define MMX_L(n) _l[n]
426#endif
664e0f19 427#define MMX_Q(n) q
826461bb 428
14ce26e7
FB
429#ifdef TARGET_X86_64
430#define CPU_NB_REGS 16
431#else
432#define CPU_NB_REGS 8
433#endif
434
2c0262af 435typedef struct CPUX86State {
14ce26e7
FB
436#if TARGET_LONG_BITS > HOST_LONG_BITS
437 /* temporaries if we cannot store them in host registers */
438 target_ulong t0, t1, t2;
439#endif
440
2c0262af 441 /* standard registers */
14ce26e7
FB
442 target_ulong regs[CPU_NB_REGS];
443 target_ulong eip;
444 target_ulong eflags; /* eflags register. During CPU emulation, CC
2c0262af
FB
445 flags and DF are set to zero because they are
446 stored elsewhere */
447
448 /* emulator internal eflags handling */
14ce26e7
FB
449 target_ulong cc_src;
450 target_ulong cc_dst;
2c0262af
FB
451 uint32_t cc_op;
452 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
453 uint32_t hflags; /* hidden flags, see HF_xxx constants */
454
9df217a3
FB
455 /* segments */
456 SegmentCache segs[6]; /* selector values */
457 SegmentCache ldt;
458 SegmentCache tr;
459 SegmentCache gdt; /* only base and limit are used */
460 SegmentCache idt; /* only base and limit are used */
461
462 target_ulong cr[5]; /* NOTE: cr1 is unused */
463 uint32_t a20_mask;
464
2c0262af
FB
465 /* FPU state */
466 unsigned int fpstt; /* top of stack index */
467 unsigned int fpus;
468 unsigned int fpuc;
469 uint8_t fptags[8]; /* 0 = valid, 1 = empty */
664e0f19
FB
470 union {
471#ifdef USE_X86LDOUBLE
472 CPU86_LDouble d __attribute__((aligned(16)));
473#else
474 CPU86_LDouble d;
475#endif
476 MMXReg mmx;
477 } fpregs[8];
2c0262af
FB
478
479 /* emulator internal variables */
7a0e1f41 480 float_status fp_status;
2c0262af
FB
481 CPU86_LDouble ft0;
482 union {
483 float f;
484 double d;
485 int i32;
486 int64_t i64;
487 } fp_convert;
3b46e624 488
7a0e1f41 489 float_status sse_status;
664e0f19 490 uint32_t mxcsr;
14ce26e7
FB
491 XMMReg xmm_regs[CPU_NB_REGS];
492 XMMReg xmm_t0;
664e0f19 493 MMXReg mmx_t0;
14ce26e7 494
2c0262af
FB
495 /* sysenter registers */
496 uint32_t sysenter_cs;
497 uint32_t sysenter_esp;
498 uint32_t sysenter_eip;
8d9bfc2b
FB
499 uint64_t efer;
500 uint64_t star;
0573fbfc
TS
501
502 target_phys_addr_t vm_hsave;
503 target_phys_addr_t vm_vmcb;
504 uint64_t intercept;
505 uint16_t intercept_cr_read;
506 uint16_t intercept_cr_write;
507 uint16_t intercept_dr_read;
508 uint16_t intercept_dr_write;
509 uint32_t intercept_exceptions;
510
14ce26e7 511#ifdef TARGET_X86_64
14ce26e7
FB
512 target_ulong lstar;
513 target_ulong cstar;
514 target_ulong fmask;
515 target_ulong kernelgsbase;
516#endif
58fe2f10 517
8f091a59
FB
518 uint64_t pat;
519
58fe2f10 520 /* temporary data for USE_CODE_COPY mode */
7eee2a50 521#ifdef USE_CODE_COPY
58fe2f10
FB
522 uint32_t tmp0;
523 uint32_t saved_esp;
7eee2a50
FB
524 int native_fp_regs; /* if true, the FPU state is in the native CPU regs */
525#endif
3b46e624 526
2c0262af
FB
527 /* exception/interrupt handling */
528 jmp_buf jmp_env;
529 int exception_index;
530 int error_code;
531 int exception_is_int;
826461bb 532 target_ulong exception_next_eip;
14ce26e7 533 target_ulong dr[8]; /* debug registers */
3b21e03e 534 uint32_t smbase;
5fafdf24 535 int interrupt_request;
2c0262af 536 int user_mode_only; /* user mode only simulation */
678dde13 537 int old_exception; /* exception in flight */
2c0262af 538
a316d335 539 CPU_COMMON
2c0262af 540
14ce26e7 541 /* processor features (e.g. for CPUID insn) */
8d9bfc2b 542 uint32_t cpuid_level;
14ce26e7
FB
543 uint32_t cpuid_vendor1;
544 uint32_t cpuid_vendor2;
545 uint32_t cpuid_vendor3;
546 uint32_t cpuid_version;
547 uint32_t cpuid_features;
9df217a3 548 uint32_t cpuid_ext_features;
8d9bfc2b
FB
549 uint32_t cpuid_xlevel;
550 uint32_t cpuid_model[12];
551 uint32_t cpuid_ext2_features;
0573fbfc 552 uint32_t cpuid_ext3_features;
eae7629b 553 uint32_t cpuid_apic_id;
3b46e624 554
9df217a3
FB
555#ifdef USE_KQEMU
556 int kqemu_enabled;
f1c85677 557 int last_io_time;
9df217a3 558#endif
14ce26e7
FB
559 /* in order to simplify APIC support, we leave this pointer to the
560 user */
561 struct APICState *apic_state;
2c0262af
FB
562} CPUX86State;
563
2c0262af
FB
564CPUX86State *cpu_x86_init(void);
565int cpu_x86_exec(CPUX86State *s);
566void cpu_x86_close(CPUX86State *s);
d720b93d 567int cpu_get_pic_interrupt(CPUX86State *s);
2ee73ac3
FB
568/* MSDOS compatibility mode FPU exception support */
569void cpu_set_ferr(CPUX86State *s);
2c0262af
FB
570
571/* this function must always be used to load data in the segment
572 cache: it synchronizes the hflags with the segment cache values */
5fafdf24 573static inline void cpu_x86_load_seg_cache(CPUX86State *env,
2c0262af 574 int seg_reg, unsigned int selector,
8988ae89 575 target_ulong base,
5fafdf24 576 unsigned int limit,
2c0262af
FB
577 unsigned int flags)
578{
579 SegmentCache *sc;
580 unsigned int new_hflags;
3b46e624 581
2c0262af
FB
582 sc = &env->segs[seg_reg];
583 sc->selector = selector;
584 sc->base = base;
585 sc->limit = limit;
586 sc->flags = flags;
587
588 /* update the hidden flags */
14ce26e7
FB
589 {
590 if (seg_reg == R_CS) {
591#ifdef TARGET_X86_64
592 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
593 /* long mode */
594 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
595 env->hflags &= ~(HF_ADDSEG_MASK);
5fafdf24 596 } else
14ce26e7
FB
597#endif
598 {
599 /* legacy / compatibility case */
600 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
601 >> (DESC_B_SHIFT - HF_CS32_SHIFT);
602 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
603 new_hflags;
604 }
605 }
606 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
607 >> (DESC_B_SHIFT - HF_SS32_SHIFT);
608 if (env->hflags & HF_CS64_MASK) {
609 /* zero base assumed for DS, ES and SS in long mode */
5fafdf24 610 } else if (!(env->cr[0] & CR0_PE_MASK) ||
735a8fd3
FB
611 (env->eflags & VM_MASK) ||
612 !(env->hflags & HF_CS32_MASK)) {
14ce26e7
FB
613 /* XXX: try to avoid this test. The problem comes from the
614 fact that is real mode or vm86 mode we only modify the
615 'base' and 'selector' fields of the segment cache to go
616 faster. A solution may be to force addseg to one in
617 translate-i386.c. */
618 new_hflags |= HF_ADDSEG_MASK;
619 } else {
5fafdf24 620 new_hflags |= ((env->segs[R_DS].base |
735a8fd3 621 env->segs[R_ES].base |
5fafdf24 622 env->segs[R_SS].base) != 0) <<
14ce26e7
FB
623 HF_ADDSEG_SHIFT;
624 }
5fafdf24 625 env->hflags = (env->hflags &
14ce26e7 626 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
2c0262af 627 }
2c0262af
FB
628}
629
630/* wrapper, just in case memory mappings must be changed */
631static inline void cpu_x86_set_cpl(CPUX86State *s, int cpl)
632{
633#if HF_CPL_MASK == 3
634 s->hflags = (s->hflags & ~HF_CPL_MASK) | cpl;
635#else
636#error HF_CPL_MASK is hardcoded
637#endif
638}
639
1f1af9fd
FB
640/* used for debug or cpu save/restore */
641void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, CPU86_LDouble f);
642CPU86_LDouble cpu_set_fp80(uint64_t mant, uint16_t upper);
643
2c0262af
FB
644/* the following helpers are only usable in user mode simulation as
645 they can trigger unexpected exceptions */
646void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
647void cpu_x86_fsave(CPUX86State *s, uint8_t *ptr, int data32);
648void cpu_x86_frstor(CPUX86State *s, uint8_t *ptr, int data32);
649
650/* you can call this signal handler from your SIGBUS and SIGSEGV
651 signal handlers to inform the virtual CPU of exceptions. non zero
652 is returned if the signal was handled by the virtual CPU. */
5fafdf24 653int cpu_x86_signal_handler(int host_signum, void *pinfo,
2c0262af 654 void *puc);
461c0471 655void cpu_x86_set_a20(CPUX86State *env, int a20_state);
2c0262af 656
28ab0e2e
FB
657uint64_t cpu_get_tsc(CPUX86State *env);
658
14ce26e7
FB
659void cpu_set_apic_base(CPUX86State *env, uint64_t val);
660uint64_t cpu_get_apic_base(CPUX86State *env);
9230e66e
FB
661void cpu_set_apic_tpr(CPUX86State *env, uint8_t val);
662#ifndef NO_CPU_IO_DEFS
663uint8_t cpu_get_apic_tpr(CPUX86State *env);
664#endif
3b21e03e 665void cpu_smm_update(CPUX86State *env);
14ce26e7 666
64a595f2
FB
667/* will be suppressed */
668void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
669
2c0262af
FB
670/* used to debug */
671#define X86_DUMP_FPU 0x0001 /* dump FPU state too */
672#define X86_DUMP_CCOP 0x0002 /* dump qemu flag cache */
2c0262af 673
f1c85677
FB
674#ifdef USE_KQEMU
675static inline int cpu_get_time_fast(void)
676{
677 int low, high;
678 asm volatile("rdtsc" : "=a" (low), "=d" (high));
679 return low;
680}
681#endif
682
2c0262af 683#define TARGET_PAGE_BITS 12
9467d44c
TS
684
685#define CPUState CPUX86State
686#define cpu_init cpu_x86_init
687#define cpu_exec cpu_x86_exec
688#define cpu_gen_code cpu_x86_gen_code
689#define cpu_signal_handler cpu_x86_signal_handler
690
2c0262af
FB
691#include "cpu-all.h"
692
0573fbfc
TS
693#include "svm.h"
694
2c0262af 695#endif /* CPU_I386_H */