]> git.proxmox.com Git - mirror_qemu.git/blame - target-i386/cpu.h
ETRAX-FS: Make etraxfs_dmac_run local.
[mirror_qemu.git] / target-i386 / cpu.h
CommitLineData
2c0262af
FB
1/*
2 * i386 virtual CPU header
5fafdf24 3 *
2c0262af
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
20#ifndef CPU_I386_H
21#define CPU_I386_H
22
14ce26e7
FB
23#include "config.h"
24
25#ifdef TARGET_X86_64
26#define TARGET_LONG_BITS 64
27#else
3cf1e035 28#define TARGET_LONG_BITS 32
14ce26e7 29#endif
3cf1e035 30
d720b93d
FB
31/* target supports implicit self modifying code */
32#define TARGET_HAS_SMC
33/* support for self modifying code even if the modified instruction is
34 close to the modifying instruction */
35#define TARGET_HAS_PRECISE_SMC
36
1fddef4b
FB
37#define TARGET_HAS_ICE 1
38
9042c0e2
TS
39#ifdef TARGET_X86_64
40#define ELF_MACHINE EM_X86_64
41#else
42#define ELF_MACHINE EM_386
43#endif
44
2c0262af
FB
45#include "cpu-defs.h"
46
7a0e1f41
FB
47#include "softfloat.h"
48
2c0262af
FB
49#define R_EAX 0
50#define R_ECX 1
51#define R_EDX 2
52#define R_EBX 3
53#define R_ESP 4
54#define R_EBP 5
55#define R_ESI 6
56#define R_EDI 7
57
58#define R_AL 0
59#define R_CL 1
60#define R_DL 2
61#define R_BL 3
62#define R_AH 4
63#define R_CH 5
64#define R_DH 6
65#define R_BH 7
66
67#define R_ES 0
68#define R_CS 1
69#define R_SS 2
70#define R_DS 3
71#define R_FS 4
72#define R_GS 5
73
74/* segment descriptor fields */
75#define DESC_G_MASK (1 << 23)
76#define DESC_B_SHIFT 22
77#define DESC_B_MASK (1 << DESC_B_SHIFT)
14ce26e7
FB
78#define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */
79#define DESC_L_MASK (1 << DESC_L_SHIFT)
2c0262af
FB
80#define DESC_AVL_MASK (1 << 20)
81#define DESC_P_MASK (1 << 15)
82#define DESC_DPL_SHIFT 13
0573fbfc 83#define DESC_DPL_MASK (1 << DESC_DPL_SHIFT)
2c0262af
FB
84#define DESC_S_MASK (1 << 12)
85#define DESC_TYPE_SHIFT 8
86#define DESC_A_MASK (1 << 8)
87
e670b89e
FB
88#define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */
89#define DESC_C_MASK (1 << 10) /* code: conforming */
90#define DESC_R_MASK (1 << 9) /* code: readable */
2c0262af 91
e670b89e
FB
92#define DESC_E_MASK (1 << 10) /* data: expansion direction */
93#define DESC_W_MASK (1 << 9) /* data: writable */
94
95#define DESC_TSS_BUSY_MASK (1 << 9)
2c0262af
FB
96
97/* eflags masks */
98#define CC_C 0x0001
99#define CC_P 0x0004
100#define CC_A 0x0010
101#define CC_Z 0x0040
102#define CC_S 0x0080
103#define CC_O 0x0800
104
105#define TF_SHIFT 8
106#define IOPL_SHIFT 12
107#define VM_SHIFT 17
108
109#define TF_MASK 0x00000100
110#define IF_MASK 0x00000200
111#define DF_MASK 0x00000400
112#define IOPL_MASK 0x00003000
113#define NT_MASK 0x00004000
114#define RF_MASK 0x00010000
115#define VM_MASK 0x00020000
5fafdf24 116#define AC_MASK 0x00040000
2c0262af
FB
117#define VIF_MASK 0x00080000
118#define VIP_MASK 0x00100000
119#define ID_MASK 0x00200000
120
aa1f17c1 121/* hidden flags - used internally by qemu to represent additional cpu
33c263df
FB
122 states. Only the CPL, INHIBIT_IRQ, SMM and SVMI are not
123 redundant. We avoid using the IOPL_MASK, TF_MASK and VM_MASK bit
124 position to ease oring with eflags. */
2c0262af
FB
125/* current cpl */
126#define HF_CPL_SHIFT 0
127/* true if soft mmu is being used */
128#define HF_SOFTMMU_SHIFT 2
129/* true if hardware interrupts must be disabled for next instruction */
130#define HF_INHIBIT_IRQ_SHIFT 3
131/* 16 or 32 segments */
132#define HF_CS32_SHIFT 4
133#define HF_SS32_SHIFT 5
dc196a57 134/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
2c0262af 135#define HF_ADDSEG_SHIFT 6
65262d57
FB
136/* copy of CR0.PE (protected mode) */
137#define HF_PE_SHIFT 7
138#define HF_TF_SHIFT 8 /* must be same as eflags */
7eee2a50
FB
139#define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */
140#define HF_EM_SHIFT 10
141#define HF_TS_SHIFT 11
65262d57 142#define HF_IOPL_SHIFT 12 /* must be same as eflags */
14ce26e7
FB
143#define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */
144#define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */
664e0f19 145#define HF_OSFXSR_SHIFT 16 /* CR4.OSFXSR */
65262d57 146#define HF_VM_SHIFT 17 /* must be same as eflags */
3b21e03e 147#define HF_SMM_SHIFT 19 /* CPU in SMM mode */
db620f46
FB
148#define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */
149#define HF_SVMI_SHIFT 21 /* SVM intercepts are active */
2c0262af
FB
150
151#define HF_CPL_MASK (3 << HF_CPL_SHIFT)
152#define HF_SOFTMMU_MASK (1 << HF_SOFTMMU_SHIFT)
153#define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT)
154#define HF_CS32_MASK (1 << HF_CS32_SHIFT)
155#define HF_SS32_MASK (1 << HF_SS32_SHIFT)
156#define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT)
65262d57 157#define HF_PE_MASK (1 << HF_PE_SHIFT)
58fe2f10 158#define HF_TF_MASK (1 << HF_TF_SHIFT)
7eee2a50
FB
159#define HF_MP_MASK (1 << HF_MP_SHIFT)
160#define HF_EM_MASK (1 << HF_EM_SHIFT)
161#define HF_TS_MASK (1 << HF_TS_SHIFT)
14ce26e7
FB
162#define HF_LMA_MASK (1 << HF_LMA_SHIFT)
163#define HF_CS64_MASK (1 << HF_CS64_SHIFT)
664e0f19 164#define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT)
3b21e03e 165#define HF_SMM_MASK (1 << HF_SMM_SHIFT)
872929aa
FB
166#define HF_SVME_MASK (1 << HF_SVME_SHIFT)
167#define HF_SVMI_MASK (1 << HF_SVMI_SHIFT)
2c0262af 168
db620f46
FB
169/* hflags2 */
170
171#define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */
172#define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */
173#define HF2_NMI_SHIFT 2 /* CPU serving NMI */
174#define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */
175
176#define HF2_GIF_MASK (1 << HF2_GIF_SHIFT)
177#define HF2_HIF_MASK (1 << HF2_HIF_SHIFT)
178#define HF2_NMI_MASK (1 << HF2_NMI_SHIFT)
179#define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT)
180
2c0262af 181#define CR0_PE_MASK (1 << 0)
7eee2a50
FB
182#define CR0_MP_MASK (1 << 1)
183#define CR0_EM_MASK (1 << 2)
2c0262af 184#define CR0_TS_MASK (1 << 3)
2ee73ac3 185#define CR0_ET_MASK (1 << 4)
7eee2a50 186#define CR0_NE_MASK (1 << 5)
2c0262af
FB
187#define CR0_WP_MASK (1 << 16)
188#define CR0_AM_MASK (1 << 18)
189#define CR0_PG_MASK (1 << 31)
190
191#define CR4_VME_MASK (1 << 0)
192#define CR4_PVI_MASK (1 << 1)
193#define CR4_TSD_MASK (1 << 2)
194#define CR4_DE_MASK (1 << 3)
195#define CR4_PSE_MASK (1 << 4)
64a595f2
FB
196#define CR4_PAE_MASK (1 << 5)
197#define CR4_PGE_MASK (1 << 7)
14ce26e7
FB
198#define CR4_PCE_MASK (1 << 8)
199#define CR4_OSFXSR_MASK (1 << 9)
200#define CR4_OSXMMEXCPT_MASK (1 << 10)
2c0262af
FB
201
202#define PG_PRESENT_BIT 0
203#define PG_RW_BIT 1
204#define PG_USER_BIT 2
205#define PG_PWT_BIT 3
206#define PG_PCD_BIT 4
207#define PG_ACCESSED_BIT 5
208#define PG_DIRTY_BIT 6
209#define PG_PSE_BIT 7
210#define PG_GLOBAL_BIT 8
5cf38396 211#define PG_NX_BIT 63
2c0262af
FB
212
213#define PG_PRESENT_MASK (1 << PG_PRESENT_BIT)
214#define PG_RW_MASK (1 << PG_RW_BIT)
215#define PG_USER_MASK (1 << PG_USER_BIT)
216#define PG_PWT_MASK (1 << PG_PWT_BIT)
217#define PG_PCD_MASK (1 << PG_PCD_BIT)
218#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
219#define PG_DIRTY_MASK (1 << PG_DIRTY_BIT)
220#define PG_PSE_MASK (1 << PG_PSE_BIT)
221#define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT)
5cf38396 222#define PG_NX_MASK (1LL << PG_NX_BIT)
2c0262af
FB
223
224#define PG_ERROR_W_BIT 1
225
226#define PG_ERROR_P_MASK 0x01
227#define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT)
228#define PG_ERROR_U_MASK 0x04
229#define PG_ERROR_RSVD_MASK 0x08
5cf38396 230#define PG_ERROR_I_D_MASK 0x10
2c0262af
FB
231
232#define MSR_IA32_APICBASE 0x1b
233#define MSR_IA32_APICBASE_BSP (1<<8)
234#define MSR_IA32_APICBASE_ENABLE (1<<11)
235#define MSR_IA32_APICBASE_BASE (0xfffff<<12)
236
237#define MSR_IA32_SYSENTER_CS 0x174
238#define MSR_IA32_SYSENTER_ESP 0x175
239#define MSR_IA32_SYSENTER_EIP 0x176
240
8f091a59
FB
241#define MSR_MCG_CAP 0x179
242#define MSR_MCG_STATUS 0x17a
243#define MSR_MCG_CTL 0x17b
244
e737b32a
AZ
245#define MSR_IA32_PERF_STATUS 0x198
246
8f091a59
FB
247#define MSR_PAT 0x277
248
14ce26e7
FB
249#define MSR_EFER 0xc0000080
250
251#define MSR_EFER_SCE (1 << 0)
252#define MSR_EFER_LME (1 << 8)
253#define MSR_EFER_LMA (1 << 10)
254#define MSR_EFER_NXE (1 << 11)
872929aa 255#define MSR_EFER_SVME (1 << 12)
14ce26e7
FB
256#define MSR_EFER_FFXSR (1 << 14)
257
258#define MSR_STAR 0xc0000081
259#define MSR_LSTAR 0xc0000082
260#define MSR_CSTAR 0xc0000083
261#define MSR_FMASK 0xc0000084
262#define MSR_FSBASE 0xc0000100
263#define MSR_GSBASE 0xc0000101
264#define MSR_KERNELGSBASE 0xc0000102
265
0573fbfc
TS
266#define MSR_VM_HSAVE_PA 0xc0010117
267
14ce26e7
FB
268/* cpuid_features bits */
269#define CPUID_FP87 (1 << 0)
270#define CPUID_VME (1 << 1)
271#define CPUID_DE (1 << 2)
272#define CPUID_PSE (1 << 3)
273#define CPUID_TSC (1 << 4)
274#define CPUID_MSR (1 << 5)
275#define CPUID_PAE (1 << 6)
276#define CPUID_MCE (1 << 7)
277#define CPUID_CX8 (1 << 8)
278#define CPUID_APIC (1 << 9)
279#define CPUID_SEP (1 << 11) /* sysenter/sysexit */
280#define CPUID_MTRR (1 << 12)
281#define CPUID_PGE (1 << 13)
282#define CPUID_MCA (1 << 14)
283#define CPUID_CMOV (1 << 15)
8f091a59 284#define CPUID_PAT (1 << 16)
8988ae89 285#define CPUID_PSE36 (1 << 17)
a049de61 286#define CPUID_PN (1 << 18)
8f091a59 287#define CPUID_CLFLUSH (1 << 19)
a049de61
FB
288#define CPUID_DTS (1 << 21)
289#define CPUID_ACPI (1 << 22)
14ce26e7
FB
290#define CPUID_MMX (1 << 23)
291#define CPUID_FXSR (1 << 24)
292#define CPUID_SSE (1 << 25)
293#define CPUID_SSE2 (1 << 26)
a049de61
FB
294#define CPUID_SS (1 << 27)
295#define CPUID_HT (1 << 28)
296#define CPUID_TM (1 << 29)
297#define CPUID_IA64 (1 << 30)
298#define CPUID_PBE (1 << 31)
14ce26e7 299
465e9838 300#define CPUID_EXT_SSE3 (1 << 0)
558fa836 301#define CPUID_EXT_DTES64 (1 << 2)
9df217a3 302#define CPUID_EXT_MONITOR (1 << 3)
a049de61
FB
303#define CPUID_EXT_DSCPL (1 << 4)
304#define CPUID_EXT_VMX (1 << 5)
305#define CPUID_EXT_SMX (1 << 6)
306#define CPUID_EXT_EST (1 << 7)
307#define CPUID_EXT_TM2 (1 << 8)
308#define CPUID_EXT_SSSE3 (1 << 9)
309#define CPUID_EXT_CID (1 << 10)
9df217a3 310#define CPUID_EXT_CX16 (1 << 13)
a049de61 311#define CPUID_EXT_XTPR (1 << 14)
558fa836
PB
312#define CPUID_EXT_PDCM (1 << 15)
313#define CPUID_EXT_DCA (1 << 18)
314#define CPUID_EXT_SSE41 (1 << 19)
315#define CPUID_EXT_SSE42 (1 << 20)
316#define CPUID_EXT_X2APIC (1 << 21)
317#define CPUID_EXT_MOVBE (1 << 22)
318#define CPUID_EXT_POPCNT (1 << 23)
319#define CPUID_EXT_XSAVE (1 << 26)
320#define CPUID_EXT_OSXSAVE (1 << 27)
9df217a3
FB
321
322#define CPUID_EXT2_SYSCALL (1 << 11)
a049de61 323#define CPUID_EXT2_MP (1 << 19)
9df217a3 324#define CPUID_EXT2_NX (1 << 20)
a049de61 325#define CPUID_EXT2_MMXEXT (1 << 22)
8d9bfc2b 326#define CPUID_EXT2_FFXSR (1 << 25)
a049de61
FB
327#define CPUID_EXT2_PDPE1GB (1 << 26)
328#define CPUID_EXT2_RDTSCP (1 << 27)
9df217a3 329#define CPUID_EXT2_LM (1 << 29)
a049de61
FB
330#define CPUID_EXT2_3DNOWEXT (1 << 30)
331#define CPUID_EXT2_3DNOW (1 << 31)
9df217a3 332
a049de61
FB
333#define CPUID_EXT3_LAHF_LM (1 << 0)
334#define CPUID_EXT3_CMP_LEG (1 << 1)
0573fbfc 335#define CPUID_EXT3_SVM (1 << 2)
a049de61
FB
336#define CPUID_EXT3_EXTAPIC (1 << 3)
337#define CPUID_EXT3_CR8LEG (1 << 4)
338#define CPUID_EXT3_ABM (1 << 5)
339#define CPUID_EXT3_SSE4A (1 << 6)
340#define CPUID_EXT3_MISALIGNSSE (1 << 7)
341#define CPUID_EXT3_3DNOWPREFETCH (1 << 8)
342#define CPUID_EXT3_OSVW (1 << 9)
343#define CPUID_EXT3_IBS (1 << 10)
872929aa 344#define CPUID_EXT3_SKINIT (1 << 12)
0573fbfc 345
c5096daf
AZ
346#define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
347#define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
348#define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
349
350#define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */
351#define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */
352#define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */
353
e737b32a 354#define CPUID_MWAIT_IBE (1 << 1) /* Interrupts can exit capability */
a876e289 355#define CPUID_MWAIT_EMX (1 << 0) /* enumeration supported */
e737b32a 356
2c0262af
FB
357#define EXCP00_DIVZ 0
358#define EXCP01_SSTP 1
359#define EXCP02_NMI 2
360#define EXCP03_INT3 3
361#define EXCP04_INTO 4
362#define EXCP05_BOUND 5
363#define EXCP06_ILLOP 6
364#define EXCP07_PREX 7
365#define EXCP08_DBLE 8
366#define EXCP09_XERR 9
367#define EXCP0A_TSS 10
368#define EXCP0B_NOSEG 11
369#define EXCP0C_STACK 12
370#define EXCP0D_GPF 13
371#define EXCP0E_PAGE 14
372#define EXCP10_COPR 16
373#define EXCP11_ALGN 17
374#define EXCP12_MCHK 18
375
d2fd1af7
FB
376#define EXCP_SYSCALL 0x100 /* only happens in user only emulation
377 for syscall instruction */
378
2c0262af
FB
379enum {
380 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
1235fc06 381 CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */
d36cd60e
FB
382
383 CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
384 CC_OP_MULW,
385 CC_OP_MULL,
14ce26e7 386 CC_OP_MULQ,
2c0262af
FB
387
388 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
389 CC_OP_ADDW,
390 CC_OP_ADDL,
14ce26e7 391 CC_OP_ADDQ,
2c0262af
FB
392
393 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
394 CC_OP_ADCW,
395 CC_OP_ADCL,
14ce26e7 396 CC_OP_ADCQ,
2c0262af
FB
397
398 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
399 CC_OP_SUBW,
400 CC_OP_SUBL,
14ce26e7 401 CC_OP_SUBQ,
2c0262af
FB
402
403 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
404 CC_OP_SBBW,
405 CC_OP_SBBL,
14ce26e7 406 CC_OP_SBBQ,
2c0262af
FB
407
408 CC_OP_LOGICB, /* modify all flags, CC_DST = res */
409 CC_OP_LOGICW,
410 CC_OP_LOGICL,
14ce26e7 411 CC_OP_LOGICQ,
2c0262af
FB
412
413 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
414 CC_OP_INCW,
415 CC_OP_INCL,
14ce26e7 416 CC_OP_INCQ,
2c0262af
FB
417
418 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */
419 CC_OP_DECW,
420 CC_OP_DECL,
14ce26e7 421 CC_OP_DECQ,
2c0262af 422
6b652794 423 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
2c0262af
FB
424 CC_OP_SHLW,
425 CC_OP_SHLL,
14ce26e7 426 CC_OP_SHLQ,
2c0262af
FB
427
428 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
429 CC_OP_SARW,
430 CC_OP_SARL,
14ce26e7 431 CC_OP_SARQ,
2c0262af
FB
432
433 CC_OP_NB,
434};
435
7a0e1f41 436#ifdef FLOATX80
2c0262af
FB
437#define USE_X86LDOUBLE
438#endif
439
440#ifdef USE_X86LDOUBLE
7a0e1f41 441typedef floatx80 CPU86_LDouble;
2c0262af 442#else
7a0e1f41 443typedef float64 CPU86_LDouble;
2c0262af
FB
444#endif
445
446typedef struct SegmentCache {
447 uint32_t selector;
14ce26e7 448 target_ulong base;
2c0262af
FB
449 uint32_t limit;
450 uint32_t flags;
451} SegmentCache;
452
826461bb 453typedef union {
664e0f19
FB
454 uint8_t _b[16];
455 uint16_t _w[8];
456 uint32_t _l[4];
457 uint64_t _q[2];
7a0e1f41
FB
458 float32 _s[4];
459 float64 _d[2];
14ce26e7
FB
460} XMMReg;
461
826461bb
FB
462typedef union {
463 uint8_t _b[8];
a35f3ec7
AJ
464 uint16_t _w[4];
465 uint32_t _l[2];
466 float32 _s[2];
826461bb
FB
467 uint64_t q;
468} MMXReg;
469
470#ifdef WORDS_BIGENDIAN
471#define XMM_B(n) _b[15 - (n)]
472#define XMM_W(n) _w[7 - (n)]
473#define XMM_L(n) _l[3 - (n)]
664e0f19 474#define XMM_S(n) _s[3 - (n)]
826461bb 475#define XMM_Q(n) _q[1 - (n)]
664e0f19 476#define XMM_D(n) _d[1 - (n)]
826461bb
FB
477
478#define MMX_B(n) _b[7 - (n)]
479#define MMX_W(n) _w[3 - (n)]
480#define MMX_L(n) _l[1 - (n)]
a35f3ec7 481#define MMX_S(n) _s[1 - (n)]
826461bb
FB
482#else
483#define XMM_B(n) _b[n]
484#define XMM_W(n) _w[n]
485#define XMM_L(n) _l[n]
664e0f19 486#define XMM_S(n) _s[n]
826461bb 487#define XMM_Q(n) _q[n]
664e0f19 488#define XMM_D(n) _d[n]
826461bb
FB
489
490#define MMX_B(n) _b[n]
491#define MMX_W(n) _w[n]
492#define MMX_L(n) _l[n]
a35f3ec7 493#define MMX_S(n) _s[n]
826461bb 494#endif
664e0f19 495#define MMX_Q(n) q
826461bb 496
14ce26e7
FB
497#ifdef TARGET_X86_64
498#define CPU_NB_REGS 16
499#else
500#define CPU_NB_REGS 8
501#endif
502
6ebbf390
JM
503#define NB_MMU_MODES 2
504
2c0262af
FB
505typedef struct CPUX86State {
506 /* standard registers */
14ce26e7
FB
507 target_ulong regs[CPU_NB_REGS];
508 target_ulong eip;
509 target_ulong eflags; /* eflags register. During CPU emulation, CC
2c0262af
FB
510 flags and DF are set to zero because they are
511 stored elsewhere */
512
513 /* emulator internal eflags handling */
14ce26e7
FB
514 target_ulong cc_src;
515 target_ulong cc_dst;
2c0262af
FB
516 uint32_t cc_op;
517 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
db620f46
FB
518 uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
519 are known at translation time. */
520 uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
2c0262af 521
9df217a3
FB
522 /* segments */
523 SegmentCache segs[6]; /* selector values */
524 SegmentCache ldt;
525 SegmentCache tr;
526 SegmentCache gdt; /* only base and limit are used */
527 SegmentCache idt; /* only base and limit are used */
528
db620f46 529 target_ulong cr[5]; /* NOTE: cr1 is unused */
0ba5f006 530 uint64_t a20_mask;
9df217a3 531
2c0262af
FB
532 /* FPU state */
533 unsigned int fpstt; /* top of stack index */
534 unsigned int fpus;
535 unsigned int fpuc;
536 uint8_t fptags[8]; /* 0 = valid, 1 = empty */
664e0f19
FB
537 union {
538#ifdef USE_X86LDOUBLE
539 CPU86_LDouble d __attribute__((aligned(16)));
540#else
541 CPU86_LDouble d;
542#endif
543 MMXReg mmx;
544 } fpregs[8];
2c0262af
FB
545
546 /* emulator internal variables */
7a0e1f41 547 float_status fp_status;
2c0262af 548 CPU86_LDouble ft0;
3b46e624 549
a35f3ec7 550 float_status mmx_status; /* for 3DNow! float ops */
7a0e1f41 551 float_status sse_status;
664e0f19 552 uint32_t mxcsr;
14ce26e7
FB
553 XMMReg xmm_regs[CPU_NB_REGS];
554 XMMReg xmm_t0;
664e0f19 555 MMXReg mmx_t0;
1e4840bf 556 target_ulong cc_tmp; /* temporary for rcr/rcl */
14ce26e7 557
2c0262af
FB
558 /* sysenter registers */
559 uint32_t sysenter_cs;
2436b61a
AZ
560 target_ulong sysenter_esp;
561 target_ulong sysenter_eip;
8d9bfc2b
FB
562 uint64_t efer;
563 uint64_t star;
0573fbfc 564
5cc1d1e6
FB
565 uint64_t vm_hsave;
566 uint64_t vm_vmcb;
33c263df 567 uint64_t tsc_offset;
0573fbfc
TS
568 uint64_t intercept;
569 uint16_t intercept_cr_read;
570 uint16_t intercept_cr_write;
571 uint16_t intercept_dr_read;
572 uint16_t intercept_dr_write;
573 uint32_t intercept_exceptions;
db620f46 574 uint8_t v_tpr;
0573fbfc 575
14ce26e7 576#ifdef TARGET_X86_64
14ce26e7
FB
577 target_ulong lstar;
578 target_ulong cstar;
579 target_ulong fmask;
580 target_ulong kernelgsbase;
581#endif
58fe2f10 582
8f091a59
FB
583 uint64_t pat;
584
2c0262af 585 /* exception/interrupt handling */
2c0262af
FB
586 int error_code;
587 int exception_is_int;
826461bb 588 target_ulong exception_next_eip;
14ce26e7 589 target_ulong dr[8]; /* debug registers */
3b21e03e 590 uint32_t smbase;
678dde13 591 int old_exception; /* exception in flight */
2c0262af 592
a316d335 593 CPU_COMMON
2c0262af 594
14ce26e7 595 /* processor features (e.g. for CPUID insn) */
8d9bfc2b 596 uint32_t cpuid_level;
14ce26e7
FB
597 uint32_t cpuid_vendor1;
598 uint32_t cpuid_vendor2;
599 uint32_t cpuid_vendor3;
600 uint32_t cpuid_version;
601 uint32_t cpuid_features;
9df217a3 602 uint32_t cpuid_ext_features;
8d9bfc2b
FB
603 uint32_t cpuid_xlevel;
604 uint32_t cpuid_model[12];
605 uint32_t cpuid_ext2_features;
0573fbfc 606 uint32_t cpuid_ext3_features;
eae7629b 607 uint32_t cpuid_apic_id;
3b46e624 608
9df217a3
FB
609#ifdef USE_KQEMU
610 int kqemu_enabled;
f1c85677 611 int last_io_time;
9df217a3 612#endif
14ce26e7
FB
613 /* in order to simplify APIC support, we leave this pointer to the
614 user */
615 struct APICState *apic_state;
2c0262af
FB
616} CPUX86State;
617
aaed909a 618CPUX86State *cpu_x86_init(const char *cpu_model);
2c0262af
FB
619int cpu_x86_exec(CPUX86State *s);
620void cpu_x86_close(CPUX86State *s);
a049de61
FB
621void x86_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt,
622 ...));
d720b93d 623int cpu_get_pic_interrupt(CPUX86State *s);
2ee73ac3
FB
624/* MSDOS compatibility mode FPU exception support */
625void cpu_set_ferr(CPUX86State *s);
2c0262af
FB
626
627/* this function must always be used to load data in the segment
628 cache: it synchronizes the hflags with the segment cache values */
5fafdf24 629static inline void cpu_x86_load_seg_cache(CPUX86State *env,
2c0262af 630 int seg_reg, unsigned int selector,
8988ae89 631 target_ulong base,
5fafdf24 632 unsigned int limit,
2c0262af
FB
633 unsigned int flags)
634{
635 SegmentCache *sc;
636 unsigned int new_hflags;
3b46e624 637
2c0262af
FB
638 sc = &env->segs[seg_reg];
639 sc->selector = selector;
640 sc->base = base;
641 sc->limit = limit;
642 sc->flags = flags;
643
644 /* update the hidden flags */
14ce26e7
FB
645 {
646 if (seg_reg == R_CS) {
647#ifdef TARGET_X86_64
648 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
649 /* long mode */
650 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
651 env->hflags &= ~(HF_ADDSEG_MASK);
5fafdf24 652 } else
14ce26e7
FB
653#endif
654 {
655 /* legacy / compatibility case */
656 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
657 >> (DESC_B_SHIFT - HF_CS32_SHIFT);
658 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
659 new_hflags;
660 }
661 }
662 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
663 >> (DESC_B_SHIFT - HF_SS32_SHIFT);
664 if (env->hflags & HF_CS64_MASK) {
665 /* zero base assumed for DS, ES and SS in long mode */
5fafdf24 666 } else if (!(env->cr[0] & CR0_PE_MASK) ||
735a8fd3
FB
667 (env->eflags & VM_MASK) ||
668 !(env->hflags & HF_CS32_MASK)) {
14ce26e7
FB
669 /* XXX: try to avoid this test. The problem comes from the
670 fact that is real mode or vm86 mode we only modify the
671 'base' and 'selector' fields of the segment cache to go
672 faster. A solution may be to force addseg to one in
673 translate-i386.c. */
674 new_hflags |= HF_ADDSEG_MASK;
675 } else {
5fafdf24 676 new_hflags |= ((env->segs[R_DS].base |
735a8fd3 677 env->segs[R_ES].base |
5fafdf24 678 env->segs[R_SS].base) != 0) <<
14ce26e7
FB
679 HF_ADDSEG_SHIFT;
680 }
5fafdf24 681 env->hflags = (env->hflags &
14ce26e7 682 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
2c0262af 683 }
2c0262af
FB
684}
685
686/* wrapper, just in case memory mappings must be changed */
687static inline void cpu_x86_set_cpl(CPUX86State *s, int cpl)
688{
689#if HF_CPL_MASK == 3
690 s->hflags = (s->hflags & ~HF_CPL_MASK) | cpl;
691#else
692#error HF_CPL_MASK is hardcoded
693#endif
694}
695
1f1af9fd
FB
696/* used for debug or cpu save/restore */
697void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, CPU86_LDouble f);
698CPU86_LDouble cpu_set_fp80(uint64_t mant, uint16_t upper);
699
2c0262af
FB
700/* the following helpers are only usable in user mode simulation as
701 they can trigger unexpected exceptions */
702void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
6f12a2a6
FB
703void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
704void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
2c0262af
FB
705
706/* you can call this signal handler from your SIGBUS and SIGSEGV
707 signal handlers to inform the virtual CPU of exceptions. non zero
708 is returned if the signal was handled by the virtual CPU. */
5fafdf24 709int cpu_x86_signal_handler(int host_signum, void *pinfo,
2c0262af 710 void *puc);
461c0471 711void cpu_x86_set_a20(CPUX86State *env, int a20_state);
2c0262af 712
28ab0e2e
FB
713uint64_t cpu_get_tsc(CPUX86State *env);
714
14ce26e7
FB
715void cpu_set_apic_base(CPUX86State *env, uint64_t val);
716uint64_t cpu_get_apic_base(CPUX86State *env);
9230e66e
FB
717void cpu_set_apic_tpr(CPUX86State *env, uint8_t val);
718#ifndef NO_CPU_IO_DEFS
719uint8_t cpu_get_apic_tpr(CPUX86State *env);
720#endif
3b21e03e 721void cpu_smm_update(CPUX86State *env);
14ce26e7 722
64a595f2
FB
723/* will be suppressed */
724void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
725
2c0262af
FB
726/* used to debug */
727#define X86_DUMP_FPU 0x0001 /* dump FPU state too */
728#define X86_DUMP_CCOP 0x0002 /* dump qemu flag cache */
2c0262af 729
f1c85677
FB
730#ifdef USE_KQEMU
731static inline int cpu_get_time_fast(void)
732{
733 int low, high;
734 asm volatile("rdtsc" : "=a" (low), "=d" (high));
735 return low;
736}
737#endif
738
2c0262af 739#define TARGET_PAGE_BITS 12
9467d44c
TS
740
741#define CPUState CPUX86State
742#define cpu_init cpu_x86_init
743#define cpu_exec cpu_x86_exec
744#define cpu_gen_code cpu_x86_gen_code
745#define cpu_signal_handler cpu_x86_signal_handler
a049de61 746#define cpu_list x86_cpu_list
9467d44c 747
2436b61a 748#define CPU_SAVE_VERSION 7
b3c7724c 749
6ebbf390
JM
750/* MMU modes definitions */
751#define MMU_MODE0_SUFFIX _kernel
752#define MMU_MODE1_SUFFIX _user
753#define MMU_USER_IDX 1
754static inline int cpu_mmu_index (CPUState *env)
755{
756 return (env->hflags & HF_CPL_MASK) == 3 ? 1 : 0;
757}
758
26a5f13b
FB
759void optimize_flags_init(void);
760
b6abf97d
FB
761typedef struct CCTable {
762 int (*compute_all)(void); /* return all the flags */
763 int (*compute_c)(void); /* return the C flag */
764} CCTable;
765
766extern CCTable cc_table[];
767
6e68e076
PB
768#if defined(CONFIG_USER_ONLY)
769static inline void cpu_clone_regs(CPUState *env, target_ulong newsp)
770{
f8ed7070 771 if (newsp)
6e68e076
PB
772 env->regs[R_ESP] = newsp;
773 env->regs[R_EAX] = 0;
774}
775#endif
776
2e70f6ef
PB
777#define CPU_PC_FROM_TB(env, tb) env->eip = tb->pc - tb->cs_base
778
2c0262af
FB
779#include "cpu-all.h"
780
0573fbfc
TS
781#include "svm.h"
782
2c0262af 783#endif /* CPU_I386_H */