]> git.proxmox.com Git - mirror_qemu.git/blame - target-i386/cpu.h
target-i386: Reorganize TSC rate setting code
[mirror_qemu.git] / target-i386 / cpu.h
CommitLineData
2c0262af
FB
1/*
2 * i386 virtual CPU header
5fafdf24 3 *
2c0262af
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
2c0262af
FB
18 */
19#ifndef CPU_I386_H
20#define CPU_I386_H
21
14ce26e7 22#include "config.h"
9a78eead 23#include "qemu-common.h"
f2a53c9e 24#include "standard-headers/asm-x86/hyperv.h"
14ce26e7
FB
25
26#ifdef TARGET_X86_64
27#define TARGET_LONG_BITS 64
28#else
3cf1e035 29#define TARGET_LONG_BITS 32
14ce26e7 30#endif
3cf1e035 31
5b9efc39
PD
32/* Maximum instruction code size */
33#define TARGET_MAX_INSN_SIZE 16
34
d720b93d
FB
35/* support for self modifying code even if the modified instruction is
36 close to the modifying instruction */
37#define TARGET_HAS_PRECISE_SMC
38
9042c0e2 39#ifdef TARGET_X86_64
a5e8788f 40#define I386_ELF_MACHINE EM_X86_64
4ab23a91 41#define ELF_MACHINE_UNAME "x86_64"
9042c0e2 42#else
a5e8788f 43#define I386_ELF_MACHINE EM_386
4ab23a91 44#define ELF_MACHINE_UNAME "i686"
9042c0e2
TS
45#endif
46
9349b4f9 47#define CPUArchState struct CPUX86State
c2764719 48
022c62cb 49#include "exec/cpu-defs.h"
2c0262af 50
6b4c305c 51#include "fpu/softfloat.h"
7a0e1f41 52
2c0262af
FB
53#define R_EAX 0
54#define R_ECX 1
55#define R_EDX 2
56#define R_EBX 3
57#define R_ESP 4
58#define R_EBP 5
59#define R_ESI 6
60#define R_EDI 7
61
62#define R_AL 0
63#define R_CL 1
64#define R_DL 2
65#define R_BL 3
66#define R_AH 4
67#define R_CH 5
68#define R_DH 6
69#define R_BH 7
70
71#define R_ES 0
72#define R_CS 1
73#define R_SS 2
74#define R_DS 3
75#define R_FS 4
76#define R_GS 5
77
78/* segment descriptor fields */
79#define DESC_G_MASK (1 << 23)
80#define DESC_B_SHIFT 22
81#define DESC_B_MASK (1 << DESC_B_SHIFT)
14ce26e7
FB
82#define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */
83#define DESC_L_MASK (1 << DESC_L_SHIFT)
2c0262af
FB
84#define DESC_AVL_MASK (1 << 20)
85#define DESC_P_MASK (1 << 15)
86#define DESC_DPL_SHIFT 13
a3867ed2 87#define DESC_DPL_MASK (3 << DESC_DPL_SHIFT)
2c0262af
FB
88#define DESC_S_MASK (1 << 12)
89#define DESC_TYPE_SHIFT 8
a3867ed2 90#define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT)
2c0262af
FB
91#define DESC_A_MASK (1 << 8)
92
e670b89e
FB
93#define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */
94#define DESC_C_MASK (1 << 10) /* code: conforming */
95#define DESC_R_MASK (1 << 9) /* code: readable */
2c0262af 96
e670b89e
FB
97#define DESC_E_MASK (1 << 10) /* data: expansion direction */
98#define DESC_W_MASK (1 << 9) /* data: writable */
99
100#define DESC_TSS_BUSY_MASK (1 << 9)
2c0262af
FB
101
102/* eflags masks */
e4a09c96
PB
103#define CC_C 0x0001
104#define CC_P 0x0004
105#define CC_A 0x0010
106#define CC_Z 0x0040
2c0262af
FB
107#define CC_S 0x0080
108#define CC_O 0x0800
109
110#define TF_SHIFT 8
111#define IOPL_SHIFT 12
112#define VM_SHIFT 17
113
e4a09c96
PB
114#define TF_MASK 0x00000100
115#define IF_MASK 0x00000200
116#define DF_MASK 0x00000400
117#define IOPL_MASK 0x00003000
118#define NT_MASK 0x00004000
119#define RF_MASK 0x00010000
120#define VM_MASK 0x00020000
121#define AC_MASK 0x00040000
2c0262af
FB
122#define VIF_MASK 0x00080000
123#define VIP_MASK 0x00100000
124#define ID_MASK 0x00200000
125
aa1f17c1 126/* hidden flags - used internally by qemu to represent additional cpu
7848c8d1
KC
127 states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We
128 avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit
129 positions to ease oring with eflags. */
2c0262af
FB
130/* current cpl */
131#define HF_CPL_SHIFT 0
132/* true if soft mmu is being used */
133#define HF_SOFTMMU_SHIFT 2
134/* true if hardware interrupts must be disabled for next instruction */
135#define HF_INHIBIT_IRQ_SHIFT 3
136/* 16 or 32 segments */
137#define HF_CS32_SHIFT 4
138#define HF_SS32_SHIFT 5
dc196a57 139/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
2c0262af 140#define HF_ADDSEG_SHIFT 6
65262d57
FB
141/* copy of CR0.PE (protected mode) */
142#define HF_PE_SHIFT 7
143#define HF_TF_SHIFT 8 /* must be same as eflags */
7eee2a50
FB
144#define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */
145#define HF_EM_SHIFT 10
146#define HF_TS_SHIFT 11
65262d57 147#define HF_IOPL_SHIFT 12 /* must be same as eflags */
14ce26e7
FB
148#define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */
149#define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */
a2397807 150#define HF_RF_SHIFT 16 /* must be same as eflags */
65262d57 151#define HF_VM_SHIFT 17 /* must be same as eflags */
a9321a4d 152#define HF_AC_SHIFT 18 /* must be same as eflags */
3b21e03e 153#define HF_SMM_SHIFT 19 /* CPU in SMM mode */
db620f46
FB
154#define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */
155#define HF_SVMI_SHIFT 21 /* SVM intercepts are active */
a2397807 156#define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */
a9321a4d 157#define HF_SMAP_SHIFT 23 /* CR4.SMAP */
5223a942 158#define HF_IOBPT_SHIFT 24 /* an io breakpoint enabled */
2c0262af
FB
159
160#define HF_CPL_MASK (3 << HF_CPL_SHIFT)
161#define HF_SOFTMMU_MASK (1 << HF_SOFTMMU_SHIFT)
162#define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT)
163#define HF_CS32_MASK (1 << HF_CS32_SHIFT)
164#define HF_SS32_MASK (1 << HF_SS32_SHIFT)
165#define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT)
65262d57 166#define HF_PE_MASK (1 << HF_PE_SHIFT)
58fe2f10 167#define HF_TF_MASK (1 << HF_TF_SHIFT)
7eee2a50
FB
168#define HF_MP_MASK (1 << HF_MP_SHIFT)
169#define HF_EM_MASK (1 << HF_EM_SHIFT)
170#define HF_TS_MASK (1 << HF_TS_SHIFT)
0650f1ab 171#define HF_IOPL_MASK (3 << HF_IOPL_SHIFT)
14ce26e7
FB
172#define HF_LMA_MASK (1 << HF_LMA_SHIFT)
173#define HF_CS64_MASK (1 << HF_CS64_SHIFT)
a2397807 174#define HF_RF_MASK (1 << HF_RF_SHIFT)
0650f1ab 175#define HF_VM_MASK (1 << HF_VM_SHIFT)
a9321a4d 176#define HF_AC_MASK (1 << HF_AC_SHIFT)
3b21e03e 177#define HF_SMM_MASK (1 << HF_SMM_SHIFT)
872929aa
FB
178#define HF_SVME_MASK (1 << HF_SVME_SHIFT)
179#define HF_SVMI_MASK (1 << HF_SVMI_SHIFT)
a2397807 180#define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT)
a9321a4d 181#define HF_SMAP_MASK (1 << HF_SMAP_SHIFT)
5223a942 182#define HF_IOBPT_MASK (1 << HF_IOBPT_SHIFT)
2c0262af 183
db620f46
FB
184/* hflags2 */
185
9982f74b
PB
186#define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */
187#define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */
188#define HF2_NMI_SHIFT 2 /* CPU serving NMI */
189#define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */
190#define HF2_SMM_INSIDE_NMI_SHIFT 4 /* CPU serving SMI nested inside NMI */
191
192#define HF2_GIF_MASK (1 << HF2_GIF_SHIFT)
193#define HF2_HIF_MASK (1 << HF2_HIF_SHIFT)
194#define HF2_NMI_MASK (1 << HF2_NMI_SHIFT)
195#define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT)
196#define HF2_SMM_INSIDE_NMI_MASK (1 << HF2_SMM_INSIDE_NMI_SHIFT)
db620f46 197
0650f1ab
AL
198#define CR0_PE_SHIFT 0
199#define CR0_MP_SHIFT 1
200
2cd49cbf
PM
201#define CR0_PE_MASK (1U << 0)
202#define CR0_MP_MASK (1U << 1)
203#define CR0_EM_MASK (1U << 2)
204#define CR0_TS_MASK (1U << 3)
205#define CR0_ET_MASK (1U << 4)
206#define CR0_NE_MASK (1U << 5)
207#define CR0_WP_MASK (1U << 16)
208#define CR0_AM_MASK (1U << 18)
209#define CR0_PG_MASK (1U << 31)
210
211#define CR4_VME_MASK (1U << 0)
212#define CR4_PVI_MASK (1U << 1)
213#define CR4_TSD_MASK (1U << 2)
214#define CR4_DE_MASK (1U << 3)
215#define CR4_PSE_MASK (1U << 4)
216#define CR4_PAE_MASK (1U << 5)
217#define CR4_MCE_MASK (1U << 6)
218#define CR4_PGE_MASK (1U << 7)
219#define CR4_PCE_MASK (1U << 8)
0650f1ab 220#define CR4_OSFXSR_SHIFT 9
2cd49cbf
PM
221#define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT)
222#define CR4_OSXMMEXCPT_MASK (1U << 10)
223#define CR4_VMXE_MASK (1U << 13)
224#define CR4_SMXE_MASK (1U << 14)
225#define CR4_FSGSBASE_MASK (1U << 16)
226#define CR4_PCIDE_MASK (1U << 17)
227#define CR4_OSXSAVE_MASK (1U << 18)
228#define CR4_SMEP_MASK (1U << 20)
229#define CR4_SMAP_MASK (1U << 21)
2c0262af 230
01df040b
AL
231#define DR6_BD (1 << 13)
232#define DR6_BS (1 << 14)
233#define DR6_BT (1 << 15)
234#define DR6_FIXED_1 0xffff0ff0
235
236#define DR7_GD (1 << 13)
237#define DR7_TYPE_SHIFT 16
238#define DR7_LEN_SHIFT 18
239#define DR7_FIXED_1 0x00000400
93d00d0f 240#define DR7_GLOBAL_BP_MASK 0xaa
428065ce
LG
241#define DR7_LOCAL_BP_MASK 0x55
242#define DR7_MAX_BP 4
243#define DR7_TYPE_BP_INST 0x0
244#define DR7_TYPE_DATA_WR 0x1
245#define DR7_TYPE_IO_RW 0x2
246#define DR7_TYPE_DATA_RW 0x3
01df040b 247
e4a09c96
PB
248#define PG_PRESENT_BIT 0
249#define PG_RW_BIT 1
250#define PG_USER_BIT 2
251#define PG_PWT_BIT 3
252#define PG_PCD_BIT 4
253#define PG_ACCESSED_BIT 5
254#define PG_DIRTY_BIT 6
255#define PG_PSE_BIT 7
256#define PG_GLOBAL_BIT 8
eaad03e4 257#define PG_PSE_PAT_BIT 12
e4a09c96 258#define PG_NX_BIT 63
2c0262af
FB
259
260#define PG_PRESENT_MASK (1 << PG_PRESENT_BIT)
e4a09c96
PB
261#define PG_RW_MASK (1 << PG_RW_BIT)
262#define PG_USER_MASK (1 << PG_USER_BIT)
263#define PG_PWT_MASK (1 << PG_PWT_BIT)
264#define PG_PCD_MASK (1 << PG_PCD_BIT)
2c0262af 265#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
e4a09c96
PB
266#define PG_DIRTY_MASK (1 << PG_DIRTY_BIT)
267#define PG_PSE_MASK (1 << PG_PSE_BIT)
268#define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT)
eaad03e4 269#define PG_PSE_PAT_MASK (1 << PG_PSE_PAT_BIT)
e8f6d00c
PB
270#define PG_ADDRESS_MASK 0x000ffffffffff000LL
271#define PG_HI_RSVD_MASK (PG_ADDRESS_MASK & ~PHYS_ADDR_MASK)
3f2cbf0d 272#define PG_HI_USER_MASK 0x7ff0000000000000LL
e4a09c96 273#define PG_NX_MASK (1LL << PG_NX_BIT)
2c0262af
FB
274
275#define PG_ERROR_W_BIT 1
276
277#define PG_ERROR_P_MASK 0x01
278#define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT)
279#define PG_ERROR_U_MASK 0x04
280#define PG_ERROR_RSVD_MASK 0x08
5cf38396 281#define PG_ERROR_I_D_MASK 0x10
2c0262af 282
e4a09c96
PB
283#define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */
284#define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
79c4f6b0 285
e4a09c96
PB
286#define MCE_CAP_DEF (MCG_CTL_P|MCG_SER_P)
287#define MCE_BANKS_DEF 10
79c4f6b0 288
2590f15b
EH
289#define MCG_CAP_BANKS_MASK 0xff
290
e4a09c96
PB
291#define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
292#define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
293#define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
79c4f6b0 294
e4a09c96
PB
295#define MCI_STATUS_VAL (1ULL<<63) /* valid error */
296#define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
297#define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
298#define MCI_STATUS_EN (1ULL<<60) /* error enabled */
299#define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
300#define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
301#define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
302#define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
303#define MCI_STATUS_AR (1ULL<<55) /* Action required */
c0532a76
MT
304
305/* MISC register defines */
e4a09c96
PB
306#define MCM_ADDR_SEGOFF 0 /* segment offset */
307#define MCM_ADDR_LINEAR 1 /* linear address */
308#define MCM_ADDR_PHYS 2 /* physical address */
309#define MCM_ADDR_MEM 3 /* memory address */
310#define MCM_ADDR_GENERIC 7 /* generic */
79c4f6b0 311
0650f1ab 312#define MSR_IA32_TSC 0x10
2c0262af
FB
313#define MSR_IA32_APICBASE 0x1b
314#define MSR_IA32_APICBASE_BSP (1<<8)
315#define MSR_IA32_APICBASE_ENABLE (1<<11)
458cf469 316#define MSR_IA32_APICBASE_BASE (0xfffffU<<12)
0779caeb 317#define MSR_IA32_FEATURE_CONTROL 0x0000003a
f28558d3 318#define MSR_TSC_ADJUST 0x0000003b
aa82ba54 319#define MSR_IA32_TSCDEADLINE 0x6e0
2c0262af 320
0d894367
PB
321#define MSR_P6_PERFCTR0 0xc1
322
fc12d72e 323#define MSR_IA32_SMBASE 0x9e
e4a09c96
PB
324#define MSR_MTRRcap 0xfe
325#define MSR_MTRRcap_VCNT 8
326#define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8)
327#define MSR_MTRRcap_WC_SUPPORTED (1 << 10)
dd5e3b17 328
2c0262af
FB
329#define MSR_IA32_SYSENTER_CS 0x174
330#define MSR_IA32_SYSENTER_ESP 0x175
331#define MSR_IA32_SYSENTER_EIP 0x176
332
8f091a59
FB
333#define MSR_MCG_CAP 0x179
334#define MSR_MCG_STATUS 0x17a
335#define MSR_MCG_CTL 0x17b
336
0d894367
PB
337#define MSR_P6_EVNTSEL0 0x186
338
e737b32a
AZ
339#define MSR_IA32_PERF_STATUS 0x198
340
e4a09c96 341#define MSR_IA32_MISC_ENABLE 0x1a0
21e87c46
AK
342/* Indicates good rep/movs microcode on some processors: */
343#define MSR_IA32_MISC_ENABLE_DEFAULT 1
344
e4a09c96
PB
345#define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg))
346#define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1)
347
d1ae67f6
AW
348#define MSR_MTRRphysIndex(addr) ((((addr) & ~1u) - 0x200) / 2)
349
e4a09c96
PB
350#define MSR_MTRRfix64K_00000 0x250
351#define MSR_MTRRfix16K_80000 0x258
352#define MSR_MTRRfix16K_A0000 0x259
353#define MSR_MTRRfix4K_C0000 0x268
354#define MSR_MTRRfix4K_C8000 0x269
355#define MSR_MTRRfix4K_D0000 0x26a
356#define MSR_MTRRfix4K_D8000 0x26b
357#define MSR_MTRRfix4K_E0000 0x26c
358#define MSR_MTRRfix4K_E8000 0x26d
359#define MSR_MTRRfix4K_F0000 0x26e
360#define MSR_MTRRfix4K_F8000 0x26f
165d9b82 361
8f091a59
FB
362#define MSR_PAT 0x277
363
e4a09c96 364#define MSR_MTRRdefType 0x2ff
165d9b82 365
0d894367
PB
366#define MSR_CORE_PERF_FIXED_CTR0 0x309
367#define MSR_CORE_PERF_FIXED_CTR1 0x30a
368#define MSR_CORE_PERF_FIXED_CTR2 0x30b
369#define MSR_CORE_PERF_FIXED_CTR_CTRL 0x38d
370#define MSR_CORE_PERF_GLOBAL_STATUS 0x38e
371#define MSR_CORE_PERF_GLOBAL_CTRL 0x38f
372#define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x390
165d9b82 373
e4a09c96
PB
374#define MSR_MC0_CTL 0x400
375#define MSR_MC0_STATUS 0x401
376#define MSR_MC0_ADDR 0x402
377#define MSR_MC0_MISC 0x403
79c4f6b0 378
14ce26e7
FB
379#define MSR_EFER 0xc0000080
380
381#define MSR_EFER_SCE (1 << 0)
382#define MSR_EFER_LME (1 << 8)
383#define MSR_EFER_LMA (1 << 10)
384#define MSR_EFER_NXE (1 << 11)
872929aa 385#define MSR_EFER_SVME (1 << 12)
14ce26e7
FB
386#define MSR_EFER_FFXSR (1 << 14)
387
388#define MSR_STAR 0xc0000081
389#define MSR_LSTAR 0xc0000082
390#define MSR_CSTAR 0xc0000083
391#define MSR_FMASK 0xc0000084
392#define MSR_FSBASE 0xc0000100
393#define MSR_GSBASE 0xc0000101
394#define MSR_KERNELGSBASE 0xc0000102
1b050077 395#define MSR_TSC_AUX 0xc0000103
14ce26e7 396
0573fbfc
TS
397#define MSR_VM_HSAVE_PA 0xc0010117
398
79e9ebeb 399#define MSR_IA32_BNDCFGS 0x00000d90
18cd2c17 400#define MSR_IA32_XSS 0x00000da0
79e9ebeb
LJ
401
402#define XSTATE_FP (1ULL << 0)
403#define XSTATE_SSE (1ULL << 1)
404#define XSTATE_YMM (1ULL << 2)
405#define XSTATE_BNDREGS (1ULL << 3)
406#define XSTATE_BNDCSR (1ULL << 4)
9aecd6f8
CP
407#define XSTATE_OPMASK (1ULL << 5)
408#define XSTATE_ZMM_Hi256 (1ULL << 6)
409#define XSTATE_Hi16_ZMM (1ULL << 7)
79e9ebeb 410
c74f41bb 411
5ef57876
EH
412/* CPUID feature words */
413typedef enum FeatureWord {
414 FEAT_1_EDX, /* CPUID[1].EDX */
415 FEAT_1_ECX, /* CPUID[1].ECX */
416 FEAT_7_0_EBX, /* CPUID[EAX=7,ECX=0].EBX */
417 FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */
418 FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */
303752a9 419 FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */
5ef57876
EH
420 FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */
421 FEAT_KVM, /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */
422 FEAT_SVM, /* CPUID[8000_000A].EDX */
0bb0b2d2 423 FEAT_XSAVE, /* CPUID[EAX=0xd,ECX=1].EAX */
28b8e4d0 424 FEAT_6_EAX, /* CPUID[6].EAX */
5ef57876
EH
425 FEATURE_WORDS,
426} FeatureWord;
427
428typedef uint32_t FeatureWordArray[FEATURE_WORDS];
429
14ce26e7 430/* cpuid_features bits */
2cd49cbf
PM
431#define CPUID_FP87 (1U << 0)
432#define CPUID_VME (1U << 1)
433#define CPUID_DE (1U << 2)
434#define CPUID_PSE (1U << 3)
435#define CPUID_TSC (1U << 4)
436#define CPUID_MSR (1U << 5)
437#define CPUID_PAE (1U << 6)
438#define CPUID_MCE (1U << 7)
439#define CPUID_CX8 (1U << 8)
440#define CPUID_APIC (1U << 9)
441#define CPUID_SEP (1U << 11) /* sysenter/sysexit */
442#define CPUID_MTRR (1U << 12)
443#define CPUID_PGE (1U << 13)
444#define CPUID_MCA (1U << 14)
445#define CPUID_CMOV (1U << 15)
446#define CPUID_PAT (1U << 16)
447#define CPUID_PSE36 (1U << 17)
448#define CPUID_PN (1U << 18)
449#define CPUID_CLFLUSH (1U << 19)
450#define CPUID_DTS (1U << 21)
451#define CPUID_ACPI (1U << 22)
452#define CPUID_MMX (1U << 23)
453#define CPUID_FXSR (1U << 24)
454#define CPUID_SSE (1U << 25)
455#define CPUID_SSE2 (1U << 26)
456#define CPUID_SS (1U << 27)
457#define CPUID_HT (1U << 28)
458#define CPUID_TM (1U << 29)
459#define CPUID_IA64 (1U << 30)
460#define CPUID_PBE (1U << 31)
461
462#define CPUID_EXT_SSE3 (1U << 0)
463#define CPUID_EXT_PCLMULQDQ (1U << 1)
464#define CPUID_EXT_DTES64 (1U << 2)
465#define CPUID_EXT_MONITOR (1U << 3)
466#define CPUID_EXT_DSCPL (1U << 4)
467#define CPUID_EXT_VMX (1U << 5)
468#define CPUID_EXT_SMX (1U << 6)
469#define CPUID_EXT_EST (1U << 7)
470#define CPUID_EXT_TM2 (1U << 8)
471#define CPUID_EXT_SSSE3 (1U << 9)
472#define CPUID_EXT_CID (1U << 10)
473#define CPUID_EXT_FMA (1U << 12)
474#define CPUID_EXT_CX16 (1U << 13)
475#define CPUID_EXT_XTPR (1U << 14)
476#define CPUID_EXT_PDCM (1U << 15)
477#define CPUID_EXT_PCID (1U << 17)
478#define CPUID_EXT_DCA (1U << 18)
479#define CPUID_EXT_SSE41 (1U << 19)
480#define CPUID_EXT_SSE42 (1U << 20)
481#define CPUID_EXT_X2APIC (1U << 21)
482#define CPUID_EXT_MOVBE (1U << 22)
483#define CPUID_EXT_POPCNT (1U << 23)
484#define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24)
485#define CPUID_EXT_AES (1U << 25)
486#define CPUID_EXT_XSAVE (1U << 26)
487#define CPUID_EXT_OSXSAVE (1U << 27)
488#define CPUID_EXT_AVX (1U << 28)
489#define CPUID_EXT_F16C (1U << 29)
490#define CPUID_EXT_RDRAND (1U << 30)
491#define CPUID_EXT_HYPERVISOR (1U << 31)
492
493#define CPUID_EXT2_FPU (1U << 0)
494#define CPUID_EXT2_VME (1U << 1)
495#define CPUID_EXT2_DE (1U << 2)
496#define CPUID_EXT2_PSE (1U << 3)
497#define CPUID_EXT2_TSC (1U << 4)
498#define CPUID_EXT2_MSR (1U << 5)
499#define CPUID_EXT2_PAE (1U << 6)
500#define CPUID_EXT2_MCE (1U << 7)
501#define CPUID_EXT2_CX8 (1U << 8)
502#define CPUID_EXT2_APIC (1U << 9)
503#define CPUID_EXT2_SYSCALL (1U << 11)
504#define CPUID_EXT2_MTRR (1U << 12)
505#define CPUID_EXT2_PGE (1U << 13)
506#define CPUID_EXT2_MCA (1U << 14)
507#define CPUID_EXT2_CMOV (1U << 15)
508#define CPUID_EXT2_PAT (1U << 16)
509#define CPUID_EXT2_PSE36 (1U << 17)
510#define CPUID_EXT2_MP (1U << 19)
511#define CPUID_EXT2_NX (1U << 20)
512#define CPUID_EXT2_MMXEXT (1U << 22)
513#define CPUID_EXT2_MMX (1U << 23)
514#define CPUID_EXT2_FXSR (1U << 24)
515#define CPUID_EXT2_FFXSR (1U << 25)
516#define CPUID_EXT2_PDPE1GB (1U << 26)
517#define CPUID_EXT2_RDTSCP (1U << 27)
518#define CPUID_EXT2_LM (1U << 29)
519#define CPUID_EXT2_3DNOWEXT (1U << 30)
520#define CPUID_EXT2_3DNOW (1U << 31)
9df217a3 521
8fad4b44
EH
522/* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */
523#define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \
524 CPUID_EXT2_DE | CPUID_EXT2_PSE | \
525 CPUID_EXT2_TSC | CPUID_EXT2_MSR | \
526 CPUID_EXT2_PAE | CPUID_EXT2_MCE | \
527 CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \
528 CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \
529 CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \
530 CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \
531 CPUID_EXT2_MMX | CPUID_EXT2_FXSR)
532
2cd49cbf
PM
533#define CPUID_EXT3_LAHF_LM (1U << 0)
534#define CPUID_EXT3_CMP_LEG (1U << 1)
535#define CPUID_EXT3_SVM (1U << 2)
536#define CPUID_EXT3_EXTAPIC (1U << 3)
537#define CPUID_EXT3_CR8LEG (1U << 4)
538#define CPUID_EXT3_ABM (1U << 5)
539#define CPUID_EXT3_SSE4A (1U << 6)
540#define CPUID_EXT3_MISALIGNSSE (1U << 7)
541#define CPUID_EXT3_3DNOWPREFETCH (1U << 8)
542#define CPUID_EXT3_OSVW (1U << 9)
543#define CPUID_EXT3_IBS (1U << 10)
544#define CPUID_EXT3_XOP (1U << 11)
545#define CPUID_EXT3_SKINIT (1U << 12)
546#define CPUID_EXT3_WDT (1U << 13)
547#define CPUID_EXT3_LWP (1U << 15)
548#define CPUID_EXT3_FMA4 (1U << 16)
549#define CPUID_EXT3_TCE (1U << 17)
550#define CPUID_EXT3_NODEID (1U << 19)
551#define CPUID_EXT3_TBM (1U << 21)
552#define CPUID_EXT3_TOPOEXT (1U << 22)
553#define CPUID_EXT3_PERFCORE (1U << 23)
554#define CPUID_EXT3_PERFNB (1U << 24)
555
556#define CPUID_SVM_NPT (1U << 0)
557#define CPUID_SVM_LBRV (1U << 1)
558#define CPUID_SVM_SVMLOCK (1U << 2)
559#define CPUID_SVM_NRIPSAVE (1U << 3)
560#define CPUID_SVM_TSCSCALE (1U << 4)
561#define CPUID_SVM_VMCBCLEAN (1U << 5)
562#define CPUID_SVM_FLUSHASID (1U << 6)
563#define CPUID_SVM_DECODEASSIST (1U << 7)
564#define CPUID_SVM_PAUSEFILTER (1U << 10)
565#define CPUID_SVM_PFTHRESHOLD (1U << 12)
566
567#define CPUID_7_0_EBX_FSGSBASE (1U << 0)
568#define CPUID_7_0_EBX_BMI1 (1U << 3)
569#define CPUID_7_0_EBX_HLE (1U << 4)
570#define CPUID_7_0_EBX_AVX2 (1U << 5)
571#define CPUID_7_0_EBX_SMEP (1U << 7)
572#define CPUID_7_0_EBX_BMI2 (1U << 8)
573#define CPUID_7_0_EBX_ERMS (1U << 9)
574#define CPUID_7_0_EBX_INVPCID (1U << 10)
575#define CPUID_7_0_EBX_RTM (1U << 11)
576#define CPUID_7_0_EBX_MPX (1U << 14)
9aecd6f8 577#define CPUID_7_0_EBX_AVX512F (1U << 16) /* AVX-512 Foundation */
2cd49cbf
PM
578#define CPUID_7_0_EBX_RDSEED (1U << 18)
579#define CPUID_7_0_EBX_ADX (1U << 19)
580#define CPUID_7_0_EBX_SMAP (1U << 20)
f7fda280
XG
581#define CPUID_7_0_EBX_PCOMMIT (1U << 22) /* Persistent Commit */
582#define CPUID_7_0_EBX_CLFLUSHOPT (1U << 23) /* Flush a Cache Line Optimized */
583#define CPUID_7_0_EBX_CLWB (1U << 24) /* Cache Line Write Back */
9aecd6f8
CP
584#define CPUID_7_0_EBX_AVX512PF (1U << 26) /* AVX-512 Prefetch */
585#define CPUID_7_0_EBX_AVX512ER (1U << 27) /* AVX-512 Exponential and Reciprocal */
586#define CPUID_7_0_EBX_AVX512CD (1U << 28) /* AVX-512 Conflict Detection */
a9321a4d 587
0bb0b2d2
PB
588#define CPUID_XSAVE_XSAVEOPT (1U << 0)
589#define CPUID_XSAVE_XSAVEC (1U << 1)
590#define CPUID_XSAVE_XGETBV1 (1U << 2)
591#define CPUID_XSAVE_XSAVES (1U << 3)
592
28b8e4d0
JK
593#define CPUID_6_EAX_ARAT (1U << 2)
594
303752a9
MT
595/* CPUID[0x80000007].EDX flags: */
596#define CPUID_APM_INVTSC (1U << 8)
597
9df694ee
IM
598#define CPUID_VENDOR_SZ 12
599
c5096daf
AZ
600#define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
601#define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
602#define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
99b88a17 603#define CPUID_VENDOR_INTEL "GenuineIntel"
c5096daf
AZ
604
605#define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */
b3baa152 606#define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */
c5096daf 607#define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */
99b88a17 608#define CPUID_VENDOR_AMD "AuthenticAMD"
c5096daf 609
99b88a17 610#define CPUID_VENDOR_VIA "CentaurHauls"
b3baa152 611
2cd49cbf
PM
612#define CPUID_MWAIT_IBE (1U << 1) /* Interrupts can exit capability */
613#define CPUID_MWAIT_EMX (1U << 0) /* enumeration supported */
e737b32a 614
92067bf4
IM
615#ifndef HYPERV_SPINLOCK_NEVER_RETRY
616#define HYPERV_SPINLOCK_NEVER_RETRY 0xFFFFFFFF
617#endif
618
2c0262af 619#define EXCP00_DIVZ 0
01df040b 620#define EXCP01_DB 1
2c0262af
FB
621#define EXCP02_NMI 2
622#define EXCP03_INT3 3
623#define EXCP04_INTO 4
624#define EXCP05_BOUND 5
625#define EXCP06_ILLOP 6
626#define EXCP07_PREX 7
627#define EXCP08_DBLE 8
628#define EXCP09_XERR 9
629#define EXCP0A_TSS 10
630#define EXCP0B_NOSEG 11
631#define EXCP0C_STACK 12
632#define EXCP0D_GPF 13
633#define EXCP0E_PAGE 14
634#define EXCP10_COPR 16
635#define EXCP11_ALGN 17
636#define EXCP12_MCHK 18
637
d2fd1af7
FB
638#define EXCP_SYSCALL 0x100 /* only happens in user only emulation
639 for syscall instruction */
640
00a152b4 641/* i386-specific interrupt pending bits. */
5d62c43a 642#define CPU_INTERRUPT_POLL CPU_INTERRUPT_TGT_EXT_1
00a152b4 643#define CPU_INTERRUPT_SMI CPU_INTERRUPT_TGT_EXT_2
85097db6 644#define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3
00a152b4
RH
645#define CPU_INTERRUPT_MCE CPU_INTERRUPT_TGT_EXT_4
646#define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_INT_0
4a92a558
PB
647#define CPU_INTERRUPT_SIPI CPU_INTERRUPT_TGT_INT_1
648#define CPU_INTERRUPT_TPR CPU_INTERRUPT_TGT_INT_2
00a152b4 649
4a92a558
PB
650/* Use a clearer name for this. */
651#define CPU_INTERRUPT_INIT CPU_INTERRUPT_RESET
00a152b4 652
fee71888 653typedef enum {
2c0262af 654 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
1235fc06 655 CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */
d36cd60e
FB
656
657 CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
658 CC_OP_MULW,
659 CC_OP_MULL,
14ce26e7 660 CC_OP_MULQ,
2c0262af
FB
661
662 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
663 CC_OP_ADDW,
664 CC_OP_ADDL,
14ce26e7 665 CC_OP_ADDQ,
2c0262af
FB
666
667 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
668 CC_OP_ADCW,
669 CC_OP_ADCL,
14ce26e7 670 CC_OP_ADCQ,
2c0262af
FB
671
672 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
673 CC_OP_SUBW,
674 CC_OP_SUBL,
14ce26e7 675 CC_OP_SUBQ,
2c0262af
FB
676
677 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
678 CC_OP_SBBW,
679 CC_OP_SBBL,
14ce26e7 680 CC_OP_SBBQ,
2c0262af
FB
681
682 CC_OP_LOGICB, /* modify all flags, CC_DST = res */
683 CC_OP_LOGICW,
684 CC_OP_LOGICL,
14ce26e7 685 CC_OP_LOGICQ,
2c0262af
FB
686
687 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
688 CC_OP_INCW,
689 CC_OP_INCL,
14ce26e7 690 CC_OP_INCQ,
2c0262af
FB
691
692 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */
693 CC_OP_DECW,
694 CC_OP_DECL,
14ce26e7 695 CC_OP_DECQ,
2c0262af 696
6b652794 697 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
2c0262af
FB
698 CC_OP_SHLW,
699 CC_OP_SHLL,
14ce26e7 700 CC_OP_SHLQ,
2c0262af
FB
701
702 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
703 CC_OP_SARW,
704 CC_OP_SARL,
14ce26e7 705 CC_OP_SARQ,
2c0262af 706
bc4b43dc
RH
707 CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */
708 CC_OP_BMILGW,
709 CC_OP_BMILGL,
710 CC_OP_BMILGQ,
711
cd7f97ca
RH
712 CC_OP_ADCX, /* CC_DST = C, CC_SRC = rest. */
713 CC_OP_ADOX, /* CC_DST = O, CC_SRC = rest. */
714 CC_OP_ADCOX, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest. */
715
436ff2d2
RH
716 CC_OP_CLR, /* Z set, all other flags clear. */
717
2c0262af 718 CC_OP_NB,
fee71888 719} CCOp;
2c0262af 720
2c0262af
FB
721typedef struct SegmentCache {
722 uint32_t selector;
14ce26e7 723 target_ulong base;
2c0262af
FB
724 uint32_t limit;
725 uint32_t flags;
726} SegmentCache;
727
f23a9db6
EH
728#define MMREG_UNION(n, bits) \
729 union n { \
730 uint8_t _b_##n[(bits)/8]; \
731 uint16_t _w_##n[(bits)/16]; \
732 uint32_t _l_##n[(bits)/32]; \
733 uint64_t _q_##n[(bits)/64]; \
734 float32 _s_##n[(bits)/32]; \
735 float64 _d_##n[(bits)/64]; \
31d414d6
EH
736 }
737
f23a9db6
EH
738typedef MMREG_UNION(ZMMReg, 512) ZMMReg;
739typedef MMREG_UNION(MMXReg, 64) MMXReg;
826461bb 740
79e9ebeb
LJ
741typedef struct BNDReg {
742 uint64_t lb;
743 uint64_t ub;
744} BNDReg;
745
746typedef struct BNDCSReg {
747 uint64_t cfgu;
748 uint64_t sts;
749} BNDCSReg;
750
e2542fe2 751#ifdef HOST_WORDS_BIGENDIAN
f23a9db6
EH
752#define ZMM_B(n) _b_ZMMReg[63 - (n)]
753#define ZMM_W(n) _w_ZMMReg[31 - (n)]
754#define ZMM_L(n) _l_ZMMReg[15 - (n)]
755#define ZMM_S(n) _s_ZMMReg[15 - (n)]
756#define ZMM_Q(n) _q_ZMMReg[7 - (n)]
757#define ZMM_D(n) _d_ZMMReg[7 - (n)]
758
759#define MMX_B(n) _b_MMXReg[7 - (n)]
760#define MMX_W(n) _w_MMXReg[3 - (n)]
761#define MMX_L(n) _l_MMXReg[1 - (n)]
762#define MMX_S(n) _s_MMXReg[1 - (n)]
826461bb 763#else
f23a9db6
EH
764#define ZMM_B(n) _b_ZMMReg[n]
765#define ZMM_W(n) _w_ZMMReg[n]
766#define ZMM_L(n) _l_ZMMReg[n]
767#define ZMM_S(n) _s_ZMMReg[n]
768#define ZMM_Q(n) _q_ZMMReg[n]
769#define ZMM_D(n) _d_ZMMReg[n]
770
771#define MMX_B(n) _b_MMXReg[n]
772#define MMX_W(n) _w_MMXReg[n]
773#define MMX_L(n) _l_MMXReg[n]
774#define MMX_S(n) _s_MMXReg[n]
826461bb 775#endif
f23a9db6 776#define MMX_Q(n) _q_MMXReg[n]
826461bb 777
acc68836 778typedef union {
c31da136 779 floatx80 d __attribute__((aligned(16)));
acc68836
JQ
780 MMXReg mmx;
781} FPReg;
782
c1a54d57
JQ
783typedef struct {
784 uint64_t base;
785 uint64_t mask;
786} MTRRVar;
787
5f30fa18
JK
788#define CPU_NB_REGS64 16
789#define CPU_NB_REGS32 8
790
14ce26e7 791#ifdef TARGET_X86_64
5f30fa18 792#define CPU_NB_REGS CPU_NB_REGS64
14ce26e7 793#else
5f30fa18 794#define CPU_NB_REGS CPU_NB_REGS32
14ce26e7
FB
795#endif
796
0d894367
PB
797#define MAX_FIXED_COUNTERS 3
798#define MAX_GP_COUNTERS (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0)
799
a9321a4d 800#define NB_MMU_MODES 3
2066d095 801#define TARGET_INSN_START_EXTRA_WORDS 1
6ebbf390 802
9aecd6f8
CP
803#define NB_OPMASK_REGS 8
804
d362e757
JK
805typedef enum TPRAccess {
806 TPR_ACCESS_READ,
807 TPR_ACCESS_WRITE,
808} TPRAccess;
809
2c0262af
FB
810typedef struct CPUX86State {
811 /* standard registers */
14ce26e7
FB
812 target_ulong regs[CPU_NB_REGS];
813 target_ulong eip;
814 target_ulong eflags; /* eflags register. During CPU emulation, CC
2c0262af
FB
815 flags and DF are set to zero because they are
816 stored elsewhere */
817
818 /* emulator internal eflags handling */
14ce26e7 819 target_ulong cc_dst;
988c3eb0
RH
820 target_ulong cc_src;
821 target_ulong cc_src2;
2c0262af
FB
822 uint32_t cc_op;
823 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
db620f46
FB
824 uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
825 are known at translation time. */
826 uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
2c0262af 827
9df217a3
FB
828 /* segments */
829 SegmentCache segs[6]; /* selector values */
830 SegmentCache ldt;
831 SegmentCache tr;
832 SegmentCache gdt; /* only base and limit are used */
833 SegmentCache idt; /* only base and limit are used */
834
db620f46 835 target_ulong cr[5]; /* NOTE: cr1 is unused */
5ee0ffaa 836 int32_t a20_mask;
9df217a3 837
05e7e819
PB
838 BNDReg bnd_regs[4];
839 BNDCSReg bndcs_regs;
840 uint64_t msr_bndcfgs;
2188cc52 841 uint64_t efer;
05e7e819 842
43175fa9
PB
843 /* Beginning of state preserved by INIT (dummy marker). */
844 struct {} start_init_save;
845
2c0262af
FB
846 /* FPU state */
847 unsigned int fpstt; /* top of stack index */
67b8f419 848 uint16_t fpus;
eb831623 849 uint16_t fpuc;
2c0262af 850 uint8_t fptags[8]; /* 0 = valid, 1 = empty */
acc68836 851 FPReg fpregs[8];
42cc8fa6
JK
852 /* KVM-only so far */
853 uint16_t fpop;
854 uint64_t fpip;
855 uint64_t fpdp;
2c0262af
FB
856
857 /* emulator internal variables */
7a0e1f41 858 float_status fp_status;
c31da136 859 floatx80 ft0;
3b46e624 860
a35f3ec7 861 float_status mmx_status; /* for 3DNow! float ops */
7a0e1f41 862 float_status sse_status;
664e0f19 863 uint32_t mxcsr;
fa451874
EH
864 ZMMReg xmm_regs[CPU_NB_REGS == 8 ? 8 : 32];
865 ZMMReg xmm_t0;
664e0f19 866 MMXReg mmx_t0;
14ce26e7 867
9aecd6f8 868 uint64_t opmask_regs[NB_OPMASK_REGS];
9aecd6f8 869
2c0262af
FB
870 /* sysenter registers */
871 uint32_t sysenter_cs;
2436b61a
AZ
872 target_ulong sysenter_esp;
873 target_ulong sysenter_eip;
8d9bfc2b 874 uint64_t star;
0573fbfc 875
5cc1d1e6 876 uint64_t vm_hsave;
0573fbfc 877
14ce26e7 878#ifdef TARGET_X86_64
14ce26e7
FB
879 target_ulong lstar;
880 target_ulong cstar;
881 target_ulong fmask;
882 target_ulong kernelgsbase;
883#endif
58fe2f10 884
7ba1e619 885 uint64_t tsc;
f28558d3 886 uint64_t tsc_adjust;
aa82ba54 887 uint64_t tsc_deadline;
7ba1e619 888
18559232 889 uint64_t mcg_status;
21e87c46 890 uint64_t msr_ia32_misc_enable;
0779caeb 891 uint64_t msr_ia32_feature_control;
18559232 892
0d894367
PB
893 uint64_t msr_fixed_ctr_ctrl;
894 uint64_t msr_global_ctrl;
895 uint64_t msr_global_status;
896 uint64_t msr_global_ovf_ctrl;
897 uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS];
898 uint64_t msr_gp_counters[MAX_GP_COUNTERS];
899 uint64_t msr_gp_evtsel[MAX_GP_COUNTERS];
43175fa9
PB
900
901 uint64_t pat;
902 uint32_t smbase;
903
904 /* End of state preserved by INIT (dummy marker). */
905 struct {} end_init_save;
906
907 uint64_t system_time_msr;
908 uint64_t wall_clock_msr;
909 uint64_t steal_time_msr;
910 uint64_t async_pf_en_msr;
911 uint64_t pv_eoi_en_msr;
912
1c90ef26
VR
913 uint64_t msr_hv_hypercall;
914 uint64_t msr_hv_guest_os_id;
5ef68987 915 uint64_t msr_hv_vapic;
48a5f3bc 916 uint64_t msr_hv_tsc;
f2a53c9e 917 uint64_t msr_hv_crash_params[HV_X64_MSR_CRASH_PARAMS];
46eb8f98 918 uint64_t msr_hv_runtime;
866eea9a
AS
919 uint64_t msr_hv_synic_control;
920 uint64_t msr_hv_synic_version;
921 uint64_t msr_hv_synic_evt_page;
922 uint64_t msr_hv_synic_msg_page;
923 uint64_t msr_hv_synic_sint[HV_SYNIC_SINT_COUNT];
ff99aa64
AS
924 uint64_t msr_hv_stimer_config[HV_SYNIC_STIMER_COUNT];
925 uint64_t msr_hv_stimer_count[HV_SYNIC_STIMER_COUNT];
18559232 926
2c0262af 927 /* exception/interrupt handling */
2c0262af
FB
928 int error_code;
929 int exception_is_int;
826461bb 930 target_ulong exception_next_eip;
d0052339 931 target_ulong dr[8]; /* debug registers; note dr4 and dr5 are unused */
01df040b 932 union {
f0c3c505 933 struct CPUBreakpoint *cpu_breakpoint[4];
ff4700b0 934 struct CPUWatchpoint *cpu_watchpoint[4];
01df040b 935 }; /* break/watchpoints for dr[0..3] */
678dde13 936 int old_exception; /* exception in flight */
2c0262af 937
43175fa9
PB
938 uint64_t vm_vmcb;
939 uint64_t tsc_offset;
940 uint64_t intercept;
941 uint16_t intercept_cr_read;
942 uint16_t intercept_cr_write;
943 uint16_t intercept_dr_read;
944 uint16_t intercept_dr_write;
945 uint32_t intercept_exceptions;
946 uint8_t v_tpr;
947
d8f771d9
JK
948 /* KVM states, automatically cleared on reset */
949 uint8_t nmi_injected;
950 uint8_t nmi_pending;
951
a316d335 952 CPU_COMMON
2c0262af 953
f0c3c505 954 /* Fields from here on are preserved across CPU reset. */
ebda377f 955
14ce26e7 956 /* processor features (e.g. for CPUID insn) */
8d9bfc2b 957 uint32_t cpuid_level;
90e4b0c3
EH
958 uint32_t cpuid_xlevel;
959 uint32_t cpuid_xlevel2;
14ce26e7
FB
960 uint32_t cpuid_vendor1;
961 uint32_t cpuid_vendor2;
962 uint32_t cpuid_vendor3;
963 uint32_t cpuid_version;
0514ef2f 964 FeatureWordArray features;
8d9bfc2b 965 uint32_t cpuid_model[12];
3b46e624 966
165d9b82
AL
967 /* MTRRs */
968 uint64_t mtrr_fixed[11];
969 uint64_t mtrr_deftype;
d8b5c67b 970 MTRRVar mtrr_var[MSR_MTRRcap_VCNT];
165d9b82 971
7ba1e619 972 /* For KVM */
f8d926e9 973 uint32_t mp_state;
31827373 974 int32_t exception_injected;
0e607a80 975 int32_t interrupt_injected;
a0fb002c 976 uint8_t soft_interrupt;
a0fb002c
JK
977 uint8_t has_error_code;
978 uint32_t sipi_vector;
b8cc45d6 979 bool tsc_valid;
06ef227e 980 int64_t tsc_khz;
fabacc0f
JK
981 void *kvm_xsave_buf;
982
ac6c4120 983 uint64_t mcg_cap;
ac6c4120
AF
984 uint64_t mcg_ctl;
985 uint64_t mce_banks[MCE_BANKS_DEF*4];
1b050077
AP
986
987 uint64_t tsc_aux;
5a2d0e57
AJ
988
989 /* vmstate */
990 uint16_t fpus_vmstate;
991 uint16_t fptag_vmstate;
992 uint16_t fpregs_format_vmstate;
f1665b21 993 uint64_t xstate_bv;
f1665b21
SY
994
995 uint64_t xcr0;
18cd2c17 996 uint64_t xss;
d362e757
JK
997
998 TPRAccess tpr_access_type;
2c0262af
FB
999} CPUX86State;
1000
5fd2087a
AF
1001#include "cpu-qom.h"
1002
0856579c 1003X86CPU *cpu_x86_init(const char *cpu_model);
e1570d00 1004X86CPU *cpu_x86_create(const char *cpu_model, Error **errp);
ea3e9847 1005int cpu_x86_exec(CPUState *cpu);
e916cbf8 1006void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf);
b5ec5ce0 1007void x86_cpudef_setup(void);
317ac620 1008int cpu_x86_support_mca_broadcast(CPUX86State *env);
b5ec5ce0 1009
d720b93d 1010int cpu_get_pic_interrupt(CPUX86State *s);
2ee73ac3
FB
1011/* MSDOS compatibility mode FPU exception support */
1012void cpu_set_ferr(CPUX86State *s);
2c0262af
FB
1013
1014/* this function must always be used to load data in the segment
1015 cache: it synchronizes the hflags with the segment cache values */
5fafdf24 1016static inline void cpu_x86_load_seg_cache(CPUX86State *env,
2c0262af 1017 int seg_reg, unsigned int selector,
8988ae89 1018 target_ulong base,
5fafdf24 1019 unsigned int limit,
2c0262af
FB
1020 unsigned int flags)
1021{
1022 SegmentCache *sc;
1023 unsigned int new_hflags;
3b46e624 1024
2c0262af
FB
1025 sc = &env->segs[seg_reg];
1026 sc->selector = selector;
1027 sc->base = base;
1028 sc->limit = limit;
1029 sc->flags = flags;
1030
1031 /* update the hidden flags */
14ce26e7
FB
1032 {
1033 if (seg_reg == R_CS) {
1034#ifdef TARGET_X86_64
1035 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
1036 /* long mode */
1037 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
1038 env->hflags &= ~(HF_ADDSEG_MASK);
5fafdf24 1039 } else
14ce26e7
FB
1040#endif
1041 {
1042 /* legacy / compatibility case */
1043 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
1044 >> (DESC_B_SHIFT - HF_CS32_SHIFT);
1045 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
1046 new_hflags;
1047 }
7125c937
PB
1048 }
1049 if (seg_reg == R_SS) {
1050 int cpl = (flags >> DESC_DPL_SHIFT) & 3;
7848c8d1
KC
1051#if HF_CPL_MASK != 3
1052#error HF_CPL_MASK is hardcoded
1053#endif
1054 env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl;
14ce26e7
FB
1055 }
1056 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
1057 >> (DESC_B_SHIFT - HF_SS32_SHIFT);
1058 if (env->hflags & HF_CS64_MASK) {
1059 /* zero base assumed for DS, ES and SS in long mode */
5fafdf24 1060 } else if (!(env->cr[0] & CR0_PE_MASK) ||
735a8fd3
FB
1061 (env->eflags & VM_MASK) ||
1062 !(env->hflags & HF_CS32_MASK)) {
14ce26e7
FB
1063 /* XXX: try to avoid this test. The problem comes from the
1064 fact that is real mode or vm86 mode we only modify the
1065 'base' and 'selector' fields of the segment cache to go
1066 faster. A solution may be to force addseg to one in
1067 translate-i386.c. */
1068 new_hflags |= HF_ADDSEG_MASK;
1069 } else {
5fafdf24 1070 new_hflags |= ((env->segs[R_DS].base |
735a8fd3 1071 env->segs[R_ES].base |
5fafdf24 1072 env->segs[R_SS].base) != 0) <<
14ce26e7
FB
1073 HF_ADDSEG_SHIFT;
1074 }
5fafdf24 1075 env->hflags = (env->hflags &
14ce26e7 1076 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
2c0262af 1077 }
2c0262af
FB
1078}
1079
e9f9d6b1 1080static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu,
e6a33e45 1081 uint8_t sipi_vector)
0e26b7b8 1082{
259186a7 1083 CPUState *cs = CPU(cpu);
e9f9d6b1
AF
1084 CPUX86State *env = &cpu->env;
1085
0e26b7b8
BS
1086 env->eip = 0;
1087 cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8,
1088 sipi_vector << 12,
1089 env->segs[R_CS].limit,
1090 env->segs[R_CS].flags);
259186a7 1091 cs->halted = 0;
0e26b7b8
BS
1092}
1093
84273177
JK
1094int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
1095 target_ulong *base, unsigned int *limit,
1096 unsigned int *flags);
1097
d9957a8b 1098/* op_helper.c */
1f1af9fd 1099/* used for debug or cpu save/restore */
c31da136
AJ
1100void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, floatx80 f);
1101floatx80 cpu_set_fp80(uint64_t mant, uint16_t upper);
1f1af9fd 1102
d9957a8b 1103/* cpu-exec.c */
2c0262af
FB
1104/* the following helpers are only usable in user mode simulation as
1105 they can trigger unexpected exceptions */
1106void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
6f12a2a6
FB
1107void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
1108void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
2c0262af
FB
1109
1110/* you can call this signal handler from your SIGBUS and SIGSEGV
1111 signal handlers to inform the virtual CPU of exceptions. non zero
1112 is returned if the signal was handled by the virtual CPU. */
5fafdf24 1113int cpu_x86_signal_handler(int host_signum, void *pinfo,
2c0262af 1114 void *puc);
d9957a8b 1115
c6dc6f63
AP
1116/* cpuid.c */
1117void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
1118 uint32_t *eax, uint32_t *ebx,
1119 uint32_t *ecx, uint32_t *edx);
0e26b7b8 1120void cpu_clear_apic_feature(CPUX86State *env);
bb44e0d1
JK
1121void host_cpuid(uint32_t function, uint32_t count,
1122 uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx);
c6dc6f63 1123
d9957a8b 1124/* helper.c */
7510454e 1125int x86_cpu_handle_mmu_fault(CPUState *cpu, vaddr addr,
97b348e7 1126 int is_write, int mmu_idx);
cc36a7a2 1127void x86_cpu_set_a20(X86CPU *cpu, int a20_state);
2c0262af 1128
b216aa6c
PB
1129#ifndef CONFIG_USER_ONLY
1130uint8_t x86_ldub_phys(CPUState *cs, hwaddr addr);
1131uint32_t x86_lduw_phys(CPUState *cs, hwaddr addr);
1132uint32_t x86_ldl_phys(CPUState *cs, hwaddr addr);
1133uint64_t x86_ldq_phys(CPUState *cs, hwaddr addr);
1134void x86_stb_phys(CPUState *cs, hwaddr addr, uint8_t val);
1135void x86_stl_phys_notdirty(CPUState *cs, hwaddr addr, uint32_t val);
1136void x86_stw_phys(CPUState *cs, hwaddr addr, uint32_t val);
1137void x86_stl_phys(CPUState *cs, hwaddr addr, uint32_t val);
1138void x86_stq_phys(CPUState *cs, hwaddr addr, uint64_t val);
1139#endif
1140
86025ee4 1141void breakpoint_handler(CPUState *cs);
d9957a8b
BS
1142
1143/* will be suppressed */
1144void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
1145void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
1146void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
93d00d0f 1147void cpu_x86_update_dr7(CPUX86State *env, uint32_t new_dr7);
d9957a8b 1148
d9957a8b 1149/* hw/pc.c */
d9957a8b 1150uint64_t cpu_get_tsc(CPUX86State *env);
6fd805e1 1151
2c0262af 1152#define TARGET_PAGE_BITS 12
9467d44c 1153
52705890
RH
1154#ifdef TARGET_X86_64
1155#define TARGET_PHYS_ADDR_SPACE_BITS 52
1156/* ??? This is really 48 bits, sign-extended, but the only thing
1157 accessible to userland with bit 48 set is the VSYSCALL, and that
1158 is handled via other mechanisms. */
1159#define TARGET_VIRT_ADDR_SPACE_BITS 47
1160#else
1161#define TARGET_PHYS_ADDR_SPACE_BITS 36
1162#define TARGET_VIRT_ADDR_SPACE_BITS 32
1163#endif
1164
e8f6d00c
PB
1165/* XXX: This value should match the one returned by CPUID
1166 * and in exec.c */
1167# if defined(TARGET_X86_64)
1168# define PHYS_ADDR_MASK 0xffffffffffLL
1169# else
1170# define PHYS_ADDR_MASK 0xfffffffffLL
1171# endif
1172
2994fd96 1173#define cpu_init(cpu_model) CPU(cpu_x86_init(cpu_model))
b47ed996 1174
9467d44c 1175#define cpu_exec cpu_x86_exec
9467d44c 1176#define cpu_signal_handler cpu_x86_signal_handler
e916cbf8 1177#define cpu_list x86_cpu_list
e4a09c96 1178#define cpudef_setup x86_cpudef_setup
9467d44c 1179
6ebbf390 1180/* MMU modes definitions */
8a201bd4 1181#define MMU_MODE0_SUFFIX _ksmap
6ebbf390 1182#define MMU_MODE1_SUFFIX _user
43773ed3 1183#define MMU_MODE2_SUFFIX _knosmap /* SMAP disabled or CPL<3 && AC=1 */
8a201bd4 1184#define MMU_KSMAP_IDX 0
a9321a4d 1185#define MMU_USER_IDX 1
43773ed3 1186#define MMU_KNOSMAP_IDX 2
97ed5ccd 1187static inline int cpu_mmu_index(CPUX86State *env, bool ifetch)
6ebbf390 1188{
a9321a4d 1189 return (env->hflags & HF_CPL_MASK) == 3 ? MMU_USER_IDX :
f57584dc 1190 (!(env->hflags & HF_SMAP_MASK) || (env->eflags & AC_MASK))
8a201bd4
PB
1191 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
1192}
1193
1194static inline int cpu_mmu_index_kernel(CPUX86State *env)
1195{
1196 return !(env->hflags & HF_SMAP_MASK) ? MMU_KNOSMAP_IDX :
1197 ((env->hflags & HF_CPL_MASK) < 3 && (env->eflags & AC_MASK))
1198 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
6ebbf390
JM
1199}
1200
988c3eb0
RH
1201#define CC_DST (env->cc_dst)
1202#define CC_SRC (env->cc_src)
1203#define CC_SRC2 (env->cc_src2)
1204#define CC_OP (env->cc_op)
f081c76c 1205
5918fffb
BS
1206/* n must be a constant to be efficient */
1207static inline target_long lshift(target_long x, int n)
1208{
1209 if (n >= 0) {
1210 return x << n;
1211 } else {
1212 return x >> (-n);
1213 }
1214}
1215
f081c76c
BS
1216/* float macros */
1217#define FT0 (env->ft0)
1218#define ST0 (env->fpregs[env->fpstt].d)
1219#define ST(n) (env->fpregs[(env->fpstt + (n)) & 7].d)
1220#define ST1 ST(1)
1221
d9957a8b 1222/* translate.c */
63618b4e 1223void tcg_x86_init(void);
26a5f13b 1224
022c62cb 1225#include "exec/cpu-all.h"
0573fbfc
TS
1226#include "svm.h"
1227
0e26b7b8 1228#if !defined(CONFIG_USER_ONLY)
0d09e41a 1229#include "hw/i386/apic.h"
0e26b7b8
BS
1230#endif
1231
022c62cb 1232#include "exec/exec-all.h"
f081c76c 1233
317ac620 1234static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc,
6b917547
AL
1235 target_ulong *cs_base, int *flags)
1236{
1237 *cs_base = env->segs[R_CS].base;
1238 *pc = *cs_base + env->eip;
a2397807 1239 *flags = env->hflags |
a9321a4d 1240 (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK));
6b917547
AL
1241}
1242
232fc23b
AF
1243void do_cpu_init(X86CPU *cpu);
1244void do_cpu_sipi(X86CPU *cpu);
2fa11da0 1245
747461c7
JK
1246#define MCE_INJECT_BROADCAST 1
1247#define MCE_INJECT_UNCOND_AO 2
1248
8c5cf3b6 1249void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank,
316378e4 1250 uint64_t status, uint64_t mcg_status, uint64_t addr,
747461c7 1251 uint64_t misc, int flags);
2fa11da0 1252
599b9a5a 1253/* excp_helper.c */
77b2bc2c 1254void QEMU_NORETURN raise_exception(CPUX86State *env, int exception_index);
91980095
PD
1255void QEMU_NORETURN raise_exception_ra(CPUX86State *env, int exception_index,
1256 uintptr_t retaddr);
77b2bc2c
BS
1257void QEMU_NORETURN raise_exception_err(CPUX86State *env, int exception_index,
1258 int error_code);
91980095
PD
1259void QEMU_NORETURN raise_exception_err_ra(CPUX86State *env, int exception_index,
1260 int error_code, uintptr_t retaddr);
599b9a5a
BS
1261void QEMU_NORETURN raise_interrupt(CPUX86State *nenv, int intno, int is_int,
1262 int error_code, int next_eip_addend);
1263
5918fffb
BS
1264/* cc_helper.c */
1265extern const uint8_t parity_table[256];
1266uint32_t cpu_cc_compute_all(CPUX86State *env1, int op);
5bde1407 1267void update_fp_status(CPUX86State *env);
5918fffb
BS
1268
1269static inline uint32_t cpu_compute_eflags(CPUX86State *env)
1270{
80cf2c81 1271 return env->eflags | cpu_cc_compute_all(env, CC_OP) | (env->df & DF_MASK);
5918fffb
BS
1272}
1273
28fb26f1
PB
1274/* NOTE: the translator must set DisasContext.cc_op to CC_OP_EFLAGS
1275 * after generating a call to a helper that uses this.
1276 */
5918fffb
BS
1277static inline void cpu_load_eflags(CPUX86State *env, int eflags,
1278 int update_mask)
1279{
1280 CC_SRC = eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
28fb26f1 1281 CC_OP = CC_OP_EFLAGS;
80cf2c81 1282 env->df = 1 - (2 * ((eflags >> 10) & 1));
5918fffb
BS
1283 env->eflags = (env->eflags & ~update_mask) |
1284 (eflags & update_mask) | 0x2;
1285}
1286
1287/* load efer and update the corresponding hflags. XXX: do consistency
1288 checks with cpuid bits? */
1289static inline void cpu_load_efer(CPUX86State *env, uint64_t val)
1290{
1291 env->efer = val;
1292 env->hflags &= ~(HF_LMA_MASK | HF_SVME_MASK);
1293 if (env->efer & MSR_EFER_LMA) {
1294 env->hflags |= HF_LMA_MASK;
1295 }
1296 if (env->efer & MSR_EFER_SVME) {
1297 env->hflags |= HF_SVME_MASK;
1298 }
1299}
1300
f794aa4a
PB
1301static inline MemTxAttrs cpu_get_mem_attrs(CPUX86State *env)
1302{
1303 return ((MemTxAttrs) { .secure = (env->hflags & HF_SMM_MASK) != 0 });
1304}
1305
4e47e39a
RH
1306/* fpu_helper.c */
1307void cpu_set_mxcsr(CPUX86State *env, uint32_t val);
5bde1407 1308void cpu_set_fpuc(CPUX86State *env, uint16_t val);
4e47e39a 1309
677ef623
FK
1310/* mem_helper.c */
1311void helper_lock_init(void);
1312
6bada5e8
BS
1313/* svm_helper.c */
1314void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
1315 uint64_t param);
1316void cpu_vmexit(CPUX86State *nenv, uint32_t exit_code, uint64_t exit_info_1);
1317
97a8ea5a 1318/* seg_helper.c */
599b9a5a 1319void do_interrupt_x86_hardirq(CPUX86State *env, int intno, int is_hw);
e694d4e2 1320
f809c605 1321/* smm_helper.c */
518e9d7d 1322void do_smm_enter(X86CPU *cpu);
f809c605 1323void cpu_smm_update(X86CPU *cpu);
e694d4e2 1324
317ac620 1325void cpu_report_tpr_access(CPUX86State *env, TPRAccess access);
d362e757 1326
5114e842
EH
1327/* Change the value of a KVM-specific default
1328 *
1329 * If value is NULL, no default will be set and the original
1330 * value from the CPU model table will be kept.
1331 *
1332 * It is valid to call this funciton only for properties that
1333 * are already present in the kvm_default_props table.
1334 */
1335void x86_cpu_change_kvm_default(const char *prop, const char *value);
8fb4f821 1336
0668af54 1337
8b4beddc
EH
1338/* Return name of 32-bit register, from a R_* constant */
1339const char *get_register_name_32(unsigned int reg);
1340
8932cfdf 1341void enable_compat_apic_id_mode(void);
cb41bad3 1342
dab86234 1343#define APIC_DEFAULT_ADDRESS 0xfee00000
baaeda08 1344#define APIC_SPACE_SIZE 0x100000
dab86234 1345
1f871d49
PB
1346void x86_cpu_dump_local_apic_state(CPUState *cs, FILE *f,
1347 fprintf_function cpu_fprintf, int flags);
1348
2c0262af 1349#endif /* CPU_I386_H */