]> git.proxmox.com Git - mirror_qemu.git/blame - target-i386/cpu.h
x86_64 ldl fix
[mirror_qemu.git] / target-i386 / cpu.h
CommitLineData
2c0262af
FB
1/*
2 * i386 virtual CPU header
3 *
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
20#ifndef CPU_I386_H
21#define CPU_I386_H
22
14ce26e7
FB
23#include "config.h"
24
25#ifdef TARGET_X86_64
26#define TARGET_LONG_BITS 64
27#else
3cf1e035 28#define TARGET_LONG_BITS 32
14ce26e7 29#endif
3cf1e035 30
d720b93d
FB
31/* target supports implicit self modifying code */
32#define TARGET_HAS_SMC
33/* support for self modifying code even if the modified instruction is
34 close to the modifying instruction */
35#define TARGET_HAS_PRECISE_SMC
36
1fddef4b
FB
37#define TARGET_HAS_ICE 1
38
2c0262af
FB
39#include "cpu-defs.h"
40
7a0e1f41
FB
41#include "softfloat.h"
42
58fe2f10
FB
43#if defined(__i386__) && !defined(CONFIG_SOFTMMU)
44#define USE_CODE_COPY
45#endif
46
2c0262af
FB
47#define R_EAX 0
48#define R_ECX 1
49#define R_EDX 2
50#define R_EBX 3
51#define R_ESP 4
52#define R_EBP 5
53#define R_ESI 6
54#define R_EDI 7
55
56#define R_AL 0
57#define R_CL 1
58#define R_DL 2
59#define R_BL 3
60#define R_AH 4
61#define R_CH 5
62#define R_DH 6
63#define R_BH 7
64
65#define R_ES 0
66#define R_CS 1
67#define R_SS 2
68#define R_DS 3
69#define R_FS 4
70#define R_GS 5
71
72/* segment descriptor fields */
73#define DESC_G_MASK (1 << 23)
74#define DESC_B_SHIFT 22
75#define DESC_B_MASK (1 << DESC_B_SHIFT)
14ce26e7
FB
76#define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */
77#define DESC_L_MASK (1 << DESC_L_SHIFT)
2c0262af
FB
78#define DESC_AVL_MASK (1 << 20)
79#define DESC_P_MASK (1 << 15)
80#define DESC_DPL_SHIFT 13
81#define DESC_S_MASK (1 << 12)
82#define DESC_TYPE_SHIFT 8
83#define DESC_A_MASK (1 << 8)
84
e670b89e
FB
85#define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */
86#define DESC_C_MASK (1 << 10) /* code: conforming */
87#define DESC_R_MASK (1 << 9) /* code: readable */
2c0262af 88
e670b89e
FB
89#define DESC_E_MASK (1 << 10) /* data: expansion direction */
90#define DESC_W_MASK (1 << 9) /* data: writable */
91
92#define DESC_TSS_BUSY_MASK (1 << 9)
2c0262af
FB
93
94/* eflags masks */
95#define CC_C 0x0001
96#define CC_P 0x0004
97#define CC_A 0x0010
98#define CC_Z 0x0040
99#define CC_S 0x0080
100#define CC_O 0x0800
101
102#define TF_SHIFT 8
103#define IOPL_SHIFT 12
104#define VM_SHIFT 17
105
106#define TF_MASK 0x00000100
107#define IF_MASK 0x00000200
108#define DF_MASK 0x00000400
109#define IOPL_MASK 0x00003000
110#define NT_MASK 0x00004000
111#define RF_MASK 0x00010000
112#define VM_MASK 0x00020000
113#define AC_MASK 0x00040000
114#define VIF_MASK 0x00080000
115#define VIP_MASK 0x00100000
116#define ID_MASK 0x00200000
117
118/* hidden flags - used internally by qemu to represent additionnal cpu
d2ac63e0 119 states. Only the CPL, INHIBIT_IRQ and HALTED are not redundant. We avoid
2c0262af
FB
120 using the IOPL_MASK, TF_MASK and VM_MASK bit position to ease oring
121 with eflags. */
122/* current cpl */
123#define HF_CPL_SHIFT 0
124/* true if soft mmu is being used */
125#define HF_SOFTMMU_SHIFT 2
126/* true if hardware interrupts must be disabled for next instruction */
127#define HF_INHIBIT_IRQ_SHIFT 3
128/* 16 or 32 segments */
129#define HF_CS32_SHIFT 4
130#define HF_SS32_SHIFT 5
dc196a57 131/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
2c0262af 132#define HF_ADDSEG_SHIFT 6
65262d57
FB
133/* copy of CR0.PE (protected mode) */
134#define HF_PE_SHIFT 7
135#define HF_TF_SHIFT 8 /* must be same as eflags */
7eee2a50
FB
136#define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */
137#define HF_EM_SHIFT 10
138#define HF_TS_SHIFT 11
65262d57 139#define HF_IOPL_SHIFT 12 /* must be same as eflags */
14ce26e7
FB
140#define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */
141#define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */
664e0f19 142#define HF_OSFXSR_SHIFT 16 /* CR4.OSFXSR */
65262d57 143#define HF_VM_SHIFT 17 /* must be same as eflags */
d2ac63e0 144#define HF_HALTED_SHIFT 18 /* CPU halted */
2c0262af
FB
145
146#define HF_CPL_MASK (3 << HF_CPL_SHIFT)
147#define HF_SOFTMMU_MASK (1 << HF_SOFTMMU_SHIFT)
148#define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT)
149#define HF_CS32_MASK (1 << HF_CS32_SHIFT)
150#define HF_SS32_MASK (1 << HF_SS32_SHIFT)
151#define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT)
65262d57 152#define HF_PE_MASK (1 << HF_PE_SHIFT)
58fe2f10 153#define HF_TF_MASK (1 << HF_TF_SHIFT)
7eee2a50
FB
154#define HF_MP_MASK (1 << HF_MP_SHIFT)
155#define HF_EM_MASK (1 << HF_EM_SHIFT)
156#define HF_TS_MASK (1 << HF_TS_SHIFT)
14ce26e7
FB
157#define HF_LMA_MASK (1 << HF_LMA_SHIFT)
158#define HF_CS64_MASK (1 << HF_CS64_SHIFT)
664e0f19 159#define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT)
d2ac63e0 160#define HF_HALTED_MASK (1 << HF_HALTED_SHIFT)
2c0262af
FB
161
162#define CR0_PE_MASK (1 << 0)
7eee2a50
FB
163#define CR0_MP_MASK (1 << 1)
164#define CR0_EM_MASK (1 << 2)
2c0262af 165#define CR0_TS_MASK (1 << 3)
2ee73ac3 166#define CR0_ET_MASK (1 << 4)
7eee2a50 167#define CR0_NE_MASK (1 << 5)
2c0262af
FB
168#define CR0_WP_MASK (1 << 16)
169#define CR0_AM_MASK (1 << 18)
170#define CR0_PG_MASK (1 << 31)
171
172#define CR4_VME_MASK (1 << 0)
173#define CR4_PVI_MASK (1 << 1)
174#define CR4_TSD_MASK (1 << 2)
175#define CR4_DE_MASK (1 << 3)
176#define CR4_PSE_MASK (1 << 4)
64a595f2
FB
177#define CR4_PAE_MASK (1 << 5)
178#define CR4_PGE_MASK (1 << 7)
14ce26e7
FB
179#define CR4_PCE_MASK (1 << 8)
180#define CR4_OSFXSR_MASK (1 << 9)
181#define CR4_OSXMMEXCPT_MASK (1 << 10)
2c0262af
FB
182
183#define PG_PRESENT_BIT 0
184#define PG_RW_BIT 1
185#define PG_USER_BIT 2
186#define PG_PWT_BIT 3
187#define PG_PCD_BIT 4
188#define PG_ACCESSED_BIT 5
189#define PG_DIRTY_BIT 6
190#define PG_PSE_BIT 7
191#define PG_GLOBAL_BIT 8
192
193#define PG_PRESENT_MASK (1 << PG_PRESENT_BIT)
194#define PG_RW_MASK (1 << PG_RW_BIT)
195#define PG_USER_MASK (1 << PG_USER_BIT)
196#define PG_PWT_MASK (1 << PG_PWT_BIT)
197#define PG_PCD_MASK (1 << PG_PCD_BIT)
198#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
199#define PG_DIRTY_MASK (1 << PG_DIRTY_BIT)
200#define PG_PSE_MASK (1 << PG_PSE_BIT)
201#define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT)
202
203#define PG_ERROR_W_BIT 1
204
205#define PG_ERROR_P_MASK 0x01
206#define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT)
207#define PG_ERROR_U_MASK 0x04
208#define PG_ERROR_RSVD_MASK 0x08
209
210#define MSR_IA32_APICBASE 0x1b
211#define MSR_IA32_APICBASE_BSP (1<<8)
212#define MSR_IA32_APICBASE_ENABLE (1<<11)
213#define MSR_IA32_APICBASE_BASE (0xfffff<<12)
214
215#define MSR_IA32_SYSENTER_CS 0x174
216#define MSR_IA32_SYSENTER_ESP 0x175
217#define MSR_IA32_SYSENTER_EIP 0x176
218
8f091a59
FB
219#define MSR_MCG_CAP 0x179
220#define MSR_MCG_STATUS 0x17a
221#define MSR_MCG_CTL 0x17b
222
223#define MSR_PAT 0x277
224
14ce26e7
FB
225#define MSR_EFER 0xc0000080
226
227#define MSR_EFER_SCE (1 << 0)
228#define MSR_EFER_LME (1 << 8)
229#define MSR_EFER_LMA (1 << 10)
230#define MSR_EFER_NXE (1 << 11)
231#define MSR_EFER_FFXSR (1 << 14)
232
233#define MSR_STAR 0xc0000081
234#define MSR_LSTAR 0xc0000082
235#define MSR_CSTAR 0xc0000083
236#define MSR_FMASK 0xc0000084
237#define MSR_FSBASE 0xc0000100
238#define MSR_GSBASE 0xc0000101
239#define MSR_KERNELGSBASE 0xc0000102
240
241/* cpuid_features bits */
242#define CPUID_FP87 (1 << 0)
243#define CPUID_VME (1 << 1)
244#define CPUID_DE (1 << 2)
245#define CPUID_PSE (1 << 3)
246#define CPUID_TSC (1 << 4)
247#define CPUID_MSR (1 << 5)
248#define CPUID_PAE (1 << 6)
249#define CPUID_MCE (1 << 7)
250#define CPUID_CX8 (1 << 8)
251#define CPUID_APIC (1 << 9)
252#define CPUID_SEP (1 << 11) /* sysenter/sysexit */
253#define CPUID_MTRR (1 << 12)
254#define CPUID_PGE (1 << 13)
255#define CPUID_MCA (1 << 14)
256#define CPUID_CMOV (1 << 15)
8f091a59
FB
257#define CPUID_PAT (1 << 16)
258#define CPUID_CLFLUSH (1 << 19)
14ce26e7
FB
259/* ... */
260#define CPUID_MMX (1 << 23)
261#define CPUID_FXSR (1 << 24)
262#define CPUID_SSE (1 << 25)
263#define CPUID_SSE2 (1 << 26)
264
9df217a3
FB
265#define CPUID_EXT_SS3 (1 << 0)
266#define CPUID_EXT_MONITOR (1 << 3)
267#define CPUID_EXT_CX16 (1 << 13)
268
269#define CPUID_EXT2_SYSCALL (1 << 11)
270#define CPUID_EXT2_NX (1 << 20)
8d9bfc2b 271#define CPUID_EXT2_FFXSR (1 << 25)
9df217a3
FB
272#define CPUID_EXT2_LM (1 << 29)
273
2c0262af
FB
274#define EXCP00_DIVZ 0
275#define EXCP01_SSTP 1
276#define EXCP02_NMI 2
277#define EXCP03_INT3 3
278#define EXCP04_INTO 4
279#define EXCP05_BOUND 5
280#define EXCP06_ILLOP 6
281#define EXCP07_PREX 7
282#define EXCP08_DBLE 8
283#define EXCP09_XERR 9
284#define EXCP0A_TSS 10
285#define EXCP0B_NOSEG 11
286#define EXCP0C_STACK 12
287#define EXCP0D_GPF 13
288#define EXCP0E_PAGE 14
289#define EXCP10_COPR 16
290#define EXCP11_ALGN 17
291#define EXCP12_MCHK 18
292
293enum {
294 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
295 CC_OP_EFLAGS, /* all cc are explicitely computed, CC_SRC = flags */
d36cd60e
FB
296
297 CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
298 CC_OP_MULW,
299 CC_OP_MULL,
14ce26e7 300 CC_OP_MULQ,
2c0262af
FB
301
302 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
303 CC_OP_ADDW,
304 CC_OP_ADDL,
14ce26e7 305 CC_OP_ADDQ,
2c0262af
FB
306
307 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
308 CC_OP_ADCW,
309 CC_OP_ADCL,
14ce26e7 310 CC_OP_ADCQ,
2c0262af
FB
311
312 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
313 CC_OP_SUBW,
314 CC_OP_SUBL,
14ce26e7 315 CC_OP_SUBQ,
2c0262af
FB
316
317 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
318 CC_OP_SBBW,
319 CC_OP_SBBL,
14ce26e7 320 CC_OP_SBBQ,
2c0262af
FB
321
322 CC_OP_LOGICB, /* modify all flags, CC_DST = res */
323 CC_OP_LOGICW,
324 CC_OP_LOGICL,
14ce26e7 325 CC_OP_LOGICQ,
2c0262af
FB
326
327 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
328 CC_OP_INCW,
329 CC_OP_INCL,
14ce26e7 330 CC_OP_INCQ,
2c0262af
FB
331
332 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */
333 CC_OP_DECW,
334 CC_OP_DECL,
14ce26e7 335 CC_OP_DECQ,
2c0262af 336
6b652794 337 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
2c0262af
FB
338 CC_OP_SHLW,
339 CC_OP_SHLL,
14ce26e7 340 CC_OP_SHLQ,
2c0262af
FB
341
342 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
343 CC_OP_SARW,
344 CC_OP_SARL,
14ce26e7 345 CC_OP_SARQ,
2c0262af
FB
346
347 CC_OP_NB,
348};
349
7a0e1f41 350#ifdef FLOATX80
2c0262af
FB
351#define USE_X86LDOUBLE
352#endif
353
354#ifdef USE_X86LDOUBLE
7a0e1f41 355typedef floatx80 CPU86_LDouble;
2c0262af 356#else
7a0e1f41 357typedef float64 CPU86_LDouble;
2c0262af
FB
358#endif
359
360typedef struct SegmentCache {
361 uint32_t selector;
14ce26e7 362 target_ulong base;
2c0262af
FB
363 uint32_t limit;
364 uint32_t flags;
365} SegmentCache;
366
826461bb 367typedef union {
664e0f19
FB
368 uint8_t _b[16];
369 uint16_t _w[8];
370 uint32_t _l[4];
371 uint64_t _q[2];
7a0e1f41
FB
372 float32 _s[4];
373 float64 _d[2];
14ce26e7
FB
374} XMMReg;
375
826461bb
FB
376typedef union {
377 uint8_t _b[8];
378 uint16_t _w[2];
379 uint32_t _l[1];
380 uint64_t q;
381} MMXReg;
382
383#ifdef WORDS_BIGENDIAN
384#define XMM_B(n) _b[15 - (n)]
385#define XMM_W(n) _w[7 - (n)]
386#define XMM_L(n) _l[3 - (n)]
664e0f19 387#define XMM_S(n) _s[3 - (n)]
826461bb 388#define XMM_Q(n) _q[1 - (n)]
664e0f19 389#define XMM_D(n) _d[1 - (n)]
826461bb
FB
390
391#define MMX_B(n) _b[7 - (n)]
392#define MMX_W(n) _w[3 - (n)]
393#define MMX_L(n) _l[1 - (n)]
394#else
395#define XMM_B(n) _b[n]
396#define XMM_W(n) _w[n]
397#define XMM_L(n) _l[n]
664e0f19 398#define XMM_S(n) _s[n]
826461bb 399#define XMM_Q(n) _q[n]
664e0f19 400#define XMM_D(n) _d[n]
826461bb
FB
401
402#define MMX_B(n) _b[n]
403#define MMX_W(n) _w[n]
404#define MMX_L(n) _l[n]
405#endif
664e0f19 406#define MMX_Q(n) q
826461bb 407
14ce26e7
FB
408#ifdef TARGET_X86_64
409#define CPU_NB_REGS 16
410#else
411#define CPU_NB_REGS 8
412#endif
413
2c0262af 414typedef struct CPUX86State {
14ce26e7
FB
415#if TARGET_LONG_BITS > HOST_LONG_BITS
416 /* temporaries if we cannot store them in host registers */
417 target_ulong t0, t1, t2;
418#endif
419
2c0262af 420 /* standard registers */
14ce26e7
FB
421 target_ulong regs[CPU_NB_REGS];
422 target_ulong eip;
423 target_ulong eflags; /* eflags register. During CPU emulation, CC
2c0262af
FB
424 flags and DF are set to zero because they are
425 stored elsewhere */
426
427 /* emulator internal eflags handling */
14ce26e7
FB
428 target_ulong cc_src;
429 target_ulong cc_dst;
2c0262af
FB
430 uint32_t cc_op;
431 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
432 uint32_t hflags; /* hidden flags, see HF_xxx constants */
433
9df217a3
FB
434 /* segments */
435 SegmentCache segs[6]; /* selector values */
436 SegmentCache ldt;
437 SegmentCache tr;
438 SegmentCache gdt; /* only base and limit are used */
439 SegmentCache idt; /* only base and limit are used */
440
441 target_ulong cr[5]; /* NOTE: cr1 is unused */
442 uint32_t a20_mask;
443
2c0262af
FB
444 /* FPU state */
445 unsigned int fpstt; /* top of stack index */
446 unsigned int fpus;
447 unsigned int fpuc;
448 uint8_t fptags[8]; /* 0 = valid, 1 = empty */
664e0f19
FB
449 union {
450#ifdef USE_X86LDOUBLE
451 CPU86_LDouble d __attribute__((aligned(16)));
452#else
453 CPU86_LDouble d;
454#endif
455 MMXReg mmx;
456 } fpregs[8];
2c0262af
FB
457
458 /* emulator internal variables */
7a0e1f41 459 float_status fp_status;
2c0262af
FB
460 CPU86_LDouble ft0;
461 union {
462 float f;
463 double d;
464 int i32;
465 int64_t i64;
466 } fp_convert;
467
7a0e1f41 468 float_status sse_status;
664e0f19 469 uint32_t mxcsr;
14ce26e7
FB
470 XMMReg xmm_regs[CPU_NB_REGS];
471 XMMReg xmm_t0;
664e0f19 472 MMXReg mmx_t0;
14ce26e7 473
2c0262af
FB
474 /* sysenter registers */
475 uint32_t sysenter_cs;
476 uint32_t sysenter_esp;
477 uint32_t sysenter_eip;
8d9bfc2b
FB
478 uint64_t efer;
479 uint64_t star;
14ce26e7 480#ifdef TARGET_X86_64
14ce26e7
FB
481 target_ulong lstar;
482 target_ulong cstar;
483 target_ulong fmask;
484 target_ulong kernelgsbase;
485#endif
58fe2f10 486
8f091a59
FB
487 uint64_t pat;
488
58fe2f10 489 /* temporary data for USE_CODE_COPY mode */
7eee2a50 490#ifdef USE_CODE_COPY
58fe2f10
FB
491 uint32_t tmp0;
492 uint32_t saved_esp;
7eee2a50
FB
493 int native_fp_regs; /* if true, the FPU state is in the native CPU regs */
494#endif
2c0262af
FB
495
496 /* exception/interrupt handling */
497 jmp_buf jmp_env;
498 int exception_index;
499 int error_code;
500 int exception_is_int;
826461bb 501 target_ulong exception_next_eip;
14ce26e7 502 target_ulong dr[8]; /* debug registers */
2c0262af
FB
503 int interrupt_request;
504 int user_mode_only; /* user mode only simulation */
505
a316d335 506 CPU_COMMON
2c0262af 507
14ce26e7 508 /* processor features (e.g. for CPUID insn) */
8d9bfc2b 509 uint32_t cpuid_level;
14ce26e7
FB
510 uint32_t cpuid_vendor1;
511 uint32_t cpuid_vendor2;
512 uint32_t cpuid_vendor3;
513 uint32_t cpuid_version;
514 uint32_t cpuid_features;
9df217a3 515 uint32_t cpuid_ext_features;
8d9bfc2b
FB
516 uint32_t cpuid_xlevel;
517 uint32_t cpuid_model[12];
518 uint32_t cpuid_ext2_features;
519
9df217a3
FB
520#ifdef USE_KQEMU
521 int kqemu_enabled;
522#endif
14ce26e7
FB
523 /* in order to simplify APIC support, we leave this pointer to the
524 user */
525 struct APICState *apic_state;
2c0262af
FB
526} CPUX86State;
527
2c0262af
FB
528CPUX86State *cpu_x86_init(void);
529int cpu_x86_exec(CPUX86State *s);
530void cpu_x86_close(CPUX86State *s);
d720b93d 531int cpu_get_pic_interrupt(CPUX86State *s);
2ee73ac3
FB
532/* MSDOS compatibility mode FPU exception support */
533void cpu_set_ferr(CPUX86State *s);
2c0262af
FB
534
535/* this function must always be used to load data in the segment
536 cache: it synchronizes the hflags with the segment cache values */
537static inline void cpu_x86_load_seg_cache(CPUX86State *env,
538 int seg_reg, unsigned int selector,
14ce26e7 539 uint32_t base, unsigned int limit,
2c0262af
FB
540 unsigned int flags)
541{
542 SegmentCache *sc;
543 unsigned int new_hflags;
544
545 sc = &env->segs[seg_reg];
546 sc->selector = selector;
547 sc->base = base;
548 sc->limit = limit;
549 sc->flags = flags;
550
551 /* update the hidden flags */
14ce26e7
FB
552 {
553 if (seg_reg == R_CS) {
554#ifdef TARGET_X86_64
555 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
556 /* long mode */
557 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
558 env->hflags &= ~(HF_ADDSEG_MASK);
559 } else
560#endif
561 {
562 /* legacy / compatibility case */
563 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
564 >> (DESC_B_SHIFT - HF_CS32_SHIFT);
565 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
566 new_hflags;
567 }
568 }
569 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
570 >> (DESC_B_SHIFT - HF_SS32_SHIFT);
571 if (env->hflags & HF_CS64_MASK) {
572 /* zero base assumed for DS, ES and SS in long mode */
573 } else if (!(env->cr[0] & CR0_PE_MASK) ||
735a8fd3
FB
574 (env->eflags & VM_MASK) ||
575 !(env->hflags & HF_CS32_MASK)) {
14ce26e7
FB
576 /* XXX: try to avoid this test. The problem comes from the
577 fact that is real mode or vm86 mode we only modify the
578 'base' and 'selector' fields of the segment cache to go
579 faster. A solution may be to force addseg to one in
580 translate-i386.c. */
581 new_hflags |= HF_ADDSEG_MASK;
582 } else {
735a8fd3
FB
583 new_hflags |= ((env->segs[R_DS].base |
584 env->segs[R_ES].base |
585 env->segs[R_SS].base) != 0) <<
14ce26e7
FB
586 HF_ADDSEG_SHIFT;
587 }
588 env->hflags = (env->hflags &
589 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
2c0262af 590 }
2c0262af
FB
591}
592
593/* wrapper, just in case memory mappings must be changed */
594static inline void cpu_x86_set_cpl(CPUX86State *s, int cpl)
595{
596#if HF_CPL_MASK == 3
597 s->hflags = (s->hflags & ~HF_CPL_MASK) | cpl;
598#else
599#error HF_CPL_MASK is hardcoded
600#endif
601}
602
1f1af9fd
FB
603/* used for debug or cpu save/restore */
604void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, CPU86_LDouble f);
605CPU86_LDouble cpu_set_fp80(uint64_t mant, uint16_t upper);
606
2c0262af
FB
607/* the following helpers are only usable in user mode simulation as
608 they can trigger unexpected exceptions */
609void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
610void cpu_x86_fsave(CPUX86State *s, uint8_t *ptr, int data32);
611void cpu_x86_frstor(CPUX86State *s, uint8_t *ptr, int data32);
612
613/* you can call this signal handler from your SIGBUS and SIGSEGV
614 signal handlers to inform the virtual CPU of exceptions. non zero
615 is returned if the signal was handled by the virtual CPU. */
616struct siginfo;
617int cpu_x86_signal_handler(int host_signum, struct siginfo *info,
618 void *puc);
461c0471 619void cpu_x86_set_a20(CPUX86State *env, int a20_state);
2c0262af 620
28ab0e2e
FB
621uint64_t cpu_get_tsc(CPUX86State *env);
622
14ce26e7
FB
623void cpu_set_apic_base(CPUX86State *env, uint64_t val);
624uint64_t cpu_get_apic_base(CPUX86State *env);
9230e66e
FB
625void cpu_set_apic_tpr(CPUX86State *env, uint8_t val);
626#ifndef NO_CPU_IO_DEFS
627uint8_t cpu_get_apic_tpr(CPUX86State *env);
628#endif
14ce26e7 629
64a595f2
FB
630/* will be suppressed */
631void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
632
2c0262af
FB
633/* used to debug */
634#define X86_DUMP_FPU 0x0001 /* dump FPU state too */
635#define X86_DUMP_CCOP 0x0002 /* dump qemu flag cache */
2c0262af
FB
636
637#define TARGET_PAGE_BITS 12
638#include "cpu-all.h"
639
640#endif /* CPU_I386_H */