]> git.proxmox.com Git - mirror_qemu.git/blame - target-i386/cpu.h
target-i386: Optimize setting dr[0-3]
[mirror_qemu.git] / target-i386 / cpu.h
CommitLineData
2c0262af
FB
1/*
2 * i386 virtual CPU header
5fafdf24 3 *
2c0262af
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
2c0262af
FB
18 */
19#ifndef CPU_I386_H
20#define CPU_I386_H
21
14ce26e7 22#include "config.h"
9a78eead 23#include "qemu-common.h"
f2a53c9e 24#include "standard-headers/asm-x86/hyperv.h"
14ce26e7
FB
25
26#ifdef TARGET_X86_64
27#define TARGET_LONG_BITS 64
28#else
3cf1e035 29#define TARGET_LONG_BITS 32
14ce26e7 30#endif
3cf1e035 31
5b9efc39
PD
32/* Maximum instruction code size */
33#define TARGET_MAX_INSN_SIZE 16
34
d720b93d
FB
35/* support for self modifying code even if the modified instruction is
36 close to the modifying instruction */
37#define TARGET_HAS_PRECISE_SMC
38
9042c0e2 39#ifdef TARGET_X86_64
a5e8788f 40#define I386_ELF_MACHINE EM_X86_64
4ab23a91 41#define ELF_MACHINE_UNAME "x86_64"
9042c0e2 42#else
a5e8788f 43#define I386_ELF_MACHINE EM_386
4ab23a91 44#define ELF_MACHINE_UNAME "i686"
9042c0e2
TS
45#endif
46
9349b4f9 47#define CPUArchState struct CPUX86State
c2764719 48
022c62cb 49#include "exec/cpu-defs.h"
2c0262af 50
6b4c305c 51#include "fpu/softfloat.h"
7a0e1f41 52
2c0262af
FB
53#define R_EAX 0
54#define R_ECX 1
55#define R_EDX 2
56#define R_EBX 3
57#define R_ESP 4
58#define R_EBP 5
59#define R_ESI 6
60#define R_EDI 7
61
62#define R_AL 0
63#define R_CL 1
64#define R_DL 2
65#define R_BL 3
66#define R_AH 4
67#define R_CH 5
68#define R_DH 6
69#define R_BH 7
70
71#define R_ES 0
72#define R_CS 1
73#define R_SS 2
74#define R_DS 3
75#define R_FS 4
76#define R_GS 5
77
78/* segment descriptor fields */
79#define DESC_G_MASK (1 << 23)
80#define DESC_B_SHIFT 22
81#define DESC_B_MASK (1 << DESC_B_SHIFT)
14ce26e7
FB
82#define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */
83#define DESC_L_MASK (1 << DESC_L_SHIFT)
2c0262af
FB
84#define DESC_AVL_MASK (1 << 20)
85#define DESC_P_MASK (1 << 15)
86#define DESC_DPL_SHIFT 13
a3867ed2 87#define DESC_DPL_MASK (3 << DESC_DPL_SHIFT)
2c0262af
FB
88#define DESC_S_MASK (1 << 12)
89#define DESC_TYPE_SHIFT 8
a3867ed2 90#define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT)
2c0262af
FB
91#define DESC_A_MASK (1 << 8)
92
e670b89e
FB
93#define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */
94#define DESC_C_MASK (1 << 10) /* code: conforming */
95#define DESC_R_MASK (1 << 9) /* code: readable */
2c0262af 96
e670b89e
FB
97#define DESC_E_MASK (1 << 10) /* data: expansion direction */
98#define DESC_W_MASK (1 << 9) /* data: writable */
99
100#define DESC_TSS_BUSY_MASK (1 << 9)
2c0262af
FB
101
102/* eflags masks */
e4a09c96
PB
103#define CC_C 0x0001
104#define CC_P 0x0004
105#define CC_A 0x0010
106#define CC_Z 0x0040
2c0262af
FB
107#define CC_S 0x0080
108#define CC_O 0x0800
109
110#define TF_SHIFT 8
111#define IOPL_SHIFT 12
112#define VM_SHIFT 17
113
e4a09c96
PB
114#define TF_MASK 0x00000100
115#define IF_MASK 0x00000200
116#define DF_MASK 0x00000400
117#define IOPL_MASK 0x00003000
118#define NT_MASK 0x00004000
119#define RF_MASK 0x00010000
120#define VM_MASK 0x00020000
121#define AC_MASK 0x00040000
2c0262af
FB
122#define VIF_MASK 0x00080000
123#define VIP_MASK 0x00100000
124#define ID_MASK 0x00200000
125
aa1f17c1 126/* hidden flags - used internally by qemu to represent additional cpu
7848c8d1
KC
127 states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We
128 avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit
129 positions to ease oring with eflags. */
2c0262af
FB
130/* current cpl */
131#define HF_CPL_SHIFT 0
132/* true if soft mmu is being used */
133#define HF_SOFTMMU_SHIFT 2
134/* true if hardware interrupts must be disabled for next instruction */
135#define HF_INHIBIT_IRQ_SHIFT 3
136/* 16 or 32 segments */
137#define HF_CS32_SHIFT 4
138#define HF_SS32_SHIFT 5
dc196a57 139/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
2c0262af 140#define HF_ADDSEG_SHIFT 6
65262d57
FB
141/* copy of CR0.PE (protected mode) */
142#define HF_PE_SHIFT 7
143#define HF_TF_SHIFT 8 /* must be same as eflags */
7eee2a50
FB
144#define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */
145#define HF_EM_SHIFT 10
146#define HF_TS_SHIFT 11
65262d57 147#define HF_IOPL_SHIFT 12 /* must be same as eflags */
14ce26e7
FB
148#define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */
149#define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */
a2397807 150#define HF_RF_SHIFT 16 /* must be same as eflags */
65262d57 151#define HF_VM_SHIFT 17 /* must be same as eflags */
a9321a4d 152#define HF_AC_SHIFT 18 /* must be same as eflags */
3b21e03e 153#define HF_SMM_SHIFT 19 /* CPU in SMM mode */
db620f46
FB
154#define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */
155#define HF_SVMI_SHIFT 21 /* SVM intercepts are active */
a2397807 156#define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */
a9321a4d 157#define HF_SMAP_SHIFT 23 /* CR4.SMAP */
2c0262af
FB
158
159#define HF_CPL_MASK (3 << HF_CPL_SHIFT)
160#define HF_SOFTMMU_MASK (1 << HF_SOFTMMU_SHIFT)
161#define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT)
162#define HF_CS32_MASK (1 << HF_CS32_SHIFT)
163#define HF_SS32_MASK (1 << HF_SS32_SHIFT)
164#define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT)
65262d57 165#define HF_PE_MASK (1 << HF_PE_SHIFT)
58fe2f10 166#define HF_TF_MASK (1 << HF_TF_SHIFT)
7eee2a50
FB
167#define HF_MP_MASK (1 << HF_MP_SHIFT)
168#define HF_EM_MASK (1 << HF_EM_SHIFT)
169#define HF_TS_MASK (1 << HF_TS_SHIFT)
0650f1ab 170#define HF_IOPL_MASK (3 << HF_IOPL_SHIFT)
14ce26e7
FB
171#define HF_LMA_MASK (1 << HF_LMA_SHIFT)
172#define HF_CS64_MASK (1 << HF_CS64_SHIFT)
a2397807 173#define HF_RF_MASK (1 << HF_RF_SHIFT)
0650f1ab 174#define HF_VM_MASK (1 << HF_VM_SHIFT)
a9321a4d 175#define HF_AC_MASK (1 << HF_AC_SHIFT)
3b21e03e 176#define HF_SMM_MASK (1 << HF_SMM_SHIFT)
872929aa
FB
177#define HF_SVME_MASK (1 << HF_SVME_SHIFT)
178#define HF_SVMI_MASK (1 << HF_SVMI_SHIFT)
a2397807 179#define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT)
a9321a4d 180#define HF_SMAP_MASK (1 << HF_SMAP_SHIFT)
2c0262af 181
db620f46
FB
182/* hflags2 */
183
9982f74b
PB
184#define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */
185#define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */
186#define HF2_NMI_SHIFT 2 /* CPU serving NMI */
187#define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */
188#define HF2_SMM_INSIDE_NMI_SHIFT 4 /* CPU serving SMI nested inside NMI */
189
190#define HF2_GIF_MASK (1 << HF2_GIF_SHIFT)
191#define HF2_HIF_MASK (1 << HF2_HIF_SHIFT)
192#define HF2_NMI_MASK (1 << HF2_NMI_SHIFT)
193#define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT)
194#define HF2_SMM_INSIDE_NMI_MASK (1 << HF2_SMM_INSIDE_NMI_SHIFT)
db620f46 195
0650f1ab
AL
196#define CR0_PE_SHIFT 0
197#define CR0_MP_SHIFT 1
198
2cd49cbf
PM
199#define CR0_PE_MASK (1U << 0)
200#define CR0_MP_MASK (1U << 1)
201#define CR0_EM_MASK (1U << 2)
202#define CR0_TS_MASK (1U << 3)
203#define CR0_ET_MASK (1U << 4)
204#define CR0_NE_MASK (1U << 5)
205#define CR0_WP_MASK (1U << 16)
206#define CR0_AM_MASK (1U << 18)
207#define CR0_PG_MASK (1U << 31)
208
209#define CR4_VME_MASK (1U << 0)
210#define CR4_PVI_MASK (1U << 1)
211#define CR4_TSD_MASK (1U << 2)
212#define CR4_DE_MASK (1U << 3)
213#define CR4_PSE_MASK (1U << 4)
214#define CR4_PAE_MASK (1U << 5)
215#define CR4_MCE_MASK (1U << 6)
216#define CR4_PGE_MASK (1U << 7)
217#define CR4_PCE_MASK (1U << 8)
0650f1ab 218#define CR4_OSFXSR_SHIFT 9
2cd49cbf
PM
219#define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT)
220#define CR4_OSXMMEXCPT_MASK (1U << 10)
221#define CR4_VMXE_MASK (1U << 13)
222#define CR4_SMXE_MASK (1U << 14)
223#define CR4_FSGSBASE_MASK (1U << 16)
224#define CR4_PCIDE_MASK (1U << 17)
225#define CR4_OSXSAVE_MASK (1U << 18)
226#define CR4_SMEP_MASK (1U << 20)
227#define CR4_SMAP_MASK (1U << 21)
2c0262af 228
01df040b
AL
229#define DR6_BD (1 << 13)
230#define DR6_BS (1 << 14)
231#define DR6_BT (1 << 15)
232#define DR6_FIXED_1 0xffff0ff0
233
234#define DR7_GD (1 << 13)
235#define DR7_TYPE_SHIFT 16
236#define DR7_LEN_SHIFT 18
237#define DR7_FIXED_1 0x00000400
93d00d0f 238#define DR7_GLOBAL_BP_MASK 0xaa
428065ce
LG
239#define DR7_LOCAL_BP_MASK 0x55
240#define DR7_MAX_BP 4
241#define DR7_TYPE_BP_INST 0x0
242#define DR7_TYPE_DATA_WR 0x1
243#define DR7_TYPE_IO_RW 0x2
244#define DR7_TYPE_DATA_RW 0x3
01df040b 245
e4a09c96
PB
246#define PG_PRESENT_BIT 0
247#define PG_RW_BIT 1
248#define PG_USER_BIT 2
249#define PG_PWT_BIT 3
250#define PG_PCD_BIT 4
251#define PG_ACCESSED_BIT 5
252#define PG_DIRTY_BIT 6
253#define PG_PSE_BIT 7
254#define PG_GLOBAL_BIT 8
eaad03e4 255#define PG_PSE_PAT_BIT 12
e4a09c96 256#define PG_NX_BIT 63
2c0262af
FB
257
258#define PG_PRESENT_MASK (1 << PG_PRESENT_BIT)
e4a09c96
PB
259#define PG_RW_MASK (1 << PG_RW_BIT)
260#define PG_USER_MASK (1 << PG_USER_BIT)
261#define PG_PWT_MASK (1 << PG_PWT_BIT)
262#define PG_PCD_MASK (1 << PG_PCD_BIT)
2c0262af 263#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
e4a09c96
PB
264#define PG_DIRTY_MASK (1 << PG_DIRTY_BIT)
265#define PG_PSE_MASK (1 << PG_PSE_BIT)
266#define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT)
eaad03e4 267#define PG_PSE_PAT_MASK (1 << PG_PSE_PAT_BIT)
e8f6d00c
PB
268#define PG_ADDRESS_MASK 0x000ffffffffff000LL
269#define PG_HI_RSVD_MASK (PG_ADDRESS_MASK & ~PHYS_ADDR_MASK)
3f2cbf0d 270#define PG_HI_USER_MASK 0x7ff0000000000000LL
e4a09c96 271#define PG_NX_MASK (1LL << PG_NX_BIT)
2c0262af
FB
272
273#define PG_ERROR_W_BIT 1
274
275#define PG_ERROR_P_MASK 0x01
276#define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT)
277#define PG_ERROR_U_MASK 0x04
278#define PG_ERROR_RSVD_MASK 0x08
5cf38396 279#define PG_ERROR_I_D_MASK 0x10
2c0262af 280
e4a09c96
PB
281#define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */
282#define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
79c4f6b0 283
e4a09c96
PB
284#define MCE_CAP_DEF (MCG_CTL_P|MCG_SER_P)
285#define MCE_BANKS_DEF 10
79c4f6b0 286
e4a09c96
PB
287#define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
288#define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
289#define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
79c4f6b0 290
e4a09c96
PB
291#define MCI_STATUS_VAL (1ULL<<63) /* valid error */
292#define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
293#define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
294#define MCI_STATUS_EN (1ULL<<60) /* error enabled */
295#define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
296#define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
297#define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
298#define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
299#define MCI_STATUS_AR (1ULL<<55) /* Action required */
c0532a76
MT
300
301/* MISC register defines */
e4a09c96
PB
302#define MCM_ADDR_SEGOFF 0 /* segment offset */
303#define MCM_ADDR_LINEAR 1 /* linear address */
304#define MCM_ADDR_PHYS 2 /* physical address */
305#define MCM_ADDR_MEM 3 /* memory address */
306#define MCM_ADDR_GENERIC 7 /* generic */
79c4f6b0 307
0650f1ab 308#define MSR_IA32_TSC 0x10
2c0262af
FB
309#define MSR_IA32_APICBASE 0x1b
310#define MSR_IA32_APICBASE_BSP (1<<8)
311#define MSR_IA32_APICBASE_ENABLE (1<<11)
458cf469 312#define MSR_IA32_APICBASE_BASE (0xfffffU<<12)
0779caeb 313#define MSR_IA32_FEATURE_CONTROL 0x0000003a
f28558d3 314#define MSR_TSC_ADJUST 0x0000003b
aa82ba54 315#define MSR_IA32_TSCDEADLINE 0x6e0
2c0262af 316
0d894367
PB
317#define MSR_P6_PERFCTR0 0xc1
318
fc12d72e 319#define MSR_IA32_SMBASE 0x9e
e4a09c96
PB
320#define MSR_MTRRcap 0xfe
321#define MSR_MTRRcap_VCNT 8
322#define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8)
323#define MSR_MTRRcap_WC_SUPPORTED (1 << 10)
dd5e3b17 324
2c0262af
FB
325#define MSR_IA32_SYSENTER_CS 0x174
326#define MSR_IA32_SYSENTER_ESP 0x175
327#define MSR_IA32_SYSENTER_EIP 0x176
328
8f091a59
FB
329#define MSR_MCG_CAP 0x179
330#define MSR_MCG_STATUS 0x17a
331#define MSR_MCG_CTL 0x17b
332
0d894367
PB
333#define MSR_P6_EVNTSEL0 0x186
334
e737b32a
AZ
335#define MSR_IA32_PERF_STATUS 0x198
336
e4a09c96 337#define MSR_IA32_MISC_ENABLE 0x1a0
21e87c46
AK
338/* Indicates good rep/movs microcode on some processors: */
339#define MSR_IA32_MISC_ENABLE_DEFAULT 1
340
e4a09c96
PB
341#define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg))
342#define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1)
343
d1ae67f6
AW
344#define MSR_MTRRphysIndex(addr) ((((addr) & ~1u) - 0x200) / 2)
345
e4a09c96
PB
346#define MSR_MTRRfix64K_00000 0x250
347#define MSR_MTRRfix16K_80000 0x258
348#define MSR_MTRRfix16K_A0000 0x259
349#define MSR_MTRRfix4K_C0000 0x268
350#define MSR_MTRRfix4K_C8000 0x269
351#define MSR_MTRRfix4K_D0000 0x26a
352#define MSR_MTRRfix4K_D8000 0x26b
353#define MSR_MTRRfix4K_E0000 0x26c
354#define MSR_MTRRfix4K_E8000 0x26d
355#define MSR_MTRRfix4K_F0000 0x26e
356#define MSR_MTRRfix4K_F8000 0x26f
165d9b82 357
8f091a59
FB
358#define MSR_PAT 0x277
359
e4a09c96 360#define MSR_MTRRdefType 0x2ff
165d9b82 361
0d894367
PB
362#define MSR_CORE_PERF_FIXED_CTR0 0x309
363#define MSR_CORE_PERF_FIXED_CTR1 0x30a
364#define MSR_CORE_PERF_FIXED_CTR2 0x30b
365#define MSR_CORE_PERF_FIXED_CTR_CTRL 0x38d
366#define MSR_CORE_PERF_GLOBAL_STATUS 0x38e
367#define MSR_CORE_PERF_GLOBAL_CTRL 0x38f
368#define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x390
165d9b82 369
e4a09c96
PB
370#define MSR_MC0_CTL 0x400
371#define MSR_MC0_STATUS 0x401
372#define MSR_MC0_ADDR 0x402
373#define MSR_MC0_MISC 0x403
79c4f6b0 374
14ce26e7
FB
375#define MSR_EFER 0xc0000080
376
377#define MSR_EFER_SCE (1 << 0)
378#define MSR_EFER_LME (1 << 8)
379#define MSR_EFER_LMA (1 << 10)
380#define MSR_EFER_NXE (1 << 11)
872929aa 381#define MSR_EFER_SVME (1 << 12)
14ce26e7
FB
382#define MSR_EFER_FFXSR (1 << 14)
383
384#define MSR_STAR 0xc0000081
385#define MSR_LSTAR 0xc0000082
386#define MSR_CSTAR 0xc0000083
387#define MSR_FMASK 0xc0000084
388#define MSR_FSBASE 0xc0000100
389#define MSR_GSBASE 0xc0000101
390#define MSR_KERNELGSBASE 0xc0000102
1b050077 391#define MSR_TSC_AUX 0xc0000103
14ce26e7 392
0573fbfc
TS
393#define MSR_VM_HSAVE_PA 0xc0010117
394
79e9ebeb 395#define MSR_IA32_BNDCFGS 0x00000d90
18cd2c17 396#define MSR_IA32_XSS 0x00000da0
79e9ebeb
LJ
397
398#define XSTATE_FP (1ULL << 0)
399#define XSTATE_SSE (1ULL << 1)
400#define XSTATE_YMM (1ULL << 2)
401#define XSTATE_BNDREGS (1ULL << 3)
402#define XSTATE_BNDCSR (1ULL << 4)
9aecd6f8
CP
403#define XSTATE_OPMASK (1ULL << 5)
404#define XSTATE_ZMM_Hi256 (1ULL << 6)
405#define XSTATE_Hi16_ZMM (1ULL << 7)
79e9ebeb 406
c74f41bb 407
5ef57876
EH
408/* CPUID feature words */
409typedef enum FeatureWord {
410 FEAT_1_EDX, /* CPUID[1].EDX */
411 FEAT_1_ECX, /* CPUID[1].ECX */
412 FEAT_7_0_EBX, /* CPUID[EAX=7,ECX=0].EBX */
413 FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */
414 FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */
303752a9 415 FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */
5ef57876
EH
416 FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */
417 FEAT_KVM, /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */
418 FEAT_SVM, /* CPUID[8000_000A].EDX */
0bb0b2d2 419 FEAT_XSAVE, /* CPUID[EAX=0xd,ECX=1].EAX */
28b8e4d0 420 FEAT_6_EAX, /* CPUID[6].EAX */
5ef57876
EH
421 FEATURE_WORDS,
422} FeatureWord;
423
424typedef uint32_t FeatureWordArray[FEATURE_WORDS];
425
14ce26e7 426/* cpuid_features bits */
2cd49cbf
PM
427#define CPUID_FP87 (1U << 0)
428#define CPUID_VME (1U << 1)
429#define CPUID_DE (1U << 2)
430#define CPUID_PSE (1U << 3)
431#define CPUID_TSC (1U << 4)
432#define CPUID_MSR (1U << 5)
433#define CPUID_PAE (1U << 6)
434#define CPUID_MCE (1U << 7)
435#define CPUID_CX8 (1U << 8)
436#define CPUID_APIC (1U << 9)
437#define CPUID_SEP (1U << 11) /* sysenter/sysexit */
438#define CPUID_MTRR (1U << 12)
439#define CPUID_PGE (1U << 13)
440#define CPUID_MCA (1U << 14)
441#define CPUID_CMOV (1U << 15)
442#define CPUID_PAT (1U << 16)
443#define CPUID_PSE36 (1U << 17)
444#define CPUID_PN (1U << 18)
445#define CPUID_CLFLUSH (1U << 19)
446#define CPUID_DTS (1U << 21)
447#define CPUID_ACPI (1U << 22)
448#define CPUID_MMX (1U << 23)
449#define CPUID_FXSR (1U << 24)
450#define CPUID_SSE (1U << 25)
451#define CPUID_SSE2 (1U << 26)
452#define CPUID_SS (1U << 27)
453#define CPUID_HT (1U << 28)
454#define CPUID_TM (1U << 29)
455#define CPUID_IA64 (1U << 30)
456#define CPUID_PBE (1U << 31)
457
458#define CPUID_EXT_SSE3 (1U << 0)
459#define CPUID_EXT_PCLMULQDQ (1U << 1)
460#define CPUID_EXT_DTES64 (1U << 2)
461#define CPUID_EXT_MONITOR (1U << 3)
462#define CPUID_EXT_DSCPL (1U << 4)
463#define CPUID_EXT_VMX (1U << 5)
464#define CPUID_EXT_SMX (1U << 6)
465#define CPUID_EXT_EST (1U << 7)
466#define CPUID_EXT_TM2 (1U << 8)
467#define CPUID_EXT_SSSE3 (1U << 9)
468#define CPUID_EXT_CID (1U << 10)
469#define CPUID_EXT_FMA (1U << 12)
470#define CPUID_EXT_CX16 (1U << 13)
471#define CPUID_EXT_XTPR (1U << 14)
472#define CPUID_EXT_PDCM (1U << 15)
473#define CPUID_EXT_PCID (1U << 17)
474#define CPUID_EXT_DCA (1U << 18)
475#define CPUID_EXT_SSE41 (1U << 19)
476#define CPUID_EXT_SSE42 (1U << 20)
477#define CPUID_EXT_X2APIC (1U << 21)
478#define CPUID_EXT_MOVBE (1U << 22)
479#define CPUID_EXT_POPCNT (1U << 23)
480#define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24)
481#define CPUID_EXT_AES (1U << 25)
482#define CPUID_EXT_XSAVE (1U << 26)
483#define CPUID_EXT_OSXSAVE (1U << 27)
484#define CPUID_EXT_AVX (1U << 28)
485#define CPUID_EXT_F16C (1U << 29)
486#define CPUID_EXT_RDRAND (1U << 30)
487#define CPUID_EXT_HYPERVISOR (1U << 31)
488
489#define CPUID_EXT2_FPU (1U << 0)
490#define CPUID_EXT2_VME (1U << 1)
491#define CPUID_EXT2_DE (1U << 2)
492#define CPUID_EXT2_PSE (1U << 3)
493#define CPUID_EXT2_TSC (1U << 4)
494#define CPUID_EXT2_MSR (1U << 5)
495#define CPUID_EXT2_PAE (1U << 6)
496#define CPUID_EXT2_MCE (1U << 7)
497#define CPUID_EXT2_CX8 (1U << 8)
498#define CPUID_EXT2_APIC (1U << 9)
499#define CPUID_EXT2_SYSCALL (1U << 11)
500#define CPUID_EXT2_MTRR (1U << 12)
501#define CPUID_EXT2_PGE (1U << 13)
502#define CPUID_EXT2_MCA (1U << 14)
503#define CPUID_EXT2_CMOV (1U << 15)
504#define CPUID_EXT2_PAT (1U << 16)
505#define CPUID_EXT2_PSE36 (1U << 17)
506#define CPUID_EXT2_MP (1U << 19)
507#define CPUID_EXT2_NX (1U << 20)
508#define CPUID_EXT2_MMXEXT (1U << 22)
509#define CPUID_EXT2_MMX (1U << 23)
510#define CPUID_EXT2_FXSR (1U << 24)
511#define CPUID_EXT2_FFXSR (1U << 25)
512#define CPUID_EXT2_PDPE1GB (1U << 26)
513#define CPUID_EXT2_RDTSCP (1U << 27)
514#define CPUID_EXT2_LM (1U << 29)
515#define CPUID_EXT2_3DNOWEXT (1U << 30)
516#define CPUID_EXT2_3DNOW (1U << 31)
9df217a3 517
8fad4b44
EH
518/* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */
519#define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \
520 CPUID_EXT2_DE | CPUID_EXT2_PSE | \
521 CPUID_EXT2_TSC | CPUID_EXT2_MSR | \
522 CPUID_EXT2_PAE | CPUID_EXT2_MCE | \
523 CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \
524 CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \
525 CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \
526 CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \
527 CPUID_EXT2_MMX | CPUID_EXT2_FXSR)
528
2cd49cbf
PM
529#define CPUID_EXT3_LAHF_LM (1U << 0)
530#define CPUID_EXT3_CMP_LEG (1U << 1)
531#define CPUID_EXT3_SVM (1U << 2)
532#define CPUID_EXT3_EXTAPIC (1U << 3)
533#define CPUID_EXT3_CR8LEG (1U << 4)
534#define CPUID_EXT3_ABM (1U << 5)
535#define CPUID_EXT3_SSE4A (1U << 6)
536#define CPUID_EXT3_MISALIGNSSE (1U << 7)
537#define CPUID_EXT3_3DNOWPREFETCH (1U << 8)
538#define CPUID_EXT3_OSVW (1U << 9)
539#define CPUID_EXT3_IBS (1U << 10)
540#define CPUID_EXT3_XOP (1U << 11)
541#define CPUID_EXT3_SKINIT (1U << 12)
542#define CPUID_EXT3_WDT (1U << 13)
543#define CPUID_EXT3_LWP (1U << 15)
544#define CPUID_EXT3_FMA4 (1U << 16)
545#define CPUID_EXT3_TCE (1U << 17)
546#define CPUID_EXT3_NODEID (1U << 19)
547#define CPUID_EXT3_TBM (1U << 21)
548#define CPUID_EXT3_TOPOEXT (1U << 22)
549#define CPUID_EXT3_PERFCORE (1U << 23)
550#define CPUID_EXT3_PERFNB (1U << 24)
551
552#define CPUID_SVM_NPT (1U << 0)
553#define CPUID_SVM_LBRV (1U << 1)
554#define CPUID_SVM_SVMLOCK (1U << 2)
555#define CPUID_SVM_NRIPSAVE (1U << 3)
556#define CPUID_SVM_TSCSCALE (1U << 4)
557#define CPUID_SVM_VMCBCLEAN (1U << 5)
558#define CPUID_SVM_FLUSHASID (1U << 6)
559#define CPUID_SVM_DECODEASSIST (1U << 7)
560#define CPUID_SVM_PAUSEFILTER (1U << 10)
561#define CPUID_SVM_PFTHRESHOLD (1U << 12)
562
563#define CPUID_7_0_EBX_FSGSBASE (1U << 0)
564#define CPUID_7_0_EBX_BMI1 (1U << 3)
565#define CPUID_7_0_EBX_HLE (1U << 4)
566#define CPUID_7_0_EBX_AVX2 (1U << 5)
567#define CPUID_7_0_EBX_SMEP (1U << 7)
568#define CPUID_7_0_EBX_BMI2 (1U << 8)
569#define CPUID_7_0_EBX_ERMS (1U << 9)
570#define CPUID_7_0_EBX_INVPCID (1U << 10)
571#define CPUID_7_0_EBX_RTM (1U << 11)
572#define CPUID_7_0_EBX_MPX (1U << 14)
9aecd6f8 573#define CPUID_7_0_EBX_AVX512F (1U << 16) /* AVX-512 Foundation */
2cd49cbf
PM
574#define CPUID_7_0_EBX_RDSEED (1U << 18)
575#define CPUID_7_0_EBX_ADX (1U << 19)
576#define CPUID_7_0_EBX_SMAP (1U << 20)
9aecd6f8
CP
577#define CPUID_7_0_EBX_AVX512PF (1U << 26) /* AVX-512 Prefetch */
578#define CPUID_7_0_EBX_AVX512ER (1U << 27) /* AVX-512 Exponential and Reciprocal */
579#define CPUID_7_0_EBX_AVX512CD (1U << 28) /* AVX-512 Conflict Detection */
a9321a4d 580
0bb0b2d2
PB
581#define CPUID_XSAVE_XSAVEOPT (1U << 0)
582#define CPUID_XSAVE_XSAVEC (1U << 1)
583#define CPUID_XSAVE_XGETBV1 (1U << 2)
584#define CPUID_XSAVE_XSAVES (1U << 3)
585
28b8e4d0
JK
586#define CPUID_6_EAX_ARAT (1U << 2)
587
303752a9
MT
588/* CPUID[0x80000007].EDX flags: */
589#define CPUID_APM_INVTSC (1U << 8)
590
9df694ee
IM
591#define CPUID_VENDOR_SZ 12
592
c5096daf
AZ
593#define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
594#define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
595#define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
99b88a17 596#define CPUID_VENDOR_INTEL "GenuineIntel"
c5096daf
AZ
597
598#define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */
b3baa152 599#define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */
c5096daf 600#define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */
99b88a17 601#define CPUID_VENDOR_AMD "AuthenticAMD"
c5096daf 602
99b88a17 603#define CPUID_VENDOR_VIA "CentaurHauls"
b3baa152 604
2cd49cbf
PM
605#define CPUID_MWAIT_IBE (1U << 1) /* Interrupts can exit capability */
606#define CPUID_MWAIT_EMX (1U << 0) /* enumeration supported */
e737b32a 607
92067bf4
IM
608#ifndef HYPERV_SPINLOCK_NEVER_RETRY
609#define HYPERV_SPINLOCK_NEVER_RETRY 0xFFFFFFFF
610#endif
611
2c0262af 612#define EXCP00_DIVZ 0
01df040b 613#define EXCP01_DB 1
2c0262af
FB
614#define EXCP02_NMI 2
615#define EXCP03_INT3 3
616#define EXCP04_INTO 4
617#define EXCP05_BOUND 5
618#define EXCP06_ILLOP 6
619#define EXCP07_PREX 7
620#define EXCP08_DBLE 8
621#define EXCP09_XERR 9
622#define EXCP0A_TSS 10
623#define EXCP0B_NOSEG 11
624#define EXCP0C_STACK 12
625#define EXCP0D_GPF 13
626#define EXCP0E_PAGE 14
627#define EXCP10_COPR 16
628#define EXCP11_ALGN 17
629#define EXCP12_MCHK 18
630
d2fd1af7
FB
631#define EXCP_SYSCALL 0x100 /* only happens in user only emulation
632 for syscall instruction */
633
00a152b4 634/* i386-specific interrupt pending bits. */
5d62c43a 635#define CPU_INTERRUPT_POLL CPU_INTERRUPT_TGT_EXT_1
00a152b4 636#define CPU_INTERRUPT_SMI CPU_INTERRUPT_TGT_EXT_2
85097db6 637#define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3
00a152b4
RH
638#define CPU_INTERRUPT_MCE CPU_INTERRUPT_TGT_EXT_4
639#define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_INT_0
4a92a558
PB
640#define CPU_INTERRUPT_SIPI CPU_INTERRUPT_TGT_INT_1
641#define CPU_INTERRUPT_TPR CPU_INTERRUPT_TGT_INT_2
00a152b4 642
4a92a558
PB
643/* Use a clearer name for this. */
644#define CPU_INTERRUPT_INIT CPU_INTERRUPT_RESET
00a152b4 645
fee71888 646typedef enum {
2c0262af 647 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
1235fc06 648 CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */
d36cd60e
FB
649
650 CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
651 CC_OP_MULW,
652 CC_OP_MULL,
14ce26e7 653 CC_OP_MULQ,
2c0262af
FB
654
655 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
656 CC_OP_ADDW,
657 CC_OP_ADDL,
14ce26e7 658 CC_OP_ADDQ,
2c0262af
FB
659
660 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
661 CC_OP_ADCW,
662 CC_OP_ADCL,
14ce26e7 663 CC_OP_ADCQ,
2c0262af
FB
664
665 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
666 CC_OP_SUBW,
667 CC_OP_SUBL,
14ce26e7 668 CC_OP_SUBQ,
2c0262af
FB
669
670 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
671 CC_OP_SBBW,
672 CC_OP_SBBL,
14ce26e7 673 CC_OP_SBBQ,
2c0262af
FB
674
675 CC_OP_LOGICB, /* modify all flags, CC_DST = res */
676 CC_OP_LOGICW,
677 CC_OP_LOGICL,
14ce26e7 678 CC_OP_LOGICQ,
2c0262af
FB
679
680 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
681 CC_OP_INCW,
682 CC_OP_INCL,
14ce26e7 683 CC_OP_INCQ,
2c0262af
FB
684
685 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */
686 CC_OP_DECW,
687 CC_OP_DECL,
14ce26e7 688 CC_OP_DECQ,
2c0262af 689
6b652794 690 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
2c0262af
FB
691 CC_OP_SHLW,
692 CC_OP_SHLL,
14ce26e7 693 CC_OP_SHLQ,
2c0262af
FB
694
695 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
696 CC_OP_SARW,
697 CC_OP_SARL,
14ce26e7 698 CC_OP_SARQ,
2c0262af 699
bc4b43dc
RH
700 CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */
701 CC_OP_BMILGW,
702 CC_OP_BMILGL,
703 CC_OP_BMILGQ,
704
cd7f97ca
RH
705 CC_OP_ADCX, /* CC_DST = C, CC_SRC = rest. */
706 CC_OP_ADOX, /* CC_DST = O, CC_SRC = rest. */
707 CC_OP_ADCOX, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest. */
708
436ff2d2
RH
709 CC_OP_CLR, /* Z set, all other flags clear. */
710
2c0262af 711 CC_OP_NB,
fee71888 712} CCOp;
2c0262af 713
2c0262af
FB
714typedef struct SegmentCache {
715 uint32_t selector;
14ce26e7 716 target_ulong base;
2c0262af
FB
717 uint32_t limit;
718 uint32_t flags;
719} SegmentCache;
720
9aecd6f8
CP
721typedef union {
722 uint8_t _b[64];
723 uint16_t _w[32];
724 uint32_t _l[16];
725 uint64_t _q[8];
726 float32 _s[16];
727 float64 _d[8];
b7711471 728} XMMReg; /* really zmm */
9aecd6f8 729
826461bb
FB
730typedef union {
731 uint8_t _b[8];
a35f3ec7
AJ
732 uint16_t _w[4];
733 uint32_t _l[2];
734 float32 _s[2];
826461bb
FB
735 uint64_t q;
736} MMXReg;
737
79e9ebeb
LJ
738typedef struct BNDReg {
739 uint64_t lb;
740 uint64_t ub;
741} BNDReg;
742
743typedef struct BNDCSReg {
744 uint64_t cfgu;
745 uint64_t sts;
746} BNDCSReg;
747
e2542fe2 748#ifdef HOST_WORDS_BIGENDIAN
b7711471
PB
749#define XMM_B(n) _b[63 - (n)]
750#define XMM_W(n) _w[31 - (n)]
751#define XMM_L(n) _l[15 - (n)]
752#define XMM_S(n) _s[15 - (n)]
753#define XMM_Q(n) _q[7 - (n)]
754#define XMM_D(n) _d[7 - (n)]
826461bb
FB
755
756#define MMX_B(n) _b[7 - (n)]
757#define MMX_W(n) _w[3 - (n)]
758#define MMX_L(n) _l[1 - (n)]
a35f3ec7 759#define MMX_S(n) _s[1 - (n)]
826461bb
FB
760#else
761#define XMM_B(n) _b[n]
762#define XMM_W(n) _w[n]
763#define XMM_L(n) _l[n]
664e0f19 764#define XMM_S(n) _s[n]
826461bb 765#define XMM_Q(n) _q[n]
664e0f19 766#define XMM_D(n) _d[n]
826461bb
FB
767
768#define MMX_B(n) _b[n]
769#define MMX_W(n) _w[n]
770#define MMX_L(n) _l[n]
a35f3ec7 771#define MMX_S(n) _s[n]
826461bb 772#endif
664e0f19 773#define MMX_Q(n) q
826461bb 774
acc68836 775typedef union {
c31da136 776 floatx80 d __attribute__((aligned(16)));
acc68836
JQ
777 MMXReg mmx;
778} FPReg;
779
c1a54d57
JQ
780typedef struct {
781 uint64_t base;
782 uint64_t mask;
783} MTRRVar;
784
5f30fa18
JK
785#define CPU_NB_REGS64 16
786#define CPU_NB_REGS32 8
787
14ce26e7 788#ifdef TARGET_X86_64
5f30fa18 789#define CPU_NB_REGS CPU_NB_REGS64
14ce26e7 790#else
5f30fa18 791#define CPU_NB_REGS CPU_NB_REGS32
14ce26e7
FB
792#endif
793
0d894367
PB
794#define MAX_FIXED_COUNTERS 3
795#define MAX_GP_COUNTERS (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0)
796
a9321a4d 797#define NB_MMU_MODES 3
2066d095 798#define TARGET_INSN_START_EXTRA_WORDS 1
6ebbf390 799
9aecd6f8
CP
800#define NB_OPMASK_REGS 8
801
d362e757
JK
802typedef enum TPRAccess {
803 TPR_ACCESS_READ,
804 TPR_ACCESS_WRITE,
805} TPRAccess;
806
2c0262af
FB
807typedef struct CPUX86State {
808 /* standard registers */
14ce26e7
FB
809 target_ulong regs[CPU_NB_REGS];
810 target_ulong eip;
811 target_ulong eflags; /* eflags register. During CPU emulation, CC
2c0262af
FB
812 flags and DF are set to zero because they are
813 stored elsewhere */
814
815 /* emulator internal eflags handling */
14ce26e7 816 target_ulong cc_dst;
988c3eb0
RH
817 target_ulong cc_src;
818 target_ulong cc_src2;
2c0262af
FB
819 uint32_t cc_op;
820 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
db620f46
FB
821 uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
822 are known at translation time. */
823 uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
2c0262af 824
9df217a3
FB
825 /* segments */
826 SegmentCache segs[6]; /* selector values */
827 SegmentCache ldt;
828 SegmentCache tr;
829 SegmentCache gdt; /* only base and limit are used */
830 SegmentCache idt; /* only base and limit are used */
831
db620f46 832 target_ulong cr[5]; /* NOTE: cr1 is unused */
5ee0ffaa 833 int32_t a20_mask;
9df217a3 834
05e7e819
PB
835 BNDReg bnd_regs[4];
836 BNDCSReg bndcs_regs;
837 uint64_t msr_bndcfgs;
2188cc52 838 uint64_t efer;
05e7e819 839
43175fa9
PB
840 /* Beginning of state preserved by INIT (dummy marker). */
841 struct {} start_init_save;
842
2c0262af
FB
843 /* FPU state */
844 unsigned int fpstt; /* top of stack index */
67b8f419 845 uint16_t fpus;
eb831623 846 uint16_t fpuc;
2c0262af 847 uint8_t fptags[8]; /* 0 = valid, 1 = empty */
acc68836 848 FPReg fpregs[8];
42cc8fa6
JK
849 /* KVM-only so far */
850 uint16_t fpop;
851 uint64_t fpip;
852 uint64_t fpdp;
2c0262af
FB
853
854 /* emulator internal variables */
7a0e1f41 855 float_status fp_status;
c31da136 856 floatx80 ft0;
3b46e624 857
a35f3ec7 858 float_status mmx_status; /* for 3DNow! float ops */
7a0e1f41 859 float_status sse_status;
664e0f19 860 uint32_t mxcsr;
b7711471 861 XMMReg xmm_regs[CPU_NB_REGS == 8 ? 8 : 32];
14ce26e7 862 XMMReg xmm_t0;
664e0f19 863 MMXReg mmx_t0;
14ce26e7 864
9aecd6f8 865 uint64_t opmask_regs[NB_OPMASK_REGS];
9aecd6f8 866
2c0262af
FB
867 /* sysenter registers */
868 uint32_t sysenter_cs;
2436b61a
AZ
869 target_ulong sysenter_esp;
870 target_ulong sysenter_eip;
8d9bfc2b 871 uint64_t star;
0573fbfc 872
5cc1d1e6 873 uint64_t vm_hsave;
0573fbfc 874
14ce26e7 875#ifdef TARGET_X86_64
14ce26e7
FB
876 target_ulong lstar;
877 target_ulong cstar;
878 target_ulong fmask;
879 target_ulong kernelgsbase;
880#endif
58fe2f10 881
7ba1e619 882 uint64_t tsc;
f28558d3 883 uint64_t tsc_adjust;
aa82ba54 884 uint64_t tsc_deadline;
7ba1e619 885
18559232 886 uint64_t mcg_status;
21e87c46 887 uint64_t msr_ia32_misc_enable;
0779caeb 888 uint64_t msr_ia32_feature_control;
18559232 889
0d894367
PB
890 uint64_t msr_fixed_ctr_ctrl;
891 uint64_t msr_global_ctrl;
892 uint64_t msr_global_status;
893 uint64_t msr_global_ovf_ctrl;
894 uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS];
895 uint64_t msr_gp_counters[MAX_GP_COUNTERS];
896 uint64_t msr_gp_evtsel[MAX_GP_COUNTERS];
43175fa9
PB
897
898 uint64_t pat;
899 uint32_t smbase;
900
901 /* End of state preserved by INIT (dummy marker). */
902 struct {} end_init_save;
903
904 uint64_t system_time_msr;
905 uint64_t wall_clock_msr;
906 uint64_t steal_time_msr;
907 uint64_t async_pf_en_msr;
908 uint64_t pv_eoi_en_msr;
909
1c90ef26
VR
910 uint64_t msr_hv_hypercall;
911 uint64_t msr_hv_guest_os_id;
5ef68987 912 uint64_t msr_hv_vapic;
48a5f3bc 913 uint64_t msr_hv_tsc;
f2a53c9e 914 uint64_t msr_hv_crash_params[HV_X64_MSR_CRASH_PARAMS];
46eb8f98 915 uint64_t msr_hv_runtime;
18559232 916
2c0262af 917 /* exception/interrupt handling */
2c0262af
FB
918 int error_code;
919 int exception_is_int;
826461bb 920 target_ulong exception_next_eip;
14ce26e7 921 target_ulong dr[8]; /* debug registers */
01df040b 922 union {
f0c3c505 923 struct CPUBreakpoint *cpu_breakpoint[4];
ff4700b0 924 struct CPUWatchpoint *cpu_watchpoint[4];
01df040b 925 }; /* break/watchpoints for dr[0..3] */
678dde13 926 int old_exception; /* exception in flight */
2c0262af 927
43175fa9
PB
928 uint64_t vm_vmcb;
929 uint64_t tsc_offset;
930 uint64_t intercept;
931 uint16_t intercept_cr_read;
932 uint16_t intercept_cr_write;
933 uint16_t intercept_dr_read;
934 uint16_t intercept_dr_write;
935 uint32_t intercept_exceptions;
936 uint8_t v_tpr;
937
d8f771d9
JK
938 /* KVM states, automatically cleared on reset */
939 uint8_t nmi_injected;
940 uint8_t nmi_pending;
941
a316d335 942 CPU_COMMON
2c0262af 943
f0c3c505 944 /* Fields from here on are preserved across CPU reset. */
ebda377f 945
14ce26e7 946 /* processor features (e.g. for CPUID insn) */
8d9bfc2b 947 uint32_t cpuid_level;
90e4b0c3
EH
948 uint32_t cpuid_xlevel;
949 uint32_t cpuid_xlevel2;
14ce26e7
FB
950 uint32_t cpuid_vendor1;
951 uint32_t cpuid_vendor2;
952 uint32_t cpuid_vendor3;
953 uint32_t cpuid_version;
0514ef2f 954 FeatureWordArray features;
8d9bfc2b 955 uint32_t cpuid_model[12];
3b46e624 956
165d9b82
AL
957 /* MTRRs */
958 uint64_t mtrr_fixed[11];
959 uint64_t mtrr_deftype;
d8b5c67b 960 MTRRVar mtrr_var[MSR_MTRRcap_VCNT];
165d9b82 961
7ba1e619 962 /* For KVM */
f8d926e9 963 uint32_t mp_state;
31827373 964 int32_t exception_injected;
0e607a80 965 int32_t interrupt_injected;
a0fb002c 966 uint8_t soft_interrupt;
a0fb002c
JK
967 uint8_t has_error_code;
968 uint32_t sipi_vector;
b8cc45d6 969 bool tsc_valid;
06ef227e 970 int64_t tsc_khz;
fabacc0f
JK
971 void *kvm_xsave_buf;
972
ac6c4120 973 uint64_t mcg_cap;
ac6c4120
AF
974 uint64_t mcg_ctl;
975 uint64_t mce_banks[MCE_BANKS_DEF*4];
1b050077
AP
976
977 uint64_t tsc_aux;
5a2d0e57
AJ
978
979 /* vmstate */
980 uint16_t fpus_vmstate;
981 uint16_t fptag_vmstate;
982 uint16_t fpregs_format_vmstate;
f1665b21 983 uint64_t xstate_bv;
f1665b21
SY
984
985 uint64_t xcr0;
18cd2c17 986 uint64_t xss;
d362e757
JK
987
988 TPRAccess tpr_access_type;
2c0262af
FB
989} CPUX86State;
990
5fd2087a
AF
991#include "cpu-qom.h"
992
0856579c 993X86CPU *cpu_x86_init(const char *cpu_model);
e1570d00 994X86CPU *cpu_x86_create(const char *cpu_model, Error **errp);
ea3e9847 995int cpu_x86_exec(CPUState *cpu);
e916cbf8 996void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf);
b5ec5ce0 997void x86_cpudef_setup(void);
317ac620 998int cpu_x86_support_mca_broadcast(CPUX86State *env);
b5ec5ce0 999
d720b93d 1000int cpu_get_pic_interrupt(CPUX86State *s);
2ee73ac3
FB
1001/* MSDOS compatibility mode FPU exception support */
1002void cpu_set_ferr(CPUX86State *s);
2c0262af
FB
1003
1004/* this function must always be used to load data in the segment
1005 cache: it synchronizes the hflags with the segment cache values */
5fafdf24 1006static inline void cpu_x86_load_seg_cache(CPUX86State *env,
2c0262af 1007 int seg_reg, unsigned int selector,
8988ae89 1008 target_ulong base,
5fafdf24 1009 unsigned int limit,
2c0262af
FB
1010 unsigned int flags)
1011{
1012 SegmentCache *sc;
1013 unsigned int new_hflags;
3b46e624 1014
2c0262af
FB
1015 sc = &env->segs[seg_reg];
1016 sc->selector = selector;
1017 sc->base = base;
1018 sc->limit = limit;
1019 sc->flags = flags;
1020
1021 /* update the hidden flags */
14ce26e7
FB
1022 {
1023 if (seg_reg == R_CS) {
1024#ifdef TARGET_X86_64
1025 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
1026 /* long mode */
1027 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
1028 env->hflags &= ~(HF_ADDSEG_MASK);
5fafdf24 1029 } else
14ce26e7
FB
1030#endif
1031 {
1032 /* legacy / compatibility case */
1033 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
1034 >> (DESC_B_SHIFT - HF_CS32_SHIFT);
1035 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
1036 new_hflags;
1037 }
7125c937
PB
1038 }
1039 if (seg_reg == R_SS) {
1040 int cpl = (flags >> DESC_DPL_SHIFT) & 3;
7848c8d1
KC
1041#if HF_CPL_MASK != 3
1042#error HF_CPL_MASK is hardcoded
1043#endif
1044 env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl;
14ce26e7
FB
1045 }
1046 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
1047 >> (DESC_B_SHIFT - HF_SS32_SHIFT);
1048 if (env->hflags & HF_CS64_MASK) {
1049 /* zero base assumed for DS, ES and SS in long mode */
5fafdf24 1050 } else if (!(env->cr[0] & CR0_PE_MASK) ||
735a8fd3
FB
1051 (env->eflags & VM_MASK) ||
1052 !(env->hflags & HF_CS32_MASK)) {
14ce26e7
FB
1053 /* XXX: try to avoid this test. The problem comes from the
1054 fact that is real mode or vm86 mode we only modify the
1055 'base' and 'selector' fields of the segment cache to go
1056 faster. A solution may be to force addseg to one in
1057 translate-i386.c. */
1058 new_hflags |= HF_ADDSEG_MASK;
1059 } else {
5fafdf24 1060 new_hflags |= ((env->segs[R_DS].base |
735a8fd3 1061 env->segs[R_ES].base |
5fafdf24 1062 env->segs[R_SS].base) != 0) <<
14ce26e7
FB
1063 HF_ADDSEG_SHIFT;
1064 }
5fafdf24 1065 env->hflags = (env->hflags &
14ce26e7 1066 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
2c0262af 1067 }
2c0262af
FB
1068}
1069
e9f9d6b1 1070static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu,
e6a33e45 1071 uint8_t sipi_vector)
0e26b7b8 1072{
259186a7 1073 CPUState *cs = CPU(cpu);
e9f9d6b1
AF
1074 CPUX86State *env = &cpu->env;
1075
0e26b7b8
BS
1076 env->eip = 0;
1077 cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8,
1078 sipi_vector << 12,
1079 env->segs[R_CS].limit,
1080 env->segs[R_CS].flags);
259186a7 1081 cs->halted = 0;
0e26b7b8
BS
1082}
1083
84273177
JK
1084int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
1085 target_ulong *base, unsigned int *limit,
1086 unsigned int *flags);
1087
d9957a8b 1088/* op_helper.c */
1f1af9fd 1089/* used for debug or cpu save/restore */
c31da136
AJ
1090void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, floatx80 f);
1091floatx80 cpu_set_fp80(uint64_t mant, uint16_t upper);
1f1af9fd 1092
d9957a8b 1093/* cpu-exec.c */
2c0262af
FB
1094/* the following helpers are only usable in user mode simulation as
1095 they can trigger unexpected exceptions */
1096void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
6f12a2a6
FB
1097void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
1098void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
2c0262af
FB
1099
1100/* you can call this signal handler from your SIGBUS and SIGSEGV
1101 signal handlers to inform the virtual CPU of exceptions. non zero
1102 is returned if the signal was handled by the virtual CPU. */
5fafdf24 1103int cpu_x86_signal_handler(int host_signum, void *pinfo,
2c0262af 1104 void *puc);
d9957a8b 1105
c6dc6f63
AP
1106/* cpuid.c */
1107void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
1108 uint32_t *eax, uint32_t *ebx,
1109 uint32_t *ecx, uint32_t *edx);
0e26b7b8 1110void cpu_clear_apic_feature(CPUX86State *env);
bb44e0d1
JK
1111void host_cpuid(uint32_t function, uint32_t count,
1112 uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx);
c6dc6f63 1113
d9957a8b 1114/* helper.c */
7510454e 1115int x86_cpu_handle_mmu_fault(CPUState *cpu, vaddr addr,
97b348e7 1116 int is_write, int mmu_idx);
cc36a7a2 1117void x86_cpu_set_a20(X86CPU *cpu, int a20_state);
2c0262af 1118
b216aa6c
PB
1119#ifndef CONFIG_USER_ONLY
1120uint8_t x86_ldub_phys(CPUState *cs, hwaddr addr);
1121uint32_t x86_lduw_phys(CPUState *cs, hwaddr addr);
1122uint32_t x86_ldl_phys(CPUState *cs, hwaddr addr);
1123uint64_t x86_ldq_phys(CPUState *cs, hwaddr addr);
1124void x86_stb_phys(CPUState *cs, hwaddr addr, uint8_t val);
1125void x86_stl_phys_notdirty(CPUState *cs, hwaddr addr, uint32_t val);
1126void x86_stw_phys(CPUState *cs, hwaddr addr, uint32_t val);
1127void x86_stl_phys(CPUState *cs, hwaddr addr, uint32_t val);
1128void x86_stq_phys(CPUState *cs, hwaddr addr, uint64_t val);
1129#endif
1130
86025ee4 1131void breakpoint_handler(CPUState *cs);
d9957a8b
BS
1132
1133/* will be suppressed */
1134void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
1135void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
1136void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
93d00d0f 1137void cpu_x86_update_dr7(CPUX86State *env, uint32_t new_dr7);
d9957a8b 1138
d9957a8b 1139/* hw/pc.c */
d9957a8b 1140uint64_t cpu_get_tsc(CPUX86State *env);
6fd805e1 1141
2c0262af 1142#define TARGET_PAGE_BITS 12
9467d44c 1143
52705890
RH
1144#ifdef TARGET_X86_64
1145#define TARGET_PHYS_ADDR_SPACE_BITS 52
1146/* ??? This is really 48 bits, sign-extended, but the only thing
1147 accessible to userland with bit 48 set is the VSYSCALL, and that
1148 is handled via other mechanisms. */
1149#define TARGET_VIRT_ADDR_SPACE_BITS 47
1150#else
1151#define TARGET_PHYS_ADDR_SPACE_BITS 36
1152#define TARGET_VIRT_ADDR_SPACE_BITS 32
1153#endif
1154
e8f6d00c
PB
1155/* XXX: This value should match the one returned by CPUID
1156 * and in exec.c */
1157# if defined(TARGET_X86_64)
1158# define PHYS_ADDR_MASK 0xffffffffffLL
1159# else
1160# define PHYS_ADDR_MASK 0xfffffffffLL
1161# endif
1162
2994fd96 1163#define cpu_init(cpu_model) CPU(cpu_x86_init(cpu_model))
b47ed996 1164
9467d44c 1165#define cpu_exec cpu_x86_exec
9467d44c 1166#define cpu_signal_handler cpu_x86_signal_handler
e916cbf8 1167#define cpu_list x86_cpu_list
e4a09c96 1168#define cpudef_setup x86_cpudef_setup
9467d44c 1169
6ebbf390 1170/* MMU modes definitions */
8a201bd4 1171#define MMU_MODE0_SUFFIX _ksmap
6ebbf390 1172#define MMU_MODE1_SUFFIX _user
43773ed3 1173#define MMU_MODE2_SUFFIX _knosmap /* SMAP disabled or CPL<3 && AC=1 */
8a201bd4 1174#define MMU_KSMAP_IDX 0
a9321a4d 1175#define MMU_USER_IDX 1
43773ed3 1176#define MMU_KNOSMAP_IDX 2
97ed5ccd 1177static inline int cpu_mmu_index(CPUX86State *env, bool ifetch)
6ebbf390 1178{
a9321a4d 1179 return (env->hflags & HF_CPL_MASK) == 3 ? MMU_USER_IDX :
f57584dc 1180 (!(env->hflags & HF_SMAP_MASK) || (env->eflags & AC_MASK))
8a201bd4
PB
1181 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
1182}
1183
1184static inline int cpu_mmu_index_kernel(CPUX86State *env)
1185{
1186 return !(env->hflags & HF_SMAP_MASK) ? MMU_KNOSMAP_IDX :
1187 ((env->hflags & HF_CPL_MASK) < 3 && (env->eflags & AC_MASK))
1188 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
6ebbf390
JM
1189}
1190
988c3eb0
RH
1191#define CC_DST (env->cc_dst)
1192#define CC_SRC (env->cc_src)
1193#define CC_SRC2 (env->cc_src2)
1194#define CC_OP (env->cc_op)
f081c76c 1195
5918fffb
BS
1196/* n must be a constant to be efficient */
1197static inline target_long lshift(target_long x, int n)
1198{
1199 if (n >= 0) {
1200 return x << n;
1201 } else {
1202 return x >> (-n);
1203 }
1204}
1205
f081c76c
BS
1206/* float macros */
1207#define FT0 (env->ft0)
1208#define ST0 (env->fpregs[env->fpstt].d)
1209#define ST(n) (env->fpregs[(env->fpstt + (n)) & 7].d)
1210#define ST1 ST(1)
1211
d9957a8b 1212/* translate.c */
26a5f13b
FB
1213void optimize_flags_init(void);
1214
022c62cb 1215#include "exec/cpu-all.h"
0573fbfc
TS
1216#include "svm.h"
1217
0e26b7b8 1218#if !defined(CONFIG_USER_ONLY)
0d09e41a 1219#include "hw/i386/apic.h"
0e26b7b8
BS
1220#endif
1221
022c62cb 1222#include "exec/exec-all.h"
f081c76c 1223
317ac620 1224static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc,
6b917547
AL
1225 target_ulong *cs_base, int *flags)
1226{
1227 *cs_base = env->segs[R_CS].base;
1228 *pc = *cs_base + env->eip;
a2397807 1229 *flags = env->hflags |
a9321a4d 1230 (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK));
6b917547
AL
1231}
1232
232fc23b
AF
1233void do_cpu_init(X86CPU *cpu);
1234void do_cpu_sipi(X86CPU *cpu);
2fa11da0 1235
747461c7
JK
1236#define MCE_INJECT_BROADCAST 1
1237#define MCE_INJECT_UNCOND_AO 2
1238
8c5cf3b6 1239void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank,
316378e4 1240 uint64_t status, uint64_t mcg_status, uint64_t addr,
747461c7 1241 uint64_t misc, int flags);
2fa11da0 1242
599b9a5a 1243/* excp_helper.c */
77b2bc2c 1244void QEMU_NORETURN raise_exception(CPUX86State *env, int exception_index);
91980095
PD
1245void QEMU_NORETURN raise_exception_ra(CPUX86State *env, int exception_index,
1246 uintptr_t retaddr);
77b2bc2c
BS
1247void QEMU_NORETURN raise_exception_err(CPUX86State *env, int exception_index,
1248 int error_code);
91980095
PD
1249void QEMU_NORETURN raise_exception_err_ra(CPUX86State *env, int exception_index,
1250 int error_code, uintptr_t retaddr);
599b9a5a
BS
1251void QEMU_NORETURN raise_interrupt(CPUX86State *nenv, int intno, int is_int,
1252 int error_code, int next_eip_addend);
1253
5918fffb
BS
1254/* cc_helper.c */
1255extern const uint8_t parity_table[256];
1256uint32_t cpu_cc_compute_all(CPUX86State *env1, int op);
5bde1407 1257void update_fp_status(CPUX86State *env);
5918fffb
BS
1258
1259static inline uint32_t cpu_compute_eflags(CPUX86State *env)
1260{
80cf2c81 1261 return env->eflags | cpu_cc_compute_all(env, CC_OP) | (env->df & DF_MASK);
5918fffb
BS
1262}
1263
28fb26f1
PB
1264/* NOTE: the translator must set DisasContext.cc_op to CC_OP_EFLAGS
1265 * after generating a call to a helper that uses this.
1266 */
5918fffb
BS
1267static inline void cpu_load_eflags(CPUX86State *env, int eflags,
1268 int update_mask)
1269{
1270 CC_SRC = eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
28fb26f1 1271 CC_OP = CC_OP_EFLAGS;
80cf2c81 1272 env->df = 1 - (2 * ((eflags >> 10) & 1));
5918fffb
BS
1273 env->eflags = (env->eflags & ~update_mask) |
1274 (eflags & update_mask) | 0x2;
1275}
1276
1277/* load efer and update the corresponding hflags. XXX: do consistency
1278 checks with cpuid bits? */
1279static inline void cpu_load_efer(CPUX86State *env, uint64_t val)
1280{
1281 env->efer = val;
1282 env->hflags &= ~(HF_LMA_MASK | HF_SVME_MASK);
1283 if (env->efer & MSR_EFER_LMA) {
1284 env->hflags |= HF_LMA_MASK;
1285 }
1286 if (env->efer & MSR_EFER_SVME) {
1287 env->hflags |= HF_SVME_MASK;
1288 }
1289}
1290
f794aa4a
PB
1291static inline MemTxAttrs cpu_get_mem_attrs(CPUX86State *env)
1292{
1293 return ((MemTxAttrs) { .secure = (env->hflags & HF_SMM_MASK) != 0 });
1294}
1295
4e47e39a
RH
1296/* fpu_helper.c */
1297void cpu_set_mxcsr(CPUX86State *env, uint32_t val);
5bde1407 1298void cpu_set_fpuc(CPUX86State *env, uint16_t val);
4e47e39a 1299
677ef623
FK
1300/* mem_helper.c */
1301void helper_lock_init(void);
1302
6bada5e8
BS
1303/* svm_helper.c */
1304void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
1305 uint64_t param);
1306void cpu_vmexit(CPUX86State *nenv, uint32_t exit_code, uint64_t exit_info_1);
1307
97a8ea5a 1308/* seg_helper.c */
599b9a5a 1309void do_interrupt_x86_hardirq(CPUX86State *env, int intno, int is_hw);
e694d4e2 1310
f809c605 1311/* smm_helper.c */
518e9d7d 1312void do_smm_enter(X86CPU *cpu);
f809c605 1313void cpu_smm_update(X86CPU *cpu);
e694d4e2 1314
317ac620 1315void cpu_report_tpr_access(CPUX86State *env, TPRAccess access);
d362e757 1316
5114e842
EH
1317/* Change the value of a KVM-specific default
1318 *
1319 * If value is NULL, no default will be set and the original
1320 * value from the CPU model table will be kept.
1321 *
1322 * It is valid to call this funciton only for properties that
1323 * are already present in the kvm_default_props table.
1324 */
1325void x86_cpu_change_kvm_default(const char *prop, const char *value);
8fb4f821 1326
0668af54 1327
8b4beddc
EH
1328/* Return name of 32-bit register, from a R_* constant */
1329const char *get_register_name_32(unsigned int reg);
1330
8932cfdf 1331void enable_compat_apic_id_mode(void);
cb41bad3 1332
dab86234 1333#define APIC_DEFAULT_ADDRESS 0xfee00000
baaeda08 1334#define APIC_SPACE_SIZE 0x100000
dab86234 1335
1f871d49
PB
1336void x86_cpu_dump_local_apic_state(CPUState *cs, FILE *f,
1337 fprintf_function cpu_fprintf, int flags);
1338
2c0262af 1339#endif /* CPU_I386_H */