]> git.proxmox.com Git - mirror_qemu.git/blame - target-i386/cpu.h
piix4/ich9: do not raise SMI on ACPI enable/disable commands
[mirror_qemu.git] / target-i386 / cpu.h
CommitLineData
2c0262af
FB
1/*
2 * i386 virtual CPU header
5fafdf24 3 *
2c0262af
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
2c0262af
FB
18 */
19#ifndef CPU_I386_H
20#define CPU_I386_H
21
14ce26e7 22#include "config.h"
9a78eead 23#include "qemu-common.h"
14ce26e7
FB
24
25#ifdef TARGET_X86_64
26#define TARGET_LONG_BITS 64
27#else
3cf1e035 28#define TARGET_LONG_BITS 32
14ce26e7 29#endif
3cf1e035 30
5b9efc39
PD
31/* Maximum instruction code size */
32#define TARGET_MAX_INSN_SIZE 16
33
d720b93d
FB
34/* support for self modifying code even if the modified instruction is
35 close to the modifying instruction */
36#define TARGET_HAS_PRECISE_SMC
37
9042c0e2 38#ifdef TARGET_X86_64
e4a09c96 39#define ELF_MACHINE EM_X86_64
4ab23a91 40#define ELF_MACHINE_UNAME "x86_64"
9042c0e2 41#else
e4a09c96 42#define ELF_MACHINE EM_386
4ab23a91 43#define ELF_MACHINE_UNAME "i686"
9042c0e2
TS
44#endif
45
9349b4f9 46#define CPUArchState struct CPUX86State
c2764719 47
022c62cb 48#include "exec/cpu-defs.h"
2c0262af 49
6b4c305c 50#include "fpu/softfloat.h"
7a0e1f41 51
2c0262af
FB
52#define R_EAX 0
53#define R_ECX 1
54#define R_EDX 2
55#define R_EBX 3
56#define R_ESP 4
57#define R_EBP 5
58#define R_ESI 6
59#define R_EDI 7
60
61#define R_AL 0
62#define R_CL 1
63#define R_DL 2
64#define R_BL 3
65#define R_AH 4
66#define R_CH 5
67#define R_DH 6
68#define R_BH 7
69
70#define R_ES 0
71#define R_CS 1
72#define R_SS 2
73#define R_DS 3
74#define R_FS 4
75#define R_GS 5
76
77/* segment descriptor fields */
78#define DESC_G_MASK (1 << 23)
79#define DESC_B_SHIFT 22
80#define DESC_B_MASK (1 << DESC_B_SHIFT)
14ce26e7
FB
81#define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */
82#define DESC_L_MASK (1 << DESC_L_SHIFT)
2c0262af
FB
83#define DESC_AVL_MASK (1 << 20)
84#define DESC_P_MASK (1 << 15)
85#define DESC_DPL_SHIFT 13
a3867ed2 86#define DESC_DPL_MASK (3 << DESC_DPL_SHIFT)
2c0262af
FB
87#define DESC_S_MASK (1 << 12)
88#define DESC_TYPE_SHIFT 8
a3867ed2 89#define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT)
2c0262af
FB
90#define DESC_A_MASK (1 << 8)
91
e670b89e
FB
92#define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */
93#define DESC_C_MASK (1 << 10) /* code: conforming */
94#define DESC_R_MASK (1 << 9) /* code: readable */
2c0262af 95
e670b89e
FB
96#define DESC_E_MASK (1 << 10) /* data: expansion direction */
97#define DESC_W_MASK (1 << 9) /* data: writable */
98
99#define DESC_TSS_BUSY_MASK (1 << 9)
2c0262af
FB
100
101/* eflags masks */
e4a09c96
PB
102#define CC_C 0x0001
103#define CC_P 0x0004
104#define CC_A 0x0010
105#define CC_Z 0x0040
2c0262af
FB
106#define CC_S 0x0080
107#define CC_O 0x0800
108
109#define TF_SHIFT 8
110#define IOPL_SHIFT 12
111#define VM_SHIFT 17
112
e4a09c96
PB
113#define TF_MASK 0x00000100
114#define IF_MASK 0x00000200
115#define DF_MASK 0x00000400
116#define IOPL_MASK 0x00003000
117#define NT_MASK 0x00004000
118#define RF_MASK 0x00010000
119#define VM_MASK 0x00020000
120#define AC_MASK 0x00040000
2c0262af
FB
121#define VIF_MASK 0x00080000
122#define VIP_MASK 0x00100000
123#define ID_MASK 0x00200000
124
aa1f17c1 125/* hidden flags - used internally by qemu to represent additional cpu
7848c8d1
KC
126 states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We
127 avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit
128 positions to ease oring with eflags. */
2c0262af
FB
129/* current cpl */
130#define HF_CPL_SHIFT 0
131/* true if soft mmu is being used */
132#define HF_SOFTMMU_SHIFT 2
133/* true if hardware interrupts must be disabled for next instruction */
134#define HF_INHIBIT_IRQ_SHIFT 3
135/* 16 or 32 segments */
136#define HF_CS32_SHIFT 4
137#define HF_SS32_SHIFT 5
dc196a57 138/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
2c0262af 139#define HF_ADDSEG_SHIFT 6
65262d57
FB
140/* copy of CR0.PE (protected mode) */
141#define HF_PE_SHIFT 7
142#define HF_TF_SHIFT 8 /* must be same as eflags */
7eee2a50
FB
143#define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */
144#define HF_EM_SHIFT 10
145#define HF_TS_SHIFT 11
65262d57 146#define HF_IOPL_SHIFT 12 /* must be same as eflags */
14ce26e7
FB
147#define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */
148#define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */
a2397807 149#define HF_RF_SHIFT 16 /* must be same as eflags */
65262d57 150#define HF_VM_SHIFT 17 /* must be same as eflags */
a9321a4d 151#define HF_AC_SHIFT 18 /* must be same as eflags */
3b21e03e 152#define HF_SMM_SHIFT 19 /* CPU in SMM mode */
db620f46
FB
153#define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */
154#define HF_SVMI_SHIFT 21 /* SVM intercepts are active */
a2397807 155#define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */
a9321a4d 156#define HF_SMAP_SHIFT 23 /* CR4.SMAP */
2c0262af
FB
157
158#define HF_CPL_MASK (3 << HF_CPL_SHIFT)
159#define HF_SOFTMMU_MASK (1 << HF_SOFTMMU_SHIFT)
160#define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT)
161#define HF_CS32_MASK (1 << HF_CS32_SHIFT)
162#define HF_SS32_MASK (1 << HF_SS32_SHIFT)
163#define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT)
65262d57 164#define HF_PE_MASK (1 << HF_PE_SHIFT)
58fe2f10 165#define HF_TF_MASK (1 << HF_TF_SHIFT)
7eee2a50
FB
166#define HF_MP_MASK (1 << HF_MP_SHIFT)
167#define HF_EM_MASK (1 << HF_EM_SHIFT)
168#define HF_TS_MASK (1 << HF_TS_SHIFT)
0650f1ab 169#define HF_IOPL_MASK (3 << HF_IOPL_SHIFT)
14ce26e7
FB
170#define HF_LMA_MASK (1 << HF_LMA_SHIFT)
171#define HF_CS64_MASK (1 << HF_CS64_SHIFT)
a2397807 172#define HF_RF_MASK (1 << HF_RF_SHIFT)
0650f1ab 173#define HF_VM_MASK (1 << HF_VM_SHIFT)
a9321a4d 174#define HF_AC_MASK (1 << HF_AC_SHIFT)
3b21e03e 175#define HF_SMM_MASK (1 << HF_SMM_SHIFT)
872929aa
FB
176#define HF_SVME_MASK (1 << HF_SVME_SHIFT)
177#define HF_SVMI_MASK (1 << HF_SVMI_SHIFT)
a2397807 178#define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT)
a9321a4d 179#define HF_SMAP_MASK (1 << HF_SMAP_SHIFT)
2c0262af 180
db620f46
FB
181/* hflags2 */
182
9982f74b
PB
183#define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */
184#define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */
185#define HF2_NMI_SHIFT 2 /* CPU serving NMI */
186#define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */
187#define HF2_SMM_INSIDE_NMI_SHIFT 4 /* CPU serving SMI nested inside NMI */
188
189#define HF2_GIF_MASK (1 << HF2_GIF_SHIFT)
190#define HF2_HIF_MASK (1 << HF2_HIF_SHIFT)
191#define HF2_NMI_MASK (1 << HF2_NMI_SHIFT)
192#define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT)
193#define HF2_SMM_INSIDE_NMI_MASK (1 << HF2_SMM_INSIDE_NMI_SHIFT)
db620f46 194
0650f1ab
AL
195#define CR0_PE_SHIFT 0
196#define CR0_MP_SHIFT 1
197
2cd49cbf
PM
198#define CR0_PE_MASK (1U << 0)
199#define CR0_MP_MASK (1U << 1)
200#define CR0_EM_MASK (1U << 2)
201#define CR0_TS_MASK (1U << 3)
202#define CR0_ET_MASK (1U << 4)
203#define CR0_NE_MASK (1U << 5)
204#define CR0_WP_MASK (1U << 16)
205#define CR0_AM_MASK (1U << 18)
206#define CR0_PG_MASK (1U << 31)
207
208#define CR4_VME_MASK (1U << 0)
209#define CR4_PVI_MASK (1U << 1)
210#define CR4_TSD_MASK (1U << 2)
211#define CR4_DE_MASK (1U << 3)
212#define CR4_PSE_MASK (1U << 4)
213#define CR4_PAE_MASK (1U << 5)
214#define CR4_MCE_MASK (1U << 6)
215#define CR4_PGE_MASK (1U << 7)
216#define CR4_PCE_MASK (1U << 8)
0650f1ab 217#define CR4_OSFXSR_SHIFT 9
2cd49cbf
PM
218#define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT)
219#define CR4_OSXMMEXCPT_MASK (1U << 10)
220#define CR4_VMXE_MASK (1U << 13)
221#define CR4_SMXE_MASK (1U << 14)
222#define CR4_FSGSBASE_MASK (1U << 16)
223#define CR4_PCIDE_MASK (1U << 17)
224#define CR4_OSXSAVE_MASK (1U << 18)
225#define CR4_SMEP_MASK (1U << 20)
226#define CR4_SMAP_MASK (1U << 21)
2c0262af 227
01df040b
AL
228#define DR6_BD (1 << 13)
229#define DR6_BS (1 << 14)
230#define DR6_BT (1 << 15)
231#define DR6_FIXED_1 0xffff0ff0
232
233#define DR7_GD (1 << 13)
234#define DR7_TYPE_SHIFT 16
235#define DR7_LEN_SHIFT 18
236#define DR7_FIXED_1 0x00000400
428065ce
LG
237#define DR7_LOCAL_BP_MASK 0x55
238#define DR7_MAX_BP 4
239#define DR7_TYPE_BP_INST 0x0
240#define DR7_TYPE_DATA_WR 0x1
241#define DR7_TYPE_IO_RW 0x2
242#define DR7_TYPE_DATA_RW 0x3
01df040b 243
e4a09c96
PB
244#define PG_PRESENT_BIT 0
245#define PG_RW_BIT 1
246#define PG_USER_BIT 2
247#define PG_PWT_BIT 3
248#define PG_PCD_BIT 4
249#define PG_ACCESSED_BIT 5
250#define PG_DIRTY_BIT 6
251#define PG_PSE_BIT 7
252#define PG_GLOBAL_BIT 8
eaad03e4 253#define PG_PSE_PAT_BIT 12
e4a09c96 254#define PG_NX_BIT 63
2c0262af
FB
255
256#define PG_PRESENT_MASK (1 << PG_PRESENT_BIT)
e4a09c96
PB
257#define PG_RW_MASK (1 << PG_RW_BIT)
258#define PG_USER_MASK (1 << PG_USER_BIT)
259#define PG_PWT_MASK (1 << PG_PWT_BIT)
260#define PG_PCD_MASK (1 << PG_PCD_BIT)
2c0262af 261#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
e4a09c96
PB
262#define PG_DIRTY_MASK (1 << PG_DIRTY_BIT)
263#define PG_PSE_MASK (1 << PG_PSE_BIT)
264#define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT)
eaad03e4 265#define PG_PSE_PAT_MASK (1 << PG_PSE_PAT_BIT)
e8f6d00c
PB
266#define PG_ADDRESS_MASK 0x000ffffffffff000LL
267#define PG_HI_RSVD_MASK (PG_ADDRESS_MASK & ~PHYS_ADDR_MASK)
3f2cbf0d 268#define PG_HI_USER_MASK 0x7ff0000000000000LL
e4a09c96 269#define PG_NX_MASK (1LL << PG_NX_BIT)
2c0262af
FB
270
271#define PG_ERROR_W_BIT 1
272
273#define PG_ERROR_P_MASK 0x01
274#define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT)
275#define PG_ERROR_U_MASK 0x04
276#define PG_ERROR_RSVD_MASK 0x08
5cf38396 277#define PG_ERROR_I_D_MASK 0x10
2c0262af 278
e4a09c96
PB
279#define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */
280#define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
79c4f6b0 281
e4a09c96
PB
282#define MCE_CAP_DEF (MCG_CTL_P|MCG_SER_P)
283#define MCE_BANKS_DEF 10
79c4f6b0 284
e4a09c96
PB
285#define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
286#define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
287#define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
79c4f6b0 288
e4a09c96
PB
289#define MCI_STATUS_VAL (1ULL<<63) /* valid error */
290#define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
291#define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
292#define MCI_STATUS_EN (1ULL<<60) /* error enabled */
293#define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
294#define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
295#define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
296#define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
297#define MCI_STATUS_AR (1ULL<<55) /* Action required */
c0532a76
MT
298
299/* MISC register defines */
e4a09c96
PB
300#define MCM_ADDR_SEGOFF 0 /* segment offset */
301#define MCM_ADDR_LINEAR 1 /* linear address */
302#define MCM_ADDR_PHYS 2 /* physical address */
303#define MCM_ADDR_MEM 3 /* memory address */
304#define MCM_ADDR_GENERIC 7 /* generic */
79c4f6b0 305
0650f1ab 306#define MSR_IA32_TSC 0x10
2c0262af
FB
307#define MSR_IA32_APICBASE 0x1b
308#define MSR_IA32_APICBASE_BSP (1<<8)
309#define MSR_IA32_APICBASE_ENABLE (1<<11)
458cf469 310#define MSR_IA32_APICBASE_BASE (0xfffffU<<12)
0779caeb 311#define MSR_IA32_FEATURE_CONTROL 0x0000003a
f28558d3 312#define MSR_TSC_ADJUST 0x0000003b
aa82ba54 313#define MSR_IA32_TSCDEADLINE 0x6e0
2c0262af 314
0d894367
PB
315#define MSR_P6_PERFCTR0 0xc1
316
e4a09c96
PB
317#define MSR_MTRRcap 0xfe
318#define MSR_MTRRcap_VCNT 8
319#define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8)
320#define MSR_MTRRcap_WC_SUPPORTED (1 << 10)
dd5e3b17 321
2c0262af
FB
322#define MSR_IA32_SYSENTER_CS 0x174
323#define MSR_IA32_SYSENTER_ESP 0x175
324#define MSR_IA32_SYSENTER_EIP 0x176
325
8f091a59
FB
326#define MSR_MCG_CAP 0x179
327#define MSR_MCG_STATUS 0x17a
328#define MSR_MCG_CTL 0x17b
329
0d894367
PB
330#define MSR_P6_EVNTSEL0 0x186
331
e737b32a
AZ
332#define MSR_IA32_PERF_STATUS 0x198
333
e4a09c96 334#define MSR_IA32_MISC_ENABLE 0x1a0
21e87c46
AK
335/* Indicates good rep/movs microcode on some processors: */
336#define MSR_IA32_MISC_ENABLE_DEFAULT 1
337
e4a09c96
PB
338#define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg))
339#define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1)
340
d1ae67f6
AW
341#define MSR_MTRRphysIndex(addr) ((((addr) & ~1u) - 0x200) / 2)
342
e4a09c96
PB
343#define MSR_MTRRfix64K_00000 0x250
344#define MSR_MTRRfix16K_80000 0x258
345#define MSR_MTRRfix16K_A0000 0x259
346#define MSR_MTRRfix4K_C0000 0x268
347#define MSR_MTRRfix4K_C8000 0x269
348#define MSR_MTRRfix4K_D0000 0x26a
349#define MSR_MTRRfix4K_D8000 0x26b
350#define MSR_MTRRfix4K_E0000 0x26c
351#define MSR_MTRRfix4K_E8000 0x26d
352#define MSR_MTRRfix4K_F0000 0x26e
353#define MSR_MTRRfix4K_F8000 0x26f
165d9b82 354
8f091a59
FB
355#define MSR_PAT 0x277
356
e4a09c96 357#define MSR_MTRRdefType 0x2ff
165d9b82 358
0d894367
PB
359#define MSR_CORE_PERF_FIXED_CTR0 0x309
360#define MSR_CORE_PERF_FIXED_CTR1 0x30a
361#define MSR_CORE_PERF_FIXED_CTR2 0x30b
362#define MSR_CORE_PERF_FIXED_CTR_CTRL 0x38d
363#define MSR_CORE_PERF_GLOBAL_STATUS 0x38e
364#define MSR_CORE_PERF_GLOBAL_CTRL 0x38f
365#define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x390
165d9b82 366
e4a09c96
PB
367#define MSR_MC0_CTL 0x400
368#define MSR_MC0_STATUS 0x401
369#define MSR_MC0_ADDR 0x402
370#define MSR_MC0_MISC 0x403
79c4f6b0 371
14ce26e7
FB
372#define MSR_EFER 0xc0000080
373
374#define MSR_EFER_SCE (1 << 0)
375#define MSR_EFER_LME (1 << 8)
376#define MSR_EFER_LMA (1 << 10)
377#define MSR_EFER_NXE (1 << 11)
872929aa 378#define MSR_EFER_SVME (1 << 12)
14ce26e7
FB
379#define MSR_EFER_FFXSR (1 << 14)
380
381#define MSR_STAR 0xc0000081
382#define MSR_LSTAR 0xc0000082
383#define MSR_CSTAR 0xc0000083
384#define MSR_FMASK 0xc0000084
385#define MSR_FSBASE 0xc0000100
386#define MSR_GSBASE 0xc0000101
387#define MSR_KERNELGSBASE 0xc0000102
1b050077 388#define MSR_TSC_AUX 0xc0000103
14ce26e7 389
0573fbfc
TS
390#define MSR_VM_HSAVE_PA 0xc0010117
391
79e9ebeb 392#define MSR_IA32_BNDCFGS 0x00000d90
18cd2c17 393#define MSR_IA32_XSS 0x00000da0
79e9ebeb
LJ
394
395#define XSTATE_FP (1ULL << 0)
396#define XSTATE_SSE (1ULL << 1)
397#define XSTATE_YMM (1ULL << 2)
398#define XSTATE_BNDREGS (1ULL << 3)
399#define XSTATE_BNDCSR (1ULL << 4)
9aecd6f8
CP
400#define XSTATE_OPMASK (1ULL << 5)
401#define XSTATE_ZMM_Hi256 (1ULL << 6)
402#define XSTATE_Hi16_ZMM (1ULL << 7)
79e9ebeb 403
c74f41bb 404
5ef57876
EH
405/* CPUID feature words */
406typedef enum FeatureWord {
407 FEAT_1_EDX, /* CPUID[1].EDX */
408 FEAT_1_ECX, /* CPUID[1].ECX */
409 FEAT_7_0_EBX, /* CPUID[EAX=7,ECX=0].EBX */
410 FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */
411 FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */
303752a9 412 FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */
5ef57876
EH
413 FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */
414 FEAT_KVM, /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */
415 FEAT_SVM, /* CPUID[8000_000A].EDX */
0bb0b2d2 416 FEAT_XSAVE, /* CPUID[EAX=0xd,ECX=1].EAX */
5ef57876
EH
417 FEATURE_WORDS,
418} FeatureWord;
419
420typedef uint32_t FeatureWordArray[FEATURE_WORDS];
421
14ce26e7 422/* cpuid_features bits */
2cd49cbf
PM
423#define CPUID_FP87 (1U << 0)
424#define CPUID_VME (1U << 1)
425#define CPUID_DE (1U << 2)
426#define CPUID_PSE (1U << 3)
427#define CPUID_TSC (1U << 4)
428#define CPUID_MSR (1U << 5)
429#define CPUID_PAE (1U << 6)
430#define CPUID_MCE (1U << 7)
431#define CPUID_CX8 (1U << 8)
432#define CPUID_APIC (1U << 9)
433#define CPUID_SEP (1U << 11) /* sysenter/sysexit */
434#define CPUID_MTRR (1U << 12)
435#define CPUID_PGE (1U << 13)
436#define CPUID_MCA (1U << 14)
437#define CPUID_CMOV (1U << 15)
438#define CPUID_PAT (1U << 16)
439#define CPUID_PSE36 (1U << 17)
440#define CPUID_PN (1U << 18)
441#define CPUID_CLFLUSH (1U << 19)
442#define CPUID_DTS (1U << 21)
443#define CPUID_ACPI (1U << 22)
444#define CPUID_MMX (1U << 23)
445#define CPUID_FXSR (1U << 24)
446#define CPUID_SSE (1U << 25)
447#define CPUID_SSE2 (1U << 26)
448#define CPUID_SS (1U << 27)
449#define CPUID_HT (1U << 28)
450#define CPUID_TM (1U << 29)
451#define CPUID_IA64 (1U << 30)
452#define CPUID_PBE (1U << 31)
453
454#define CPUID_EXT_SSE3 (1U << 0)
455#define CPUID_EXT_PCLMULQDQ (1U << 1)
456#define CPUID_EXT_DTES64 (1U << 2)
457#define CPUID_EXT_MONITOR (1U << 3)
458#define CPUID_EXT_DSCPL (1U << 4)
459#define CPUID_EXT_VMX (1U << 5)
460#define CPUID_EXT_SMX (1U << 6)
461#define CPUID_EXT_EST (1U << 7)
462#define CPUID_EXT_TM2 (1U << 8)
463#define CPUID_EXT_SSSE3 (1U << 9)
464#define CPUID_EXT_CID (1U << 10)
465#define CPUID_EXT_FMA (1U << 12)
466#define CPUID_EXT_CX16 (1U << 13)
467#define CPUID_EXT_XTPR (1U << 14)
468#define CPUID_EXT_PDCM (1U << 15)
469#define CPUID_EXT_PCID (1U << 17)
470#define CPUID_EXT_DCA (1U << 18)
471#define CPUID_EXT_SSE41 (1U << 19)
472#define CPUID_EXT_SSE42 (1U << 20)
473#define CPUID_EXT_X2APIC (1U << 21)
474#define CPUID_EXT_MOVBE (1U << 22)
475#define CPUID_EXT_POPCNT (1U << 23)
476#define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24)
477#define CPUID_EXT_AES (1U << 25)
478#define CPUID_EXT_XSAVE (1U << 26)
479#define CPUID_EXT_OSXSAVE (1U << 27)
480#define CPUID_EXT_AVX (1U << 28)
481#define CPUID_EXT_F16C (1U << 29)
482#define CPUID_EXT_RDRAND (1U << 30)
483#define CPUID_EXT_HYPERVISOR (1U << 31)
484
485#define CPUID_EXT2_FPU (1U << 0)
486#define CPUID_EXT2_VME (1U << 1)
487#define CPUID_EXT2_DE (1U << 2)
488#define CPUID_EXT2_PSE (1U << 3)
489#define CPUID_EXT2_TSC (1U << 4)
490#define CPUID_EXT2_MSR (1U << 5)
491#define CPUID_EXT2_PAE (1U << 6)
492#define CPUID_EXT2_MCE (1U << 7)
493#define CPUID_EXT2_CX8 (1U << 8)
494#define CPUID_EXT2_APIC (1U << 9)
495#define CPUID_EXT2_SYSCALL (1U << 11)
496#define CPUID_EXT2_MTRR (1U << 12)
497#define CPUID_EXT2_PGE (1U << 13)
498#define CPUID_EXT2_MCA (1U << 14)
499#define CPUID_EXT2_CMOV (1U << 15)
500#define CPUID_EXT2_PAT (1U << 16)
501#define CPUID_EXT2_PSE36 (1U << 17)
502#define CPUID_EXT2_MP (1U << 19)
503#define CPUID_EXT2_NX (1U << 20)
504#define CPUID_EXT2_MMXEXT (1U << 22)
505#define CPUID_EXT2_MMX (1U << 23)
506#define CPUID_EXT2_FXSR (1U << 24)
507#define CPUID_EXT2_FFXSR (1U << 25)
508#define CPUID_EXT2_PDPE1GB (1U << 26)
509#define CPUID_EXT2_RDTSCP (1U << 27)
510#define CPUID_EXT2_LM (1U << 29)
511#define CPUID_EXT2_3DNOWEXT (1U << 30)
512#define CPUID_EXT2_3DNOW (1U << 31)
9df217a3 513
8fad4b44
EH
514/* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */
515#define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \
516 CPUID_EXT2_DE | CPUID_EXT2_PSE | \
517 CPUID_EXT2_TSC | CPUID_EXT2_MSR | \
518 CPUID_EXT2_PAE | CPUID_EXT2_MCE | \
519 CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \
520 CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \
521 CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \
522 CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \
523 CPUID_EXT2_MMX | CPUID_EXT2_FXSR)
524
2cd49cbf
PM
525#define CPUID_EXT3_LAHF_LM (1U << 0)
526#define CPUID_EXT3_CMP_LEG (1U << 1)
527#define CPUID_EXT3_SVM (1U << 2)
528#define CPUID_EXT3_EXTAPIC (1U << 3)
529#define CPUID_EXT3_CR8LEG (1U << 4)
530#define CPUID_EXT3_ABM (1U << 5)
531#define CPUID_EXT3_SSE4A (1U << 6)
532#define CPUID_EXT3_MISALIGNSSE (1U << 7)
533#define CPUID_EXT3_3DNOWPREFETCH (1U << 8)
534#define CPUID_EXT3_OSVW (1U << 9)
535#define CPUID_EXT3_IBS (1U << 10)
536#define CPUID_EXT3_XOP (1U << 11)
537#define CPUID_EXT3_SKINIT (1U << 12)
538#define CPUID_EXT3_WDT (1U << 13)
539#define CPUID_EXT3_LWP (1U << 15)
540#define CPUID_EXT3_FMA4 (1U << 16)
541#define CPUID_EXT3_TCE (1U << 17)
542#define CPUID_EXT3_NODEID (1U << 19)
543#define CPUID_EXT3_TBM (1U << 21)
544#define CPUID_EXT3_TOPOEXT (1U << 22)
545#define CPUID_EXT3_PERFCORE (1U << 23)
546#define CPUID_EXT3_PERFNB (1U << 24)
547
548#define CPUID_SVM_NPT (1U << 0)
549#define CPUID_SVM_LBRV (1U << 1)
550#define CPUID_SVM_SVMLOCK (1U << 2)
551#define CPUID_SVM_NRIPSAVE (1U << 3)
552#define CPUID_SVM_TSCSCALE (1U << 4)
553#define CPUID_SVM_VMCBCLEAN (1U << 5)
554#define CPUID_SVM_FLUSHASID (1U << 6)
555#define CPUID_SVM_DECODEASSIST (1U << 7)
556#define CPUID_SVM_PAUSEFILTER (1U << 10)
557#define CPUID_SVM_PFTHRESHOLD (1U << 12)
558
559#define CPUID_7_0_EBX_FSGSBASE (1U << 0)
560#define CPUID_7_0_EBX_BMI1 (1U << 3)
561#define CPUID_7_0_EBX_HLE (1U << 4)
562#define CPUID_7_0_EBX_AVX2 (1U << 5)
563#define CPUID_7_0_EBX_SMEP (1U << 7)
564#define CPUID_7_0_EBX_BMI2 (1U << 8)
565#define CPUID_7_0_EBX_ERMS (1U << 9)
566#define CPUID_7_0_EBX_INVPCID (1U << 10)
567#define CPUID_7_0_EBX_RTM (1U << 11)
568#define CPUID_7_0_EBX_MPX (1U << 14)
9aecd6f8 569#define CPUID_7_0_EBX_AVX512F (1U << 16) /* AVX-512 Foundation */
2cd49cbf
PM
570#define CPUID_7_0_EBX_RDSEED (1U << 18)
571#define CPUID_7_0_EBX_ADX (1U << 19)
572#define CPUID_7_0_EBX_SMAP (1U << 20)
9aecd6f8
CP
573#define CPUID_7_0_EBX_AVX512PF (1U << 26) /* AVX-512 Prefetch */
574#define CPUID_7_0_EBX_AVX512ER (1U << 27) /* AVX-512 Exponential and Reciprocal */
575#define CPUID_7_0_EBX_AVX512CD (1U << 28) /* AVX-512 Conflict Detection */
a9321a4d 576
0bb0b2d2
PB
577#define CPUID_XSAVE_XSAVEOPT (1U << 0)
578#define CPUID_XSAVE_XSAVEC (1U << 1)
579#define CPUID_XSAVE_XGETBV1 (1U << 2)
580#define CPUID_XSAVE_XSAVES (1U << 3)
581
303752a9
MT
582/* CPUID[0x80000007].EDX flags: */
583#define CPUID_APM_INVTSC (1U << 8)
584
9df694ee
IM
585#define CPUID_VENDOR_SZ 12
586
c5096daf
AZ
587#define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
588#define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
589#define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
99b88a17 590#define CPUID_VENDOR_INTEL "GenuineIntel"
c5096daf
AZ
591
592#define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */
b3baa152 593#define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */
c5096daf 594#define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */
99b88a17 595#define CPUID_VENDOR_AMD "AuthenticAMD"
c5096daf 596
99b88a17 597#define CPUID_VENDOR_VIA "CentaurHauls"
b3baa152 598
2cd49cbf
PM
599#define CPUID_MWAIT_IBE (1U << 1) /* Interrupts can exit capability */
600#define CPUID_MWAIT_EMX (1U << 0) /* enumeration supported */
e737b32a 601
92067bf4
IM
602#ifndef HYPERV_SPINLOCK_NEVER_RETRY
603#define HYPERV_SPINLOCK_NEVER_RETRY 0xFFFFFFFF
604#endif
605
2c0262af 606#define EXCP00_DIVZ 0
01df040b 607#define EXCP01_DB 1
2c0262af
FB
608#define EXCP02_NMI 2
609#define EXCP03_INT3 3
610#define EXCP04_INTO 4
611#define EXCP05_BOUND 5
612#define EXCP06_ILLOP 6
613#define EXCP07_PREX 7
614#define EXCP08_DBLE 8
615#define EXCP09_XERR 9
616#define EXCP0A_TSS 10
617#define EXCP0B_NOSEG 11
618#define EXCP0C_STACK 12
619#define EXCP0D_GPF 13
620#define EXCP0E_PAGE 14
621#define EXCP10_COPR 16
622#define EXCP11_ALGN 17
623#define EXCP12_MCHK 18
624
d2fd1af7
FB
625#define EXCP_SYSCALL 0x100 /* only happens in user only emulation
626 for syscall instruction */
627
00a152b4 628/* i386-specific interrupt pending bits. */
5d62c43a 629#define CPU_INTERRUPT_POLL CPU_INTERRUPT_TGT_EXT_1
00a152b4 630#define CPU_INTERRUPT_SMI CPU_INTERRUPT_TGT_EXT_2
85097db6 631#define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3
00a152b4
RH
632#define CPU_INTERRUPT_MCE CPU_INTERRUPT_TGT_EXT_4
633#define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_INT_0
4a92a558
PB
634#define CPU_INTERRUPT_SIPI CPU_INTERRUPT_TGT_INT_1
635#define CPU_INTERRUPT_TPR CPU_INTERRUPT_TGT_INT_2
00a152b4 636
4a92a558
PB
637/* Use a clearer name for this. */
638#define CPU_INTERRUPT_INIT CPU_INTERRUPT_RESET
00a152b4 639
fee71888 640typedef enum {
2c0262af 641 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
1235fc06 642 CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */
d36cd60e
FB
643
644 CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
645 CC_OP_MULW,
646 CC_OP_MULL,
14ce26e7 647 CC_OP_MULQ,
2c0262af
FB
648
649 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
650 CC_OP_ADDW,
651 CC_OP_ADDL,
14ce26e7 652 CC_OP_ADDQ,
2c0262af
FB
653
654 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
655 CC_OP_ADCW,
656 CC_OP_ADCL,
14ce26e7 657 CC_OP_ADCQ,
2c0262af
FB
658
659 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
660 CC_OP_SUBW,
661 CC_OP_SUBL,
14ce26e7 662 CC_OP_SUBQ,
2c0262af
FB
663
664 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
665 CC_OP_SBBW,
666 CC_OP_SBBL,
14ce26e7 667 CC_OP_SBBQ,
2c0262af
FB
668
669 CC_OP_LOGICB, /* modify all flags, CC_DST = res */
670 CC_OP_LOGICW,
671 CC_OP_LOGICL,
14ce26e7 672 CC_OP_LOGICQ,
2c0262af
FB
673
674 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
675 CC_OP_INCW,
676 CC_OP_INCL,
14ce26e7 677 CC_OP_INCQ,
2c0262af
FB
678
679 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */
680 CC_OP_DECW,
681 CC_OP_DECL,
14ce26e7 682 CC_OP_DECQ,
2c0262af 683
6b652794 684 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
2c0262af
FB
685 CC_OP_SHLW,
686 CC_OP_SHLL,
14ce26e7 687 CC_OP_SHLQ,
2c0262af
FB
688
689 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
690 CC_OP_SARW,
691 CC_OP_SARL,
14ce26e7 692 CC_OP_SARQ,
2c0262af 693
bc4b43dc
RH
694 CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */
695 CC_OP_BMILGW,
696 CC_OP_BMILGL,
697 CC_OP_BMILGQ,
698
cd7f97ca
RH
699 CC_OP_ADCX, /* CC_DST = C, CC_SRC = rest. */
700 CC_OP_ADOX, /* CC_DST = O, CC_SRC = rest. */
701 CC_OP_ADCOX, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest. */
702
436ff2d2
RH
703 CC_OP_CLR, /* Z set, all other flags clear. */
704
2c0262af 705 CC_OP_NB,
fee71888 706} CCOp;
2c0262af 707
2c0262af
FB
708typedef struct SegmentCache {
709 uint32_t selector;
14ce26e7 710 target_ulong base;
2c0262af
FB
711 uint32_t limit;
712 uint32_t flags;
713} SegmentCache;
714
9aecd6f8
CP
715typedef union {
716 uint8_t _b[64];
717 uint16_t _w[32];
718 uint32_t _l[16];
719 uint64_t _q[8];
720 float32 _s[16];
721 float64 _d[8];
b7711471 722} XMMReg; /* really zmm */
9aecd6f8 723
826461bb
FB
724typedef union {
725 uint8_t _b[8];
a35f3ec7
AJ
726 uint16_t _w[4];
727 uint32_t _l[2];
728 float32 _s[2];
826461bb
FB
729 uint64_t q;
730} MMXReg;
731
79e9ebeb
LJ
732typedef struct BNDReg {
733 uint64_t lb;
734 uint64_t ub;
735} BNDReg;
736
737typedef struct BNDCSReg {
738 uint64_t cfgu;
739 uint64_t sts;
740} BNDCSReg;
741
e2542fe2 742#ifdef HOST_WORDS_BIGENDIAN
b7711471
PB
743#define XMM_B(n) _b[63 - (n)]
744#define XMM_W(n) _w[31 - (n)]
745#define XMM_L(n) _l[15 - (n)]
746#define XMM_S(n) _s[15 - (n)]
747#define XMM_Q(n) _q[7 - (n)]
748#define XMM_D(n) _d[7 - (n)]
826461bb
FB
749
750#define MMX_B(n) _b[7 - (n)]
751#define MMX_W(n) _w[3 - (n)]
752#define MMX_L(n) _l[1 - (n)]
a35f3ec7 753#define MMX_S(n) _s[1 - (n)]
826461bb
FB
754#else
755#define XMM_B(n) _b[n]
756#define XMM_W(n) _w[n]
757#define XMM_L(n) _l[n]
664e0f19 758#define XMM_S(n) _s[n]
826461bb 759#define XMM_Q(n) _q[n]
664e0f19 760#define XMM_D(n) _d[n]
826461bb
FB
761
762#define MMX_B(n) _b[n]
763#define MMX_W(n) _w[n]
764#define MMX_L(n) _l[n]
a35f3ec7 765#define MMX_S(n) _s[n]
826461bb 766#endif
664e0f19 767#define MMX_Q(n) q
826461bb 768
acc68836 769typedef union {
c31da136 770 floatx80 d __attribute__((aligned(16)));
acc68836
JQ
771 MMXReg mmx;
772} FPReg;
773
c1a54d57
JQ
774typedef struct {
775 uint64_t base;
776 uint64_t mask;
777} MTRRVar;
778
5f30fa18
JK
779#define CPU_NB_REGS64 16
780#define CPU_NB_REGS32 8
781
14ce26e7 782#ifdef TARGET_X86_64
5f30fa18 783#define CPU_NB_REGS CPU_NB_REGS64
14ce26e7 784#else
5f30fa18 785#define CPU_NB_REGS CPU_NB_REGS32
14ce26e7
FB
786#endif
787
0d894367
PB
788#define MAX_FIXED_COUNTERS 3
789#define MAX_GP_COUNTERS (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0)
790
a9321a4d 791#define NB_MMU_MODES 3
6ebbf390 792
9aecd6f8
CP
793#define NB_OPMASK_REGS 8
794
d362e757
JK
795typedef enum TPRAccess {
796 TPR_ACCESS_READ,
797 TPR_ACCESS_WRITE,
798} TPRAccess;
799
2c0262af
FB
800typedef struct CPUX86State {
801 /* standard registers */
14ce26e7
FB
802 target_ulong regs[CPU_NB_REGS];
803 target_ulong eip;
804 target_ulong eflags; /* eflags register. During CPU emulation, CC
2c0262af
FB
805 flags and DF are set to zero because they are
806 stored elsewhere */
807
808 /* emulator internal eflags handling */
14ce26e7 809 target_ulong cc_dst;
988c3eb0
RH
810 target_ulong cc_src;
811 target_ulong cc_src2;
2c0262af
FB
812 uint32_t cc_op;
813 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
db620f46
FB
814 uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
815 are known at translation time. */
816 uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
2c0262af 817
9df217a3
FB
818 /* segments */
819 SegmentCache segs[6]; /* selector values */
820 SegmentCache ldt;
821 SegmentCache tr;
822 SegmentCache gdt; /* only base and limit are used */
823 SegmentCache idt; /* only base and limit are used */
824
db620f46 825 target_ulong cr[5]; /* NOTE: cr1 is unused */
5ee0ffaa 826 int32_t a20_mask;
9df217a3 827
05e7e819
PB
828 BNDReg bnd_regs[4];
829 BNDCSReg bndcs_regs;
830 uint64_t msr_bndcfgs;
831
43175fa9
PB
832 /* Beginning of state preserved by INIT (dummy marker). */
833 struct {} start_init_save;
834
2c0262af
FB
835 /* FPU state */
836 unsigned int fpstt; /* top of stack index */
67b8f419 837 uint16_t fpus;
eb831623 838 uint16_t fpuc;
2c0262af 839 uint8_t fptags[8]; /* 0 = valid, 1 = empty */
acc68836 840 FPReg fpregs[8];
42cc8fa6
JK
841 /* KVM-only so far */
842 uint16_t fpop;
843 uint64_t fpip;
844 uint64_t fpdp;
2c0262af
FB
845
846 /* emulator internal variables */
7a0e1f41 847 float_status fp_status;
c31da136 848 floatx80 ft0;
3b46e624 849
a35f3ec7 850 float_status mmx_status; /* for 3DNow! float ops */
7a0e1f41 851 float_status sse_status;
664e0f19 852 uint32_t mxcsr;
b7711471 853 XMMReg xmm_regs[CPU_NB_REGS == 8 ? 8 : 32];
14ce26e7 854 XMMReg xmm_t0;
664e0f19 855 MMXReg mmx_t0;
14ce26e7 856
9aecd6f8 857 uint64_t opmask_regs[NB_OPMASK_REGS];
9aecd6f8 858
2c0262af
FB
859 /* sysenter registers */
860 uint32_t sysenter_cs;
2436b61a
AZ
861 target_ulong sysenter_esp;
862 target_ulong sysenter_eip;
8d9bfc2b
FB
863 uint64_t efer;
864 uint64_t star;
0573fbfc 865
5cc1d1e6 866 uint64_t vm_hsave;
0573fbfc 867
14ce26e7 868#ifdef TARGET_X86_64
14ce26e7
FB
869 target_ulong lstar;
870 target_ulong cstar;
871 target_ulong fmask;
872 target_ulong kernelgsbase;
873#endif
58fe2f10 874
7ba1e619 875 uint64_t tsc;
f28558d3 876 uint64_t tsc_adjust;
aa82ba54 877 uint64_t tsc_deadline;
7ba1e619 878
18559232 879 uint64_t mcg_status;
21e87c46 880 uint64_t msr_ia32_misc_enable;
0779caeb 881 uint64_t msr_ia32_feature_control;
18559232 882
0d894367
PB
883 uint64_t msr_fixed_ctr_ctrl;
884 uint64_t msr_global_ctrl;
885 uint64_t msr_global_status;
886 uint64_t msr_global_ovf_ctrl;
887 uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS];
888 uint64_t msr_gp_counters[MAX_GP_COUNTERS];
889 uint64_t msr_gp_evtsel[MAX_GP_COUNTERS];
43175fa9
PB
890
891 uint64_t pat;
892 uint32_t smbase;
893
894 /* End of state preserved by INIT (dummy marker). */
895 struct {} end_init_save;
896
897 uint64_t system_time_msr;
898 uint64_t wall_clock_msr;
899 uint64_t steal_time_msr;
900 uint64_t async_pf_en_msr;
901 uint64_t pv_eoi_en_msr;
902
1c90ef26
VR
903 uint64_t msr_hv_hypercall;
904 uint64_t msr_hv_guest_os_id;
5ef68987 905 uint64_t msr_hv_vapic;
48a5f3bc 906 uint64_t msr_hv_tsc;
18559232 907
2c0262af 908 /* exception/interrupt handling */
2c0262af
FB
909 int error_code;
910 int exception_is_int;
826461bb 911 target_ulong exception_next_eip;
14ce26e7 912 target_ulong dr[8]; /* debug registers */
01df040b 913 union {
f0c3c505 914 struct CPUBreakpoint *cpu_breakpoint[4];
ff4700b0 915 struct CPUWatchpoint *cpu_watchpoint[4];
01df040b 916 }; /* break/watchpoints for dr[0..3] */
678dde13 917 int old_exception; /* exception in flight */
2c0262af 918
43175fa9
PB
919 uint64_t vm_vmcb;
920 uint64_t tsc_offset;
921 uint64_t intercept;
922 uint16_t intercept_cr_read;
923 uint16_t intercept_cr_write;
924 uint16_t intercept_dr_read;
925 uint16_t intercept_dr_write;
926 uint32_t intercept_exceptions;
927 uint8_t v_tpr;
928
d8f771d9
JK
929 /* KVM states, automatically cleared on reset */
930 uint8_t nmi_injected;
931 uint8_t nmi_pending;
932
a316d335 933 CPU_COMMON
2c0262af 934
f0c3c505 935 /* Fields from here on are preserved across CPU reset. */
ebda377f 936
14ce26e7 937 /* processor features (e.g. for CPUID insn) */
8d9bfc2b 938 uint32_t cpuid_level;
90e4b0c3
EH
939 uint32_t cpuid_xlevel;
940 uint32_t cpuid_xlevel2;
14ce26e7
FB
941 uint32_t cpuid_vendor1;
942 uint32_t cpuid_vendor2;
943 uint32_t cpuid_vendor3;
944 uint32_t cpuid_version;
0514ef2f 945 FeatureWordArray features;
8d9bfc2b 946 uint32_t cpuid_model[12];
3b46e624 947
165d9b82
AL
948 /* MTRRs */
949 uint64_t mtrr_fixed[11];
950 uint64_t mtrr_deftype;
d8b5c67b 951 MTRRVar mtrr_var[MSR_MTRRcap_VCNT];
165d9b82 952
7ba1e619 953 /* For KVM */
f8d926e9 954 uint32_t mp_state;
31827373 955 int32_t exception_injected;
0e607a80 956 int32_t interrupt_injected;
a0fb002c 957 uint8_t soft_interrupt;
a0fb002c
JK
958 uint8_t has_error_code;
959 uint32_t sipi_vector;
b8cc45d6 960 bool tsc_valid;
b862d1fe 961 int tsc_khz;
fabacc0f
JK
962 void *kvm_xsave_buf;
963
ac6c4120 964 uint64_t mcg_cap;
ac6c4120
AF
965 uint64_t mcg_ctl;
966 uint64_t mce_banks[MCE_BANKS_DEF*4];
1b050077
AP
967
968 uint64_t tsc_aux;
5a2d0e57
AJ
969
970 /* vmstate */
971 uint16_t fpus_vmstate;
972 uint16_t fptag_vmstate;
973 uint16_t fpregs_format_vmstate;
f1665b21 974 uint64_t xstate_bv;
f1665b21
SY
975
976 uint64_t xcr0;
18cd2c17 977 uint64_t xss;
d362e757
JK
978
979 TPRAccess tpr_access_type;
2c0262af
FB
980} CPUX86State;
981
5fd2087a
AF
982#include "cpu-qom.h"
983
0856579c 984X86CPU *cpu_x86_init(const char *cpu_model);
e1570d00 985X86CPU *cpu_x86_create(const char *cpu_model, Error **errp);
2c0262af 986int cpu_x86_exec(CPUX86State *s);
e916cbf8 987void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf);
b5ec5ce0 988void x86_cpudef_setup(void);
317ac620 989int cpu_x86_support_mca_broadcast(CPUX86State *env);
b5ec5ce0 990
d720b93d 991int cpu_get_pic_interrupt(CPUX86State *s);
2ee73ac3
FB
992/* MSDOS compatibility mode FPU exception support */
993void cpu_set_ferr(CPUX86State *s);
2c0262af
FB
994
995/* this function must always be used to load data in the segment
996 cache: it synchronizes the hflags with the segment cache values */
5fafdf24 997static inline void cpu_x86_load_seg_cache(CPUX86State *env,
2c0262af 998 int seg_reg, unsigned int selector,
8988ae89 999 target_ulong base,
5fafdf24 1000 unsigned int limit,
2c0262af
FB
1001 unsigned int flags)
1002{
1003 SegmentCache *sc;
1004 unsigned int new_hflags;
3b46e624 1005
2c0262af
FB
1006 sc = &env->segs[seg_reg];
1007 sc->selector = selector;
1008 sc->base = base;
1009 sc->limit = limit;
1010 sc->flags = flags;
1011
1012 /* update the hidden flags */
14ce26e7
FB
1013 {
1014 if (seg_reg == R_CS) {
1015#ifdef TARGET_X86_64
1016 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
1017 /* long mode */
1018 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
1019 env->hflags &= ~(HF_ADDSEG_MASK);
5fafdf24 1020 } else
14ce26e7
FB
1021#endif
1022 {
1023 /* legacy / compatibility case */
1024 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
1025 >> (DESC_B_SHIFT - HF_CS32_SHIFT);
1026 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
1027 new_hflags;
1028 }
7125c937
PB
1029 }
1030 if (seg_reg == R_SS) {
1031 int cpl = (flags >> DESC_DPL_SHIFT) & 3;
7848c8d1
KC
1032#if HF_CPL_MASK != 3
1033#error HF_CPL_MASK is hardcoded
1034#endif
1035 env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl;
14ce26e7
FB
1036 }
1037 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
1038 >> (DESC_B_SHIFT - HF_SS32_SHIFT);
1039 if (env->hflags & HF_CS64_MASK) {
1040 /* zero base assumed for DS, ES and SS in long mode */
5fafdf24 1041 } else if (!(env->cr[0] & CR0_PE_MASK) ||
735a8fd3
FB
1042 (env->eflags & VM_MASK) ||
1043 !(env->hflags & HF_CS32_MASK)) {
14ce26e7
FB
1044 /* XXX: try to avoid this test. The problem comes from the
1045 fact that is real mode or vm86 mode we only modify the
1046 'base' and 'selector' fields of the segment cache to go
1047 faster. A solution may be to force addseg to one in
1048 translate-i386.c. */
1049 new_hflags |= HF_ADDSEG_MASK;
1050 } else {
5fafdf24 1051 new_hflags |= ((env->segs[R_DS].base |
735a8fd3 1052 env->segs[R_ES].base |
5fafdf24 1053 env->segs[R_SS].base) != 0) <<
14ce26e7
FB
1054 HF_ADDSEG_SHIFT;
1055 }
5fafdf24 1056 env->hflags = (env->hflags &
14ce26e7 1057 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
2c0262af 1058 }
2c0262af
FB
1059}
1060
e9f9d6b1 1061static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu,
e6a33e45 1062 uint8_t sipi_vector)
0e26b7b8 1063{
259186a7 1064 CPUState *cs = CPU(cpu);
e9f9d6b1
AF
1065 CPUX86State *env = &cpu->env;
1066
0e26b7b8
BS
1067 env->eip = 0;
1068 cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8,
1069 sipi_vector << 12,
1070 env->segs[R_CS].limit,
1071 env->segs[R_CS].flags);
259186a7 1072 cs->halted = 0;
0e26b7b8
BS
1073}
1074
84273177
JK
1075int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
1076 target_ulong *base, unsigned int *limit,
1077 unsigned int *flags);
1078
d9957a8b 1079/* op_helper.c */
1f1af9fd 1080/* used for debug or cpu save/restore */
c31da136
AJ
1081void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, floatx80 f);
1082floatx80 cpu_set_fp80(uint64_t mant, uint16_t upper);
1f1af9fd 1083
d9957a8b 1084/* cpu-exec.c */
2c0262af
FB
1085/* the following helpers are only usable in user mode simulation as
1086 they can trigger unexpected exceptions */
1087void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
6f12a2a6
FB
1088void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
1089void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
2c0262af
FB
1090
1091/* you can call this signal handler from your SIGBUS and SIGSEGV
1092 signal handlers to inform the virtual CPU of exceptions. non zero
1093 is returned if the signal was handled by the virtual CPU. */
5fafdf24 1094int cpu_x86_signal_handler(int host_signum, void *pinfo,
2c0262af 1095 void *puc);
d9957a8b 1096
c6dc6f63
AP
1097/* cpuid.c */
1098void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
1099 uint32_t *eax, uint32_t *ebx,
1100 uint32_t *ecx, uint32_t *edx);
0e26b7b8 1101void cpu_clear_apic_feature(CPUX86State *env);
bb44e0d1
JK
1102void host_cpuid(uint32_t function, uint32_t count,
1103 uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx);
c6dc6f63 1104
d9957a8b 1105/* helper.c */
7510454e 1106int x86_cpu_handle_mmu_fault(CPUState *cpu, vaddr addr,
97b348e7 1107 int is_write, int mmu_idx);
cc36a7a2 1108void x86_cpu_set_a20(X86CPU *cpu, int a20_state);
2c0262af 1109
b216aa6c
PB
1110#ifndef CONFIG_USER_ONLY
1111uint8_t x86_ldub_phys(CPUState *cs, hwaddr addr);
1112uint32_t x86_lduw_phys(CPUState *cs, hwaddr addr);
1113uint32_t x86_ldl_phys(CPUState *cs, hwaddr addr);
1114uint64_t x86_ldq_phys(CPUState *cs, hwaddr addr);
1115void x86_stb_phys(CPUState *cs, hwaddr addr, uint8_t val);
1116void x86_stl_phys_notdirty(CPUState *cs, hwaddr addr, uint32_t val);
1117void x86_stw_phys(CPUState *cs, hwaddr addr, uint32_t val);
1118void x86_stl_phys(CPUState *cs, hwaddr addr, uint32_t val);
1119void x86_stq_phys(CPUState *cs, hwaddr addr, uint64_t val);
1120#endif
1121
5902564a 1122static inline bool hw_local_breakpoint_enabled(unsigned long dr7, int index)
d9957a8b 1123{
5902564a
LG
1124 return (dr7 >> (index * 2)) & 1;
1125}
1126
1127static inline bool hw_global_breakpoint_enabled(unsigned long dr7, int index)
1128{
1129 return (dr7 >> (index * 2)) & 2;
1130
1131}
1132static inline bool hw_breakpoint_enabled(unsigned long dr7, int index)
1133{
1134 return hw_global_breakpoint_enabled(dr7, index) ||
1135 hw_local_breakpoint_enabled(dr7, index);
d9957a8b 1136}
28ab0e2e 1137
d9957a8b
BS
1138static inline int hw_breakpoint_type(unsigned long dr7, int index)
1139{
d46272c7 1140 return (dr7 >> (DR7_TYPE_SHIFT + (index * 4))) & 3;
d9957a8b
BS
1141}
1142
1143static inline int hw_breakpoint_len(unsigned long dr7, int index)
1144{
d46272c7 1145 int len = ((dr7 >> (DR7_LEN_SHIFT + (index * 4))) & 3);
d9957a8b
BS
1146 return (len == 2) ? 8 : len + 1;
1147}
1148
1149void hw_breakpoint_insert(CPUX86State *env, int index);
1150void hw_breakpoint_remove(CPUX86State *env, int index);
e175bce5 1151bool check_hw_breakpoints(CPUX86State *env, bool force_dr6_update);
86025ee4 1152void breakpoint_handler(CPUState *cs);
d9957a8b
BS
1153
1154/* will be suppressed */
1155void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
1156void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
1157void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
1158
d9957a8b 1159/* hw/pc.c */
d9957a8b 1160uint64_t cpu_get_tsc(CPUX86State *env);
6fd805e1 1161
2c0262af 1162#define TARGET_PAGE_BITS 12
9467d44c 1163
52705890
RH
1164#ifdef TARGET_X86_64
1165#define TARGET_PHYS_ADDR_SPACE_BITS 52
1166/* ??? This is really 48 bits, sign-extended, but the only thing
1167 accessible to userland with bit 48 set is the VSYSCALL, and that
1168 is handled via other mechanisms. */
1169#define TARGET_VIRT_ADDR_SPACE_BITS 47
1170#else
1171#define TARGET_PHYS_ADDR_SPACE_BITS 36
1172#define TARGET_VIRT_ADDR_SPACE_BITS 32
1173#endif
1174
e8f6d00c
PB
1175/* XXX: This value should match the one returned by CPUID
1176 * and in exec.c */
1177# if defined(TARGET_X86_64)
1178# define PHYS_ADDR_MASK 0xffffffffffLL
1179# else
1180# define PHYS_ADDR_MASK 0xfffffffffLL
1181# endif
1182
2994fd96 1183#define cpu_init(cpu_model) CPU(cpu_x86_init(cpu_model))
b47ed996 1184
9467d44c
TS
1185#define cpu_exec cpu_x86_exec
1186#define cpu_gen_code cpu_x86_gen_code
1187#define cpu_signal_handler cpu_x86_signal_handler
e916cbf8 1188#define cpu_list x86_cpu_list
e4a09c96 1189#define cpudef_setup x86_cpudef_setup
9467d44c 1190
6ebbf390 1191/* MMU modes definitions */
8a201bd4 1192#define MMU_MODE0_SUFFIX _ksmap
6ebbf390 1193#define MMU_MODE1_SUFFIX _user
43773ed3 1194#define MMU_MODE2_SUFFIX _knosmap /* SMAP disabled or CPL<3 && AC=1 */
8a201bd4 1195#define MMU_KSMAP_IDX 0
a9321a4d 1196#define MMU_USER_IDX 1
43773ed3 1197#define MMU_KNOSMAP_IDX 2
8a201bd4 1198static inline int cpu_mmu_index(CPUX86State *env)
6ebbf390 1199{
a9321a4d 1200 return (env->hflags & HF_CPL_MASK) == 3 ? MMU_USER_IDX :
f57584dc 1201 (!(env->hflags & HF_SMAP_MASK) || (env->eflags & AC_MASK))
8a201bd4
PB
1202 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
1203}
1204
1205static inline int cpu_mmu_index_kernel(CPUX86State *env)
1206{
1207 return !(env->hflags & HF_SMAP_MASK) ? MMU_KNOSMAP_IDX :
1208 ((env->hflags & HF_CPL_MASK) < 3 && (env->eflags & AC_MASK))
1209 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
6ebbf390
JM
1210}
1211
988c3eb0
RH
1212#define CC_DST (env->cc_dst)
1213#define CC_SRC (env->cc_src)
1214#define CC_SRC2 (env->cc_src2)
1215#define CC_OP (env->cc_op)
f081c76c 1216
5918fffb
BS
1217/* n must be a constant to be efficient */
1218static inline target_long lshift(target_long x, int n)
1219{
1220 if (n >= 0) {
1221 return x << n;
1222 } else {
1223 return x >> (-n);
1224 }
1225}
1226
f081c76c
BS
1227/* float macros */
1228#define FT0 (env->ft0)
1229#define ST0 (env->fpregs[env->fpstt].d)
1230#define ST(n) (env->fpregs[(env->fpstt + (n)) & 7].d)
1231#define ST1 ST(1)
1232
d9957a8b 1233/* translate.c */
26a5f13b
FB
1234void optimize_flags_init(void);
1235
022c62cb 1236#include "exec/cpu-all.h"
0573fbfc
TS
1237#include "svm.h"
1238
0e26b7b8 1239#if !defined(CONFIG_USER_ONLY)
0d09e41a 1240#include "hw/i386/apic.h"
0e26b7b8
BS
1241#endif
1242
022c62cb 1243#include "exec/exec-all.h"
f081c76c 1244
317ac620 1245static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc,
6b917547
AL
1246 target_ulong *cs_base, int *flags)
1247{
1248 *cs_base = env->segs[R_CS].base;
1249 *pc = *cs_base + env->eip;
a2397807 1250 *flags = env->hflags |
a9321a4d 1251 (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK));
6b917547
AL
1252}
1253
232fc23b
AF
1254void do_cpu_init(X86CPU *cpu);
1255void do_cpu_sipi(X86CPU *cpu);
2fa11da0 1256
747461c7
JK
1257#define MCE_INJECT_BROADCAST 1
1258#define MCE_INJECT_UNCOND_AO 2
1259
8c5cf3b6 1260void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank,
316378e4 1261 uint64_t status, uint64_t mcg_status, uint64_t addr,
747461c7 1262 uint64_t misc, int flags);
2fa11da0 1263
599b9a5a 1264/* excp_helper.c */
77b2bc2c
BS
1265void QEMU_NORETURN raise_exception(CPUX86State *env, int exception_index);
1266void QEMU_NORETURN raise_exception_err(CPUX86State *env, int exception_index,
1267 int error_code);
599b9a5a
BS
1268void QEMU_NORETURN raise_interrupt(CPUX86State *nenv, int intno, int is_int,
1269 int error_code, int next_eip_addend);
1270
5918fffb
BS
1271/* cc_helper.c */
1272extern const uint8_t parity_table[256];
1273uint32_t cpu_cc_compute_all(CPUX86State *env1, int op);
5bde1407 1274void update_fp_status(CPUX86State *env);
5918fffb
BS
1275
1276static inline uint32_t cpu_compute_eflags(CPUX86State *env)
1277{
80cf2c81 1278 return env->eflags | cpu_cc_compute_all(env, CC_OP) | (env->df & DF_MASK);
5918fffb
BS
1279}
1280
28fb26f1
PB
1281/* NOTE: the translator must set DisasContext.cc_op to CC_OP_EFLAGS
1282 * after generating a call to a helper that uses this.
1283 */
5918fffb
BS
1284static inline void cpu_load_eflags(CPUX86State *env, int eflags,
1285 int update_mask)
1286{
1287 CC_SRC = eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
28fb26f1 1288 CC_OP = CC_OP_EFLAGS;
80cf2c81 1289 env->df = 1 - (2 * ((eflags >> 10) & 1));
5918fffb
BS
1290 env->eflags = (env->eflags & ~update_mask) |
1291 (eflags & update_mask) | 0x2;
1292}
1293
1294/* load efer and update the corresponding hflags. XXX: do consistency
1295 checks with cpuid bits? */
1296static inline void cpu_load_efer(CPUX86State *env, uint64_t val)
1297{
1298 env->efer = val;
1299 env->hflags &= ~(HF_LMA_MASK | HF_SVME_MASK);
1300 if (env->efer & MSR_EFER_LMA) {
1301 env->hflags |= HF_LMA_MASK;
1302 }
1303 if (env->efer & MSR_EFER_SVME) {
1304 env->hflags |= HF_SVME_MASK;
1305 }
1306}
1307
f794aa4a
PB
1308static inline MemTxAttrs cpu_get_mem_attrs(CPUX86State *env)
1309{
1310 return ((MemTxAttrs) { .secure = (env->hflags & HF_SMM_MASK) != 0 });
1311}
1312
4e47e39a
RH
1313/* fpu_helper.c */
1314void cpu_set_mxcsr(CPUX86State *env, uint32_t val);
5bde1407 1315void cpu_set_fpuc(CPUX86State *env, uint16_t val);
4e47e39a 1316
6bada5e8
BS
1317/* svm_helper.c */
1318void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
1319 uint64_t param);
1320void cpu_vmexit(CPUX86State *nenv, uint32_t exit_code, uint64_t exit_info_1);
1321
97a8ea5a 1322/* seg_helper.c */
599b9a5a 1323void do_interrupt_x86_hardirq(CPUX86State *env, int intno, int is_hw);
e694d4e2 1324
f809c605 1325/* smm_helper.c */
518e9d7d 1326void do_smm_enter(X86CPU *cpu);
f809c605 1327void cpu_smm_update(X86CPU *cpu);
e694d4e2 1328
317ac620 1329void cpu_report_tpr_access(CPUX86State *env, TPRAccess access);
d362e757 1330
0668af54
EH
1331void x86_cpu_compat_set_features(const char *cpu_model, FeatureWord w,
1332 uint32_t feat_add, uint32_t feat_remove);
1333
1cadaa94 1334void x86_cpu_compat_kvm_no_autoenable(FeatureWord w, uint32_t features);
75d373ef 1335void x86_cpu_compat_kvm_no_autodisable(FeatureWord w, uint32_t features);
8fb4f821 1336
0668af54 1337
8b4beddc
EH
1338/* Return name of 32-bit register, from a R_* constant */
1339const char *get_register_name_32(unsigned int reg);
1340
8932cfdf 1341void enable_compat_apic_id_mode(void);
cb41bad3 1342
dab86234 1343#define APIC_DEFAULT_ADDRESS 0xfee00000
baaeda08 1344#define APIC_SPACE_SIZE 0x100000
dab86234 1345
2c0262af 1346#endif /* CPU_I386_H */