]> git.proxmox.com Git - qemu.git/blame - target-i386/cpu.h
MCE: Relay UCR MCE to guest
[qemu.git] / target-i386 / cpu.h
CommitLineData
2c0262af
FB
1/*
2 * i386 virtual CPU header
5fafdf24 3 *
2c0262af
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
2c0262af
FB
18 */
19#ifndef CPU_I386_H
20#define CPU_I386_H
21
14ce26e7
FB
22#include "config.h"
23
24#ifdef TARGET_X86_64
25#define TARGET_LONG_BITS 64
26#else
3cf1e035 27#define TARGET_LONG_BITS 32
14ce26e7 28#endif
3cf1e035 29
d720b93d
FB
30/* target supports implicit self modifying code */
31#define TARGET_HAS_SMC
32/* support for self modifying code even if the modified instruction is
33 close to the modifying instruction */
34#define TARGET_HAS_PRECISE_SMC
35
1fddef4b
FB
36#define TARGET_HAS_ICE 1
37
9042c0e2
TS
38#ifdef TARGET_X86_64
39#define ELF_MACHINE EM_X86_64
40#else
41#define ELF_MACHINE EM_386
42#endif
43
c2764719
PB
44#define CPUState struct CPUX86State
45
2c0262af
FB
46#include "cpu-defs.h"
47
7a0e1f41
FB
48#include "softfloat.h"
49
2c0262af
FB
50#define R_EAX 0
51#define R_ECX 1
52#define R_EDX 2
53#define R_EBX 3
54#define R_ESP 4
55#define R_EBP 5
56#define R_ESI 6
57#define R_EDI 7
58
59#define R_AL 0
60#define R_CL 1
61#define R_DL 2
62#define R_BL 3
63#define R_AH 4
64#define R_CH 5
65#define R_DH 6
66#define R_BH 7
67
68#define R_ES 0
69#define R_CS 1
70#define R_SS 2
71#define R_DS 3
72#define R_FS 4
73#define R_GS 5
74
75/* segment descriptor fields */
76#define DESC_G_MASK (1 << 23)
77#define DESC_B_SHIFT 22
78#define DESC_B_MASK (1 << DESC_B_SHIFT)
14ce26e7
FB
79#define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */
80#define DESC_L_MASK (1 << DESC_L_SHIFT)
2c0262af
FB
81#define DESC_AVL_MASK (1 << 20)
82#define DESC_P_MASK (1 << 15)
83#define DESC_DPL_SHIFT 13
a3867ed2 84#define DESC_DPL_MASK (3 << DESC_DPL_SHIFT)
2c0262af
FB
85#define DESC_S_MASK (1 << 12)
86#define DESC_TYPE_SHIFT 8
a3867ed2 87#define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT)
2c0262af
FB
88#define DESC_A_MASK (1 << 8)
89
e670b89e
FB
90#define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */
91#define DESC_C_MASK (1 << 10) /* code: conforming */
92#define DESC_R_MASK (1 << 9) /* code: readable */
2c0262af 93
e670b89e
FB
94#define DESC_E_MASK (1 << 10) /* data: expansion direction */
95#define DESC_W_MASK (1 << 9) /* data: writable */
96
97#define DESC_TSS_BUSY_MASK (1 << 9)
2c0262af
FB
98
99/* eflags masks */
100#define CC_C 0x0001
101#define CC_P 0x0004
102#define CC_A 0x0010
103#define CC_Z 0x0040
104#define CC_S 0x0080
105#define CC_O 0x0800
106
107#define TF_SHIFT 8
108#define IOPL_SHIFT 12
109#define VM_SHIFT 17
110
111#define TF_MASK 0x00000100
112#define IF_MASK 0x00000200
113#define DF_MASK 0x00000400
114#define IOPL_MASK 0x00003000
115#define NT_MASK 0x00004000
116#define RF_MASK 0x00010000
117#define VM_MASK 0x00020000
5fafdf24 118#define AC_MASK 0x00040000
2c0262af
FB
119#define VIF_MASK 0x00080000
120#define VIP_MASK 0x00100000
121#define ID_MASK 0x00200000
122
aa1f17c1 123/* hidden flags - used internally by qemu to represent additional cpu
33c263df
FB
124 states. Only the CPL, INHIBIT_IRQ, SMM and SVMI are not
125 redundant. We avoid using the IOPL_MASK, TF_MASK and VM_MASK bit
126 position to ease oring with eflags. */
2c0262af
FB
127/* current cpl */
128#define HF_CPL_SHIFT 0
129/* true if soft mmu is being used */
130#define HF_SOFTMMU_SHIFT 2
131/* true if hardware interrupts must be disabled for next instruction */
132#define HF_INHIBIT_IRQ_SHIFT 3
133/* 16 or 32 segments */
134#define HF_CS32_SHIFT 4
135#define HF_SS32_SHIFT 5
dc196a57 136/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
2c0262af 137#define HF_ADDSEG_SHIFT 6
65262d57
FB
138/* copy of CR0.PE (protected mode) */
139#define HF_PE_SHIFT 7
140#define HF_TF_SHIFT 8 /* must be same as eflags */
7eee2a50
FB
141#define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */
142#define HF_EM_SHIFT 10
143#define HF_TS_SHIFT 11
65262d57 144#define HF_IOPL_SHIFT 12 /* must be same as eflags */
14ce26e7
FB
145#define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */
146#define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */
a2397807 147#define HF_RF_SHIFT 16 /* must be same as eflags */
65262d57 148#define HF_VM_SHIFT 17 /* must be same as eflags */
3b21e03e 149#define HF_SMM_SHIFT 19 /* CPU in SMM mode */
db620f46
FB
150#define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */
151#define HF_SVMI_SHIFT 21 /* SVM intercepts are active */
a2397807 152#define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */
2c0262af
FB
153
154#define HF_CPL_MASK (3 << HF_CPL_SHIFT)
155#define HF_SOFTMMU_MASK (1 << HF_SOFTMMU_SHIFT)
156#define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT)
157#define HF_CS32_MASK (1 << HF_CS32_SHIFT)
158#define HF_SS32_MASK (1 << HF_SS32_SHIFT)
159#define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT)
65262d57 160#define HF_PE_MASK (1 << HF_PE_SHIFT)
58fe2f10 161#define HF_TF_MASK (1 << HF_TF_SHIFT)
7eee2a50
FB
162#define HF_MP_MASK (1 << HF_MP_SHIFT)
163#define HF_EM_MASK (1 << HF_EM_SHIFT)
164#define HF_TS_MASK (1 << HF_TS_SHIFT)
0650f1ab 165#define HF_IOPL_MASK (3 << HF_IOPL_SHIFT)
14ce26e7
FB
166#define HF_LMA_MASK (1 << HF_LMA_SHIFT)
167#define HF_CS64_MASK (1 << HF_CS64_SHIFT)
a2397807 168#define HF_RF_MASK (1 << HF_RF_SHIFT)
0650f1ab 169#define HF_VM_MASK (1 << HF_VM_SHIFT)
3b21e03e 170#define HF_SMM_MASK (1 << HF_SMM_SHIFT)
872929aa
FB
171#define HF_SVME_MASK (1 << HF_SVME_SHIFT)
172#define HF_SVMI_MASK (1 << HF_SVMI_SHIFT)
a2397807 173#define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT)
2c0262af 174
db620f46
FB
175/* hflags2 */
176
177#define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */
178#define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */
179#define HF2_NMI_SHIFT 2 /* CPU serving NMI */
180#define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */
181
182#define HF2_GIF_MASK (1 << HF2_GIF_SHIFT)
183#define HF2_HIF_MASK (1 << HF2_HIF_SHIFT)
184#define HF2_NMI_MASK (1 << HF2_NMI_SHIFT)
185#define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT)
186
0650f1ab
AL
187#define CR0_PE_SHIFT 0
188#define CR0_MP_SHIFT 1
189
2c0262af 190#define CR0_PE_MASK (1 << 0)
7eee2a50
FB
191#define CR0_MP_MASK (1 << 1)
192#define CR0_EM_MASK (1 << 2)
2c0262af 193#define CR0_TS_MASK (1 << 3)
2ee73ac3 194#define CR0_ET_MASK (1 << 4)
7eee2a50 195#define CR0_NE_MASK (1 << 5)
2c0262af
FB
196#define CR0_WP_MASK (1 << 16)
197#define CR0_AM_MASK (1 << 18)
198#define CR0_PG_MASK (1 << 31)
199
200#define CR4_VME_MASK (1 << 0)
201#define CR4_PVI_MASK (1 << 1)
202#define CR4_TSD_MASK (1 << 2)
203#define CR4_DE_MASK (1 << 3)
204#define CR4_PSE_MASK (1 << 4)
64a595f2 205#define CR4_PAE_MASK (1 << 5)
79c4f6b0 206#define CR4_MCE_MASK (1 << 6)
64a595f2 207#define CR4_PGE_MASK (1 << 7)
14ce26e7 208#define CR4_PCE_MASK (1 << 8)
0650f1ab
AL
209#define CR4_OSFXSR_SHIFT 9
210#define CR4_OSFXSR_MASK (1 << CR4_OSFXSR_SHIFT)
14ce26e7 211#define CR4_OSXMMEXCPT_MASK (1 << 10)
2c0262af 212
01df040b
AL
213#define DR6_BD (1 << 13)
214#define DR6_BS (1 << 14)
215#define DR6_BT (1 << 15)
216#define DR6_FIXED_1 0xffff0ff0
217
218#define DR7_GD (1 << 13)
219#define DR7_TYPE_SHIFT 16
220#define DR7_LEN_SHIFT 18
221#define DR7_FIXED_1 0x00000400
222
2c0262af
FB
223#define PG_PRESENT_BIT 0
224#define PG_RW_BIT 1
225#define PG_USER_BIT 2
226#define PG_PWT_BIT 3
227#define PG_PCD_BIT 4
228#define PG_ACCESSED_BIT 5
229#define PG_DIRTY_BIT 6
230#define PG_PSE_BIT 7
231#define PG_GLOBAL_BIT 8
5cf38396 232#define PG_NX_BIT 63
2c0262af
FB
233
234#define PG_PRESENT_MASK (1 << PG_PRESENT_BIT)
235#define PG_RW_MASK (1 << PG_RW_BIT)
236#define PG_USER_MASK (1 << PG_USER_BIT)
237#define PG_PWT_MASK (1 << PG_PWT_BIT)
238#define PG_PCD_MASK (1 << PG_PCD_BIT)
239#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
240#define PG_DIRTY_MASK (1 << PG_DIRTY_BIT)
241#define PG_PSE_MASK (1 << PG_PSE_BIT)
242#define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT)
5cf38396 243#define PG_NX_MASK (1LL << PG_NX_BIT)
2c0262af
FB
244
245#define PG_ERROR_W_BIT 1
246
247#define PG_ERROR_P_MASK 0x01
248#define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT)
249#define PG_ERROR_U_MASK 0x04
250#define PG_ERROR_RSVD_MASK 0x08
5cf38396 251#define PG_ERROR_I_D_MASK 0x10
2c0262af 252
c0532a76
MT
253#define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */
254#define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
79c4f6b0 255
c0532a76 256#define MCE_CAP_DEF (MCG_CTL_P|MCG_SER_P)
79c4f6b0
HY
257#define MCE_BANKS_DEF 10
258
c0532a76
MT
259#define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
260#define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
e6a0575e 261#define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
79c4f6b0 262
e6a0575e
AL
263#define MCI_STATUS_VAL (1ULL<<63) /* valid error */
264#define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
265#define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
c0532a76
MT
266#define MCI_STATUS_EN (1ULL<<60) /* error enabled */
267#define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
268#define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
269#define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
270#define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
271#define MCI_STATUS_AR (1ULL<<55) /* Action required */
272
273/* MISC register defines */
274#define MCM_ADDR_SEGOFF 0 /* segment offset */
275#define MCM_ADDR_LINEAR 1 /* linear address */
276#define MCM_ADDR_PHYS 2 /* physical address */
277#define MCM_ADDR_MEM 3 /* memory address */
278#define MCM_ADDR_GENERIC 7 /* generic */
79c4f6b0 279
0650f1ab 280#define MSR_IA32_TSC 0x10
2c0262af
FB
281#define MSR_IA32_APICBASE 0x1b
282#define MSR_IA32_APICBASE_BSP (1<<8)
283#define MSR_IA32_APICBASE_ENABLE (1<<11)
284#define MSR_IA32_APICBASE_BASE (0xfffff<<12)
285
dd5e3b17
AL
286#define MSR_MTRRcap 0xfe
287#define MSR_MTRRcap_VCNT 8
288#define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8)
289#define MSR_MTRRcap_WC_SUPPORTED (1 << 10)
290
2c0262af
FB
291#define MSR_IA32_SYSENTER_CS 0x174
292#define MSR_IA32_SYSENTER_ESP 0x175
293#define MSR_IA32_SYSENTER_EIP 0x176
294
8f091a59
FB
295#define MSR_MCG_CAP 0x179
296#define MSR_MCG_STATUS 0x17a
297#define MSR_MCG_CTL 0x17b
298
e737b32a
AZ
299#define MSR_IA32_PERF_STATUS 0x198
300
165d9b82
AL
301#define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg))
302#define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1)
303
304#define MSR_MTRRfix64K_00000 0x250
305#define MSR_MTRRfix16K_80000 0x258
306#define MSR_MTRRfix16K_A0000 0x259
307#define MSR_MTRRfix4K_C0000 0x268
308#define MSR_MTRRfix4K_C8000 0x269
309#define MSR_MTRRfix4K_D0000 0x26a
310#define MSR_MTRRfix4K_D8000 0x26b
311#define MSR_MTRRfix4K_E0000 0x26c
312#define MSR_MTRRfix4K_E8000 0x26d
313#define MSR_MTRRfix4K_F0000 0x26e
314#define MSR_MTRRfix4K_F8000 0x26f
315
8f091a59
FB
316#define MSR_PAT 0x277
317
165d9b82
AL
318#define MSR_MTRRdefType 0x2ff
319
79c4f6b0
HY
320#define MSR_MC0_CTL 0x400
321#define MSR_MC0_STATUS 0x401
322#define MSR_MC0_ADDR 0x402
323#define MSR_MC0_MISC 0x403
324
14ce26e7
FB
325#define MSR_EFER 0xc0000080
326
327#define MSR_EFER_SCE (1 << 0)
328#define MSR_EFER_LME (1 << 8)
329#define MSR_EFER_LMA (1 << 10)
330#define MSR_EFER_NXE (1 << 11)
872929aa 331#define MSR_EFER_SVME (1 << 12)
14ce26e7
FB
332#define MSR_EFER_FFXSR (1 << 14)
333
334#define MSR_STAR 0xc0000081
335#define MSR_LSTAR 0xc0000082
336#define MSR_CSTAR 0xc0000083
337#define MSR_FMASK 0xc0000084
338#define MSR_FSBASE 0xc0000100
339#define MSR_GSBASE 0xc0000101
340#define MSR_KERNELGSBASE 0xc0000102
1b050077 341#define MSR_TSC_AUX 0xc0000103
14ce26e7 342
0573fbfc
TS
343#define MSR_VM_HSAVE_PA 0xc0010117
344
14ce26e7
FB
345/* cpuid_features bits */
346#define CPUID_FP87 (1 << 0)
347#define CPUID_VME (1 << 1)
348#define CPUID_DE (1 << 2)
349#define CPUID_PSE (1 << 3)
350#define CPUID_TSC (1 << 4)
351#define CPUID_MSR (1 << 5)
352#define CPUID_PAE (1 << 6)
353#define CPUID_MCE (1 << 7)
354#define CPUID_CX8 (1 << 8)
355#define CPUID_APIC (1 << 9)
356#define CPUID_SEP (1 << 11) /* sysenter/sysexit */
357#define CPUID_MTRR (1 << 12)
358#define CPUID_PGE (1 << 13)
359#define CPUID_MCA (1 << 14)
360#define CPUID_CMOV (1 << 15)
8f091a59 361#define CPUID_PAT (1 << 16)
8988ae89 362#define CPUID_PSE36 (1 << 17)
a049de61 363#define CPUID_PN (1 << 18)
8f091a59 364#define CPUID_CLFLUSH (1 << 19)
a049de61
FB
365#define CPUID_DTS (1 << 21)
366#define CPUID_ACPI (1 << 22)
14ce26e7
FB
367#define CPUID_MMX (1 << 23)
368#define CPUID_FXSR (1 << 24)
369#define CPUID_SSE (1 << 25)
370#define CPUID_SSE2 (1 << 26)
a049de61
FB
371#define CPUID_SS (1 << 27)
372#define CPUID_HT (1 << 28)
373#define CPUID_TM (1 << 29)
374#define CPUID_IA64 (1 << 30)
375#define CPUID_PBE (1 << 31)
14ce26e7 376
465e9838 377#define CPUID_EXT_SSE3 (1 << 0)
558fa836 378#define CPUID_EXT_DTES64 (1 << 2)
9df217a3 379#define CPUID_EXT_MONITOR (1 << 3)
a049de61
FB
380#define CPUID_EXT_DSCPL (1 << 4)
381#define CPUID_EXT_VMX (1 << 5)
382#define CPUID_EXT_SMX (1 << 6)
383#define CPUID_EXT_EST (1 << 7)
384#define CPUID_EXT_TM2 (1 << 8)
385#define CPUID_EXT_SSSE3 (1 << 9)
386#define CPUID_EXT_CID (1 << 10)
9df217a3 387#define CPUID_EXT_CX16 (1 << 13)
a049de61 388#define CPUID_EXT_XTPR (1 << 14)
558fa836
PB
389#define CPUID_EXT_PDCM (1 << 15)
390#define CPUID_EXT_DCA (1 << 18)
391#define CPUID_EXT_SSE41 (1 << 19)
392#define CPUID_EXT_SSE42 (1 << 20)
393#define CPUID_EXT_X2APIC (1 << 21)
394#define CPUID_EXT_MOVBE (1 << 22)
395#define CPUID_EXT_POPCNT (1 << 23)
396#define CPUID_EXT_XSAVE (1 << 26)
397#define CPUID_EXT_OSXSAVE (1 << 27)
6c0d7ee8 398#define CPUID_EXT_HYPERVISOR (1 << 31)
9df217a3
FB
399
400#define CPUID_EXT2_SYSCALL (1 << 11)
a049de61 401#define CPUID_EXT2_MP (1 << 19)
9df217a3 402#define CPUID_EXT2_NX (1 << 20)
a049de61 403#define CPUID_EXT2_MMXEXT (1 << 22)
8d9bfc2b 404#define CPUID_EXT2_FFXSR (1 << 25)
a049de61
FB
405#define CPUID_EXT2_PDPE1GB (1 << 26)
406#define CPUID_EXT2_RDTSCP (1 << 27)
9df217a3 407#define CPUID_EXT2_LM (1 << 29)
a049de61
FB
408#define CPUID_EXT2_3DNOWEXT (1 << 30)
409#define CPUID_EXT2_3DNOW (1 << 31)
9df217a3 410
a049de61
FB
411#define CPUID_EXT3_LAHF_LM (1 << 0)
412#define CPUID_EXT3_CMP_LEG (1 << 1)
0573fbfc 413#define CPUID_EXT3_SVM (1 << 2)
a049de61
FB
414#define CPUID_EXT3_EXTAPIC (1 << 3)
415#define CPUID_EXT3_CR8LEG (1 << 4)
416#define CPUID_EXT3_ABM (1 << 5)
417#define CPUID_EXT3_SSE4A (1 << 6)
418#define CPUID_EXT3_MISALIGNSSE (1 << 7)
419#define CPUID_EXT3_3DNOWPREFETCH (1 << 8)
420#define CPUID_EXT3_OSVW (1 << 9)
421#define CPUID_EXT3_IBS (1 << 10)
872929aa 422#define CPUID_EXT3_SKINIT (1 << 12)
0573fbfc 423
296acb64
JR
424#define CPUID_SVM_NPT (1 << 0)
425#define CPUID_SVM_LBRV (1 << 1)
426#define CPUID_SVM_SVMLOCK (1 << 2)
427#define CPUID_SVM_NRIPSAVE (1 << 3)
428#define CPUID_SVM_TSCSCALE (1 << 4)
429#define CPUID_SVM_VMCBCLEAN (1 << 5)
430#define CPUID_SVM_FLUSHASID (1 << 6)
431#define CPUID_SVM_DECODEASSIST (1 << 7)
432#define CPUID_SVM_PAUSEFILTER (1 << 10)
433#define CPUID_SVM_PFTHRESHOLD (1 << 12)
434
c5096daf
AZ
435#define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
436#define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
437#define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
438
439#define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */
440#define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */
441#define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */
442
e737b32a 443#define CPUID_MWAIT_IBE (1 << 1) /* Interrupts can exit capability */
a876e289 444#define CPUID_MWAIT_EMX (1 << 0) /* enumeration supported */
e737b32a 445
2c0262af 446#define EXCP00_DIVZ 0
01df040b 447#define EXCP01_DB 1
2c0262af
FB
448#define EXCP02_NMI 2
449#define EXCP03_INT3 3
450#define EXCP04_INTO 4
451#define EXCP05_BOUND 5
452#define EXCP06_ILLOP 6
453#define EXCP07_PREX 7
454#define EXCP08_DBLE 8
455#define EXCP09_XERR 9
456#define EXCP0A_TSS 10
457#define EXCP0B_NOSEG 11
458#define EXCP0C_STACK 12
459#define EXCP0D_GPF 13
460#define EXCP0E_PAGE 14
461#define EXCP10_COPR 16
462#define EXCP11_ALGN 17
463#define EXCP12_MCHK 18
464
d2fd1af7
FB
465#define EXCP_SYSCALL 0x100 /* only happens in user only emulation
466 for syscall instruction */
467
2c0262af
FB
468enum {
469 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
1235fc06 470 CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */
d36cd60e
FB
471
472 CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
473 CC_OP_MULW,
474 CC_OP_MULL,
14ce26e7 475 CC_OP_MULQ,
2c0262af
FB
476
477 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
478 CC_OP_ADDW,
479 CC_OP_ADDL,
14ce26e7 480 CC_OP_ADDQ,
2c0262af
FB
481
482 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
483 CC_OP_ADCW,
484 CC_OP_ADCL,
14ce26e7 485 CC_OP_ADCQ,
2c0262af
FB
486
487 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
488 CC_OP_SUBW,
489 CC_OP_SUBL,
14ce26e7 490 CC_OP_SUBQ,
2c0262af
FB
491
492 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
493 CC_OP_SBBW,
494 CC_OP_SBBL,
14ce26e7 495 CC_OP_SBBQ,
2c0262af
FB
496
497 CC_OP_LOGICB, /* modify all flags, CC_DST = res */
498 CC_OP_LOGICW,
499 CC_OP_LOGICL,
14ce26e7 500 CC_OP_LOGICQ,
2c0262af
FB
501
502 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
503 CC_OP_INCW,
504 CC_OP_INCL,
14ce26e7 505 CC_OP_INCQ,
2c0262af
FB
506
507 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */
508 CC_OP_DECW,
509 CC_OP_DECL,
14ce26e7 510 CC_OP_DECQ,
2c0262af 511
6b652794 512 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
2c0262af
FB
513 CC_OP_SHLW,
514 CC_OP_SHLL,
14ce26e7 515 CC_OP_SHLQ,
2c0262af
FB
516
517 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
518 CC_OP_SARW,
519 CC_OP_SARL,
14ce26e7 520 CC_OP_SARQ,
2c0262af
FB
521
522 CC_OP_NB,
523};
524
7a0e1f41 525#ifdef FLOATX80
2c0262af
FB
526#define USE_X86LDOUBLE
527#endif
528
529#ifdef USE_X86LDOUBLE
7a0e1f41 530typedef floatx80 CPU86_LDouble;
2c0262af 531#else
7a0e1f41 532typedef float64 CPU86_LDouble;
2c0262af
FB
533#endif
534
535typedef struct SegmentCache {
536 uint32_t selector;
14ce26e7 537 target_ulong base;
2c0262af
FB
538 uint32_t limit;
539 uint32_t flags;
540} SegmentCache;
541
826461bb 542typedef union {
664e0f19
FB
543 uint8_t _b[16];
544 uint16_t _w[8];
545 uint32_t _l[4];
546 uint64_t _q[2];
7a0e1f41
FB
547 float32 _s[4];
548 float64 _d[2];
14ce26e7
FB
549} XMMReg;
550
826461bb
FB
551typedef union {
552 uint8_t _b[8];
a35f3ec7
AJ
553 uint16_t _w[4];
554 uint32_t _l[2];
555 float32 _s[2];
826461bb
FB
556 uint64_t q;
557} MMXReg;
558
e2542fe2 559#ifdef HOST_WORDS_BIGENDIAN
826461bb
FB
560#define XMM_B(n) _b[15 - (n)]
561#define XMM_W(n) _w[7 - (n)]
562#define XMM_L(n) _l[3 - (n)]
664e0f19 563#define XMM_S(n) _s[3 - (n)]
826461bb 564#define XMM_Q(n) _q[1 - (n)]
664e0f19 565#define XMM_D(n) _d[1 - (n)]
826461bb
FB
566
567#define MMX_B(n) _b[7 - (n)]
568#define MMX_W(n) _w[3 - (n)]
569#define MMX_L(n) _l[1 - (n)]
a35f3ec7 570#define MMX_S(n) _s[1 - (n)]
826461bb
FB
571#else
572#define XMM_B(n) _b[n]
573#define XMM_W(n) _w[n]
574#define XMM_L(n) _l[n]
664e0f19 575#define XMM_S(n) _s[n]
826461bb 576#define XMM_Q(n) _q[n]
664e0f19 577#define XMM_D(n) _d[n]
826461bb
FB
578
579#define MMX_B(n) _b[n]
580#define MMX_W(n) _w[n]
581#define MMX_L(n) _l[n]
a35f3ec7 582#define MMX_S(n) _s[n]
826461bb 583#endif
664e0f19 584#define MMX_Q(n) q
826461bb 585
acc68836
JQ
586typedef union {
587#ifdef USE_X86LDOUBLE
588 CPU86_LDouble d __attribute__((aligned(16)));
589#else
590 CPU86_LDouble d;
591#endif
592 MMXReg mmx;
593} FPReg;
594
c1a54d57
JQ
595typedef struct {
596 uint64_t base;
597 uint64_t mask;
598} MTRRVar;
599
5f30fa18
JK
600#define CPU_NB_REGS64 16
601#define CPU_NB_REGS32 8
602
14ce26e7 603#ifdef TARGET_X86_64
5f30fa18 604#define CPU_NB_REGS CPU_NB_REGS64
14ce26e7 605#else
5f30fa18 606#define CPU_NB_REGS CPU_NB_REGS32
14ce26e7
FB
607#endif
608
6ebbf390
JM
609#define NB_MMU_MODES 2
610
2c0262af
FB
611typedef struct CPUX86State {
612 /* standard registers */
14ce26e7
FB
613 target_ulong regs[CPU_NB_REGS];
614 target_ulong eip;
615 target_ulong eflags; /* eflags register. During CPU emulation, CC
2c0262af
FB
616 flags and DF are set to zero because they are
617 stored elsewhere */
618
619 /* emulator internal eflags handling */
14ce26e7
FB
620 target_ulong cc_src;
621 target_ulong cc_dst;
2c0262af
FB
622 uint32_t cc_op;
623 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
db620f46
FB
624 uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
625 are known at translation time. */
626 uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
2c0262af 627
9df217a3
FB
628 /* segments */
629 SegmentCache segs[6]; /* selector values */
630 SegmentCache ldt;
631 SegmentCache tr;
632 SegmentCache gdt; /* only base and limit are used */
633 SegmentCache idt; /* only base and limit are used */
634
db620f46 635 target_ulong cr[5]; /* NOTE: cr1 is unused */
5ee0ffaa 636 int32_t a20_mask;
9df217a3 637
2c0262af
FB
638 /* FPU state */
639 unsigned int fpstt; /* top of stack index */
67b8f419 640 uint16_t fpus;
eb831623 641 uint16_t fpuc;
2c0262af 642 uint8_t fptags[8]; /* 0 = valid, 1 = empty */
acc68836 643 FPReg fpregs[8];
2c0262af
FB
644
645 /* emulator internal variables */
7a0e1f41 646 float_status fp_status;
2c0262af 647 CPU86_LDouble ft0;
3b46e624 648
a35f3ec7 649 float_status mmx_status; /* for 3DNow! float ops */
7a0e1f41 650 float_status sse_status;
664e0f19 651 uint32_t mxcsr;
14ce26e7
FB
652 XMMReg xmm_regs[CPU_NB_REGS];
653 XMMReg xmm_t0;
664e0f19 654 MMXReg mmx_t0;
1e4840bf 655 target_ulong cc_tmp; /* temporary for rcr/rcl */
14ce26e7 656
2c0262af
FB
657 /* sysenter registers */
658 uint32_t sysenter_cs;
2436b61a
AZ
659 target_ulong sysenter_esp;
660 target_ulong sysenter_eip;
8d9bfc2b
FB
661 uint64_t efer;
662 uint64_t star;
0573fbfc 663
5cc1d1e6
FB
664 uint64_t vm_hsave;
665 uint64_t vm_vmcb;
33c263df 666 uint64_t tsc_offset;
0573fbfc
TS
667 uint64_t intercept;
668 uint16_t intercept_cr_read;
669 uint16_t intercept_cr_write;
670 uint16_t intercept_dr_read;
671 uint16_t intercept_dr_write;
672 uint32_t intercept_exceptions;
db620f46 673 uint8_t v_tpr;
0573fbfc 674
14ce26e7 675#ifdef TARGET_X86_64
14ce26e7
FB
676 target_ulong lstar;
677 target_ulong cstar;
678 target_ulong fmask;
679 target_ulong kernelgsbase;
680#endif
1a03675d
GC
681 uint64_t system_time_msr;
682 uint64_t wall_clock_msr;
58fe2f10 683
7ba1e619
AL
684 uint64_t tsc;
685
8f091a59
FB
686 uint64_t pat;
687
2c0262af 688 /* exception/interrupt handling */
2c0262af
FB
689 int error_code;
690 int exception_is_int;
826461bb 691 target_ulong exception_next_eip;
14ce26e7 692 target_ulong dr[8]; /* debug registers */
01df040b
AL
693 union {
694 CPUBreakpoint *cpu_breakpoint[4];
695 CPUWatchpoint *cpu_watchpoint[4];
696 }; /* break/watchpoints for dr[0..3] */
3b21e03e 697 uint32_t smbase;
678dde13 698 int old_exception; /* exception in flight */
2c0262af 699
a316d335 700 CPU_COMMON
2c0262af 701
14ce26e7 702 /* processor features (e.g. for CPUID insn) */
8d9bfc2b 703 uint32_t cpuid_level;
14ce26e7
FB
704 uint32_t cpuid_vendor1;
705 uint32_t cpuid_vendor2;
706 uint32_t cpuid_vendor3;
707 uint32_t cpuid_version;
708 uint32_t cpuid_features;
9df217a3 709 uint32_t cpuid_ext_features;
8d9bfc2b
FB
710 uint32_t cpuid_xlevel;
711 uint32_t cpuid_model[12];
712 uint32_t cpuid_ext2_features;
0573fbfc 713 uint32_t cpuid_ext3_features;
eae7629b 714 uint32_t cpuid_apic_id;
ef768138 715 int cpuid_vendor_override;
3b46e624 716
165d9b82
AL
717 /* MTRRs */
718 uint64_t mtrr_fixed[11];
719 uint64_t mtrr_deftype;
c1a54d57 720 MTRRVar mtrr_var[8];
165d9b82 721
7ba1e619 722 /* For KVM */
f8d926e9 723 uint32_t mp_state;
31827373 724 int32_t exception_injected;
0e607a80 725 int32_t interrupt_injected;
a0fb002c
JK
726 uint8_t soft_interrupt;
727 uint8_t nmi_injected;
728 uint8_t nmi_pending;
729 uint8_t has_error_code;
730 uint32_t sipi_vector;
bb0300dc 731 uint32_t cpuid_kvm_features;
296acb64 732 uint32_t cpuid_svm_features;
bb0300dc 733
14ce26e7
FB
734 /* in order to simplify APIC support, we leave this pointer to the
735 user */
92a16d7a 736 struct DeviceState *apic_state;
79c4f6b0
HY
737
738 uint64 mcg_cap;
739 uint64 mcg_status;
740 uint64 mcg_ctl;
ac74d0f1 741 uint64 mce_banks[MCE_BANKS_DEF*4];
1b050077
AP
742
743 uint64_t tsc_aux;
5a2d0e57
AJ
744
745 /* vmstate */
746 uint16_t fpus_vmstate;
747 uint16_t fptag_vmstate;
748 uint16_t fpregs_format_vmstate;
f1665b21
SY
749
750 uint64_t xstate_bv;
751 XMMReg ymmh_regs[CPU_NB_REGS];
752
753 uint64_t xcr0;
2c0262af
FB
754} CPUX86State;
755
aaed909a 756CPUX86State *cpu_x86_init(const char *cpu_model);
2c0262af
FB
757int cpu_x86_exec(CPUX86State *s);
758void cpu_x86_close(CPUX86State *s);
b5ec5ce0 759void x86_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
760 const char *optarg);
761void x86_cpudef_setup(void);
762
d720b93d 763int cpu_get_pic_interrupt(CPUX86State *s);
2ee73ac3
FB
764/* MSDOS compatibility mode FPU exception support */
765void cpu_set_ferr(CPUX86State *s);
2c0262af
FB
766
767/* this function must always be used to load data in the segment
768 cache: it synchronizes the hflags with the segment cache values */
5fafdf24 769static inline void cpu_x86_load_seg_cache(CPUX86State *env,
2c0262af 770 int seg_reg, unsigned int selector,
8988ae89 771 target_ulong base,
5fafdf24 772 unsigned int limit,
2c0262af
FB
773 unsigned int flags)
774{
775 SegmentCache *sc;
776 unsigned int new_hflags;
3b46e624 777
2c0262af
FB
778 sc = &env->segs[seg_reg];
779 sc->selector = selector;
780 sc->base = base;
781 sc->limit = limit;
782 sc->flags = flags;
783
784 /* update the hidden flags */
14ce26e7
FB
785 {
786 if (seg_reg == R_CS) {
787#ifdef TARGET_X86_64
788 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
789 /* long mode */
790 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
791 env->hflags &= ~(HF_ADDSEG_MASK);
5fafdf24 792 } else
14ce26e7
FB
793#endif
794 {
795 /* legacy / compatibility case */
796 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
797 >> (DESC_B_SHIFT - HF_CS32_SHIFT);
798 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
799 new_hflags;
800 }
801 }
802 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
803 >> (DESC_B_SHIFT - HF_SS32_SHIFT);
804 if (env->hflags & HF_CS64_MASK) {
805 /* zero base assumed for DS, ES and SS in long mode */
5fafdf24 806 } else if (!(env->cr[0] & CR0_PE_MASK) ||
735a8fd3
FB
807 (env->eflags & VM_MASK) ||
808 !(env->hflags & HF_CS32_MASK)) {
14ce26e7
FB
809 /* XXX: try to avoid this test. The problem comes from the
810 fact that is real mode or vm86 mode we only modify the
811 'base' and 'selector' fields of the segment cache to go
812 faster. A solution may be to force addseg to one in
813 translate-i386.c. */
814 new_hflags |= HF_ADDSEG_MASK;
815 } else {
5fafdf24 816 new_hflags |= ((env->segs[R_DS].base |
735a8fd3 817 env->segs[R_ES].base |
5fafdf24 818 env->segs[R_SS].base) != 0) <<
14ce26e7
FB
819 HF_ADDSEG_SHIFT;
820 }
5fafdf24 821 env->hflags = (env->hflags &
14ce26e7 822 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
2c0262af 823 }
2c0262af
FB
824}
825
0e26b7b8
BS
826static inline void cpu_x86_load_seg_cache_sipi(CPUX86State *env,
827 int sipi_vector)
828{
829 env->eip = 0;
830 cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8,
831 sipi_vector << 12,
832 env->segs[R_CS].limit,
833 env->segs[R_CS].flags);
834 env->halted = 0;
835}
836
84273177
JK
837int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
838 target_ulong *base, unsigned int *limit,
839 unsigned int *flags);
840
2c0262af
FB
841/* wrapper, just in case memory mappings must be changed */
842static inline void cpu_x86_set_cpl(CPUX86State *s, int cpl)
843{
844#if HF_CPL_MASK == 3
845 s->hflags = (s->hflags & ~HF_CPL_MASK) | cpl;
846#else
847#error HF_CPL_MASK is hardcoded
848#endif
849}
850
d9957a8b 851/* op_helper.c */
1f1af9fd
FB
852/* used for debug or cpu save/restore */
853void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, CPU86_LDouble f);
854CPU86_LDouble cpu_set_fp80(uint64_t mant, uint16_t upper);
855
d9957a8b 856/* cpu-exec.c */
2c0262af
FB
857/* the following helpers are only usable in user mode simulation as
858 they can trigger unexpected exceptions */
859void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
6f12a2a6
FB
860void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
861void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
2c0262af
FB
862
863/* you can call this signal handler from your SIGBUS and SIGSEGV
864 signal handlers to inform the virtual CPU of exceptions. non zero
865 is returned if the signal was handled by the virtual CPU. */
5fafdf24 866int cpu_x86_signal_handler(int host_signum, void *pinfo,
2c0262af 867 void *puc);
d9957a8b 868
c6dc6f63
AP
869/* cpuid.c */
870void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
871 uint32_t *eax, uint32_t *ebx,
872 uint32_t *ecx, uint32_t *edx);
873int cpu_x86_register (CPUX86State *env, const char *cpu_model);
0e26b7b8 874void cpu_clear_apic_feature(CPUX86State *env);
c6dc6f63 875
d9957a8b
BS
876/* helper.c */
877int cpu_x86_handle_mmu_fault(CPUX86State *env, target_ulong addr,
878 int is_write, int mmu_idx, int is_softmmu);
0b5c1ce8 879#define cpu_handle_mmu_fault cpu_x86_handle_mmu_fault
461c0471 880void cpu_x86_set_a20(CPUX86State *env, int a20_state);
2c0262af 881
d9957a8b
BS
882static inline int hw_breakpoint_enabled(unsigned long dr7, int index)
883{
884 return (dr7 >> (index * 2)) & 3;
885}
28ab0e2e 886
d9957a8b
BS
887static inline int hw_breakpoint_type(unsigned long dr7, int index)
888{
d46272c7 889 return (dr7 >> (DR7_TYPE_SHIFT + (index * 4))) & 3;
d9957a8b
BS
890}
891
892static inline int hw_breakpoint_len(unsigned long dr7, int index)
893{
d46272c7 894 int len = ((dr7 >> (DR7_LEN_SHIFT + (index * 4))) & 3);
d9957a8b
BS
895 return (len == 2) ? 8 : len + 1;
896}
897
898void hw_breakpoint_insert(CPUX86State *env, int index);
899void hw_breakpoint_remove(CPUX86State *env, int index);
900int check_hw_breakpoints(CPUX86State *env, int force_dr6_update);
901
902/* will be suppressed */
903void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
904void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
905void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
906
d9957a8b
BS
907/* hw/pc.c */
908void cpu_smm_update(CPUX86State *env);
909uint64_t cpu_get_tsc(CPUX86State *env);
6fd805e1 910
2c0262af
FB
911/* used to debug */
912#define X86_DUMP_FPU 0x0001 /* dump FPU state too */
913#define X86_DUMP_CCOP 0x0002 /* dump qemu flag cache */
2c0262af
FB
914
915#define TARGET_PAGE_BITS 12
9467d44c 916
52705890
RH
917#ifdef TARGET_X86_64
918#define TARGET_PHYS_ADDR_SPACE_BITS 52
919/* ??? This is really 48 bits, sign-extended, but the only thing
920 accessible to userland with bit 48 set is the VSYSCALL, and that
921 is handled via other mechanisms. */
922#define TARGET_VIRT_ADDR_SPACE_BITS 47
923#else
924#define TARGET_PHYS_ADDR_SPACE_BITS 36
925#define TARGET_VIRT_ADDR_SPACE_BITS 32
926#endif
927
9467d44c
TS
928#define cpu_init cpu_x86_init
929#define cpu_exec cpu_x86_exec
930#define cpu_gen_code cpu_x86_gen_code
931#define cpu_signal_handler cpu_x86_signal_handler
b5ec5ce0 932#define cpu_list_id x86_cpu_list
933#define cpudef_setup x86_cpudef_setup
9467d44c 934
f1665b21 935#define CPU_SAVE_VERSION 12
b3c7724c 936
6ebbf390
JM
937/* MMU modes definitions */
938#define MMU_MODE0_SUFFIX _kernel
939#define MMU_MODE1_SUFFIX _user
940#define MMU_USER_IDX 1
941static inline int cpu_mmu_index (CPUState *env)
942{
943 return (env->hflags & HF_CPL_MASK) == 3 ? 1 : 0;
944}
945
d9957a8b 946/* translate.c */
26a5f13b
FB
947void optimize_flags_init(void);
948
b6abf97d
FB
949typedef struct CCTable {
950 int (*compute_all)(void); /* return all the flags */
951 int (*compute_c)(void); /* return the C flag */
952} CCTable;
953
6e68e076
PB
954#if defined(CONFIG_USER_ONLY)
955static inline void cpu_clone_regs(CPUState *env, target_ulong newsp)
956{
f8ed7070 957 if (newsp)
6e68e076
PB
958 env->regs[R_ESP] = newsp;
959 env->regs[R_EAX] = 0;
960}
961#endif
962
2c0262af 963#include "cpu-all.h"
0573fbfc
TS
964#include "svm.h"
965
0e26b7b8
BS
966#if !defined(CONFIG_USER_ONLY)
967#include "hw/apic.h"
968#endif
969
6b917547
AL
970static inline void cpu_get_tb_cpu_state(CPUState *env, target_ulong *pc,
971 target_ulong *cs_base, int *flags)
972{
973 *cs_base = env->segs[R_CS].base;
974 *pc = *cs_base + env->eip;
a2397807
JK
975 *flags = env->hflags |
976 (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK));
6b917547
AL
977}
978
b09ea7d5
GN
979void do_cpu_init(CPUState *env);
980void do_cpu_sipi(CPUState *env);
2c0262af 981#endif /* CPU_I386_H */