]> git.proxmox.com Git - qemu.git/blame - target-m68k/cpu.h
target-lm32: Don't overuse CPUState
[qemu.git] / target-m68k / cpu.h
CommitLineData
e6e5906b
PB
1/*
2 * m68k virtual CPU header
5fafdf24 3 *
0633879f 4 * Copyright (c) 2005-2007 CodeSourcery
e6e5906b
PB
5 * Written by Paul Brook
6 *
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2 of the License, or (at your option) any later version.
11 *
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * General Public License for more details.
16 *
17 * You should have received a copy of the GNU Lesser General Public
8167ee88 18 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
e6e5906b
PB
19 */
20#ifndef CPU_M68K_H
21#define CPU_M68K_H
22
23#define TARGET_LONG_BITS 32
24
c2764719
PB
25#define CPUState struct CPUM68KState
26
3aef481a 27#include "config.h"
9a78eead 28#include "qemu-common.h"
e6e5906b
PB
29#include "cpu-defs.h"
30
31#include "softfloat.h"
32
33#define MAX_QREGS 32
34
35#define TARGET_HAS_ICE 1
36
9042c0e2
TS
37#define ELF_MACHINE EM_68K
38
e6e5906b
PB
39#define EXCP_ACCESS 2 /* Access (MMU) error. */
40#define EXCP_ADDRESS 3 /* Address error. */
41#define EXCP_ILLEGAL 4 /* Illegal instruction. */
42#define EXCP_DIV0 5 /* Divide by zero */
43#define EXCP_PRIVILEGE 8 /* Privilege violation. */
44#define EXCP_TRACE 9
45#define EXCP_LINEA 10 /* Unimplemented line-A (MAC) opcode. */
46#define EXCP_LINEF 11 /* Unimplemented line-F (FPU) opcode. */
47#define EXCP_DEBUGNBP 12 /* Non-breakpoint debug interrupt. */
48#define EXCP_DEBEGBP 13 /* Breakpoint debug interrupt. */
49#define EXCP_FORMAT 14 /* RTE format error. */
50#define EXCP_UNINITIALIZED 15
51#define EXCP_TRAP0 32 /* User trap #0. */
52#define EXCP_TRAP15 47 /* User trap #15. */
53#define EXCP_UNSUPPORTED 61
54#define EXCP_ICE 13
55
0633879f 56#define EXCP_RTE 0x100
a87295e8 57#define EXCP_HALT_INSN 0x101
0633879f 58
6ebbf390
JM
59#define NB_MMU_MODES 2
60
e6e5906b
PB
61typedef struct CPUM68KState {
62 uint32_t dregs[8];
63 uint32_t aregs[8];
64 uint32_t pc;
65 uint32_t sr;
66
20dcee94
PB
67 /* SSP and USP. The current_sp is stored in aregs[7], the other here. */
68 int current_sp;
69 uint32_t sp[2];
70
e6e5906b
PB
71 /* Condition flags. */
72 uint32_t cc_op;
73 uint32_t cc_dest;
74 uint32_t cc_src;
75 uint32_t cc_x;
76
77 float64 fregs[8];
78 float64 fp_result;
79 uint32_t fpcr;
80 uint32_t fpsr;
81 float_status fp_status;
82
acf930aa
PB
83 uint64_t mactmp;
84 /* EMAC Hardware deals with 48-bit values composed of one 32-bit and
85 two 8-bit parts. We store a single 64-bit value and
86 rearrange/extend this when changing modes. */
87 uint64_t macc[4];
88 uint32_t macsr;
89 uint32_t mac_mask;
90
e6e5906b
PB
91 /* Temporary storage for DIV helpers. */
92 uint32_t div1;
93 uint32_t div2;
3b46e624 94
e6e5906b
PB
95 /* MMU status. */
96 struct {
97 uint32_t ar;
98 } mmu;
0633879f
PB
99
100 /* Control registers. */
101 uint32_t vbr;
102 uint32_t mbar;
103 uint32_t rambar0;
20dcee94 104 uint32_t cacr;
0633879f 105
e6e5906b
PB
106 /* ??? remove this. */
107 uint32_t t1;
108
0633879f
PB
109 int pending_vector;
110 int pending_level;
e6e5906b
PB
111
112 uint32_t qregs[MAX_QREGS];
113
114 CPU_COMMON
aaed909a
FB
115
116 uint32_t features;
e6e5906b
PB
117} CPUM68KState;
118
e1f3808e 119void m68k_tcg_init(void);
aaed909a 120CPUM68KState *cpu_m68k_init(const char *cpu_model);
e6e5906b
PB
121int cpu_m68k_exec(CPUM68KState *s);
122void cpu_m68k_close(CPUM68KState *s);
3c688828
BS
123void do_interrupt(CPUState *env1);
124void do_interrupt_m68k_hardirq(CPUState *env1);
e6e5906b
PB
125/* you can call this signal handler from your SIGBUS and SIGSEGV
126 signal handlers to inform the virtual CPU of exceptions. non zero
127 is returned if the signal was handled by the virtual CPU. */
5fafdf24 128int cpu_m68k_signal_handler(int host_signum, void *pinfo,
e6e5906b
PB
129 void *puc);
130void cpu_m68k_flush_flags(CPUM68KState *, int);
131
132enum {
133 CC_OP_DYNAMIC, /* Use env->cc_op */
134 CC_OP_FLAGS, /* CC_DEST = CVZN, CC_SRC = unused */
135 CC_OP_LOGIC, /* CC_DEST = result, CC_SRC = unused */
136 CC_OP_ADD, /* CC_DEST = result, CC_SRC = source */
137 CC_OP_SUB, /* CC_DEST = result, CC_SRC = source */
138 CC_OP_CMPB, /* CC_DEST = result, CC_SRC = source */
139 CC_OP_CMPW, /* CC_DEST = result, CC_SRC = source */
140 CC_OP_ADDX, /* CC_DEST = result, CC_SRC = source */
141 CC_OP_SUBX, /* CC_DEST = result, CC_SRC = source */
e1f3808e 142 CC_OP_SHIFT, /* CC_DEST = result, CC_SRC = carry */
e6e5906b
PB
143};
144
145#define CCF_C 0x01
146#define CCF_V 0x02
147#define CCF_Z 0x04
148#define CCF_N 0x08
0633879f
PB
149#define CCF_X 0x10
150
151#define SR_I_SHIFT 8
152#define SR_I 0x0700
153#define SR_M 0x1000
154#define SR_S 0x2000
155#define SR_T 0x8000
e6e5906b 156
20dcee94
PB
157#define M68K_SSP 0
158#define M68K_USP 1
159
160/* CACR fields are implementation defined, but some bits are common. */
161#define M68K_CACR_EUSP 0x10
162
acf930aa
PB
163#define MACSR_PAV0 0x100
164#define MACSR_OMC 0x080
165#define MACSR_SU 0x040
166#define MACSR_FI 0x020
167#define MACSR_RT 0x010
168#define MACSR_N 0x008
169#define MACSR_Z 0x004
170#define MACSR_V 0x002
171#define MACSR_EV 0x001
172
0633879f 173void m68k_set_irq_level(CPUM68KState *env, int level, uint8_t vector);
acf930aa 174void m68k_set_macsr(CPUM68KState *env, uint32_t val);
20dcee94 175void m68k_switch_sp(CPUM68KState *env);
e6e5906b
PB
176
177#define M68K_FPCR_PREC (1 << 6)
178
a87295e8
PB
179void do_m68k_semihosting(CPUM68KState *env, int nr);
180
d315c888
PB
181/* There are 4 ColdFire core ISA revisions: A, A+, B and C.
182 Each feature covers the subset of instructions common to the
183 ISA revisions mentioned. */
184
0402f767
PB
185enum m68k_features {
186 M68K_FEATURE_CF_ISA_A,
d315c888
PB
187 M68K_FEATURE_CF_ISA_B, /* (ISA B or C). */
188 M68K_FEATURE_CF_ISA_APLUSC, /* BIT/BITREV, FF1, STRLDSR (ISA A+ or C). */
189 M68K_FEATURE_BRAL, /* Long unconditional branch. (ISA A+ or B). */
0402f767
PB
190 M68K_FEATURE_CF_FPU,
191 M68K_FEATURE_CF_MAC,
192 M68K_FEATURE_CF_EMAC,
d315c888
PB
193 M68K_FEATURE_CF_EMAC_B, /* Revision B EMAC (dual accumulate). */
194 M68K_FEATURE_USP, /* User Stack Pointer. (ISA A+, B or C). */
e6dbd3b3
PB
195 M68K_FEATURE_EXT_FULL, /* 68020+ full extension word. */
196 M68K_FEATURE_WORD_INDEX /* word sized address index registers. */
0402f767
PB
197};
198
199static inline int m68k_feature(CPUM68KState *env, int feature)
200{
201 return (env->features & (1u << feature)) != 0;
202}
203
9a78eead 204void m68k_cpu_list(FILE *f, fprintf_function cpu_fprintf);
009a4356 205
0402f767
PB
206void register_m68k_insns (CPUM68KState *env);
207
e6e5906b
PB
208#ifdef CONFIG_USER_ONLY
209/* Linux uses 8k pages. */
210#define TARGET_PAGE_BITS 13
211#else
5fafdf24 212/* Smallest TLB entry size is 1k. */
e6e5906b
PB
213#define TARGET_PAGE_BITS 10
214#endif
9467d44c 215
52705890
RH
216#define TARGET_PHYS_ADDR_SPACE_BITS 32
217#define TARGET_VIRT_ADDR_SPACE_BITS 32
218
9467d44c
TS
219#define cpu_init cpu_m68k_init
220#define cpu_exec cpu_m68k_exec
221#define cpu_gen_code cpu_m68k_gen_code
222#define cpu_signal_handler cpu_m68k_signal_handler
009a4356 223#define cpu_list m68k_cpu_list
9467d44c 224
6ebbf390
JM
225/* MMU modes definitions */
226#define MMU_MODE0_SUFFIX _kernel
227#define MMU_MODE1_SUFFIX _user
228#define MMU_USER_IDX 1
229static inline int cpu_mmu_index (CPUState *env)
230{
231 return (env->sr & SR_S) == 0 ? 1 : 0;
232}
233
aaedd1f9 234int cpu_m68k_handle_mmu_fault(CPUState *env, target_ulong address, int rw,
97b348e7 235 int mmu_idx);
0b5c1ce8 236#define cpu_handle_mmu_fault cpu_m68k_handle_mmu_fault
aaedd1f9 237
6e68e076
PB
238#if defined(CONFIG_USER_ONLY)
239static inline void cpu_clone_regs(CPUState *env, target_ulong newsp)
240{
f8ed7070 241 if (newsp)
6e68e076
PB
242 env->aregs[7] = newsp;
243 env->dregs[0] = 0;
244}
245#endif
246
e6e5906b 247#include "cpu-all.h"
622ed360 248
6b917547
AL
249static inline void cpu_get_tb_cpu_state(CPUState *env, target_ulong *pc,
250 target_ulong *cs_base, int *flags)
251{
252 *pc = env->pc;
253 *cs_base = 0;
254 *flags = (env->fpcr & M68K_FPCR_PREC) /* Bit 6 */
255 | (env->sr & SR_S) /* Bit 13 */
256 | ((env->macsr >> 4) & 0xf); /* Bits 0-3 */
257}
258
f081c76c
BS
259static inline bool cpu_has_work(CPUState *env)
260{
261 return env->interrupt_request & CPU_INTERRUPT_HARD;
262}
263
264#include "exec-all.h"
265
266static inline void cpu_pc_from_tb(CPUState *env, TranslationBlock *tb)
267{
268 env->pc = tb->pc;
269}
270
e6e5906b 271#endif