]> git.proxmox.com Git - qemu.git/blame - target-m68k/cpu.h
moved halted field to CPU_COMMON
[qemu.git] / target-m68k / cpu.h
CommitLineData
e6e5906b
PB
1/*
2 * m68k virtual CPU header
5fafdf24 3 *
0633879f 4 * Copyright (c) 2005-2007 CodeSourcery
e6e5906b
PB
5 * Written by Paul Brook
6 *
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2 of the License, or (at your option) any later version.
11 *
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * General Public License for more details.
16 *
17 * You should have received a copy of the GNU Lesser General Public
18 * License along with this library; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
20 */
21#ifndef CPU_M68K_H
22#define CPU_M68K_H
23
24#define TARGET_LONG_BITS 32
25
26#include "cpu-defs.h"
27
28#include "softfloat.h"
29
30#define MAX_QREGS 32
31
32#define TARGET_HAS_ICE 1
33
9042c0e2
TS
34#define ELF_MACHINE EM_68K
35
e6e5906b
PB
36#define EXCP_ACCESS 2 /* Access (MMU) error. */
37#define EXCP_ADDRESS 3 /* Address error. */
38#define EXCP_ILLEGAL 4 /* Illegal instruction. */
39#define EXCP_DIV0 5 /* Divide by zero */
40#define EXCP_PRIVILEGE 8 /* Privilege violation. */
41#define EXCP_TRACE 9
42#define EXCP_LINEA 10 /* Unimplemented line-A (MAC) opcode. */
43#define EXCP_LINEF 11 /* Unimplemented line-F (FPU) opcode. */
44#define EXCP_DEBUGNBP 12 /* Non-breakpoint debug interrupt. */
45#define EXCP_DEBEGBP 13 /* Breakpoint debug interrupt. */
46#define EXCP_FORMAT 14 /* RTE format error. */
47#define EXCP_UNINITIALIZED 15
48#define EXCP_TRAP0 32 /* User trap #0. */
49#define EXCP_TRAP15 47 /* User trap #15. */
50#define EXCP_UNSUPPORTED 61
51#define EXCP_ICE 13
52
0633879f 53#define EXCP_RTE 0x100
a87295e8 54#define EXCP_HALT_INSN 0x101
0633879f 55
6ebbf390
JM
56#define NB_MMU_MODES 2
57
e6e5906b
PB
58typedef struct CPUM68KState {
59 uint32_t dregs[8];
60 uint32_t aregs[8];
61 uint32_t pc;
62 uint32_t sr;
63
20dcee94
PB
64 /* SSP and USP. The current_sp is stored in aregs[7], the other here. */
65 int current_sp;
66 uint32_t sp[2];
67
e6e5906b
PB
68 /* Condition flags. */
69 uint32_t cc_op;
70 uint32_t cc_dest;
71 uint32_t cc_src;
72 uint32_t cc_x;
73
74 float64 fregs[8];
75 float64 fp_result;
76 uint32_t fpcr;
77 uint32_t fpsr;
78 float_status fp_status;
79
acf930aa
PB
80 uint64_t mactmp;
81 /* EMAC Hardware deals with 48-bit values composed of one 32-bit and
82 two 8-bit parts. We store a single 64-bit value and
83 rearrange/extend this when changing modes. */
84 uint64_t macc[4];
85 uint32_t macsr;
86 uint32_t mac_mask;
87
e6e5906b
PB
88 /* Temporary storage for DIV helpers. */
89 uint32_t div1;
90 uint32_t div2;
3b46e624 91
e6e5906b
PB
92 /* MMU status. */
93 struct {
94 uint32_t ar;
95 } mmu;
0633879f
PB
96
97 /* Control registers. */
98 uint32_t vbr;
99 uint32_t mbar;
100 uint32_t rambar0;
20dcee94 101 uint32_t cacr;
0633879f 102
e6e5906b
PB
103 /* ??? remove this. */
104 uint32_t t1;
105
106 /* exception/interrupt handling */
107 jmp_buf jmp_env;
108 int exception_index;
109 int interrupt_request;
110 int user_mode_only;
0633879f
PB
111
112 int pending_vector;
113 int pending_level;
e6e5906b
PB
114
115 uint32_t qregs[MAX_QREGS];
116
117 CPU_COMMON
aaed909a
FB
118
119 uint32_t features;
e6e5906b
PB
120} CPUM68KState;
121
e1f3808e 122void m68k_tcg_init(void);
aaed909a 123CPUM68KState *cpu_m68k_init(const char *cpu_model);
e6e5906b
PB
124int cpu_m68k_exec(CPUM68KState *s);
125void cpu_m68k_close(CPUM68KState *s);
0633879f 126void do_interrupt(int is_hw);
e6e5906b
PB
127/* you can call this signal handler from your SIGBUS and SIGSEGV
128 signal handlers to inform the virtual CPU of exceptions. non zero
129 is returned if the signal was handled by the virtual CPU. */
5fafdf24 130int cpu_m68k_signal_handler(int host_signum, void *pinfo,
e6e5906b
PB
131 void *puc);
132void cpu_m68k_flush_flags(CPUM68KState *, int);
133
134enum {
135 CC_OP_DYNAMIC, /* Use env->cc_op */
136 CC_OP_FLAGS, /* CC_DEST = CVZN, CC_SRC = unused */
137 CC_OP_LOGIC, /* CC_DEST = result, CC_SRC = unused */
138 CC_OP_ADD, /* CC_DEST = result, CC_SRC = source */
139 CC_OP_SUB, /* CC_DEST = result, CC_SRC = source */
140 CC_OP_CMPB, /* CC_DEST = result, CC_SRC = source */
141 CC_OP_CMPW, /* CC_DEST = result, CC_SRC = source */
142 CC_OP_ADDX, /* CC_DEST = result, CC_SRC = source */
143 CC_OP_SUBX, /* CC_DEST = result, CC_SRC = source */
e1f3808e 144 CC_OP_SHIFT, /* CC_DEST = result, CC_SRC = carry */
e6e5906b
PB
145};
146
147#define CCF_C 0x01
148#define CCF_V 0x02
149#define CCF_Z 0x04
150#define CCF_N 0x08
0633879f
PB
151#define CCF_X 0x10
152
153#define SR_I_SHIFT 8
154#define SR_I 0x0700
155#define SR_M 0x1000
156#define SR_S 0x2000
157#define SR_T 0x8000
e6e5906b 158
20dcee94
PB
159#define M68K_SSP 0
160#define M68K_USP 1
161
162/* CACR fields are implementation defined, but some bits are common. */
163#define M68K_CACR_EUSP 0x10
164
acf930aa
PB
165#define MACSR_PAV0 0x100
166#define MACSR_OMC 0x080
167#define MACSR_SU 0x040
168#define MACSR_FI 0x020
169#define MACSR_RT 0x010
170#define MACSR_N 0x008
171#define MACSR_Z 0x004
172#define MACSR_V 0x002
173#define MACSR_EV 0x001
174
0633879f 175void m68k_set_irq_level(CPUM68KState *env, int level, uint8_t vector);
acf930aa 176void m68k_set_macsr(CPUM68KState *env, uint32_t val);
20dcee94 177void m68k_switch_sp(CPUM68KState *env);
e6e5906b
PB
178
179#define M68K_FPCR_PREC (1 << 6)
180
a87295e8
PB
181void do_m68k_semihosting(CPUM68KState *env, int nr);
182
d315c888
PB
183/* There are 4 ColdFire core ISA revisions: A, A+, B and C.
184 Each feature covers the subset of instructions common to the
185 ISA revisions mentioned. */
186
0402f767
PB
187enum m68k_features {
188 M68K_FEATURE_CF_ISA_A,
d315c888
PB
189 M68K_FEATURE_CF_ISA_B, /* (ISA B or C). */
190 M68K_FEATURE_CF_ISA_APLUSC, /* BIT/BITREV, FF1, STRLDSR (ISA A+ or C). */
191 M68K_FEATURE_BRAL, /* Long unconditional branch. (ISA A+ or B). */
0402f767
PB
192 M68K_FEATURE_CF_FPU,
193 M68K_FEATURE_CF_MAC,
194 M68K_FEATURE_CF_EMAC,
d315c888
PB
195 M68K_FEATURE_CF_EMAC_B, /* Revision B EMAC (dual accumulate). */
196 M68K_FEATURE_USP, /* User Stack Pointer. (ISA A+, B or C). */
e6dbd3b3
PB
197 M68K_FEATURE_EXT_FULL, /* 68020+ full extension word. */
198 M68K_FEATURE_WORD_INDEX /* word sized address index registers. */
0402f767
PB
199};
200
201static inline int m68k_feature(CPUM68KState *env, int feature)
202{
203 return (env->features & (1u << feature)) != 0;
204}
205
206void register_m68k_insns (CPUM68KState *env);
207
e6e5906b
PB
208#ifdef CONFIG_USER_ONLY
209/* Linux uses 8k pages. */
210#define TARGET_PAGE_BITS 13
211#else
5fafdf24 212/* Smallest TLB entry size is 1k. */
e6e5906b
PB
213#define TARGET_PAGE_BITS 10
214#endif
9467d44c
TS
215
216#define CPUState CPUM68KState
217#define cpu_init cpu_m68k_init
218#define cpu_exec cpu_m68k_exec
219#define cpu_gen_code cpu_m68k_gen_code
220#define cpu_signal_handler cpu_m68k_signal_handler
221
6ebbf390
JM
222/* MMU modes definitions */
223#define MMU_MODE0_SUFFIX _kernel
224#define MMU_MODE1_SUFFIX _user
225#define MMU_USER_IDX 1
226static inline int cpu_mmu_index (CPUState *env)
227{
228 return (env->sr & SR_S) == 0 ? 1 : 0;
229}
230
e6e5906b
PB
231#include "cpu-all.h"
232
233#endif