]> git.proxmox.com Git - qemu.git/blame - target-mips/op_helper.c
target-mips: Use EXCP_SC rather than a magic number
[qemu.git] / target-mips / op_helper.c
CommitLineData
6af0bf9c
FB
1/*
2 * MIPS emulation helpers for qemu.
5fafdf24 3 *
6af0bf9c
FB
4 * Copyright (c) 2004-2005 Jocelyn Mayer
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
6af0bf9c 18 */
2d0e944d 19#include <stdlib.h>
3e457172 20#include "cpu.h"
1de7afc9 21#include "qemu/host-utils.h"
05f778c8 22
a7812ae4 23#include "helper.h"
83dae095 24
3e457172 25#if !defined(CONFIG_USER_ONLY)
022c62cb 26#include "exec/softmmu_exec.h"
3e457172
BS
27#endif /* !defined(CONFIG_USER_ONLY) */
28
83dae095 29#ifndef CONFIG_USER_ONLY
7db13fae 30static inline void cpu_mips_tlb_flush (CPUMIPSState *env, int flush_global);
83dae095
PB
31#endif
32
6af0bf9c
FB
33/*****************************************************************************/
34/* Exceptions processing helpers */
6af0bf9c 35
5f7319cd
AJ
36static inline void QEMU_NORETURN do_raise_exception_err(CPUMIPSState *env,
37 uint32_t exception,
38 int error_code,
39 uintptr_t pc)
6af0bf9c 40{
0f0b9398 41 if (exception < EXCP_SC) {
93fcfe39 42 qemu_log("%s: %d %d\n", __func__, exception, error_code);
0f0b9398 43 }
6af0bf9c
FB
44 env->exception_index = exception;
45 env->error_code = error_code;
5f7319cd
AJ
46
47 if (pc) {
48 /* now we have a real cpu fault */
a8a826a3 49 cpu_restore_state(env, pc);
5f7319cd
AJ
50 }
51
1162c041 52 cpu_loop_exit(env);
6af0bf9c
FB
53}
54
5f7319cd
AJ
55static inline void QEMU_NORETURN do_raise_exception(CPUMIPSState *env,
56 uint32_t exception,
57 uintptr_t pc)
6af0bf9c 58{
5f7319cd 59 do_raise_exception_err(env, exception, 0, pc);
6af0bf9c
FB
60}
61
5f7319cd
AJ
62void helper_raise_exception_err(CPUMIPSState *env, uint32_t exception,
63 int error_code)
4ad40f36 64{
5f7319cd
AJ
65 do_raise_exception_err(env, exception, error_code, 0);
66}
20503968 67
5f7319cd
AJ
68void helper_raise_exception(CPUMIPSState *env, uint32_t exception)
69{
70 do_raise_exception(env, exception, 0);
4ad40f36
FB
71}
72
0ae43045
AJ
73#if defined(CONFIG_USER_ONLY)
74#define HELPER_LD(name, insn, type) \
895c2d04
BS
75static inline type do_##name(CPUMIPSState *env, target_ulong addr, \
76 int mem_idx) \
0ae43045
AJ
77{ \
78 return (type) insn##_raw(addr); \
79}
80#else
81#define HELPER_LD(name, insn, type) \
895c2d04
BS
82static inline type do_##name(CPUMIPSState *env, target_ulong addr, \
83 int mem_idx) \
0ae43045
AJ
84{ \
85 switch (mem_idx) \
86 { \
895c2d04
BS
87 case 0: return (type) cpu_##insn##_kernel(env, addr); break; \
88 case 1: return (type) cpu_##insn##_super(env, addr); break; \
0ae43045 89 default: \
895c2d04 90 case 2: return (type) cpu_##insn##_user(env, addr); break; \
0ae43045
AJ
91 } \
92}
93#endif
94HELPER_LD(lbu, ldub, uint8_t)
95HELPER_LD(lw, ldl, int32_t)
96#ifdef TARGET_MIPS64
97HELPER_LD(ld, ldq, int64_t)
98#endif
99#undef HELPER_LD
100
101#if defined(CONFIG_USER_ONLY)
102#define HELPER_ST(name, insn, type) \
895c2d04
BS
103static inline void do_##name(CPUMIPSState *env, target_ulong addr, \
104 type val, int mem_idx) \
0ae43045
AJ
105{ \
106 insn##_raw(addr, val); \
107}
108#else
109#define HELPER_ST(name, insn, type) \
895c2d04
BS
110static inline void do_##name(CPUMIPSState *env, target_ulong addr, \
111 type val, int mem_idx) \
0ae43045
AJ
112{ \
113 switch (mem_idx) \
114 { \
895c2d04
BS
115 case 0: cpu_##insn##_kernel(env, addr, val); break; \
116 case 1: cpu_##insn##_super(env, addr, val); break; \
0ae43045 117 default: \
895c2d04 118 case 2: cpu_##insn##_user(env, addr, val); break; \
0ae43045
AJ
119 } \
120}
121#endif
122HELPER_ST(sb, stb, uint8_t)
123HELPER_ST(sw, stl, uint32_t)
124#ifdef TARGET_MIPS64
125HELPER_ST(sd, stq, uint64_t)
126#endif
127#undef HELPER_ST
128
d9bea114 129target_ulong helper_clo (target_ulong arg1)
30898801 130{
d9bea114 131 return clo32(arg1);
30898801
TS
132}
133
d9bea114 134target_ulong helper_clz (target_ulong arg1)
30898801 135{
d9bea114 136 return clz32(arg1);
30898801
TS
137}
138
d26bc211 139#if defined(TARGET_MIPS64)
d9bea114 140target_ulong helper_dclo (target_ulong arg1)
05f778c8 141{
d9bea114 142 return clo64(arg1);
05f778c8
TS
143}
144
d9bea114 145target_ulong helper_dclz (target_ulong arg1)
05f778c8 146{
d9bea114 147 return clz64(arg1);
05f778c8 148}
d26bc211 149#endif /* TARGET_MIPS64 */
c570fd16 150
6af0bf9c 151/* 64 bits arithmetic for 32 bits hosts */
895c2d04 152static inline uint64_t get_HILO(CPUMIPSState *env)
6af0bf9c 153{
b5dc7732 154 return ((uint64_t)(env->active_tc.HI[0]) << 32) | (uint32_t)env->active_tc.LO[0];
6af0bf9c
FB
155}
156
895c2d04 157static inline target_ulong set_HIT0_LO(CPUMIPSState *env, uint64_t HILO)
e9c71dd1 158{
6fc97faf 159 target_ulong tmp;
b5dc7732 160 env->active_tc.LO[0] = (int32_t)(HILO & 0xFFFFFFFF);
6fc97faf
SW
161 tmp = env->active_tc.HI[0] = (int32_t)(HILO >> 32);
162 return tmp;
e9c71dd1
TS
163}
164
895c2d04 165static inline target_ulong set_HI_LOT0(CPUMIPSState *env, uint64_t HILO)
e9c71dd1 166{
6fc97faf 167 target_ulong tmp = env->active_tc.LO[0] = (int32_t)(HILO & 0xFFFFFFFF);
b5dc7732 168 env->active_tc.HI[0] = (int32_t)(HILO >> 32);
6fc97faf 169 return tmp;
e9c71dd1
TS
170}
171
e9c71dd1 172/* Multiplication variants of the vr54xx. */
895c2d04
BS
173target_ulong helper_muls(CPUMIPSState *env, target_ulong arg1,
174 target_ulong arg2)
e9c71dd1 175{
895c2d04
BS
176 return set_HI_LOT0(env, 0 - ((int64_t)(int32_t)arg1 *
177 (int64_t)(int32_t)arg2));
e9c71dd1
TS
178}
179
895c2d04
BS
180target_ulong helper_mulsu(CPUMIPSState *env, target_ulong arg1,
181 target_ulong arg2)
e9c71dd1 182{
895c2d04
BS
183 return set_HI_LOT0(env, 0 - (uint64_t)(uint32_t)arg1 *
184 (uint64_t)(uint32_t)arg2);
e9c71dd1
TS
185}
186
895c2d04
BS
187target_ulong helper_macc(CPUMIPSState *env, target_ulong arg1,
188 target_ulong arg2)
e9c71dd1 189{
895c2d04
BS
190 return set_HI_LOT0(env, (int64_t)get_HILO(env) + (int64_t)(int32_t)arg1 *
191 (int64_t)(int32_t)arg2);
e9c71dd1
TS
192}
193
895c2d04
BS
194target_ulong helper_macchi(CPUMIPSState *env, target_ulong arg1,
195 target_ulong arg2)
e9c71dd1 196{
895c2d04
BS
197 return set_HIT0_LO(env, (int64_t)get_HILO(env) + (int64_t)(int32_t)arg1 *
198 (int64_t)(int32_t)arg2);
e9c71dd1
TS
199}
200
895c2d04
BS
201target_ulong helper_maccu(CPUMIPSState *env, target_ulong arg1,
202 target_ulong arg2)
e9c71dd1 203{
895c2d04
BS
204 return set_HI_LOT0(env, (uint64_t)get_HILO(env) +
205 (uint64_t)(uint32_t)arg1 * (uint64_t)(uint32_t)arg2);
e9c71dd1
TS
206}
207
895c2d04
BS
208target_ulong helper_macchiu(CPUMIPSState *env, target_ulong arg1,
209 target_ulong arg2)
e9c71dd1 210{
895c2d04
BS
211 return set_HIT0_LO(env, (uint64_t)get_HILO(env) +
212 (uint64_t)(uint32_t)arg1 * (uint64_t)(uint32_t)arg2);
e9c71dd1
TS
213}
214
895c2d04
BS
215target_ulong helper_msac(CPUMIPSState *env, target_ulong arg1,
216 target_ulong arg2)
e9c71dd1 217{
895c2d04
BS
218 return set_HI_LOT0(env, (int64_t)get_HILO(env) - (int64_t)(int32_t)arg1 *
219 (int64_t)(int32_t)arg2);
e9c71dd1
TS
220}
221
895c2d04
BS
222target_ulong helper_msachi(CPUMIPSState *env, target_ulong arg1,
223 target_ulong arg2)
e9c71dd1 224{
895c2d04
BS
225 return set_HIT0_LO(env, (int64_t)get_HILO(env) - (int64_t)(int32_t)arg1 *
226 (int64_t)(int32_t)arg2);
e9c71dd1
TS
227}
228
895c2d04
BS
229target_ulong helper_msacu(CPUMIPSState *env, target_ulong arg1,
230 target_ulong arg2)
e9c71dd1 231{
895c2d04
BS
232 return set_HI_LOT0(env, (uint64_t)get_HILO(env) -
233 (uint64_t)(uint32_t)arg1 * (uint64_t)(uint32_t)arg2);
e9c71dd1
TS
234}
235
895c2d04
BS
236target_ulong helper_msachiu(CPUMIPSState *env, target_ulong arg1,
237 target_ulong arg2)
e9c71dd1 238{
895c2d04
BS
239 return set_HIT0_LO(env, (uint64_t)get_HILO(env) -
240 (uint64_t)(uint32_t)arg1 * (uint64_t)(uint32_t)arg2);
e9c71dd1
TS
241}
242
895c2d04
BS
243target_ulong helper_mulhi(CPUMIPSState *env, target_ulong arg1,
244 target_ulong arg2)
e9c71dd1 245{
895c2d04 246 return set_HIT0_LO(env, (int64_t)(int32_t)arg1 * (int64_t)(int32_t)arg2);
e9c71dd1
TS
247}
248
895c2d04
BS
249target_ulong helper_mulhiu(CPUMIPSState *env, target_ulong arg1,
250 target_ulong arg2)
e9c71dd1 251{
895c2d04
BS
252 return set_HIT0_LO(env, (uint64_t)(uint32_t)arg1 *
253 (uint64_t)(uint32_t)arg2);
e9c71dd1
TS
254}
255
895c2d04
BS
256target_ulong helper_mulshi(CPUMIPSState *env, target_ulong arg1,
257 target_ulong arg2)
e9c71dd1 258{
895c2d04
BS
259 return set_HIT0_LO(env, 0 - (int64_t)(int32_t)arg1 *
260 (int64_t)(int32_t)arg2);
e9c71dd1
TS
261}
262
895c2d04
BS
263target_ulong helper_mulshiu(CPUMIPSState *env, target_ulong arg1,
264 target_ulong arg2)
e9c71dd1 265{
895c2d04
BS
266 return set_HIT0_LO(env, 0 - (uint64_t)(uint32_t)arg1 *
267 (uint64_t)(uint32_t)arg2);
e9c71dd1 268}
6af0bf9c 269
214c465f 270#ifdef TARGET_MIPS64
895c2d04 271void helper_dmult(CPUMIPSState *env, target_ulong arg1, target_ulong arg2)
214c465f 272{
d9bea114 273 muls64(&(env->active_tc.LO[0]), &(env->active_tc.HI[0]), arg1, arg2);
214c465f
TS
274}
275
895c2d04 276void helper_dmultu(CPUMIPSState *env, target_ulong arg1, target_ulong arg2)
214c465f 277{
d9bea114 278 mulu64(&(env->active_tc.LO[0]), &(env->active_tc.HI[0]), arg1, arg2);
214c465f
TS
279}
280#endif
281
e7139c44 282#ifndef CONFIG_USER_ONLY
c36bbb28 283
a8170e5e 284static inline hwaddr do_translate_address(CPUMIPSState *env,
895c2d04
BS
285 target_ulong address,
286 int rw)
c36bbb28 287{
a8170e5e 288 hwaddr lladdr;
c36bbb28
AJ
289
290 lladdr = cpu_mips_translate_address(env, address, rw);
291
292 if (lladdr == -1LL) {
1162c041 293 cpu_loop_exit(env);
c36bbb28
AJ
294 } else {
295 return lladdr;
296 }
297}
298
e7139c44 299#define HELPER_LD_ATOMIC(name, insn) \
895c2d04 300target_ulong helper_##name(CPUMIPSState *env, target_ulong arg, int mem_idx) \
e7139c44 301{ \
895c2d04
BS
302 env->lladdr = do_translate_address(env, arg, 0); \
303 env->llval = do_##insn(env, arg, mem_idx); \
e7139c44
AJ
304 return env->llval; \
305}
306HELPER_LD_ATOMIC(ll, lw)
307#ifdef TARGET_MIPS64
308HELPER_LD_ATOMIC(lld, ld)
309#endif
310#undef HELPER_LD_ATOMIC
311
312#define HELPER_ST_ATOMIC(name, ld_insn, st_insn, almask) \
895c2d04
BS
313target_ulong helper_##name(CPUMIPSState *env, target_ulong arg1, \
314 target_ulong arg2, int mem_idx) \
e7139c44
AJ
315{ \
316 target_long tmp; \
317 \
318 if (arg2 & almask) { \
319 env->CP0_BadVAddr = arg2; \
895c2d04 320 helper_raise_exception(env, EXCP_AdES); \
e7139c44 321 } \
895c2d04
BS
322 if (do_translate_address(env, arg2, 1) == env->lladdr) { \
323 tmp = do_##ld_insn(env, arg2, mem_idx); \
e7139c44 324 if (tmp == env->llval) { \
895c2d04 325 do_##st_insn(env, arg2, arg1, mem_idx); \
e7139c44
AJ
326 return 1; \
327 } \
328 } \
329 return 0; \
330}
331HELPER_ST_ATOMIC(sc, lw, sw, 0x3)
332#ifdef TARGET_MIPS64
333HELPER_ST_ATOMIC(scd, ld, sd, 0x7)
334#endif
335#undef HELPER_ST_ATOMIC
336#endif
337
c8c2227e
TS
338#ifdef TARGET_WORDS_BIGENDIAN
339#define GET_LMASK(v) ((v) & 3)
340#define GET_OFFSET(addr, offset) (addr + (offset))
341#else
342#define GET_LMASK(v) (((v) & 3) ^ 3)
343#define GET_OFFSET(addr, offset) (addr - (offset))
344#endif
345
895c2d04
BS
346void helper_swl(CPUMIPSState *env, target_ulong arg1, target_ulong arg2,
347 int mem_idx)
c8c2227e 348{
895c2d04 349 do_sb(env, arg2, (uint8_t)(arg1 >> 24), mem_idx);
c8c2227e 350
d9bea114 351 if (GET_LMASK(arg2) <= 2)
895c2d04 352 do_sb(env, GET_OFFSET(arg2, 1), (uint8_t)(arg1 >> 16), mem_idx);
c8c2227e 353
d9bea114 354 if (GET_LMASK(arg2) <= 1)
895c2d04 355 do_sb(env, GET_OFFSET(arg2, 2), (uint8_t)(arg1 >> 8), mem_idx);
c8c2227e 356
d9bea114 357 if (GET_LMASK(arg2) == 0)
895c2d04 358 do_sb(env, GET_OFFSET(arg2, 3), (uint8_t)arg1, mem_idx);
c8c2227e
TS
359}
360
895c2d04
BS
361void helper_swr(CPUMIPSState *env, target_ulong arg1, target_ulong arg2,
362 int mem_idx)
c8c2227e 363{
895c2d04 364 do_sb(env, arg2, (uint8_t)arg1, mem_idx);
c8c2227e 365
d9bea114 366 if (GET_LMASK(arg2) >= 1)
895c2d04 367 do_sb(env, GET_OFFSET(arg2, -1), (uint8_t)(arg1 >> 8), mem_idx);
c8c2227e 368
d9bea114 369 if (GET_LMASK(arg2) >= 2)
895c2d04 370 do_sb(env, GET_OFFSET(arg2, -2), (uint8_t)(arg1 >> 16), mem_idx);
c8c2227e 371
d9bea114 372 if (GET_LMASK(arg2) == 3)
895c2d04 373 do_sb(env, GET_OFFSET(arg2, -3), (uint8_t)(arg1 >> 24), mem_idx);
c8c2227e
TS
374}
375
376#if defined(TARGET_MIPS64)
377/* "half" load and stores. We must do the memory access inline,
378 or fault handling won't work. */
379
380#ifdef TARGET_WORDS_BIGENDIAN
381#define GET_LMASK64(v) ((v) & 7)
382#else
383#define GET_LMASK64(v) (((v) & 7) ^ 7)
384#endif
385
895c2d04
BS
386void helper_sdl(CPUMIPSState *env, target_ulong arg1, target_ulong arg2,
387 int mem_idx)
c8c2227e 388{
895c2d04 389 do_sb(env, arg2, (uint8_t)(arg1 >> 56), mem_idx);
c8c2227e 390
d9bea114 391 if (GET_LMASK64(arg2) <= 6)
895c2d04 392 do_sb(env, GET_OFFSET(arg2, 1), (uint8_t)(arg1 >> 48), mem_idx);
c8c2227e 393
d9bea114 394 if (GET_LMASK64(arg2) <= 5)
895c2d04 395 do_sb(env, GET_OFFSET(arg2, 2), (uint8_t)(arg1 >> 40), mem_idx);
c8c2227e 396
d9bea114 397 if (GET_LMASK64(arg2) <= 4)
895c2d04 398 do_sb(env, GET_OFFSET(arg2, 3), (uint8_t)(arg1 >> 32), mem_idx);
c8c2227e 399
d9bea114 400 if (GET_LMASK64(arg2) <= 3)
895c2d04 401 do_sb(env, GET_OFFSET(arg2, 4), (uint8_t)(arg1 >> 24), mem_idx);
c8c2227e 402
d9bea114 403 if (GET_LMASK64(arg2) <= 2)
895c2d04 404 do_sb(env, GET_OFFSET(arg2, 5), (uint8_t)(arg1 >> 16), mem_idx);
c8c2227e 405
d9bea114 406 if (GET_LMASK64(arg2) <= 1)
895c2d04 407 do_sb(env, GET_OFFSET(arg2, 6), (uint8_t)(arg1 >> 8), mem_idx);
c8c2227e 408
d9bea114 409 if (GET_LMASK64(arg2) <= 0)
895c2d04 410 do_sb(env, GET_OFFSET(arg2, 7), (uint8_t)arg1, mem_idx);
c8c2227e
TS
411}
412
895c2d04
BS
413void helper_sdr(CPUMIPSState *env, target_ulong arg1, target_ulong arg2,
414 int mem_idx)
c8c2227e 415{
895c2d04 416 do_sb(env, arg2, (uint8_t)arg1, mem_idx);
c8c2227e 417
d9bea114 418 if (GET_LMASK64(arg2) >= 1)
895c2d04 419 do_sb(env, GET_OFFSET(arg2, -1), (uint8_t)(arg1 >> 8), mem_idx);
c8c2227e 420
d9bea114 421 if (GET_LMASK64(arg2) >= 2)
895c2d04 422 do_sb(env, GET_OFFSET(arg2, -2), (uint8_t)(arg1 >> 16), mem_idx);
c8c2227e 423
d9bea114 424 if (GET_LMASK64(arg2) >= 3)
895c2d04 425 do_sb(env, GET_OFFSET(arg2, -3), (uint8_t)(arg1 >> 24), mem_idx);
c8c2227e 426
d9bea114 427 if (GET_LMASK64(arg2) >= 4)
895c2d04 428 do_sb(env, GET_OFFSET(arg2, -4), (uint8_t)(arg1 >> 32), mem_idx);
c8c2227e 429
d9bea114 430 if (GET_LMASK64(arg2) >= 5)
895c2d04 431 do_sb(env, GET_OFFSET(arg2, -5), (uint8_t)(arg1 >> 40), mem_idx);
c8c2227e 432
d9bea114 433 if (GET_LMASK64(arg2) >= 6)
895c2d04 434 do_sb(env, GET_OFFSET(arg2, -6), (uint8_t)(arg1 >> 48), mem_idx);
c8c2227e 435
d9bea114 436 if (GET_LMASK64(arg2) == 7)
895c2d04 437 do_sb(env, GET_OFFSET(arg2, -7), (uint8_t)(arg1 >> 56), mem_idx);
c8c2227e
TS
438}
439#endif /* TARGET_MIPS64 */
440
3c824109
NF
441static const int multiple_regs[] = { 16, 17, 18, 19, 20, 21, 22, 23, 30 };
442
895c2d04
BS
443void helper_lwm(CPUMIPSState *env, target_ulong addr, target_ulong reglist,
444 uint32_t mem_idx)
3c824109
NF
445{
446 target_ulong base_reglist = reglist & 0xf;
447 target_ulong do_r31 = reglist & 0x10;
3c824109
NF
448
449 if (base_reglist > 0 && base_reglist <= ARRAY_SIZE (multiple_regs)) {
450 target_ulong i;
451
452 for (i = 0; i < base_reglist; i++) {
18bba4dc
AJ
453 env->active_tc.gpr[multiple_regs[i]] =
454 (target_long)do_lw(env, addr, mem_idx);
3c824109
NF
455 addr += 4;
456 }
457 }
458
459 if (do_r31) {
18bba4dc 460 env->active_tc.gpr[31] = (target_long)do_lw(env, addr, mem_idx);
3c824109
NF
461 }
462}
463
895c2d04
BS
464void helper_swm(CPUMIPSState *env, target_ulong addr, target_ulong reglist,
465 uint32_t mem_idx)
3c824109
NF
466{
467 target_ulong base_reglist = reglist & 0xf;
468 target_ulong do_r31 = reglist & 0x10;
3c824109
NF
469
470 if (base_reglist > 0 && base_reglist <= ARRAY_SIZE (multiple_regs)) {
471 target_ulong i;
472
473 for (i = 0; i < base_reglist; i++) {
18bba4dc 474 do_sw(env, addr, env->active_tc.gpr[multiple_regs[i]], mem_idx);
3c824109
NF
475 addr += 4;
476 }
477 }
478
479 if (do_r31) {
18bba4dc 480 do_sw(env, addr, env->active_tc.gpr[31], mem_idx);
3c824109
NF
481 }
482}
483
484#if defined(TARGET_MIPS64)
895c2d04
BS
485void helper_ldm(CPUMIPSState *env, target_ulong addr, target_ulong reglist,
486 uint32_t mem_idx)
3c824109
NF
487{
488 target_ulong base_reglist = reglist & 0xf;
489 target_ulong do_r31 = reglist & 0x10;
3c824109
NF
490
491 if (base_reglist > 0 && base_reglist <= ARRAY_SIZE (multiple_regs)) {
492 target_ulong i;
493
494 for (i = 0; i < base_reglist; i++) {
18bba4dc 495 env->active_tc.gpr[multiple_regs[i]] = do_ld(env, addr, mem_idx);
3c824109
NF
496 addr += 8;
497 }
498 }
499
500 if (do_r31) {
18bba4dc 501 env->active_tc.gpr[31] = do_ld(env, addr, mem_idx);
3c824109
NF
502 }
503}
504
895c2d04
BS
505void helper_sdm(CPUMIPSState *env, target_ulong addr, target_ulong reglist,
506 uint32_t mem_idx)
3c824109
NF
507{
508 target_ulong base_reglist = reglist & 0xf;
509 target_ulong do_r31 = reglist & 0x10;
3c824109
NF
510
511 if (base_reglist > 0 && base_reglist <= ARRAY_SIZE (multiple_regs)) {
512 target_ulong i;
513
514 for (i = 0; i < base_reglist; i++) {
18bba4dc 515 do_sd(env, addr, env->active_tc.gpr[multiple_regs[i]], mem_idx);
3c824109
NF
516 addr += 8;
517 }
518 }
519
520 if (do_r31) {
18bba4dc 521 do_sd(env, addr, env->active_tc.gpr[31], mem_idx);
3c824109
NF
522 }
523}
524#endif
525
0eaef5aa 526#ifndef CONFIG_USER_ONLY
f249412c 527/* SMP helpers. */
b35d77d7 528static bool mips_vpe_is_wfi(MIPSCPU *c)
f249412c 529{
b35d77d7
AF
530 CPUMIPSState *env = &c->env;
531
f249412c
EI
532 /* If the VPE is halted but otherwise active, it means it's waiting for
533 an interrupt. */
b35d77d7 534 return env->halted && mips_vpe_active(env);
f249412c
EI
535}
536
7db13fae 537static inline void mips_vpe_wake(CPUMIPSState *c)
f249412c
EI
538{
539 /* Dont set ->halted = 0 directly, let it be done via cpu_has_work
540 because there might be other conditions that state that c should
541 be sleeping. */
542 cpu_interrupt(c, CPU_INTERRUPT_WAKE);
543}
544
6f4d6b09 545static inline void mips_vpe_sleep(MIPSCPU *cpu)
f249412c 546{
6f4d6b09
AF
547 CPUMIPSState *c = &cpu->env;
548
f249412c
EI
549 /* The VPE was shut off, really go to bed.
550 Reset any old _WAKE requests. */
551 c->halted = 1;
552 cpu_reset_interrupt(c, CPU_INTERRUPT_WAKE);
553}
554
135dd63a 555static inline void mips_tc_wake(MIPSCPU *cpu, int tc)
f249412c 556{
135dd63a
AF
557 CPUMIPSState *c = &cpu->env;
558
f249412c 559 /* FIXME: TC reschedule. */
b35d77d7 560 if (mips_vpe_active(c) && !mips_vpe_is_wfi(cpu)) {
f249412c
EI
561 mips_vpe_wake(c);
562 }
563}
564
c6679e90 565static inline void mips_tc_sleep(MIPSCPU *cpu, int tc)
f249412c 566{
c6679e90
AF
567 CPUMIPSState *c = &cpu->env;
568
f249412c
EI
569 /* FIXME: TC reschedule. */
570 if (!mips_vpe_active(c)) {
6f4d6b09 571 mips_vpe_sleep(cpu);
f249412c
EI
572 }
573}
574
b93bbdcd
EI
575/* tc should point to an int with the value of the global TC index.
576 This function will transform it into a local index within the
7db13fae 577 returned CPUMIPSState.
b93bbdcd
EI
578
579 FIXME: This code assumes that all VPEs have the same number of TCs,
580 which depends on runtime setup. Can probably be fixed by
7db13fae 581 walking the list of CPUMIPSStates. */
895c2d04 582static CPUMIPSState *mips_cpu_map_tc(CPUMIPSState *env, int *tc)
b93bbdcd 583{
7db13fae 584 CPUMIPSState *other;
b93bbdcd
EI
585 int vpe_idx, nr_threads = env->nr_threads;
586 int tc_idx = *tc;
587
588 if (!(env->CP0_VPEConf0 & (1 << CP0VPEC0_MVP))) {
589 /* Not allowed to address other CPUs. */
590 *tc = env->current_tc;
591 return env;
592 }
593
594 vpe_idx = tc_idx / nr_threads;
595 *tc = tc_idx % nr_threads;
596 other = qemu_get_cpu(vpe_idx);
597 return other ? other : env;
598}
599
fe8dca8c
EI
600/* The per VPE CP0_Status register shares some fields with the per TC
601 CP0_TCStatus registers. These fields are wired to the same registers,
602 so changes to either of them should be reflected on both registers.
603
604 Also, EntryHi shares the bottom 8 bit ASID with TCStauts.
605
606 These helper call synchronizes the regs for a given cpu. */
607
608/* Called for updates to CP0_Status. */
895c2d04 609static void sync_c0_status(CPUMIPSState *env, CPUMIPSState *cpu, int tc)
fe8dca8c
EI
610{
611 int32_t tcstatus, *tcst;
612 uint32_t v = cpu->CP0_Status;
613 uint32_t cu, mx, asid, ksu;
614 uint32_t mask = ((1 << CP0TCSt_TCU3)
615 | (1 << CP0TCSt_TCU2)
616 | (1 << CP0TCSt_TCU1)
617 | (1 << CP0TCSt_TCU0)
618 | (1 << CP0TCSt_TMX)
619 | (3 << CP0TCSt_TKSU)
620 | (0xff << CP0TCSt_TASID));
621
622 cu = (v >> CP0St_CU0) & 0xf;
623 mx = (v >> CP0St_MX) & 0x1;
624 ksu = (v >> CP0St_KSU) & 0x3;
625 asid = env->CP0_EntryHi & 0xff;
626
627 tcstatus = cu << CP0TCSt_TCU0;
628 tcstatus |= mx << CP0TCSt_TMX;
629 tcstatus |= ksu << CP0TCSt_TKSU;
630 tcstatus |= asid;
631
632 if (tc == cpu->current_tc) {
633 tcst = &cpu->active_tc.CP0_TCStatus;
634 } else {
635 tcst = &cpu->tcs[tc].CP0_TCStatus;
636 }
637
638 *tcst &= ~mask;
639 *tcst |= tcstatus;
640 compute_hflags(cpu);
641}
642
643/* Called for updates to CP0_TCStatus. */
895c2d04
BS
644static void sync_c0_tcstatus(CPUMIPSState *cpu, int tc,
645 target_ulong v)
fe8dca8c
EI
646{
647 uint32_t status;
648 uint32_t tcu, tmx, tasid, tksu;
649 uint32_t mask = ((1 << CP0St_CU3)
650 | (1 << CP0St_CU2)
651 | (1 << CP0St_CU1)
652 | (1 << CP0St_CU0)
653 | (1 << CP0St_MX)
654 | (3 << CP0St_KSU));
655
656 tcu = (v >> CP0TCSt_TCU0) & 0xf;
657 tmx = (v >> CP0TCSt_TMX) & 0x1;
658 tasid = v & 0xff;
659 tksu = (v >> CP0TCSt_TKSU) & 0x3;
660
661 status = tcu << CP0St_CU0;
662 status |= tmx << CP0St_MX;
663 status |= tksu << CP0St_KSU;
664
665 cpu->CP0_Status &= ~mask;
666 cpu->CP0_Status |= status;
667
668 /* Sync the TASID with EntryHi. */
669 cpu->CP0_EntryHi &= ~0xff;
670 cpu->CP0_EntryHi = tasid;
671
672 compute_hflags(cpu);
673}
674
675/* Called for updates to CP0_EntryHi. */
7db13fae 676static void sync_c0_entryhi(CPUMIPSState *cpu, int tc)
fe8dca8c
EI
677{
678 int32_t *tcst;
679 uint32_t asid, v = cpu->CP0_EntryHi;
680
681 asid = v & 0xff;
682
683 if (tc == cpu->current_tc) {
684 tcst = &cpu->active_tc.CP0_TCStatus;
685 } else {
686 tcst = &cpu->tcs[tc].CP0_TCStatus;
687 }
688
689 *tcst &= ~0xff;
690 *tcst |= asid;
691}
692
6af0bf9c 693/* CP0 helpers */
895c2d04 694target_ulong helper_mfc0_mvpcontrol(CPUMIPSState *env)
f1aa6320 695{
be24bb4f 696 return env->mvp->CP0_MVPControl;
f1aa6320
TS
697}
698
895c2d04 699target_ulong helper_mfc0_mvpconf0(CPUMIPSState *env)
f1aa6320 700{
be24bb4f 701 return env->mvp->CP0_MVPConf0;
f1aa6320
TS
702}
703
895c2d04 704target_ulong helper_mfc0_mvpconf1(CPUMIPSState *env)
f1aa6320 705{
be24bb4f 706 return env->mvp->CP0_MVPConf1;
f1aa6320
TS
707}
708
895c2d04 709target_ulong helper_mfc0_random(CPUMIPSState *env)
6af0bf9c 710{
be24bb4f 711 return (int32_t)cpu_mips_get_random(env);
873eb012 712}
6af0bf9c 713
895c2d04 714target_ulong helper_mfc0_tcstatus(CPUMIPSState *env)
f1aa6320 715{
b5dc7732 716 return env->active_tc.CP0_TCStatus;
f1aa6320
TS
717}
718
895c2d04 719target_ulong helper_mftc0_tcstatus(CPUMIPSState *env)
f1aa6320
TS
720{
721 int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
895c2d04 722 CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
f1aa6320 723
b93bbdcd
EI
724 if (other_tc == other->current_tc)
725 return other->active_tc.CP0_TCStatus;
b5dc7732 726 else
b93bbdcd 727 return other->tcs[other_tc].CP0_TCStatus;
f1aa6320
TS
728}
729
895c2d04 730target_ulong helper_mfc0_tcbind(CPUMIPSState *env)
f1aa6320 731{
b5dc7732 732 return env->active_tc.CP0_TCBind;
f1aa6320
TS
733}
734
895c2d04 735target_ulong helper_mftc0_tcbind(CPUMIPSState *env)
f1aa6320
TS
736{
737 int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
895c2d04 738 CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
f1aa6320 739
b93bbdcd
EI
740 if (other_tc == other->current_tc)
741 return other->active_tc.CP0_TCBind;
b5dc7732 742 else
b93bbdcd 743 return other->tcs[other_tc].CP0_TCBind;
f1aa6320
TS
744}
745
895c2d04 746target_ulong helper_mfc0_tcrestart(CPUMIPSState *env)
f1aa6320 747{
b5dc7732 748 return env->active_tc.PC;
f1aa6320
TS
749}
750
895c2d04 751target_ulong helper_mftc0_tcrestart(CPUMIPSState *env)
f1aa6320
TS
752{
753 int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
895c2d04 754 CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
f1aa6320 755
b93bbdcd
EI
756 if (other_tc == other->current_tc)
757 return other->active_tc.PC;
b5dc7732 758 else
b93bbdcd 759 return other->tcs[other_tc].PC;
f1aa6320
TS
760}
761
895c2d04 762target_ulong helper_mfc0_tchalt(CPUMIPSState *env)
f1aa6320 763{
b5dc7732 764 return env->active_tc.CP0_TCHalt;
f1aa6320
TS
765}
766
895c2d04 767target_ulong helper_mftc0_tchalt(CPUMIPSState *env)
f1aa6320
TS
768{
769 int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
895c2d04 770 CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
f1aa6320 771
b93bbdcd
EI
772 if (other_tc == other->current_tc)
773 return other->active_tc.CP0_TCHalt;
b5dc7732 774 else
b93bbdcd 775 return other->tcs[other_tc].CP0_TCHalt;
f1aa6320
TS
776}
777
895c2d04 778target_ulong helper_mfc0_tccontext(CPUMIPSState *env)
f1aa6320 779{
b5dc7732 780 return env->active_tc.CP0_TCContext;
f1aa6320
TS
781}
782
895c2d04 783target_ulong helper_mftc0_tccontext(CPUMIPSState *env)
f1aa6320
TS
784{
785 int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
895c2d04 786 CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
f1aa6320 787
b93bbdcd
EI
788 if (other_tc == other->current_tc)
789 return other->active_tc.CP0_TCContext;
b5dc7732 790 else
b93bbdcd 791 return other->tcs[other_tc].CP0_TCContext;
f1aa6320
TS
792}
793
895c2d04 794target_ulong helper_mfc0_tcschedule(CPUMIPSState *env)
f1aa6320 795{
b5dc7732 796 return env->active_tc.CP0_TCSchedule;
f1aa6320
TS
797}
798
895c2d04 799target_ulong helper_mftc0_tcschedule(CPUMIPSState *env)
f1aa6320
TS
800{
801 int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
895c2d04 802 CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
f1aa6320 803
b93bbdcd
EI
804 if (other_tc == other->current_tc)
805 return other->active_tc.CP0_TCSchedule;
b5dc7732 806 else
b93bbdcd 807 return other->tcs[other_tc].CP0_TCSchedule;
f1aa6320
TS
808}
809
895c2d04 810target_ulong helper_mfc0_tcschefback(CPUMIPSState *env)
f1aa6320 811{
b5dc7732 812 return env->active_tc.CP0_TCScheFBack;
f1aa6320
TS
813}
814
895c2d04 815target_ulong helper_mftc0_tcschefback(CPUMIPSState *env)
f1aa6320
TS
816{
817 int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
895c2d04 818 CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
f1aa6320 819
b93bbdcd
EI
820 if (other_tc == other->current_tc)
821 return other->active_tc.CP0_TCScheFBack;
b5dc7732 822 else
b93bbdcd 823 return other->tcs[other_tc].CP0_TCScheFBack;
f1aa6320
TS
824}
825
895c2d04 826target_ulong helper_mfc0_count(CPUMIPSState *env)
873eb012 827{
be24bb4f 828 return (int32_t)cpu_mips_get_count(env);
6af0bf9c
FB
829}
830
895c2d04 831target_ulong helper_mftc0_entryhi(CPUMIPSState *env)
f1aa6320
TS
832{
833 int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
895c2d04 834 CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
f1aa6320 835
fe8dca8c 836 return other->CP0_EntryHi;
f1aa6320
TS
837}
838
895c2d04 839target_ulong helper_mftc0_cause(CPUMIPSState *env)
5a25ce94
EI
840{
841 int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
842 int32_t tccause;
895c2d04 843 CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
5a25ce94
EI
844
845 if (other_tc == other->current_tc) {
846 tccause = other->CP0_Cause;
847 } else {
848 tccause = other->CP0_Cause;
849 }
850
851 return tccause;
852}
853
895c2d04 854target_ulong helper_mftc0_status(CPUMIPSState *env)
f1aa6320
TS
855{
856 int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
895c2d04 857 CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
b5dc7732 858
fe8dca8c 859 return other->CP0_Status;
f1aa6320
TS
860}
861
895c2d04 862target_ulong helper_mfc0_lladdr(CPUMIPSState *env)
f1aa6320 863{
2a6e32dd 864 return (int32_t)(env->lladdr >> env->CP0_LLAddr_shift);
f1aa6320
TS
865}
866
895c2d04 867target_ulong helper_mfc0_watchlo(CPUMIPSState *env, uint32_t sel)
f1aa6320 868{
be24bb4f 869 return (int32_t)env->CP0_WatchLo[sel];
f1aa6320
TS
870}
871
895c2d04 872target_ulong helper_mfc0_watchhi(CPUMIPSState *env, uint32_t sel)
f1aa6320 873{
be24bb4f 874 return env->CP0_WatchHi[sel];
f1aa6320
TS
875}
876
895c2d04 877target_ulong helper_mfc0_debug(CPUMIPSState *env)
f1aa6320 878{
1a3fd9c3 879 target_ulong t0 = env->CP0_Debug;
f1aa6320 880 if (env->hflags & MIPS_HFLAG_DM)
be24bb4f
TS
881 t0 |= 1 << CP0DB_DM;
882
883 return t0;
f1aa6320
TS
884}
885
895c2d04 886target_ulong helper_mftc0_debug(CPUMIPSState *env)
f1aa6320
TS
887{
888 int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
b5dc7732 889 int32_t tcstatus;
895c2d04 890 CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
b5dc7732 891
b93bbdcd
EI
892 if (other_tc == other->current_tc)
893 tcstatus = other->active_tc.CP0_Debug_tcstatus;
b5dc7732 894 else
b93bbdcd 895 tcstatus = other->tcs[other_tc].CP0_Debug_tcstatus;
f1aa6320
TS
896
897 /* XXX: Might be wrong, check with EJTAG spec. */
b93bbdcd 898 return (other->CP0_Debug & ~((1 << CP0DB_SSt) | (1 << CP0DB_Halt))) |
b5dc7732 899 (tcstatus & ((1 << CP0DB_SSt) | (1 << CP0DB_Halt)));
f1aa6320
TS
900}
901
902#if defined(TARGET_MIPS64)
895c2d04 903target_ulong helper_dmfc0_tcrestart(CPUMIPSState *env)
f1aa6320 904{
b5dc7732 905 return env->active_tc.PC;
f1aa6320
TS
906}
907
895c2d04 908target_ulong helper_dmfc0_tchalt(CPUMIPSState *env)
f1aa6320 909{
b5dc7732 910 return env->active_tc.CP0_TCHalt;
f1aa6320
TS
911}
912
895c2d04 913target_ulong helper_dmfc0_tccontext(CPUMIPSState *env)
f1aa6320 914{
b5dc7732 915 return env->active_tc.CP0_TCContext;
f1aa6320
TS
916}
917
895c2d04 918target_ulong helper_dmfc0_tcschedule(CPUMIPSState *env)
f1aa6320 919{
b5dc7732 920 return env->active_tc.CP0_TCSchedule;
f1aa6320
TS
921}
922
895c2d04 923target_ulong helper_dmfc0_tcschefback(CPUMIPSState *env)
f1aa6320 924{
b5dc7732 925 return env->active_tc.CP0_TCScheFBack;
f1aa6320
TS
926}
927
895c2d04 928target_ulong helper_dmfc0_lladdr(CPUMIPSState *env)
f1aa6320 929{
2a6e32dd 930 return env->lladdr >> env->CP0_LLAddr_shift;
f1aa6320
TS
931}
932
895c2d04 933target_ulong helper_dmfc0_watchlo(CPUMIPSState *env, uint32_t sel)
f1aa6320 934{
be24bb4f 935 return env->CP0_WatchLo[sel];
f1aa6320
TS
936}
937#endif /* TARGET_MIPS64 */
938
895c2d04 939void helper_mtc0_index(CPUMIPSState *env, target_ulong arg1)
f1aa6320
TS
940{
941 int num = 1;
942 unsigned int tmp = env->tlb->nb_tlb;
943
944 do {
945 tmp >>= 1;
946 num <<= 1;
947 } while (tmp);
d9bea114 948 env->CP0_Index = (env->CP0_Index & 0x80000000) | (arg1 & (num - 1));
f1aa6320
TS
949}
950
895c2d04 951void helper_mtc0_mvpcontrol(CPUMIPSState *env, target_ulong arg1)
f1aa6320
TS
952{
953 uint32_t mask = 0;
954 uint32_t newval;
955
956 if (env->CP0_VPEConf0 & (1 << CP0VPEC0_MVP))
957 mask |= (1 << CP0MVPCo_CPA) | (1 << CP0MVPCo_VPC) |
958 (1 << CP0MVPCo_EVP);
959 if (env->mvp->CP0_MVPControl & (1 << CP0MVPCo_VPC))
960 mask |= (1 << CP0MVPCo_STLB);
d9bea114 961 newval = (env->mvp->CP0_MVPControl & ~mask) | (arg1 & mask);
f1aa6320
TS
962
963 // TODO: Enable/disable shared TLB, enable/disable VPEs.
964
965 env->mvp->CP0_MVPControl = newval;
966}
967
895c2d04 968void helper_mtc0_vpecontrol(CPUMIPSState *env, target_ulong arg1)
f1aa6320
TS
969{
970 uint32_t mask;
971 uint32_t newval;
972
973 mask = (1 << CP0VPECo_YSI) | (1 << CP0VPECo_GSI) |
974 (1 << CP0VPECo_TE) | (0xff << CP0VPECo_TargTC);
d9bea114 975 newval = (env->CP0_VPEControl & ~mask) | (arg1 & mask);
f1aa6320
TS
976
977 /* Yield scheduler intercept not implemented. */
978 /* Gating storage scheduler intercept not implemented. */
979
980 // TODO: Enable/disable TCs.
981
982 env->CP0_VPEControl = newval;
983}
984
895c2d04 985void helper_mttc0_vpecontrol(CPUMIPSState *env, target_ulong arg1)
5a25ce94
EI
986{
987 int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
895c2d04 988 CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
5a25ce94
EI
989 uint32_t mask;
990 uint32_t newval;
991
992 mask = (1 << CP0VPECo_YSI) | (1 << CP0VPECo_GSI) |
993 (1 << CP0VPECo_TE) | (0xff << CP0VPECo_TargTC);
994 newval = (other->CP0_VPEControl & ~mask) | (arg1 & mask);
995
996 /* TODO: Enable/disable TCs. */
997
998 other->CP0_VPEControl = newval;
999}
1000
895c2d04 1001target_ulong helper_mftc0_vpecontrol(CPUMIPSState *env)
5a25ce94
EI
1002{
1003 int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
895c2d04 1004 CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
5a25ce94
EI
1005 /* FIXME: Mask away return zero on read bits. */
1006 return other->CP0_VPEControl;
1007}
1008
895c2d04 1009target_ulong helper_mftc0_vpeconf0(CPUMIPSState *env)
5a25ce94
EI
1010{
1011 int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
895c2d04 1012 CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
5a25ce94
EI
1013
1014 return other->CP0_VPEConf0;
1015}
1016
895c2d04 1017void helper_mtc0_vpeconf0(CPUMIPSState *env, target_ulong arg1)
f1aa6320
TS
1018{
1019 uint32_t mask = 0;
1020 uint32_t newval;
1021
1022 if (env->CP0_VPEConf0 & (1 << CP0VPEC0_MVP)) {
1023 if (env->CP0_VPEConf0 & (1 << CP0VPEC0_VPA))
1024 mask |= (0xff << CP0VPEC0_XTC);
1025 mask |= (1 << CP0VPEC0_MVP) | (1 << CP0VPEC0_VPA);
1026 }
d9bea114 1027 newval = (env->CP0_VPEConf0 & ~mask) | (arg1 & mask);
f1aa6320
TS
1028
1029 // TODO: TC exclusive handling due to ERL/EXL.
1030
1031 env->CP0_VPEConf0 = newval;
1032}
1033
895c2d04 1034void helper_mttc0_vpeconf0(CPUMIPSState *env, target_ulong arg1)
5a25ce94
EI
1035{
1036 int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
895c2d04 1037 CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
5a25ce94
EI
1038 uint32_t mask = 0;
1039 uint32_t newval;
1040
1041 mask |= (1 << CP0VPEC0_MVP) | (1 << CP0VPEC0_VPA);
1042 newval = (other->CP0_VPEConf0 & ~mask) | (arg1 & mask);
1043
1044 /* TODO: TC exclusive handling due to ERL/EXL. */
1045 other->CP0_VPEConf0 = newval;
1046}
1047
895c2d04 1048void helper_mtc0_vpeconf1(CPUMIPSState *env, target_ulong arg1)
f1aa6320
TS
1049{
1050 uint32_t mask = 0;
1051 uint32_t newval;
1052
1053 if (env->mvp->CP0_MVPControl & (1 << CP0MVPCo_VPC))
1054 mask |= (0xff << CP0VPEC1_NCX) | (0xff << CP0VPEC1_NCP2) |
1055 (0xff << CP0VPEC1_NCP1);
d9bea114 1056 newval = (env->CP0_VPEConf1 & ~mask) | (arg1 & mask);
f1aa6320
TS
1057
1058 /* UDI not implemented. */
1059 /* CP2 not implemented. */
1060
1061 // TODO: Handle FPU (CP1) binding.
1062
1063 env->CP0_VPEConf1 = newval;
1064}
1065
895c2d04 1066void helper_mtc0_yqmask(CPUMIPSState *env, target_ulong arg1)
f1aa6320
TS
1067{
1068 /* Yield qualifier inputs not implemented. */
1069 env->CP0_YQMask = 0x00000000;
1070}
1071
895c2d04 1072void helper_mtc0_vpeopt(CPUMIPSState *env, target_ulong arg1)
f1aa6320 1073{
d9bea114 1074 env->CP0_VPEOpt = arg1 & 0x0000ffff;
f1aa6320
TS
1075}
1076
895c2d04 1077void helper_mtc0_entrylo0(CPUMIPSState *env, target_ulong arg1)
f1aa6320
TS
1078{
1079 /* Large physaddr (PABITS) not implemented */
1080 /* 1k pages not implemented */
d9bea114 1081 env->CP0_EntryLo0 = arg1 & 0x3FFFFFFF;
f1aa6320
TS
1082}
1083
895c2d04 1084void helper_mtc0_tcstatus(CPUMIPSState *env, target_ulong arg1)
f1aa6320
TS
1085{
1086 uint32_t mask = env->CP0_TCStatus_rw_bitmask;
1087 uint32_t newval;
1088
d9bea114 1089 newval = (env->active_tc.CP0_TCStatus & ~mask) | (arg1 & mask);
f1aa6320 1090
b5dc7732 1091 env->active_tc.CP0_TCStatus = newval;
fe8dca8c 1092 sync_c0_tcstatus(env, env->current_tc, newval);
f1aa6320
TS
1093}
1094
895c2d04 1095void helper_mttc0_tcstatus(CPUMIPSState *env, target_ulong arg1)
f1aa6320
TS
1096{
1097 int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
895c2d04 1098 CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
f1aa6320 1099
b93bbdcd
EI
1100 if (other_tc == other->current_tc)
1101 other->active_tc.CP0_TCStatus = arg1;
b5dc7732 1102 else
b93bbdcd 1103 other->tcs[other_tc].CP0_TCStatus = arg1;
fe8dca8c 1104 sync_c0_tcstatus(other, other_tc, arg1);
f1aa6320
TS
1105}
1106
895c2d04 1107void helper_mtc0_tcbind(CPUMIPSState *env, target_ulong arg1)
f1aa6320
TS
1108{
1109 uint32_t mask = (1 << CP0TCBd_TBE);
1110 uint32_t newval;
1111
1112 if (env->mvp->CP0_MVPControl & (1 << CP0MVPCo_VPC))
1113 mask |= (1 << CP0TCBd_CurVPE);
d9bea114 1114 newval = (env->active_tc.CP0_TCBind & ~mask) | (arg1 & mask);
b5dc7732 1115 env->active_tc.CP0_TCBind = newval;
f1aa6320
TS
1116}
1117
895c2d04 1118void helper_mttc0_tcbind(CPUMIPSState *env, target_ulong arg1)
f1aa6320
TS
1119{
1120 int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
1121 uint32_t mask = (1 << CP0TCBd_TBE);
1122 uint32_t newval;
895c2d04 1123 CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
f1aa6320 1124
b93bbdcd 1125 if (other->mvp->CP0_MVPControl & (1 << CP0MVPCo_VPC))
f1aa6320 1126 mask |= (1 << CP0TCBd_CurVPE);
b93bbdcd
EI
1127 if (other_tc == other->current_tc) {
1128 newval = (other->active_tc.CP0_TCBind & ~mask) | (arg1 & mask);
1129 other->active_tc.CP0_TCBind = newval;
b5dc7732 1130 } else {
b93bbdcd
EI
1131 newval = (other->tcs[other_tc].CP0_TCBind & ~mask) | (arg1 & mask);
1132 other->tcs[other_tc].CP0_TCBind = newval;
b5dc7732 1133 }
f1aa6320
TS
1134}
1135
895c2d04 1136void helper_mtc0_tcrestart(CPUMIPSState *env, target_ulong arg1)
f1aa6320 1137{
d9bea114 1138 env->active_tc.PC = arg1;
b5dc7732 1139 env->active_tc.CP0_TCStatus &= ~(1 << CP0TCSt_TDS);
5499b6ff 1140 env->lladdr = 0ULL;
f1aa6320
TS
1141 /* MIPS16 not implemented. */
1142}
1143
895c2d04 1144void helper_mttc0_tcrestart(CPUMIPSState *env, target_ulong arg1)
f1aa6320
TS
1145{
1146 int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
895c2d04 1147 CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
f1aa6320 1148
b93bbdcd
EI
1149 if (other_tc == other->current_tc) {
1150 other->active_tc.PC = arg1;
1151 other->active_tc.CP0_TCStatus &= ~(1 << CP0TCSt_TDS);
1152 other->lladdr = 0ULL;
b5dc7732
TS
1153 /* MIPS16 not implemented. */
1154 } else {
b93bbdcd
EI
1155 other->tcs[other_tc].PC = arg1;
1156 other->tcs[other_tc].CP0_TCStatus &= ~(1 << CP0TCSt_TDS);
1157 other->lladdr = 0ULL;
b5dc7732
TS
1158 /* MIPS16 not implemented. */
1159 }
f1aa6320
TS
1160}
1161
895c2d04 1162void helper_mtc0_tchalt(CPUMIPSState *env, target_ulong arg1)
f1aa6320 1163{
135dd63a
AF
1164 MIPSCPU *cpu = mips_env_get_cpu(env);
1165
d9bea114 1166 env->active_tc.CP0_TCHalt = arg1 & 0x1;
f1aa6320
TS
1167
1168 // TODO: Halt TC / Restart (if allocated+active) TC.
f249412c 1169 if (env->active_tc.CP0_TCHalt & 1) {
c6679e90 1170 mips_tc_sleep(cpu, env->current_tc);
f249412c 1171 } else {
135dd63a 1172 mips_tc_wake(cpu, env->current_tc);
f249412c 1173 }
f1aa6320
TS
1174}
1175
895c2d04 1176void helper_mttc0_tchalt(CPUMIPSState *env, target_ulong arg1)
f1aa6320
TS
1177{
1178 int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
895c2d04 1179 CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
135dd63a 1180 MIPSCPU *other_cpu = mips_env_get_cpu(other);
f1aa6320
TS
1181
1182 // TODO: Halt TC / Restart (if allocated+active) TC.
1183
b93bbdcd
EI
1184 if (other_tc == other->current_tc)
1185 other->active_tc.CP0_TCHalt = arg1;
b5dc7732 1186 else
b93bbdcd 1187 other->tcs[other_tc].CP0_TCHalt = arg1;
f249412c
EI
1188
1189 if (arg1 & 1) {
c6679e90 1190 mips_tc_sleep(other_cpu, other_tc);
f249412c 1191 } else {
135dd63a 1192 mips_tc_wake(other_cpu, other_tc);
f249412c 1193 }
f1aa6320
TS
1194}
1195
895c2d04 1196void helper_mtc0_tccontext(CPUMIPSState *env, target_ulong arg1)
f1aa6320 1197{
d9bea114 1198 env->active_tc.CP0_TCContext = arg1;
f1aa6320
TS
1199}
1200
895c2d04 1201void helper_mttc0_tccontext(CPUMIPSState *env, target_ulong arg1)
f1aa6320
TS
1202{
1203 int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
895c2d04 1204 CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
f1aa6320 1205
b93bbdcd
EI
1206 if (other_tc == other->current_tc)
1207 other->active_tc.CP0_TCContext = arg1;
b5dc7732 1208 else
b93bbdcd 1209 other->tcs[other_tc].CP0_TCContext = arg1;
f1aa6320
TS
1210}
1211
895c2d04 1212void helper_mtc0_tcschedule(CPUMIPSState *env, target_ulong arg1)
f1aa6320 1213{
d9bea114 1214 env->active_tc.CP0_TCSchedule = arg1;
f1aa6320
TS
1215}
1216
895c2d04 1217void helper_mttc0_tcschedule(CPUMIPSState *env, target_ulong arg1)
f1aa6320
TS
1218{
1219 int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
895c2d04 1220 CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
f1aa6320 1221
b93bbdcd
EI
1222 if (other_tc == other->current_tc)
1223 other->active_tc.CP0_TCSchedule = arg1;
b5dc7732 1224 else
b93bbdcd 1225 other->tcs[other_tc].CP0_TCSchedule = arg1;
f1aa6320
TS
1226}
1227
895c2d04 1228void helper_mtc0_tcschefback(CPUMIPSState *env, target_ulong arg1)
f1aa6320 1229{
d9bea114 1230 env->active_tc.CP0_TCScheFBack = arg1;
f1aa6320
TS
1231}
1232
895c2d04 1233void helper_mttc0_tcschefback(CPUMIPSState *env, target_ulong arg1)
f1aa6320
TS
1234{
1235 int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
895c2d04 1236 CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
f1aa6320 1237
b93bbdcd
EI
1238 if (other_tc == other->current_tc)
1239 other->active_tc.CP0_TCScheFBack = arg1;
b5dc7732 1240 else
b93bbdcd 1241 other->tcs[other_tc].CP0_TCScheFBack = arg1;
f1aa6320
TS
1242}
1243
895c2d04 1244void helper_mtc0_entrylo1(CPUMIPSState *env, target_ulong arg1)
f1aa6320
TS
1245{
1246 /* Large physaddr (PABITS) not implemented */
1247 /* 1k pages not implemented */
d9bea114 1248 env->CP0_EntryLo1 = arg1 & 0x3FFFFFFF;
f1aa6320
TS
1249}
1250
895c2d04 1251void helper_mtc0_context(CPUMIPSState *env, target_ulong arg1)
f1aa6320 1252{
d9bea114 1253 env->CP0_Context = (env->CP0_Context & 0x007FFFFF) | (arg1 & ~0x007FFFFF);
f1aa6320
TS
1254}
1255
895c2d04 1256void helper_mtc0_pagemask(CPUMIPSState *env, target_ulong arg1)
f1aa6320
TS
1257{
1258 /* 1k pages not implemented */
d9bea114 1259 env->CP0_PageMask = arg1 & (0x1FFFFFFF & (TARGET_PAGE_MASK << 1));
f1aa6320
TS
1260}
1261
895c2d04 1262void helper_mtc0_pagegrain(CPUMIPSState *env, target_ulong arg1)
f1aa6320
TS
1263{
1264 /* SmartMIPS not implemented */
1265 /* Large physaddr (PABITS) not implemented */
1266 /* 1k pages not implemented */
1267 env->CP0_PageGrain = 0;
1268}
1269
895c2d04 1270void helper_mtc0_wired(CPUMIPSState *env, target_ulong arg1)
f1aa6320 1271{
d9bea114 1272 env->CP0_Wired = arg1 % env->tlb->nb_tlb;
f1aa6320
TS
1273}
1274
895c2d04 1275void helper_mtc0_srsconf0(CPUMIPSState *env, target_ulong arg1)
f1aa6320 1276{
d9bea114 1277 env->CP0_SRSConf0 |= arg1 & env->CP0_SRSConf0_rw_bitmask;
f1aa6320
TS
1278}
1279
895c2d04 1280void helper_mtc0_srsconf1(CPUMIPSState *env, target_ulong arg1)
f1aa6320 1281{
d9bea114 1282 env->CP0_SRSConf1 |= arg1 & env->CP0_SRSConf1_rw_bitmask;
f1aa6320
TS
1283}
1284
895c2d04 1285void helper_mtc0_srsconf2(CPUMIPSState *env, target_ulong arg1)
f1aa6320 1286{
d9bea114 1287 env->CP0_SRSConf2 |= arg1 & env->CP0_SRSConf2_rw_bitmask;
f1aa6320
TS
1288}
1289
895c2d04 1290void helper_mtc0_srsconf3(CPUMIPSState *env, target_ulong arg1)
f1aa6320 1291{
d9bea114 1292 env->CP0_SRSConf3 |= arg1 & env->CP0_SRSConf3_rw_bitmask;
f1aa6320
TS
1293}
1294
895c2d04 1295void helper_mtc0_srsconf4(CPUMIPSState *env, target_ulong arg1)
f1aa6320 1296{
d9bea114 1297 env->CP0_SRSConf4 |= arg1 & env->CP0_SRSConf4_rw_bitmask;
f1aa6320
TS
1298}
1299
895c2d04 1300void helper_mtc0_hwrena(CPUMIPSState *env, target_ulong arg1)
f1aa6320 1301{
d9bea114 1302 env->CP0_HWREna = arg1 & 0x0000000F;
f1aa6320
TS
1303}
1304
895c2d04 1305void helper_mtc0_count(CPUMIPSState *env, target_ulong arg1)
f1aa6320 1306{
d9bea114 1307 cpu_mips_store_count(env, arg1);
f1aa6320
TS
1308}
1309
895c2d04 1310void helper_mtc0_entryhi(CPUMIPSState *env, target_ulong arg1)
f1aa6320
TS
1311{
1312 target_ulong old, val;
1313
1314 /* 1k pages not implemented */
d9bea114 1315 val = arg1 & ((TARGET_PAGE_MASK << 1) | 0xFF);
f1aa6320
TS
1316#if defined(TARGET_MIPS64)
1317 val &= env->SEGMask;
1318#endif
1319 old = env->CP0_EntryHi;
1320 env->CP0_EntryHi = val;
1321 if (env->CP0_Config3 & (1 << CP0C3_MT)) {
fe8dca8c 1322 sync_c0_entryhi(env, env->current_tc);
f1aa6320
TS
1323 }
1324 /* If the ASID changes, flush qemu's TLB. */
1325 if ((old & 0xFF) != (val & 0xFF))
1326 cpu_mips_tlb_flush(env, 1);
1327}
1328
895c2d04 1329void helper_mttc0_entryhi(CPUMIPSState *env, target_ulong arg1)
f1aa6320
TS
1330{
1331 int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
895c2d04 1332 CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
f1aa6320 1333
fe8dca8c
EI
1334 other->CP0_EntryHi = arg1;
1335 sync_c0_entryhi(other, other_tc);
f1aa6320
TS
1336}
1337
895c2d04 1338void helper_mtc0_compare(CPUMIPSState *env, target_ulong arg1)
f1aa6320 1339{
d9bea114 1340 cpu_mips_store_compare(env, arg1);
f1aa6320
TS
1341}
1342
895c2d04 1343void helper_mtc0_status(CPUMIPSState *env, target_ulong arg1)
f1aa6320
TS
1344{
1345 uint32_t val, old;
1346 uint32_t mask = env->CP0_Status_rw_bitmask;
1347
d9bea114 1348 val = arg1 & mask;
f1aa6320
TS
1349 old = env->CP0_Status;
1350 env->CP0_Status = (env->CP0_Status & ~mask) | val;
fe8dca8c 1351 if (env->CP0_Config3 & (1 << CP0C3_MT)) {
895c2d04 1352 sync_c0_status(env, env, env->current_tc);
fe8dca8c
EI
1353 } else {
1354 compute_hflags(env);
1355 }
1356
c01fccd2
AJ
1357 if (qemu_loglevel_mask(CPU_LOG_EXEC)) {
1358 qemu_log("Status %08x (%08x) => %08x (%08x) Cause %08x",
1359 old, old & env->CP0_Cause & CP0Ca_IP_mask,
1360 val, val & env->CP0_Cause & CP0Ca_IP_mask,
1361 env->CP0_Cause);
1362 switch (env->hflags & MIPS_HFLAG_KSU) {
1363 case MIPS_HFLAG_UM: qemu_log(", UM\n"); break;
1364 case MIPS_HFLAG_SM: qemu_log(", SM\n"); break;
1365 case MIPS_HFLAG_KM: qemu_log("\n"); break;
1366 default: cpu_abort(env, "Invalid MMU mode!\n"); break;
31e3104f 1367 }
c01fccd2 1368 }
f1aa6320
TS
1369}
1370
895c2d04 1371void helper_mttc0_status(CPUMIPSState *env, target_ulong arg1)
f1aa6320
TS
1372{
1373 int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
895c2d04 1374 CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
f1aa6320 1375
b93bbdcd 1376 other->CP0_Status = arg1 & ~0xf1000018;
895c2d04 1377 sync_c0_status(env, other, other_tc);
f1aa6320
TS
1378}
1379
895c2d04 1380void helper_mtc0_intctl(CPUMIPSState *env, target_ulong arg1)
f1aa6320
TS
1381{
1382 /* vectored interrupts not implemented, no performance counters. */
bc45a67a 1383 env->CP0_IntCtl = (env->CP0_IntCtl & ~0x000003e0) | (arg1 & 0x000003e0);
f1aa6320
TS
1384}
1385
895c2d04 1386void helper_mtc0_srsctl(CPUMIPSState *env, target_ulong arg1)
f1aa6320
TS
1387{
1388 uint32_t mask = (0xf << CP0SRSCtl_ESS) | (0xf << CP0SRSCtl_PSS);
d9bea114 1389 env->CP0_SRSCtl = (env->CP0_SRSCtl & ~mask) | (arg1 & mask);
f1aa6320
TS
1390}
1391
7db13fae 1392static void mtc0_cause(CPUMIPSState *cpu, target_ulong arg1)
f1aa6320
TS
1393{
1394 uint32_t mask = 0x00C00300;
5a25ce94 1395 uint32_t old = cpu->CP0_Cause;
5dc5d9f0 1396 int i;
f1aa6320 1397
5a25ce94 1398 if (cpu->insn_flags & ISA_MIPS32R2) {
f1aa6320 1399 mask |= 1 << CP0Ca_DC;
5a25ce94 1400 }
f1aa6320 1401
5a25ce94 1402 cpu->CP0_Cause = (cpu->CP0_Cause & ~mask) | (arg1 & mask);
f1aa6320 1403
5a25ce94
EI
1404 if ((old ^ cpu->CP0_Cause) & (1 << CP0Ca_DC)) {
1405 if (cpu->CP0_Cause & (1 << CP0Ca_DC)) {
1406 cpu_mips_stop_count(cpu);
1407 } else {
1408 cpu_mips_start_count(cpu);
1409 }
f1aa6320 1410 }
5dc5d9f0
AJ
1411
1412 /* Set/reset software interrupts */
1413 for (i = 0 ; i < 2 ; i++) {
5a25ce94
EI
1414 if ((old ^ cpu->CP0_Cause) & (1 << (CP0Ca_IP + i))) {
1415 cpu_mips_soft_irq(cpu, i, cpu->CP0_Cause & (1 << (CP0Ca_IP + i)));
5dc5d9f0
AJ
1416 }
1417 }
f1aa6320
TS
1418}
1419
895c2d04 1420void helper_mtc0_cause(CPUMIPSState *env, target_ulong arg1)
5a25ce94
EI
1421{
1422 mtc0_cause(env, arg1);
1423}
1424
895c2d04 1425void helper_mttc0_cause(CPUMIPSState *env, target_ulong arg1)
5a25ce94
EI
1426{
1427 int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
895c2d04 1428 CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
5a25ce94
EI
1429
1430 mtc0_cause(other, arg1);
1431}
1432
895c2d04 1433target_ulong helper_mftc0_epc(CPUMIPSState *env)
5a25ce94
EI
1434{
1435 int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
895c2d04 1436 CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
5a25ce94
EI
1437
1438 return other->CP0_EPC;
1439}
1440
895c2d04 1441target_ulong helper_mftc0_ebase(CPUMIPSState *env)
5a25ce94
EI
1442{
1443 int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
895c2d04 1444 CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
5a25ce94
EI
1445
1446 return other->CP0_EBase;
1447}
1448
895c2d04 1449void helper_mtc0_ebase(CPUMIPSState *env, target_ulong arg1)
f1aa6320
TS
1450{
1451 /* vectored interrupts not implemented */
671b0f36 1452 env->CP0_EBase = (env->CP0_EBase & ~0x3FFFF000) | (arg1 & 0x3FFFF000);
f1aa6320
TS
1453}
1454
895c2d04 1455void helper_mttc0_ebase(CPUMIPSState *env, target_ulong arg1)
5a25ce94
EI
1456{
1457 int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
895c2d04 1458 CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
5a25ce94
EI
1459 other->CP0_EBase = (other->CP0_EBase & ~0x3FFFF000) | (arg1 & 0x3FFFF000);
1460}
1461
895c2d04 1462target_ulong helper_mftc0_configx(CPUMIPSState *env, target_ulong idx)
5a25ce94
EI
1463{
1464 int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
895c2d04 1465 CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
5a25ce94
EI
1466
1467 switch (idx) {
1468 case 0: return other->CP0_Config0;
1469 case 1: return other->CP0_Config1;
1470 case 2: return other->CP0_Config2;
1471 case 3: return other->CP0_Config3;
1472 /* 4 and 5 are reserved. */
1473 case 6: return other->CP0_Config6;
1474 case 7: return other->CP0_Config7;
1475 default:
1476 break;
1477 }
1478 return 0;
1479}
1480
895c2d04 1481void helper_mtc0_config0(CPUMIPSState *env, target_ulong arg1)
f1aa6320 1482{
d9bea114 1483 env->CP0_Config0 = (env->CP0_Config0 & 0x81FFFFF8) | (arg1 & 0x00000007);
f1aa6320
TS
1484}
1485
895c2d04 1486void helper_mtc0_config2(CPUMIPSState *env, target_ulong arg1)
f1aa6320
TS
1487{
1488 /* tertiary/secondary caches not implemented */
1489 env->CP0_Config2 = (env->CP0_Config2 & 0x8FFF0FFF);
1490}
1491
895c2d04 1492void helper_mtc0_lladdr(CPUMIPSState *env, target_ulong arg1)
2a6e32dd
AJ
1493{
1494 target_long mask = env->CP0_LLAddr_rw_bitmask;
1495 arg1 = arg1 << env->CP0_LLAddr_shift;
1496 env->lladdr = (env->lladdr & ~mask) | (arg1 & mask);
1497}
1498
895c2d04 1499void helper_mtc0_watchlo(CPUMIPSState *env, target_ulong arg1, uint32_t sel)
f1aa6320
TS
1500{
1501 /* Watch exceptions for instructions, data loads, data stores
1502 not implemented. */
d9bea114 1503 env->CP0_WatchLo[sel] = (arg1 & ~0x7);
f1aa6320
TS
1504}
1505
895c2d04 1506void helper_mtc0_watchhi(CPUMIPSState *env, target_ulong arg1, uint32_t sel)
f1aa6320 1507{
d9bea114
AJ
1508 env->CP0_WatchHi[sel] = (arg1 & 0x40FF0FF8);
1509 env->CP0_WatchHi[sel] &= ~(env->CP0_WatchHi[sel] & arg1 & 0x7);
f1aa6320
TS
1510}
1511
895c2d04 1512void helper_mtc0_xcontext(CPUMIPSState *env, target_ulong arg1)
f1aa6320
TS
1513{
1514 target_ulong mask = (1ULL << (env->SEGBITS - 7)) - 1;
d9bea114 1515 env->CP0_XContext = (env->CP0_XContext & mask) | (arg1 & ~mask);
f1aa6320
TS
1516}
1517
895c2d04 1518void helper_mtc0_framemask(CPUMIPSState *env, target_ulong arg1)
f1aa6320 1519{
d9bea114 1520 env->CP0_Framemask = arg1; /* XXX */
f1aa6320
TS
1521}
1522
895c2d04 1523void helper_mtc0_debug(CPUMIPSState *env, target_ulong arg1)
f1aa6320 1524{
d9bea114
AJ
1525 env->CP0_Debug = (env->CP0_Debug & 0x8C03FC1F) | (arg1 & 0x13300120);
1526 if (arg1 & (1 << CP0DB_DM))
f1aa6320
TS
1527 env->hflags |= MIPS_HFLAG_DM;
1528 else
1529 env->hflags &= ~MIPS_HFLAG_DM;
1530}
1531
895c2d04 1532void helper_mttc0_debug(CPUMIPSState *env, target_ulong arg1)
f1aa6320
TS
1533{
1534 int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
d9bea114 1535 uint32_t val = arg1 & ((1 << CP0DB_SSt) | (1 << CP0DB_Halt));
895c2d04 1536 CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
f1aa6320
TS
1537
1538 /* XXX: Might be wrong, check with EJTAG spec. */
b93bbdcd
EI
1539 if (other_tc == other->current_tc)
1540 other->active_tc.CP0_Debug_tcstatus = val;
b5dc7732 1541 else
b93bbdcd
EI
1542 other->tcs[other_tc].CP0_Debug_tcstatus = val;
1543 other->CP0_Debug = (other->CP0_Debug &
1544 ((1 << CP0DB_SSt) | (1 << CP0DB_Halt))) |
d9bea114 1545 (arg1 & ~((1 << CP0DB_SSt) | (1 << CP0DB_Halt)));
f1aa6320
TS
1546}
1547
895c2d04 1548void helper_mtc0_performance0(CPUMIPSState *env, target_ulong arg1)
f1aa6320 1549{
d9bea114 1550 env->CP0_Performance0 = arg1 & 0x000007ff;
f1aa6320
TS
1551}
1552
895c2d04 1553void helper_mtc0_taglo(CPUMIPSState *env, target_ulong arg1)
f1aa6320 1554{
d9bea114 1555 env->CP0_TagLo = arg1 & 0xFFFFFCF6;
f1aa6320
TS
1556}
1557
895c2d04 1558void helper_mtc0_datalo(CPUMIPSState *env, target_ulong arg1)
f1aa6320 1559{
d9bea114 1560 env->CP0_DataLo = arg1; /* XXX */
f1aa6320
TS
1561}
1562
895c2d04 1563void helper_mtc0_taghi(CPUMIPSState *env, target_ulong arg1)
f1aa6320 1564{
d9bea114 1565 env->CP0_TagHi = arg1; /* XXX */
f1aa6320
TS
1566}
1567
895c2d04 1568void helper_mtc0_datahi(CPUMIPSState *env, target_ulong arg1)
f1aa6320 1569{
d9bea114 1570 env->CP0_DataHi = arg1; /* XXX */
f1aa6320
TS
1571}
1572
f1aa6320 1573/* MIPS MT functions */
895c2d04 1574target_ulong helper_mftgpr(CPUMIPSState *env, uint32_t sel)
f1aa6320
TS
1575{
1576 int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
895c2d04 1577 CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
f1aa6320 1578
b93bbdcd
EI
1579 if (other_tc == other->current_tc)
1580 return other->active_tc.gpr[sel];
b5dc7732 1581 else
b93bbdcd 1582 return other->tcs[other_tc].gpr[sel];
f1aa6320
TS
1583}
1584
895c2d04 1585target_ulong helper_mftlo(CPUMIPSState *env, uint32_t sel)
f1aa6320
TS
1586{
1587 int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
895c2d04 1588 CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
f1aa6320 1589
b93bbdcd
EI
1590 if (other_tc == other->current_tc)
1591 return other->active_tc.LO[sel];
b5dc7732 1592 else
b93bbdcd 1593 return other->tcs[other_tc].LO[sel];
f1aa6320
TS
1594}
1595
895c2d04 1596target_ulong helper_mfthi(CPUMIPSState *env, uint32_t sel)
f1aa6320
TS
1597{
1598 int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
895c2d04 1599 CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
f1aa6320 1600
b93bbdcd
EI
1601 if (other_tc == other->current_tc)
1602 return other->active_tc.HI[sel];
b5dc7732 1603 else
b93bbdcd 1604 return other->tcs[other_tc].HI[sel];
f1aa6320
TS
1605}
1606
895c2d04 1607target_ulong helper_mftacx(CPUMIPSState *env, uint32_t sel)
f1aa6320
TS
1608{
1609 int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
895c2d04 1610 CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
f1aa6320 1611
b93bbdcd
EI
1612 if (other_tc == other->current_tc)
1613 return other->active_tc.ACX[sel];
b5dc7732 1614 else
b93bbdcd 1615 return other->tcs[other_tc].ACX[sel];
f1aa6320
TS
1616}
1617
895c2d04 1618target_ulong helper_mftdsp(CPUMIPSState *env)
f1aa6320
TS
1619{
1620 int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
895c2d04 1621 CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
f1aa6320 1622
b93bbdcd
EI
1623 if (other_tc == other->current_tc)
1624 return other->active_tc.DSPControl;
b5dc7732 1625 else
b93bbdcd 1626 return other->tcs[other_tc].DSPControl;
f1aa6320 1627}
6af0bf9c 1628
895c2d04 1629void helper_mttgpr(CPUMIPSState *env, target_ulong arg1, uint32_t sel)
f1aa6320
TS
1630{
1631 int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
895c2d04 1632 CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
f1aa6320 1633
b93bbdcd
EI
1634 if (other_tc == other->current_tc)
1635 other->active_tc.gpr[sel] = arg1;
b5dc7732 1636 else
b93bbdcd 1637 other->tcs[other_tc].gpr[sel] = arg1;
f1aa6320
TS
1638}
1639
895c2d04 1640void helper_mttlo(CPUMIPSState *env, target_ulong arg1, uint32_t sel)
f1aa6320
TS
1641{
1642 int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
895c2d04 1643 CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
f1aa6320 1644
b93bbdcd
EI
1645 if (other_tc == other->current_tc)
1646 other->active_tc.LO[sel] = arg1;
b5dc7732 1647 else
b93bbdcd 1648 other->tcs[other_tc].LO[sel] = arg1;
f1aa6320
TS
1649}
1650
895c2d04 1651void helper_mtthi(CPUMIPSState *env, target_ulong arg1, uint32_t sel)
f1aa6320
TS
1652{
1653 int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
895c2d04 1654 CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
f1aa6320 1655
b93bbdcd
EI
1656 if (other_tc == other->current_tc)
1657 other->active_tc.HI[sel] = arg1;
b5dc7732 1658 else
b93bbdcd 1659 other->tcs[other_tc].HI[sel] = arg1;
f1aa6320
TS
1660}
1661
895c2d04 1662void helper_mttacx(CPUMIPSState *env, target_ulong arg1, uint32_t sel)
f1aa6320
TS
1663{
1664 int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
895c2d04 1665 CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
f1aa6320 1666
b93bbdcd
EI
1667 if (other_tc == other->current_tc)
1668 other->active_tc.ACX[sel] = arg1;
b5dc7732 1669 else
b93bbdcd 1670 other->tcs[other_tc].ACX[sel] = arg1;
f1aa6320
TS
1671}
1672
895c2d04 1673void helper_mttdsp(CPUMIPSState *env, target_ulong arg1)
f1aa6320
TS
1674{
1675 int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
895c2d04 1676 CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
f1aa6320 1677
b93bbdcd
EI
1678 if (other_tc == other->current_tc)
1679 other->active_tc.DSPControl = arg1;
b5dc7732 1680 else
b93bbdcd 1681 other->tcs[other_tc].DSPControl = arg1;
f1aa6320
TS
1682}
1683
1684/* MIPS MT functions */
9ed5726c 1685target_ulong helper_dmt(void)
f1aa6320
TS
1686{
1687 // TODO
9ed5726c 1688 return 0;
f1aa6320
TS
1689}
1690
9ed5726c 1691target_ulong helper_emt(void)
f1aa6320
TS
1692{
1693 // TODO
9ed5726c 1694 return 0;
f1aa6320
TS
1695}
1696
895c2d04 1697target_ulong helper_dvpe(CPUMIPSState *env)
f1aa6320 1698{
81bad50e 1699 CPUMIPSState *other_cpu_env = first_cpu;
f249412c
EI
1700 target_ulong prev = env->mvp->CP0_MVPControl;
1701
1702 do {
1703 /* Turn off all VPEs except the one executing the dvpe. */
81bad50e 1704 if (other_cpu_env != env) {
6f4d6b09
AF
1705 MIPSCPU *other_cpu = mips_env_get_cpu(other_cpu_env);
1706
81bad50e 1707 other_cpu_env->mvp->CP0_MVPControl &= ~(1 << CP0MVPCo_EVP);
6f4d6b09 1708 mips_vpe_sleep(other_cpu);
f249412c 1709 }
81bad50e
AF
1710 other_cpu_env = other_cpu_env->next_cpu;
1711 } while (other_cpu_env);
f249412c 1712 return prev;
f1aa6320
TS
1713}
1714
895c2d04 1715target_ulong helper_evpe(CPUMIPSState *env)
f1aa6320 1716{
81bad50e 1717 CPUMIPSState *other_cpu_env = first_cpu;
f249412c
EI
1718 target_ulong prev = env->mvp->CP0_MVPControl;
1719
1720 do {
b35d77d7
AF
1721 MIPSCPU *other_cpu = mips_env_get_cpu(other_cpu_env);
1722
81bad50e
AF
1723 if (other_cpu_env != env
1724 /* If the VPE is WFI, don't disturb its sleep. */
b35d77d7 1725 && !mips_vpe_is_wfi(other_cpu)) {
f249412c 1726 /* Enable the VPE. */
81bad50e
AF
1727 other_cpu_env->mvp->CP0_MVPControl |= (1 << CP0MVPCo_EVP);
1728 mips_vpe_wake(other_cpu_env); /* And wake it up. */
f249412c 1729 }
81bad50e
AF
1730 other_cpu_env = other_cpu_env->next_cpu;
1731 } while (other_cpu_env);
f249412c 1732 return prev;
f1aa6320 1733}
f9480ffc 1734#endif /* !CONFIG_USER_ONLY */
f1aa6320 1735
d9bea114 1736void helper_fork(target_ulong arg1, target_ulong arg2)
f1aa6320 1737{
d9bea114
AJ
1738 // arg1 = rt, arg2 = rs
1739 arg1 = 0;
f1aa6320
TS
1740 // TODO: store to TC register
1741}
1742
895c2d04 1743target_ulong helper_yield(CPUMIPSState *env, target_ulong arg)
f1aa6320 1744{
1c7242da
BS
1745 target_long arg1 = arg;
1746
d9bea114 1747 if (arg1 < 0) {
f1aa6320 1748 /* No scheduling policy implemented. */
d9bea114 1749 if (arg1 != -2) {
f1aa6320 1750 if (env->CP0_VPEControl & (1 << CP0VPECo_YSI) &&
b5dc7732 1751 env->active_tc.CP0_TCStatus & (1 << CP0TCSt_DT)) {
f1aa6320
TS
1752 env->CP0_VPEControl &= ~(0x7 << CP0VPECo_EXCPT);
1753 env->CP0_VPEControl |= 4 << CP0VPECo_EXCPT;
895c2d04 1754 helper_raise_exception(env, EXCP_THREAD);
f1aa6320
TS
1755 }
1756 }
d9bea114 1757 } else if (arg1 == 0) {
6958549d 1758 if (0 /* TODO: TC underflow */) {
f1aa6320 1759 env->CP0_VPEControl &= ~(0x7 << CP0VPECo_EXCPT);
895c2d04 1760 helper_raise_exception(env, EXCP_THREAD);
f1aa6320
TS
1761 } else {
1762 // TODO: Deallocate TC
1763 }
d9bea114 1764 } else if (arg1 > 0) {
f1aa6320
TS
1765 /* Yield qualifier inputs not implemented. */
1766 env->CP0_VPEControl &= ~(0x7 << CP0VPECo_EXCPT);
1767 env->CP0_VPEControl |= 2 << CP0VPECo_EXCPT;
895c2d04 1768 helper_raise_exception(env, EXCP_THREAD);
f1aa6320 1769 }
be24bb4f 1770 return env->CP0_YQMask;
f1aa6320
TS
1771}
1772
f1aa6320 1773#ifndef CONFIG_USER_ONLY
6af0bf9c 1774/* TLB management */
7db13fae 1775static void cpu_mips_tlb_flush (CPUMIPSState *env, int flush_global)
814b9a47
TS
1776{
1777 /* Flush qemu's TLB and discard all shadowed entries. */
1778 tlb_flush (env, flush_global);
ead9360e 1779 env->tlb->tlb_in_use = env->tlb->nb_tlb;
814b9a47
TS
1780}
1781
7db13fae 1782static void r4k_mips_tlb_flush_extra (CPUMIPSState *env, int first)
814b9a47
TS
1783{
1784 /* Discard entries from env->tlb[first] onwards. */
ead9360e
TS
1785 while (env->tlb->tlb_in_use > first) {
1786 r4k_invalidate_tlb(env, --env->tlb->tlb_in_use, 0);
814b9a47
TS
1787 }
1788}
1789
895c2d04 1790static void r4k_fill_tlb(CPUMIPSState *env, int idx)
6af0bf9c 1791{
c227f099 1792 r4k_tlb_t *tlb;
6af0bf9c
FB
1793
1794 /* XXX: detect conflicting TLBs and raise a MCHECK exception when needed */
ead9360e 1795 tlb = &env->tlb->mmu.r4k.tlb[idx];
f2e9ebef 1796 tlb->VPN = env->CP0_EntryHi & (TARGET_PAGE_MASK << 1);
d26bc211 1797#if defined(TARGET_MIPS64)
e034e2c3 1798 tlb->VPN &= env->SEGMask;
100ce988 1799#endif
98c1b82b 1800 tlb->ASID = env->CP0_EntryHi & 0xFF;
3b1c8be4 1801 tlb->PageMask = env->CP0_PageMask;
6af0bf9c 1802 tlb->G = env->CP0_EntryLo0 & env->CP0_EntryLo1 & 1;
98c1b82b
PB
1803 tlb->V0 = (env->CP0_EntryLo0 & 2) != 0;
1804 tlb->D0 = (env->CP0_EntryLo0 & 4) != 0;
1805 tlb->C0 = (env->CP0_EntryLo0 >> 3) & 0x7;
6af0bf9c 1806 tlb->PFN[0] = (env->CP0_EntryLo0 >> 6) << 12;
98c1b82b
PB
1807 tlb->V1 = (env->CP0_EntryLo1 & 2) != 0;
1808 tlb->D1 = (env->CP0_EntryLo1 & 4) != 0;
1809 tlb->C1 = (env->CP0_EntryLo1 >> 3) & 0x7;
6af0bf9c
FB
1810 tlb->PFN[1] = (env->CP0_EntryLo1 >> 6) << 12;
1811}
1812
895c2d04 1813void r4k_helper_tlbwi(CPUMIPSState *env)
6af0bf9c 1814{
286d52eb 1815 r4k_tlb_t *tlb;
bbc0d79c 1816 int idx;
286d52eb
AJ
1817 target_ulong VPN;
1818 uint8_t ASID;
1819 bool G, V0, D0, V1, D1;
bbc0d79c
AJ
1820
1821 idx = (env->CP0_Index & ~0x80000000) % env->tlb->nb_tlb;
286d52eb
AJ
1822 tlb = &env->tlb->mmu.r4k.tlb[idx];
1823 VPN = env->CP0_EntryHi & (TARGET_PAGE_MASK << 1);
1824#if defined(TARGET_MIPS64)
1825 VPN &= env->SEGMask;
1826#endif
1827 ASID = env->CP0_EntryHi & 0xff;
1828 G = env->CP0_EntryLo0 & env->CP0_EntryLo1 & 1;
1829 V0 = (env->CP0_EntryLo0 & 2) != 0;
1830 D0 = (env->CP0_EntryLo0 & 4) != 0;
1831 V1 = (env->CP0_EntryLo1 & 2) != 0;
1832 D1 = (env->CP0_EntryLo1 & 4) != 0;
1833
1834 /* Discard cached TLB entries, unless tlbwi is just upgrading access
1835 permissions on the current entry. */
1836 if (tlb->VPN != VPN || tlb->ASID != ASID || tlb->G != G ||
1837 (tlb->V0 && !V0) || (tlb->D0 && !D0) ||
1838 (tlb->V1 && !V1) || (tlb->D1 && !D1)) {
1839 r4k_mips_tlb_flush_extra(env, env->tlb->nb_tlb);
1840 }
814b9a47 1841
bbc0d79c 1842 r4k_invalidate_tlb(env, idx, 0);
895c2d04 1843 r4k_fill_tlb(env, idx);
6af0bf9c
FB
1844}
1845
895c2d04 1846void r4k_helper_tlbwr(CPUMIPSState *env)
6af0bf9c
FB
1847{
1848 int r = cpu_mips_get_random(env);
1849
29929e34 1850 r4k_invalidate_tlb(env, r, 1);
895c2d04 1851 r4k_fill_tlb(env, r);
6af0bf9c
FB
1852}
1853
895c2d04 1854void r4k_helper_tlbp(CPUMIPSState *env)
6af0bf9c 1855{
c227f099 1856 r4k_tlb_t *tlb;
f2e9ebef 1857 target_ulong mask;
6af0bf9c 1858 target_ulong tag;
f2e9ebef 1859 target_ulong VPN;
6af0bf9c
FB
1860 uint8_t ASID;
1861 int i;
1862
3d9fb9fe 1863 ASID = env->CP0_EntryHi & 0xFF;
ead9360e
TS
1864 for (i = 0; i < env->tlb->nb_tlb; i++) {
1865 tlb = &env->tlb->mmu.r4k.tlb[i];
f2e9ebef
TS
1866 /* 1k pages are not supported. */
1867 mask = tlb->PageMask | ~(TARGET_PAGE_MASK << 1);
1868 tag = env->CP0_EntryHi & ~mask;
1869 VPN = tlb->VPN & ~mask;
bc3e45e1
AJ
1870#if defined(TARGET_MIPS64)
1871 tag &= env->SEGMask;
1872#endif
6af0bf9c 1873 /* Check ASID, virtual page number & size */
f2e9ebef 1874 if ((tlb->G == 1 || tlb->ASID == ASID) && VPN == tag) {
6af0bf9c 1875 /* TLB match */
9c2149c8 1876 env->CP0_Index = i;
6af0bf9c
FB
1877 break;
1878 }
1879 }
ead9360e 1880 if (i == env->tlb->nb_tlb) {
814b9a47 1881 /* No match. Discard any shadow entries, if any of them match. */
ead9360e 1882 for (i = env->tlb->nb_tlb; i < env->tlb->tlb_in_use; i++) {
6958549d
AJ
1883 tlb = &env->tlb->mmu.r4k.tlb[i];
1884 /* 1k pages are not supported. */
1885 mask = tlb->PageMask | ~(TARGET_PAGE_MASK << 1);
1886 tag = env->CP0_EntryHi & ~mask;
1887 VPN = tlb->VPN & ~mask;
bc3e45e1
AJ
1888#if defined(TARGET_MIPS64)
1889 tag &= env->SEGMask;
1890#endif
6958549d
AJ
1891 /* Check ASID, virtual page number & size */
1892 if ((tlb->G == 1 || tlb->ASID == ASID) && VPN == tag) {
29929e34 1893 r4k_mips_tlb_flush_extra (env, i);
6958549d
AJ
1894 break;
1895 }
1896 }
814b9a47 1897
9c2149c8 1898 env->CP0_Index |= 0x80000000;
6af0bf9c
FB
1899 }
1900}
1901
895c2d04 1902void r4k_helper_tlbr(CPUMIPSState *env)
6af0bf9c 1903{
c227f099 1904 r4k_tlb_t *tlb;
09c56b84 1905 uint8_t ASID;
bbc0d79c 1906 int idx;
6af0bf9c 1907
09c56b84 1908 ASID = env->CP0_EntryHi & 0xFF;
bbc0d79c
AJ
1909 idx = (env->CP0_Index & ~0x80000000) % env->tlb->nb_tlb;
1910 tlb = &env->tlb->mmu.r4k.tlb[idx];
4ad40f36
FB
1911
1912 /* If this will change the current ASID, flush qemu's TLB. */
814b9a47
TS
1913 if (ASID != tlb->ASID)
1914 cpu_mips_tlb_flush (env, 1);
1915
ead9360e 1916 r4k_mips_tlb_flush_extra(env, env->tlb->nb_tlb);
4ad40f36 1917
6af0bf9c 1918 env->CP0_EntryHi = tlb->VPN | tlb->ASID;
3b1c8be4 1919 env->CP0_PageMask = tlb->PageMask;
7495fd0f
TS
1920 env->CP0_EntryLo0 = tlb->G | (tlb->V0 << 1) | (tlb->D0 << 2) |
1921 (tlb->C0 << 3) | (tlb->PFN[0] >> 6);
1922 env->CP0_EntryLo1 = tlb->G | (tlb->V1 << 1) | (tlb->D1 << 2) |
1923 (tlb->C1 << 3) | (tlb->PFN[1] >> 6);
6af0bf9c 1924}
6af0bf9c 1925
895c2d04 1926void helper_tlbwi(CPUMIPSState *env)
a7812ae4 1927{
895c2d04 1928 env->tlb->helper_tlbwi(env);
a7812ae4
PB
1929}
1930
895c2d04 1931void helper_tlbwr(CPUMIPSState *env)
a7812ae4 1932{
895c2d04 1933 env->tlb->helper_tlbwr(env);
a7812ae4
PB
1934}
1935
895c2d04 1936void helper_tlbp(CPUMIPSState *env)
a7812ae4 1937{
895c2d04 1938 env->tlb->helper_tlbp(env);
a7812ae4
PB
1939}
1940
895c2d04 1941void helper_tlbr(CPUMIPSState *env)
a7812ae4 1942{
895c2d04 1943 env->tlb->helper_tlbr(env);
a7812ae4
PB
1944}
1945
2b0233ab 1946/* Specials */
895c2d04 1947target_ulong helper_di(CPUMIPSState *env)
2b0233ab 1948{
2796188e
TS
1949 target_ulong t0 = env->CP0_Status;
1950
be24bb4f 1951 env->CP0_Status = t0 & ~(1 << CP0St_IE);
be24bb4f 1952 return t0;
2b0233ab
TS
1953}
1954
895c2d04 1955target_ulong helper_ei(CPUMIPSState *env)
2b0233ab 1956{
2796188e
TS
1957 target_ulong t0 = env->CP0_Status;
1958
be24bb4f 1959 env->CP0_Status = t0 | (1 << CP0St_IE);
be24bb4f 1960 return t0;
2b0233ab
TS
1961}
1962
895c2d04 1963static void debug_pre_eret(CPUMIPSState *env)
6af0bf9c 1964{
8fec2b8c 1965 if (qemu_loglevel_mask(CPU_LOG_EXEC)) {
93fcfe39
AL
1966 qemu_log("ERET: PC " TARGET_FMT_lx " EPC " TARGET_FMT_lx,
1967 env->active_tc.PC, env->CP0_EPC);
1968 if (env->CP0_Status & (1 << CP0St_ERL))
1969 qemu_log(" ErrorEPC " TARGET_FMT_lx, env->CP0_ErrorEPC);
1970 if (env->hflags & MIPS_HFLAG_DM)
1971 qemu_log(" DEPC " TARGET_FMT_lx, env->CP0_DEPC);
1972 qemu_log("\n");
1973 }
f41c52f1
TS
1974}
1975
895c2d04 1976static void debug_post_eret(CPUMIPSState *env)
f41c52f1 1977{
8fec2b8c 1978 if (qemu_loglevel_mask(CPU_LOG_EXEC)) {
93fcfe39
AL
1979 qemu_log(" => PC " TARGET_FMT_lx " EPC " TARGET_FMT_lx,
1980 env->active_tc.PC, env->CP0_EPC);
1981 if (env->CP0_Status & (1 << CP0St_ERL))
1982 qemu_log(" ErrorEPC " TARGET_FMT_lx, env->CP0_ErrorEPC);
1983 if (env->hflags & MIPS_HFLAG_DM)
1984 qemu_log(" DEPC " TARGET_FMT_lx, env->CP0_DEPC);
1985 switch (env->hflags & MIPS_HFLAG_KSU) {
1986 case MIPS_HFLAG_UM: qemu_log(", UM\n"); break;
1987 case MIPS_HFLAG_SM: qemu_log(", SM\n"); break;
1988 case MIPS_HFLAG_KM: qemu_log("\n"); break;
1989 default: cpu_abort(env, "Invalid MMU mode!\n"); break;
1990 }
623a930e 1991 }
6af0bf9c
FB
1992}
1993
895c2d04 1994static void set_pc(CPUMIPSState *env, target_ulong error_pc)
32188a03
NF
1995{
1996 env->active_tc.PC = error_pc & ~(target_ulong)1;
1997 if (error_pc & 1) {
1998 env->hflags |= MIPS_HFLAG_M16;
1999 } else {
2000 env->hflags &= ~(MIPS_HFLAG_M16);
2001 }
2002}
2003
895c2d04 2004void helper_eret(CPUMIPSState *env)
2b0233ab 2005{
895c2d04 2006 debug_pre_eret(env);
2b0233ab 2007 if (env->CP0_Status & (1 << CP0St_ERL)) {
895c2d04 2008 set_pc(env, env->CP0_ErrorEPC);
2b0233ab
TS
2009 env->CP0_Status &= ~(1 << CP0St_ERL);
2010 } else {
895c2d04 2011 set_pc(env, env->CP0_EPC);
2b0233ab
TS
2012 env->CP0_Status &= ~(1 << CP0St_EXL);
2013 }
2014 compute_hflags(env);
895c2d04 2015 debug_post_eret(env);
5499b6ff 2016 env->lladdr = 1;
2b0233ab
TS
2017}
2018
895c2d04 2019void helper_deret(CPUMIPSState *env)
2b0233ab 2020{
895c2d04
BS
2021 debug_pre_eret(env);
2022 set_pc(env, env->CP0_DEPC);
32188a03 2023
2b0233ab
TS
2024 env->hflags &= MIPS_HFLAG_DM;
2025 compute_hflags(env);
895c2d04 2026 debug_post_eret(env);
5499b6ff 2027 env->lladdr = 1;
2b0233ab 2028}
0eaef5aa 2029#endif /* !CONFIG_USER_ONLY */
2b0233ab 2030
895c2d04 2031target_ulong helper_rdhwr_cpunum(CPUMIPSState *env)
2b0233ab
TS
2032{
2033 if ((env->hflags & MIPS_HFLAG_CP0) ||
2034 (env->CP0_HWREna & (1 << 0)))
2796188e 2035 return env->CP0_EBase & 0x3ff;
2b0233ab 2036 else
895c2d04 2037 helper_raise_exception(env, EXCP_RI);
be24bb4f 2038
2796188e 2039 return 0;
2b0233ab
TS
2040}
2041
895c2d04 2042target_ulong helper_rdhwr_synci_step(CPUMIPSState *env)
2b0233ab
TS
2043{
2044 if ((env->hflags & MIPS_HFLAG_CP0) ||
2045 (env->CP0_HWREna & (1 << 1)))
2796188e 2046 return env->SYNCI_Step;
2b0233ab 2047 else
895c2d04 2048 helper_raise_exception(env, EXCP_RI);
be24bb4f 2049
2796188e 2050 return 0;
2b0233ab
TS
2051}
2052
895c2d04 2053target_ulong helper_rdhwr_cc(CPUMIPSState *env)
2b0233ab
TS
2054{
2055 if ((env->hflags & MIPS_HFLAG_CP0) ||
2056 (env->CP0_HWREna & (1 << 2)))
2796188e 2057 return env->CP0_Count;
2b0233ab 2058 else
895c2d04 2059 helper_raise_exception(env, EXCP_RI);
be24bb4f 2060
2796188e 2061 return 0;
2b0233ab
TS
2062}
2063
895c2d04 2064target_ulong helper_rdhwr_ccres(CPUMIPSState *env)
2b0233ab
TS
2065{
2066 if ((env->hflags & MIPS_HFLAG_CP0) ||
2067 (env->CP0_HWREna & (1 << 3)))
2796188e 2068 return env->CCRes;
2b0233ab 2069 else
895c2d04 2070 helper_raise_exception(env, EXCP_RI);
be24bb4f 2071
2796188e 2072 return 0;
2b0233ab
TS
2073}
2074
895c2d04 2075void helper_pmon(CPUMIPSState *env, int function)
6af0bf9c
FB
2076{
2077 function /= 2;
2078 switch (function) {
2079 case 2: /* TODO: char inbyte(int waitflag); */
b5dc7732
TS
2080 if (env->active_tc.gpr[4] == 0)
2081 env->active_tc.gpr[2] = -1;
6af0bf9c
FB
2082 /* Fall through */
2083 case 11: /* TODO: char inbyte (void); */
b5dc7732 2084 env->active_tc.gpr[2] = -1;
6af0bf9c
FB
2085 break;
2086 case 3:
2087 case 12:
b5dc7732 2088 printf("%c", (char)(env->active_tc.gpr[4] & 0xFF));
6af0bf9c
FB
2089 break;
2090 case 17:
2091 break;
2092 case 158:
2093 {
b69e48a8 2094 unsigned char *fmt = (void *)(uintptr_t)env->active_tc.gpr[4];
6af0bf9c
FB
2095 printf("%s", fmt);
2096 }
2097 break;
2098 }
2099}
e37e863f 2100
895c2d04 2101void helper_wait(CPUMIPSState *env)
08ba7963
TS
2102{
2103 env->halted = 1;
f249412c 2104 cpu_reset_interrupt(env, CPU_INTERRUPT_WAKE);
895c2d04 2105 helper_raise_exception(env, EXCP_HLT);
08ba7963
TS
2106}
2107
5fafdf24 2108#if !defined(CONFIG_USER_ONLY)
e37e863f 2109
895c2d04
BS
2110static void QEMU_NORETURN do_unaligned_access(CPUMIPSState *env,
2111 target_ulong addr, int is_write,
20503968 2112 int is_user, uintptr_t retaddr);
4ad40f36 2113
e37e863f 2114#define MMUSUFFIX _mmu
4ad40f36 2115#define ALIGNED_ONLY
e37e863f
FB
2116
2117#define SHIFT 0
022c62cb 2118#include "exec/softmmu_template.h"
e37e863f
FB
2119
2120#define SHIFT 1
022c62cb 2121#include "exec/softmmu_template.h"
e37e863f
FB
2122
2123#define SHIFT 2
022c62cb 2124#include "exec/softmmu_template.h"
e37e863f
FB
2125
2126#define SHIFT 3
022c62cb 2127#include "exec/softmmu_template.h"
e37e863f 2128
895c2d04
BS
2129static void do_unaligned_access(CPUMIPSState *env, target_ulong addr,
2130 int is_write, int is_user, uintptr_t retaddr)
4ad40f36
FB
2131{
2132 env->CP0_BadVAddr = addr;
5f7319cd 2133 do_raise_exception(env, (is_write == 1) ? EXCP_AdES : EXCP_AdEL, retaddr);
4ad40f36
FB
2134}
2135
895c2d04 2136void tlb_fill(CPUMIPSState *env, target_ulong addr, int is_write, int mmu_idx,
20503968 2137 uintptr_t retaddr)
e37e863f 2138{
e37e863f
FB
2139 int ret;
2140
97b348e7 2141 ret = cpu_mips_handle_mmu_fault(env, addr, is_write, mmu_idx);
e37e863f 2142 if (ret) {
5f7319cd
AJ
2143 do_raise_exception_err(env, env->exception_index,
2144 env->error_code, retaddr);
e37e863f 2145 }
e37e863f
FB
2146}
2147
a8170e5e 2148void cpu_unassigned_access(CPUMIPSState *env, hwaddr addr,
b14ef7c9 2149 int is_write, int is_exec, int unused, int size)
647de6ca
TS
2150{
2151 if (is_exec)
895c2d04 2152 helper_raise_exception(env, EXCP_IBE);
647de6ca 2153 else
895c2d04 2154 helper_raise_exception(env, EXCP_DBE);
647de6ca 2155}
f1aa6320 2156#endif /* !CONFIG_USER_ONLY */
fd4a04eb
TS
2157
2158/* Complex FPU operations which may need stack space. */
2159
f090c9d4
PB
2160#define FLOAT_TWO32 make_float32(1 << 30)
2161#define FLOAT_TWO64 make_float64(1ULL << 62)
05993cd0
AJ
2162#define FP_TO_INT32_OVERFLOW 0x7fffffff
2163#define FP_TO_INT64_OVERFLOW 0x7fffffffffffffffULL
8dfdb87c 2164
fd4a04eb 2165/* convert MIPS rounding mode in FCR31 to IEEE library */
6f4fc367 2166static unsigned int ieee_rm[] = {
fd4a04eb
TS
2167 float_round_nearest_even,
2168 float_round_to_zero,
2169 float_round_up,
2170 float_round_down
2171};
2172
2173#define RESTORE_ROUNDING_MODE \
f01be154 2174 set_float_rounding_mode(ieee_rm[env->active_fpu.fcr31 & 3], &env->active_fpu.fp_status)
fd4a04eb 2175
41e0c701 2176#define RESTORE_FLUSH_MODE \
79eb8392 2177 set_flush_to_zero((env->active_fpu.fcr31 & (1 << 24)) != 0, &env->active_fpu.fp_status)
41e0c701 2178
895c2d04 2179target_ulong helper_cfc1(CPUMIPSState *env, uint32_t reg)
fd4a04eb 2180{
d9bea114 2181 target_ulong arg1;
6c5c1e20 2182
ead9360e
TS
2183 switch (reg) {
2184 case 0:
d9bea114 2185 arg1 = (int32_t)env->active_fpu.fcr0;
ead9360e
TS
2186 break;
2187 case 25:
d9bea114 2188 arg1 = ((env->active_fpu.fcr31 >> 24) & 0xfe) | ((env->active_fpu.fcr31 >> 23) & 0x1);
ead9360e
TS
2189 break;
2190 case 26:
d9bea114 2191 arg1 = env->active_fpu.fcr31 & 0x0003f07c;
ead9360e
TS
2192 break;
2193 case 28:
d9bea114 2194 arg1 = (env->active_fpu.fcr31 & 0x00000f83) | ((env->active_fpu.fcr31 >> 22) & 0x4);
ead9360e
TS
2195 break;
2196 default:
d9bea114 2197 arg1 = (int32_t)env->active_fpu.fcr31;
ead9360e
TS
2198 break;
2199 }
be24bb4f 2200
d9bea114 2201 return arg1;
ead9360e
TS
2202}
2203
895c2d04 2204void helper_ctc1(CPUMIPSState *env, target_ulong arg1, uint32_t reg)
ead9360e
TS
2205{
2206 switch(reg) {
fd4a04eb 2207 case 25:
d9bea114 2208 if (arg1 & 0xffffff00)
fd4a04eb 2209 return;
d9bea114
AJ
2210 env->active_fpu.fcr31 = (env->active_fpu.fcr31 & 0x017fffff) | ((arg1 & 0xfe) << 24) |
2211 ((arg1 & 0x1) << 23);
fd4a04eb
TS
2212 break;
2213 case 26:
d9bea114 2214 if (arg1 & 0x007c0000)
fd4a04eb 2215 return;
d9bea114 2216 env->active_fpu.fcr31 = (env->active_fpu.fcr31 & 0xfffc0f83) | (arg1 & 0x0003f07c);
fd4a04eb
TS
2217 break;
2218 case 28:
d9bea114 2219 if (arg1 & 0x007c0000)
fd4a04eb 2220 return;
d9bea114
AJ
2221 env->active_fpu.fcr31 = (env->active_fpu.fcr31 & 0xfefff07c) | (arg1 & 0x00000f83) |
2222 ((arg1 & 0x4) << 22);
fd4a04eb
TS
2223 break;
2224 case 31:
d9bea114 2225 if (arg1 & 0x007c0000)
fd4a04eb 2226 return;
d9bea114 2227 env->active_fpu.fcr31 = arg1;
fd4a04eb
TS
2228 break;
2229 default:
2230 return;
2231 }
2232 /* set rounding mode */
2233 RESTORE_ROUNDING_MODE;
41e0c701
AJ
2234 /* set flush-to-zero mode */
2235 RESTORE_FLUSH_MODE;
f01be154
TS
2236 set_float_exception_flags(0, &env->active_fpu.fp_status);
2237 if ((GET_FP_ENABLE(env->active_fpu.fcr31) | 0x20) & GET_FP_CAUSE(env->active_fpu.fcr31))
5f7319cd 2238 do_raise_exception(env, EXCP_FPE, GETPC());
fd4a04eb
TS
2239}
2240
353ebb7a 2241static inline int ieee_ex_to_mips(int xcpt)
fd4a04eb 2242{
353ebb7a
AJ
2243 int ret = 0;
2244 if (xcpt) {
2245 if (xcpt & float_flag_invalid) {
2246 ret |= FP_INVALID;
2247 }
2248 if (xcpt & float_flag_overflow) {
2249 ret |= FP_OVERFLOW;
2250 }
2251 if (xcpt & float_flag_underflow) {
2252 ret |= FP_UNDERFLOW;
2253 }
2254 if (xcpt & float_flag_divbyzero) {
2255 ret |= FP_DIV0;
2256 }
2257 if (xcpt & float_flag_inexact) {
2258 ret |= FP_INEXACT;
2259 }
2260 }
2261 return ret;
fd4a04eb
TS
2262}
2263
5f7319cd 2264static inline void update_fcr31(CPUMIPSState *env, uintptr_t pc)
fd4a04eb 2265{
f01be154 2266 int tmp = ieee_ex_to_mips(get_float_exception_flags(&env->active_fpu.fp_status));
fd4a04eb 2267
f01be154 2268 SET_FP_CAUSE(env->active_fpu.fcr31, tmp);
4a587b2c
AJ
2269
2270 if (tmp) {
2271 set_float_exception_flags(0, &env->active_fpu.fp_status);
2272
2273 if (GET_FP_ENABLE(env->active_fpu.fcr31) & tmp) {
5f7319cd 2274 do_raise_exception(env, EXCP_FPE, pc);
4a587b2c
AJ
2275 } else {
2276 UPDATE_FP_FLAGS(env->active_fpu.fcr31, tmp);
2277 }
2278 }
fd4a04eb
TS
2279}
2280
a16336e4
TS
2281/* Float support.
2282 Single precition routines have a "s" suffix, double precision a
2283 "d" suffix, 32bit integer "w", 64bit integer "l", paired single "ps",
2284 paired single lower "pl", paired single upper "pu". */
2285
a16336e4 2286/* unary operations, modifying fp status */
895c2d04 2287uint64_t helper_float_sqrt_d(CPUMIPSState *env, uint64_t fdt0)
b6d96bed 2288{
5dbe90bb 2289 fdt0 = float64_sqrt(fdt0, &env->active_fpu.fp_status);
5f7319cd 2290 update_fcr31(env, GETPC());
5dbe90bb 2291 return fdt0;
b6d96bed
TS
2292}
2293
895c2d04 2294uint32_t helper_float_sqrt_s(CPUMIPSState *env, uint32_t fst0)
b6d96bed 2295{
5dbe90bb 2296 fst0 = float32_sqrt(fst0, &env->active_fpu.fp_status);
5f7319cd 2297 update_fcr31(env, GETPC());
5dbe90bb 2298 return fst0;
b6d96bed 2299}
a16336e4 2300
895c2d04 2301uint64_t helper_float_cvtd_s(CPUMIPSState *env, uint32_t fst0)
fd4a04eb 2302{
b6d96bed
TS
2303 uint64_t fdt2;
2304
f01be154 2305 fdt2 = float32_to_float64(fst0, &env->active_fpu.fp_status);
5f7319cd 2306 update_fcr31(env, GETPC());
b6d96bed 2307 return fdt2;
fd4a04eb 2308}
b6d96bed 2309
895c2d04 2310uint64_t helper_float_cvtd_w(CPUMIPSState *env, uint32_t wt0)
fd4a04eb 2311{
b6d96bed
TS
2312 uint64_t fdt2;
2313
f01be154 2314 fdt2 = int32_to_float64(wt0, &env->active_fpu.fp_status);
5f7319cd 2315 update_fcr31(env, GETPC());
b6d96bed 2316 return fdt2;
fd4a04eb 2317}
b6d96bed 2318
895c2d04 2319uint64_t helper_float_cvtd_l(CPUMIPSState *env, uint64_t dt0)
fd4a04eb 2320{
b6d96bed
TS
2321 uint64_t fdt2;
2322
f01be154 2323 fdt2 = int64_to_float64(dt0, &env->active_fpu.fp_status);
5f7319cd 2324 update_fcr31(env, GETPC());
b6d96bed 2325 return fdt2;
fd4a04eb 2326}
b6d96bed 2327
895c2d04 2328uint64_t helper_float_cvtl_d(CPUMIPSState *env, uint64_t fdt0)
fd4a04eb 2329{
b6d96bed
TS
2330 uint64_t dt2;
2331
f01be154 2332 dt2 = float64_to_int64(fdt0, &env->active_fpu.fp_status);
4cc2e5f9
AJ
2333 if (get_float_exception_flags(&env->active_fpu.fp_status)
2334 & (float_flag_invalid | float_flag_overflow)) {
05993cd0 2335 dt2 = FP_TO_INT64_OVERFLOW;
4cc2e5f9 2336 }
5f7319cd 2337 update_fcr31(env, GETPC());
b6d96bed 2338 return dt2;
fd4a04eb 2339}
b6d96bed 2340
895c2d04 2341uint64_t helper_float_cvtl_s(CPUMIPSState *env, uint32_t fst0)
fd4a04eb 2342{
b6d96bed
TS
2343 uint64_t dt2;
2344
f01be154 2345 dt2 = float32_to_int64(fst0, &env->active_fpu.fp_status);
4cc2e5f9
AJ
2346 if (get_float_exception_flags(&env->active_fpu.fp_status)
2347 & (float_flag_invalid | float_flag_overflow)) {
05993cd0 2348 dt2 = FP_TO_INT64_OVERFLOW;
4cc2e5f9 2349 }
5f7319cd 2350 update_fcr31(env, GETPC());
b6d96bed 2351 return dt2;
fd4a04eb
TS
2352}
2353
895c2d04 2354uint64_t helper_float_cvtps_pw(CPUMIPSState *env, uint64_t dt0)
fd4a04eb 2355{
b6d96bed
TS
2356 uint32_t fst2;
2357 uint32_t fsth2;
2358
f01be154
TS
2359 fst2 = int32_to_float32(dt0 & 0XFFFFFFFF, &env->active_fpu.fp_status);
2360 fsth2 = int32_to_float32(dt0 >> 32, &env->active_fpu.fp_status);
5f7319cd 2361 update_fcr31(env, GETPC());
b6d96bed 2362 return ((uint64_t)fsth2 << 32) | fst2;
fd4a04eb 2363}
b6d96bed 2364
895c2d04 2365uint64_t helper_float_cvtpw_ps(CPUMIPSState *env, uint64_t fdt0)
fd4a04eb 2366{
b6d96bed
TS
2367 uint32_t wt2;
2368 uint32_t wth2;
5dbe90bb 2369 int excp, excph;
b6d96bed 2370
f01be154 2371 wt2 = float32_to_int32(fdt0 & 0XFFFFFFFF, &env->active_fpu.fp_status);
5dbe90bb
AJ
2372 excp = get_float_exception_flags(&env->active_fpu.fp_status);
2373 if (excp & (float_flag_overflow | float_flag_invalid)) {
05993cd0 2374 wt2 = FP_TO_INT32_OVERFLOW;
5dbe90bb
AJ
2375 }
2376
2377 set_float_exception_flags(0, &env->active_fpu.fp_status);
2378 wth2 = float32_to_int32(fdt0 >> 32, &env->active_fpu.fp_status);
2379 excph = get_float_exception_flags(&env->active_fpu.fp_status);
2380 if (excph & (float_flag_overflow | float_flag_invalid)) {
05993cd0 2381 wth2 = FP_TO_INT32_OVERFLOW;
b6d96bed 2382 }
5dbe90bb
AJ
2383
2384 set_float_exception_flags(excp | excph, &env->active_fpu.fp_status);
5f7319cd 2385 update_fcr31(env, GETPC());
5dbe90bb 2386
b6d96bed 2387 return ((uint64_t)wth2 << 32) | wt2;
fd4a04eb 2388}
b6d96bed 2389
895c2d04 2390uint32_t helper_float_cvts_d(CPUMIPSState *env, uint64_t fdt0)
fd4a04eb 2391{
b6d96bed
TS
2392 uint32_t fst2;
2393
f01be154 2394 fst2 = float64_to_float32(fdt0, &env->active_fpu.fp_status);
5f7319cd 2395 update_fcr31(env, GETPC());
b6d96bed 2396 return fst2;
fd4a04eb 2397}
b6d96bed 2398
895c2d04 2399uint32_t helper_float_cvts_w(CPUMIPSState *env, uint32_t wt0)
fd4a04eb 2400{
b6d96bed
TS
2401 uint32_t fst2;
2402
f01be154 2403 fst2 = int32_to_float32(wt0, &env->active_fpu.fp_status);
5f7319cd 2404 update_fcr31(env, GETPC());
b6d96bed 2405 return fst2;
fd4a04eb 2406}
b6d96bed 2407
895c2d04 2408uint32_t helper_float_cvts_l(CPUMIPSState *env, uint64_t dt0)
fd4a04eb 2409{
b6d96bed
TS
2410 uint32_t fst2;
2411
f01be154 2412 fst2 = int64_to_float32(dt0, &env->active_fpu.fp_status);
5f7319cd 2413 update_fcr31(env, GETPC());
b6d96bed 2414 return fst2;
fd4a04eb 2415}
b6d96bed 2416
895c2d04 2417uint32_t helper_float_cvts_pl(CPUMIPSState *env, uint32_t wt0)
fd4a04eb 2418{
b6d96bed
TS
2419 uint32_t wt2;
2420
b6d96bed 2421 wt2 = wt0;
5f7319cd 2422 update_fcr31(env, GETPC());
b6d96bed 2423 return wt2;
fd4a04eb 2424}
b6d96bed 2425
895c2d04 2426uint32_t helper_float_cvts_pu(CPUMIPSState *env, uint32_t wth0)
fd4a04eb 2427{
b6d96bed
TS
2428 uint32_t wt2;
2429
b6d96bed 2430 wt2 = wth0;
5f7319cd 2431 update_fcr31(env, GETPC());
b6d96bed 2432 return wt2;
fd4a04eb 2433}
b6d96bed 2434
895c2d04 2435uint32_t helper_float_cvtw_s(CPUMIPSState *env, uint32_t fst0)
fd4a04eb 2436{
b6d96bed
TS
2437 uint32_t wt2;
2438
f01be154 2439 wt2 = float32_to_int32(fst0, &env->active_fpu.fp_status);
5f7319cd 2440 update_fcr31(env, GETPC());
4cc2e5f9
AJ
2441 if (get_float_exception_flags(&env->active_fpu.fp_status)
2442 & (float_flag_invalid | float_flag_overflow)) {
05993cd0 2443 wt2 = FP_TO_INT32_OVERFLOW;
4cc2e5f9 2444 }
b6d96bed 2445 return wt2;
fd4a04eb 2446}
b6d96bed 2447
895c2d04 2448uint32_t helper_float_cvtw_d(CPUMIPSState *env, uint64_t fdt0)
fd4a04eb 2449{
b6d96bed
TS
2450 uint32_t wt2;
2451
f01be154 2452 wt2 = float64_to_int32(fdt0, &env->active_fpu.fp_status);
4cc2e5f9
AJ
2453 if (get_float_exception_flags(&env->active_fpu.fp_status)
2454 & (float_flag_invalid | float_flag_overflow)) {
05993cd0 2455 wt2 = FP_TO_INT32_OVERFLOW;
4cc2e5f9 2456 }
5f7319cd 2457 update_fcr31(env, GETPC());
b6d96bed 2458 return wt2;
fd4a04eb
TS
2459}
2460
895c2d04 2461uint64_t helper_float_roundl_d(CPUMIPSState *env, uint64_t fdt0)
fd4a04eb 2462{
b6d96bed
TS
2463 uint64_t dt2;
2464
f01be154
TS
2465 set_float_rounding_mode(float_round_nearest_even, &env->active_fpu.fp_status);
2466 dt2 = float64_to_int64(fdt0, &env->active_fpu.fp_status);
fd4a04eb 2467 RESTORE_ROUNDING_MODE;
4cc2e5f9
AJ
2468 if (get_float_exception_flags(&env->active_fpu.fp_status)
2469 & (float_flag_invalid | float_flag_overflow)) {
05993cd0 2470 dt2 = FP_TO_INT64_OVERFLOW;
4cc2e5f9 2471 }
5f7319cd 2472 update_fcr31(env, GETPC());
b6d96bed 2473 return dt2;
fd4a04eb 2474}
b6d96bed 2475
895c2d04 2476uint64_t helper_float_roundl_s(CPUMIPSState *env, uint32_t fst0)
fd4a04eb 2477{
b6d96bed
TS
2478 uint64_t dt2;
2479
f01be154
TS
2480 set_float_rounding_mode(float_round_nearest_even, &env->active_fpu.fp_status);
2481 dt2 = float32_to_int64(fst0, &env->active_fpu.fp_status);
fd4a04eb 2482 RESTORE_ROUNDING_MODE;
4cc2e5f9
AJ
2483 if (get_float_exception_flags(&env->active_fpu.fp_status)
2484 & (float_flag_invalid | float_flag_overflow)) {
05993cd0 2485 dt2 = FP_TO_INT64_OVERFLOW;
4cc2e5f9 2486 }
5f7319cd 2487 update_fcr31(env, GETPC());
b6d96bed 2488 return dt2;
fd4a04eb 2489}
b6d96bed 2490
895c2d04 2491uint32_t helper_float_roundw_d(CPUMIPSState *env, uint64_t fdt0)
fd4a04eb 2492{
b6d96bed
TS
2493 uint32_t wt2;
2494
f01be154
TS
2495 set_float_rounding_mode(float_round_nearest_even, &env->active_fpu.fp_status);
2496 wt2 = float64_to_int32(fdt0, &env->active_fpu.fp_status);
fd4a04eb 2497 RESTORE_ROUNDING_MODE;
4cc2e5f9
AJ
2498 if (get_float_exception_flags(&env->active_fpu.fp_status)
2499 & (float_flag_invalid | float_flag_overflow)) {
05993cd0 2500 wt2 = FP_TO_INT32_OVERFLOW;
4cc2e5f9 2501 }
5f7319cd 2502 update_fcr31(env, GETPC());
b6d96bed 2503 return wt2;
fd4a04eb 2504}
b6d96bed 2505
895c2d04 2506uint32_t helper_float_roundw_s(CPUMIPSState *env, uint32_t fst0)
fd4a04eb 2507{
b6d96bed
TS
2508 uint32_t wt2;
2509
f01be154
TS
2510 set_float_rounding_mode(float_round_nearest_even, &env->active_fpu.fp_status);
2511 wt2 = float32_to_int32(fst0, &env->active_fpu.fp_status);
fd4a04eb 2512 RESTORE_ROUNDING_MODE;
4cc2e5f9
AJ
2513 if (get_float_exception_flags(&env->active_fpu.fp_status)
2514 & (float_flag_invalid | float_flag_overflow)) {
05993cd0 2515 wt2 = FP_TO_INT32_OVERFLOW;
4cc2e5f9 2516 }
5f7319cd 2517 update_fcr31(env, GETPC());
b6d96bed 2518 return wt2;
fd4a04eb
TS
2519}
2520
895c2d04 2521uint64_t helper_float_truncl_d(CPUMIPSState *env, uint64_t fdt0)
fd4a04eb 2522{
b6d96bed
TS
2523 uint64_t dt2;
2524
f01be154 2525 dt2 = float64_to_int64_round_to_zero(fdt0, &env->active_fpu.fp_status);
4cc2e5f9
AJ
2526 if (get_float_exception_flags(&env->active_fpu.fp_status)
2527 & (float_flag_invalid | float_flag_overflow)) {
05993cd0 2528 dt2 = FP_TO_INT64_OVERFLOW;
4cc2e5f9 2529 }
5f7319cd 2530 update_fcr31(env, GETPC());
b6d96bed 2531 return dt2;
fd4a04eb 2532}
b6d96bed 2533
895c2d04 2534uint64_t helper_float_truncl_s(CPUMIPSState *env, uint32_t fst0)
fd4a04eb 2535{
b6d96bed
TS
2536 uint64_t dt2;
2537
f01be154 2538 dt2 = float32_to_int64_round_to_zero(fst0, &env->active_fpu.fp_status);
4cc2e5f9
AJ
2539 if (get_float_exception_flags(&env->active_fpu.fp_status)
2540 & (float_flag_invalid | float_flag_overflow)) {
05993cd0 2541 dt2 = FP_TO_INT64_OVERFLOW;
4cc2e5f9 2542 }
5f7319cd 2543 update_fcr31(env, GETPC());
b6d96bed 2544 return dt2;
fd4a04eb 2545}
b6d96bed 2546
895c2d04 2547uint32_t helper_float_truncw_d(CPUMIPSState *env, uint64_t fdt0)
fd4a04eb 2548{
b6d96bed
TS
2549 uint32_t wt2;
2550
f01be154 2551 wt2 = float64_to_int32_round_to_zero(fdt0, &env->active_fpu.fp_status);
4cc2e5f9
AJ
2552 if (get_float_exception_flags(&env->active_fpu.fp_status)
2553 & (float_flag_invalid | float_flag_overflow)) {
05993cd0 2554 wt2 = FP_TO_INT32_OVERFLOW;
4cc2e5f9 2555 }
5f7319cd 2556 update_fcr31(env, GETPC());
b6d96bed 2557 return wt2;
fd4a04eb 2558}
b6d96bed 2559
895c2d04 2560uint32_t helper_float_truncw_s(CPUMIPSState *env, uint32_t fst0)
fd4a04eb 2561{
b6d96bed
TS
2562 uint32_t wt2;
2563
f01be154 2564 wt2 = float32_to_int32_round_to_zero(fst0, &env->active_fpu.fp_status);
4cc2e5f9
AJ
2565 if (get_float_exception_flags(&env->active_fpu.fp_status)
2566 & (float_flag_invalid | float_flag_overflow)) {
05993cd0 2567 wt2 = FP_TO_INT32_OVERFLOW;
4cc2e5f9 2568 }
5f7319cd 2569 update_fcr31(env, GETPC());
b6d96bed 2570 return wt2;
fd4a04eb
TS
2571}
2572
895c2d04 2573uint64_t helper_float_ceill_d(CPUMIPSState *env, uint64_t fdt0)
fd4a04eb 2574{
b6d96bed
TS
2575 uint64_t dt2;
2576
f01be154
TS
2577 set_float_rounding_mode(float_round_up, &env->active_fpu.fp_status);
2578 dt2 = float64_to_int64(fdt0, &env->active_fpu.fp_status);
fd4a04eb 2579 RESTORE_ROUNDING_MODE;
4cc2e5f9
AJ
2580 if (get_float_exception_flags(&env->active_fpu.fp_status)
2581 & (float_flag_invalid | float_flag_overflow)) {
05993cd0 2582 dt2 = FP_TO_INT64_OVERFLOW;
4cc2e5f9 2583 }
5f7319cd 2584 update_fcr31(env, GETPC());
b6d96bed 2585 return dt2;
fd4a04eb 2586}
b6d96bed 2587
895c2d04 2588uint64_t helper_float_ceill_s(CPUMIPSState *env, uint32_t fst0)
fd4a04eb 2589{
b6d96bed
TS
2590 uint64_t dt2;
2591
f01be154
TS
2592 set_float_rounding_mode(float_round_up, &env->active_fpu.fp_status);
2593 dt2 = float32_to_int64(fst0, &env->active_fpu.fp_status);
fd4a04eb 2594 RESTORE_ROUNDING_MODE;
4cc2e5f9
AJ
2595 if (get_float_exception_flags(&env->active_fpu.fp_status)
2596 & (float_flag_invalid | float_flag_overflow)) {
05993cd0 2597 dt2 = FP_TO_INT64_OVERFLOW;
4cc2e5f9 2598 }
5f7319cd 2599 update_fcr31(env, GETPC());
b6d96bed 2600 return dt2;
fd4a04eb 2601}
b6d96bed 2602
895c2d04 2603uint32_t helper_float_ceilw_d(CPUMIPSState *env, uint64_t fdt0)
fd4a04eb 2604{
b6d96bed
TS
2605 uint32_t wt2;
2606
f01be154
TS
2607 set_float_rounding_mode(float_round_up, &env->active_fpu.fp_status);
2608 wt2 = float64_to_int32(fdt0, &env->active_fpu.fp_status);
fd4a04eb 2609 RESTORE_ROUNDING_MODE;
4cc2e5f9
AJ
2610 if (get_float_exception_flags(&env->active_fpu.fp_status)
2611 & (float_flag_invalid | float_flag_overflow)) {
05993cd0 2612 wt2 = FP_TO_INT32_OVERFLOW;
4cc2e5f9 2613 }
5f7319cd 2614 update_fcr31(env, GETPC());
b6d96bed 2615 return wt2;
fd4a04eb 2616}
b6d96bed 2617
895c2d04 2618uint32_t helper_float_ceilw_s(CPUMIPSState *env, uint32_t fst0)
fd4a04eb 2619{
b6d96bed
TS
2620 uint32_t wt2;
2621
f01be154
TS
2622 set_float_rounding_mode(float_round_up, &env->active_fpu.fp_status);
2623 wt2 = float32_to_int32(fst0, &env->active_fpu.fp_status);
fd4a04eb 2624 RESTORE_ROUNDING_MODE;
4cc2e5f9
AJ
2625 if (get_float_exception_flags(&env->active_fpu.fp_status)
2626 & (float_flag_invalid | float_flag_overflow)) {
05993cd0 2627 wt2 = FP_TO_INT32_OVERFLOW;
4cc2e5f9 2628 }
5f7319cd 2629 update_fcr31(env, GETPC());
b6d96bed 2630 return wt2;
fd4a04eb
TS
2631}
2632
895c2d04 2633uint64_t helper_float_floorl_d(CPUMIPSState *env, uint64_t fdt0)
fd4a04eb 2634{
b6d96bed
TS
2635 uint64_t dt2;
2636
f01be154
TS
2637 set_float_rounding_mode(float_round_down, &env->active_fpu.fp_status);
2638 dt2 = float64_to_int64(fdt0, &env->active_fpu.fp_status);
fd4a04eb 2639 RESTORE_ROUNDING_MODE;
4cc2e5f9
AJ
2640 if (get_float_exception_flags(&env->active_fpu.fp_status)
2641 & (float_flag_invalid | float_flag_overflow)) {
05993cd0 2642 dt2 = FP_TO_INT64_OVERFLOW;
4cc2e5f9 2643 }
5f7319cd 2644 update_fcr31(env, GETPC());
b6d96bed 2645 return dt2;
fd4a04eb 2646}
b6d96bed 2647
895c2d04 2648uint64_t helper_float_floorl_s(CPUMIPSState *env, uint32_t fst0)
fd4a04eb 2649{
b6d96bed
TS
2650 uint64_t dt2;
2651
f01be154
TS
2652 set_float_rounding_mode(float_round_down, &env->active_fpu.fp_status);
2653 dt2 = float32_to_int64(fst0, &env->active_fpu.fp_status);
fd4a04eb 2654 RESTORE_ROUNDING_MODE;
4cc2e5f9
AJ
2655 if (get_float_exception_flags(&env->active_fpu.fp_status)
2656 & (float_flag_invalid | float_flag_overflow)) {
05993cd0 2657 dt2 = FP_TO_INT64_OVERFLOW;
4cc2e5f9 2658 }
5f7319cd 2659 update_fcr31(env, GETPC());
b6d96bed 2660 return dt2;
fd4a04eb 2661}
b6d96bed 2662
895c2d04 2663uint32_t helper_float_floorw_d(CPUMIPSState *env, uint64_t fdt0)
fd4a04eb 2664{
b6d96bed
TS
2665 uint32_t wt2;
2666
f01be154
TS
2667 set_float_rounding_mode(float_round_down, &env->active_fpu.fp_status);
2668 wt2 = float64_to_int32(fdt0, &env->active_fpu.fp_status);
fd4a04eb 2669 RESTORE_ROUNDING_MODE;
4cc2e5f9
AJ
2670 if (get_float_exception_flags(&env->active_fpu.fp_status)
2671 & (float_flag_invalid | float_flag_overflow)) {
05993cd0 2672 wt2 = FP_TO_INT32_OVERFLOW;
4cc2e5f9 2673 }
5f7319cd 2674 update_fcr31(env, GETPC());
b6d96bed 2675 return wt2;
fd4a04eb 2676}
b6d96bed 2677
895c2d04 2678uint32_t helper_float_floorw_s(CPUMIPSState *env, uint32_t fst0)
fd4a04eb 2679{
b6d96bed
TS
2680 uint32_t wt2;
2681
f01be154
TS
2682 set_float_rounding_mode(float_round_down, &env->active_fpu.fp_status);
2683 wt2 = float32_to_int32(fst0, &env->active_fpu.fp_status);
fd4a04eb 2684 RESTORE_ROUNDING_MODE;
4cc2e5f9
AJ
2685 if (get_float_exception_flags(&env->active_fpu.fp_status)
2686 & (float_flag_invalid | float_flag_overflow)) {
05993cd0 2687 wt2 = FP_TO_INT32_OVERFLOW;
4cc2e5f9 2688 }
5f7319cd 2689 update_fcr31(env, GETPC());
b6d96bed 2690 return wt2;
fd4a04eb
TS
2691}
2692
a16336e4 2693/* unary operations, not modifying fp status */
b6d96bed 2694#define FLOAT_UNOP(name) \
c01fccd2 2695uint64_t helper_float_ ## name ## _d(uint64_t fdt0) \
b6d96bed
TS
2696{ \
2697 return float64_ ## name(fdt0); \
2698} \
c01fccd2 2699uint32_t helper_float_ ## name ## _s(uint32_t fst0) \
b6d96bed
TS
2700{ \
2701 return float32_ ## name(fst0); \
2702} \
c01fccd2 2703uint64_t helper_float_ ## name ## _ps(uint64_t fdt0) \
b6d96bed
TS
2704{ \
2705 uint32_t wt0; \
2706 uint32_t wth0; \
2707 \
2708 wt0 = float32_ ## name(fdt0 & 0XFFFFFFFF); \
2709 wth0 = float32_ ## name(fdt0 >> 32); \
2710 return ((uint64_t)wth0 << 32) | wt0; \
a16336e4
TS
2711}
2712FLOAT_UNOP(abs)
2713FLOAT_UNOP(chs)
2714#undef FLOAT_UNOP
2715
8dfdb87c 2716/* MIPS specific unary operations */
895c2d04 2717uint64_t helper_float_recip_d(CPUMIPSState *env, uint64_t fdt0)
8dfdb87c 2718{
b6d96bed
TS
2719 uint64_t fdt2;
2720
05993cd0 2721 fdt2 = float64_div(float64_one, fdt0, &env->active_fpu.fp_status);
5f7319cd 2722 update_fcr31(env, GETPC());
b6d96bed 2723 return fdt2;
8dfdb87c 2724}
b6d96bed 2725
895c2d04 2726uint32_t helper_float_recip_s(CPUMIPSState *env, uint32_t fst0)
8dfdb87c 2727{
b6d96bed
TS
2728 uint32_t fst2;
2729
05993cd0 2730 fst2 = float32_div(float32_one, fst0, &env->active_fpu.fp_status);
5f7319cd 2731 update_fcr31(env, GETPC());
b6d96bed 2732 return fst2;
57fa1fb3 2733}
57fa1fb3 2734
895c2d04 2735uint64_t helper_float_rsqrt_d(CPUMIPSState *env, uint64_t fdt0)
8dfdb87c 2736{
b6d96bed
TS
2737 uint64_t fdt2;
2738
f01be154 2739 fdt2 = float64_sqrt(fdt0, &env->active_fpu.fp_status);
05993cd0 2740 fdt2 = float64_div(float64_one, fdt2, &env->active_fpu.fp_status);
5f7319cd 2741 update_fcr31(env, GETPC());
b6d96bed 2742 return fdt2;
8dfdb87c 2743}
b6d96bed 2744
895c2d04 2745uint32_t helper_float_rsqrt_s(CPUMIPSState *env, uint32_t fst0)
8dfdb87c 2746{
b6d96bed
TS
2747 uint32_t fst2;
2748
f01be154 2749 fst2 = float32_sqrt(fst0, &env->active_fpu.fp_status);
05993cd0 2750 fst2 = float32_div(float32_one, fst2, &env->active_fpu.fp_status);
5f7319cd 2751 update_fcr31(env, GETPC());
b6d96bed 2752 return fst2;
8dfdb87c
TS
2753}
2754
895c2d04 2755uint64_t helper_float_recip1_d(CPUMIPSState *env, uint64_t fdt0)
8dfdb87c 2756{
b6d96bed
TS
2757 uint64_t fdt2;
2758
05993cd0 2759 fdt2 = float64_div(float64_one, fdt0, &env->active_fpu.fp_status);
5f7319cd 2760 update_fcr31(env, GETPC());
b6d96bed 2761 return fdt2;
8dfdb87c 2762}
b6d96bed 2763
895c2d04 2764uint32_t helper_float_recip1_s(CPUMIPSState *env, uint32_t fst0)
8dfdb87c 2765{
b6d96bed
TS
2766 uint32_t fst2;
2767
05993cd0 2768 fst2 = float32_div(float32_one, fst0, &env->active_fpu.fp_status);
5f7319cd 2769 update_fcr31(env, GETPC());
b6d96bed 2770 return fst2;
8dfdb87c 2771}
b6d96bed 2772
895c2d04 2773uint64_t helper_float_recip1_ps(CPUMIPSState *env, uint64_t fdt0)
8dfdb87c 2774{
b6d96bed
TS
2775 uint32_t fst2;
2776 uint32_t fsth2;
2777
05993cd0
AJ
2778 fst2 = float32_div(float32_one, fdt0 & 0XFFFFFFFF, &env->active_fpu.fp_status);
2779 fsth2 = float32_div(float32_one, fdt0 >> 32, &env->active_fpu.fp_status);
5f7319cd 2780 update_fcr31(env, GETPC());
b6d96bed 2781 return ((uint64_t)fsth2 << 32) | fst2;
8dfdb87c
TS
2782}
2783
895c2d04 2784uint64_t helper_float_rsqrt1_d(CPUMIPSState *env, uint64_t fdt0)
8dfdb87c 2785{
b6d96bed
TS
2786 uint64_t fdt2;
2787
f01be154 2788 fdt2 = float64_sqrt(fdt0, &env->active_fpu.fp_status);
05993cd0 2789 fdt2 = float64_div(float64_one, fdt2, &env->active_fpu.fp_status);
5f7319cd 2790 update_fcr31(env, GETPC());
b6d96bed 2791 return fdt2;
8dfdb87c 2792}
b6d96bed 2793
895c2d04 2794uint32_t helper_float_rsqrt1_s(CPUMIPSState *env, uint32_t fst0)
8dfdb87c 2795{
b6d96bed
TS
2796 uint32_t fst2;
2797
f01be154 2798 fst2 = float32_sqrt(fst0, &env->active_fpu.fp_status);
05993cd0 2799 fst2 = float32_div(float32_one, fst2, &env->active_fpu.fp_status);
5f7319cd 2800 update_fcr31(env, GETPC());
b6d96bed 2801 return fst2;
8dfdb87c 2802}
b6d96bed 2803
895c2d04 2804uint64_t helper_float_rsqrt1_ps(CPUMIPSState *env, uint64_t fdt0)
8dfdb87c 2805{
b6d96bed
TS
2806 uint32_t fst2;
2807 uint32_t fsth2;
2808
f01be154
TS
2809 fst2 = float32_sqrt(fdt0 & 0XFFFFFFFF, &env->active_fpu.fp_status);
2810 fsth2 = float32_sqrt(fdt0 >> 32, &env->active_fpu.fp_status);
05993cd0
AJ
2811 fst2 = float32_div(float32_one, fst2, &env->active_fpu.fp_status);
2812 fsth2 = float32_div(float32_one, fsth2, &env->active_fpu.fp_status);
5f7319cd 2813 update_fcr31(env, GETPC());
b6d96bed 2814 return ((uint64_t)fsth2 << 32) | fst2;
57fa1fb3 2815}
57fa1fb3 2816
895c2d04 2817#define FLOAT_OP(name, p) void helper_float_##name##_##p(CPUMIPSState *env)
b6d96bed 2818
fd4a04eb 2819/* binary operations */
b6d96bed 2820#define FLOAT_BINOP(name) \
895c2d04
BS
2821uint64_t helper_float_ ## name ## _d(CPUMIPSState *env, \
2822 uint64_t fdt0, uint64_t fdt1) \
b6d96bed
TS
2823{ \
2824 uint64_t dt2; \
2825 \
f01be154 2826 dt2 = float64_ ## name (fdt0, fdt1, &env->active_fpu.fp_status); \
5f7319cd 2827 update_fcr31(env, GETPC()); \
b6d96bed
TS
2828 return dt2; \
2829} \
2830 \
895c2d04
BS
2831uint32_t helper_float_ ## name ## _s(CPUMIPSState *env, \
2832 uint32_t fst0, uint32_t fst1) \
b6d96bed
TS
2833{ \
2834 uint32_t wt2; \
2835 \
f01be154 2836 wt2 = float32_ ## name (fst0, fst1, &env->active_fpu.fp_status); \
5f7319cd 2837 update_fcr31(env, GETPC()); \
b6d96bed
TS
2838 return wt2; \
2839} \
2840 \
895c2d04
BS
2841uint64_t helper_float_ ## name ## _ps(CPUMIPSState *env, \
2842 uint64_t fdt0, \
2843 uint64_t fdt1) \
b6d96bed
TS
2844{ \
2845 uint32_t fst0 = fdt0 & 0XFFFFFFFF; \
2846 uint32_t fsth0 = fdt0 >> 32; \
2847 uint32_t fst1 = fdt1 & 0XFFFFFFFF; \
2848 uint32_t fsth1 = fdt1 >> 32; \
2849 uint32_t wt2; \
2850 uint32_t wth2; \
2851 \
f01be154
TS
2852 wt2 = float32_ ## name (fst0, fst1, &env->active_fpu.fp_status); \
2853 wth2 = float32_ ## name (fsth0, fsth1, &env->active_fpu.fp_status); \
5f7319cd 2854 update_fcr31(env, GETPC()); \
b6d96bed 2855 return ((uint64_t)wth2 << 32) | wt2; \
fd4a04eb 2856}
b6d96bed 2857
fd4a04eb
TS
2858FLOAT_BINOP(add)
2859FLOAT_BINOP(sub)
2860FLOAT_BINOP(mul)
2861FLOAT_BINOP(div)
2862#undef FLOAT_BINOP
2863
b3d6cd44
AJ
2864/* FMA based operations */
2865#define FLOAT_FMA(name, type) \
2866uint64_t helper_float_ ## name ## _d(CPUMIPSState *env, \
2867 uint64_t fdt0, uint64_t fdt1, \
2868 uint64_t fdt2) \
2869{ \
b3d6cd44
AJ
2870 fdt0 = float64_muladd(fdt0, fdt1, fdt2, type, \
2871 &env->active_fpu.fp_status); \
5f7319cd 2872 update_fcr31(env, GETPC()); \
b3d6cd44
AJ
2873 return fdt0; \
2874} \
2875 \
2876uint32_t helper_float_ ## name ## _s(CPUMIPSState *env, \
2877 uint32_t fst0, uint32_t fst1, \
2878 uint32_t fst2) \
2879{ \
b3d6cd44
AJ
2880 fst0 = float32_muladd(fst0, fst1, fst2, type, \
2881 &env->active_fpu.fp_status); \
5f7319cd 2882 update_fcr31(env, GETPC()); \
b3d6cd44
AJ
2883 return fst0; \
2884} \
2885 \
2886uint64_t helper_float_ ## name ## _ps(CPUMIPSState *env, \
2887 uint64_t fdt0, uint64_t fdt1, \
2888 uint64_t fdt2) \
2889{ \
2890 uint32_t fst0 = fdt0 & 0XFFFFFFFF; \
2891 uint32_t fsth0 = fdt0 >> 32; \
2892 uint32_t fst1 = fdt1 & 0XFFFFFFFF; \
2893 uint32_t fsth1 = fdt1 >> 32; \
2894 uint32_t fst2 = fdt2 & 0XFFFFFFFF; \
2895 uint32_t fsth2 = fdt2 >> 32; \
2896 \
b3d6cd44
AJ
2897 fst0 = float32_muladd(fst0, fst1, fst2, type, \
2898 &env->active_fpu.fp_status); \
2899 fsth0 = float32_muladd(fsth0, fsth1, fsth2, type, \
2900 &env->active_fpu.fp_status); \
5f7319cd 2901 update_fcr31(env, GETPC()); \
b3d6cd44
AJ
2902 return ((uint64_t)fsth0 << 32) | fst0; \
2903}
2904FLOAT_FMA(madd, 0)
2905FLOAT_FMA(msub, float_muladd_negate_c)
2906FLOAT_FMA(nmadd, float_muladd_negate_result)
2907FLOAT_FMA(nmsub, float_muladd_negate_result | float_muladd_negate_c)
2908#undef FLOAT_FMA
a16336e4 2909
8dfdb87c 2910/* MIPS specific binary operations */
895c2d04 2911uint64_t helper_float_recip2_d(CPUMIPSState *env, uint64_t fdt0, uint64_t fdt2)
8dfdb87c 2912{
f01be154 2913 fdt2 = float64_mul(fdt0, fdt2, &env->active_fpu.fp_status);
05993cd0 2914 fdt2 = float64_chs(float64_sub(fdt2, float64_one, &env->active_fpu.fp_status));
5f7319cd 2915 update_fcr31(env, GETPC());
b6d96bed 2916 return fdt2;
8dfdb87c 2917}
b6d96bed 2918
895c2d04 2919uint32_t helper_float_recip2_s(CPUMIPSState *env, uint32_t fst0, uint32_t fst2)
8dfdb87c 2920{
f01be154 2921 fst2 = float32_mul(fst0, fst2, &env->active_fpu.fp_status);
05993cd0 2922 fst2 = float32_chs(float32_sub(fst2, float32_one, &env->active_fpu.fp_status));
5f7319cd 2923 update_fcr31(env, GETPC());
b6d96bed 2924 return fst2;
8dfdb87c 2925}
b6d96bed 2926
895c2d04 2927uint64_t helper_float_recip2_ps(CPUMIPSState *env, uint64_t fdt0, uint64_t fdt2)
8dfdb87c 2928{
b6d96bed
TS
2929 uint32_t fst0 = fdt0 & 0XFFFFFFFF;
2930 uint32_t fsth0 = fdt0 >> 32;
2931 uint32_t fst2 = fdt2 & 0XFFFFFFFF;
2932 uint32_t fsth2 = fdt2 >> 32;
2933
f01be154
TS
2934 fst2 = float32_mul(fst0, fst2, &env->active_fpu.fp_status);
2935 fsth2 = float32_mul(fsth0, fsth2, &env->active_fpu.fp_status);
05993cd0
AJ
2936 fst2 = float32_chs(float32_sub(fst2, float32_one, &env->active_fpu.fp_status));
2937 fsth2 = float32_chs(float32_sub(fsth2, float32_one, &env->active_fpu.fp_status));
5f7319cd 2938 update_fcr31(env, GETPC());
b6d96bed 2939 return ((uint64_t)fsth2 << 32) | fst2;
8dfdb87c
TS
2940}
2941
895c2d04 2942uint64_t helper_float_rsqrt2_d(CPUMIPSState *env, uint64_t fdt0, uint64_t fdt2)
8dfdb87c 2943{
f01be154 2944 fdt2 = float64_mul(fdt0, fdt2, &env->active_fpu.fp_status);
05993cd0 2945 fdt2 = float64_sub(fdt2, float64_one, &env->active_fpu.fp_status);
f01be154 2946 fdt2 = float64_chs(float64_div(fdt2, FLOAT_TWO64, &env->active_fpu.fp_status));
5f7319cd 2947 update_fcr31(env, GETPC());
b6d96bed 2948 return fdt2;
8dfdb87c 2949}
b6d96bed 2950
895c2d04 2951uint32_t helper_float_rsqrt2_s(CPUMIPSState *env, uint32_t fst0, uint32_t fst2)
8dfdb87c 2952{
f01be154 2953 fst2 = float32_mul(fst0, fst2, &env->active_fpu.fp_status);
05993cd0 2954 fst2 = float32_sub(fst2, float32_one, &env->active_fpu.fp_status);
f01be154 2955 fst2 = float32_chs(float32_div(fst2, FLOAT_TWO32, &env->active_fpu.fp_status));
5f7319cd 2956 update_fcr31(env, GETPC());
b6d96bed 2957 return fst2;
8dfdb87c 2958}
b6d96bed 2959
895c2d04 2960uint64_t helper_float_rsqrt2_ps(CPUMIPSState *env, uint64_t fdt0, uint64_t fdt2)
8dfdb87c 2961{
b6d96bed
TS
2962 uint32_t fst0 = fdt0 & 0XFFFFFFFF;
2963 uint32_t fsth0 = fdt0 >> 32;
2964 uint32_t fst2 = fdt2 & 0XFFFFFFFF;
2965 uint32_t fsth2 = fdt2 >> 32;
2966
f01be154
TS
2967 fst2 = float32_mul(fst0, fst2, &env->active_fpu.fp_status);
2968 fsth2 = float32_mul(fsth0, fsth2, &env->active_fpu.fp_status);
05993cd0
AJ
2969 fst2 = float32_sub(fst2, float32_one, &env->active_fpu.fp_status);
2970 fsth2 = float32_sub(fsth2, float32_one, &env->active_fpu.fp_status);
f01be154
TS
2971 fst2 = float32_chs(float32_div(fst2, FLOAT_TWO32, &env->active_fpu.fp_status));
2972 fsth2 = float32_chs(float32_div(fsth2, FLOAT_TWO32, &env->active_fpu.fp_status));
5f7319cd 2973 update_fcr31(env, GETPC());
b6d96bed 2974 return ((uint64_t)fsth2 << 32) | fst2;
57fa1fb3 2975}
57fa1fb3 2976
895c2d04 2977uint64_t helper_float_addr_ps(CPUMIPSState *env, uint64_t fdt0, uint64_t fdt1)
fd4a04eb 2978{
b6d96bed
TS
2979 uint32_t fst0 = fdt0 & 0XFFFFFFFF;
2980 uint32_t fsth0 = fdt0 >> 32;
2981 uint32_t fst1 = fdt1 & 0XFFFFFFFF;
2982 uint32_t fsth1 = fdt1 >> 32;
2983 uint32_t fst2;
2984 uint32_t fsth2;
2985
f01be154
TS
2986 fst2 = float32_add (fst0, fsth0, &env->active_fpu.fp_status);
2987 fsth2 = float32_add (fst1, fsth1, &env->active_fpu.fp_status);
5f7319cd 2988 update_fcr31(env, GETPC());
b6d96bed 2989 return ((uint64_t)fsth2 << 32) | fst2;
fd4a04eb
TS
2990}
2991
895c2d04 2992uint64_t helper_float_mulr_ps(CPUMIPSState *env, uint64_t fdt0, uint64_t fdt1)
57fa1fb3 2993{
b6d96bed
TS
2994 uint32_t fst0 = fdt0 & 0XFFFFFFFF;
2995 uint32_t fsth0 = fdt0 >> 32;
2996 uint32_t fst1 = fdt1 & 0XFFFFFFFF;
2997 uint32_t fsth1 = fdt1 >> 32;
2998 uint32_t fst2;
2999 uint32_t fsth2;
3000
f01be154
TS
3001 fst2 = float32_mul (fst0, fsth0, &env->active_fpu.fp_status);
3002 fsth2 = float32_mul (fst1, fsth1, &env->active_fpu.fp_status);
5f7319cd 3003 update_fcr31(env, GETPC());
b6d96bed 3004 return ((uint64_t)fsth2 << 32) | fst2;
57fa1fb3
TS
3005}
3006
8dfdb87c 3007/* compare operations */
b6d96bed 3008#define FOP_COND_D(op, cond) \
895c2d04
BS
3009void helper_cmp_d_ ## op(CPUMIPSState *env, uint64_t fdt0, \
3010 uint64_t fdt1, int cc) \
b6d96bed 3011{ \
6a385343 3012 int c; \
6a385343 3013 c = cond; \
5f7319cd 3014 update_fcr31(env, GETPC()); \
b6d96bed 3015 if (c) \
f01be154 3016 SET_FP_COND(cc, env->active_fpu); \
b6d96bed 3017 else \
f01be154 3018 CLEAR_FP_COND(cc, env->active_fpu); \
b6d96bed 3019} \
895c2d04
BS
3020void helper_cmpabs_d_ ## op(CPUMIPSState *env, uint64_t fdt0, \
3021 uint64_t fdt1, int cc) \
b6d96bed
TS
3022{ \
3023 int c; \
3024 fdt0 = float64_abs(fdt0); \
3025 fdt1 = float64_abs(fdt1); \
3026 c = cond; \
5f7319cd 3027 update_fcr31(env, GETPC()); \
b6d96bed 3028 if (c) \
f01be154 3029 SET_FP_COND(cc, env->active_fpu); \
b6d96bed 3030 else \
f01be154 3031 CLEAR_FP_COND(cc, env->active_fpu); \
fd4a04eb
TS
3032}
3033
fd4a04eb 3034/* NOTE: the comma operator will make "cond" to eval to false,
3a599383
AJ
3035 * but float64_unordered_quiet() is still called. */
3036FOP_COND_D(f, (float64_unordered_quiet(fdt1, fdt0, &env->active_fpu.fp_status), 0))
3037FOP_COND_D(un, float64_unordered_quiet(fdt1, fdt0, &env->active_fpu.fp_status))
06a0e6b1 3038FOP_COND_D(eq, float64_eq_quiet(fdt0, fdt1, &env->active_fpu.fp_status))
211315fb 3039FOP_COND_D(ueq, float64_unordered_quiet(fdt1, fdt0, &env->active_fpu.fp_status) || float64_eq_quiet(fdt0, fdt1, &env->active_fpu.fp_status))
06a0e6b1
AJ
3040FOP_COND_D(olt, float64_lt_quiet(fdt0, fdt1, &env->active_fpu.fp_status))
3041FOP_COND_D(ult, float64_unordered_quiet(fdt1, fdt0, &env->active_fpu.fp_status) || float64_lt_quiet(fdt0, fdt1, &env->active_fpu.fp_status))
3042FOP_COND_D(ole, float64_le_quiet(fdt0, fdt1, &env->active_fpu.fp_status))
3043FOP_COND_D(ule, float64_unordered_quiet(fdt1, fdt0, &env->active_fpu.fp_status) || float64_le_quiet(fdt0, fdt1, &env->active_fpu.fp_status))
fd4a04eb 3044/* NOTE: the comma operator will make "cond" to eval to false,
3a599383
AJ
3045 * but float64_unordered() is still called. */
3046FOP_COND_D(sf, (float64_unordered(fdt1, fdt0, &env->active_fpu.fp_status), 0))
3047FOP_COND_D(ngle,float64_unordered(fdt1, fdt0, &env->active_fpu.fp_status))
06a0e6b1
AJ
3048FOP_COND_D(seq, float64_eq(fdt0, fdt1, &env->active_fpu.fp_status))
3049FOP_COND_D(ngl, float64_unordered(fdt1, fdt0, &env->active_fpu.fp_status) || float64_eq(fdt0, fdt1, &env->active_fpu.fp_status))
3050FOP_COND_D(lt, float64_lt(fdt0, fdt1, &env->active_fpu.fp_status))
3a599383 3051FOP_COND_D(nge, float64_unordered(fdt1, fdt0, &env->active_fpu.fp_status) || float64_lt(fdt0, fdt1, &env->active_fpu.fp_status))
06a0e6b1 3052FOP_COND_D(le, float64_le(fdt0, fdt1, &env->active_fpu.fp_status))
3a599383 3053FOP_COND_D(ngt, float64_unordered(fdt1, fdt0, &env->active_fpu.fp_status) || float64_le(fdt0, fdt1, &env->active_fpu.fp_status))
b6d96bed
TS
3054
3055#define FOP_COND_S(op, cond) \
895c2d04
BS
3056void helper_cmp_s_ ## op(CPUMIPSState *env, uint32_t fst0, \
3057 uint32_t fst1, int cc) \
b6d96bed 3058{ \
6a385343 3059 int c; \
6a385343 3060 c = cond; \
5f7319cd 3061 update_fcr31(env, GETPC()); \
b6d96bed 3062 if (c) \
f01be154 3063 SET_FP_COND(cc, env->active_fpu); \
b6d96bed 3064 else \
f01be154 3065 CLEAR_FP_COND(cc, env->active_fpu); \
b6d96bed 3066} \
895c2d04
BS
3067void helper_cmpabs_s_ ## op(CPUMIPSState *env, uint32_t fst0, \
3068 uint32_t fst1, int cc) \
b6d96bed
TS
3069{ \
3070 int c; \
3071 fst0 = float32_abs(fst0); \
3072 fst1 = float32_abs(fst1); \
3073 c = cond; \
5f7319cd 3074 update_fcr31(env, GETPC()); \
b6d96bed 3075 if (c) \
f01be154 3076 SET_FP_COND(cc, env->active_fpu); \
b6d96bed 3077 else \
f01be154 3078 CLEAR_FP_COND(cc, env->active_fpu); \
fd4a04eb
TS
3079}
3080
fd4a04eb 3081/* NOTE: the comma operator will make "cond" to eval to false,
3a599383
AJ
3082 * but float32_unordered_quiet() is still called. */
3083FOP_COND_S(f, (float32_unordered_quiet(fst1, fst0, &env->active_fpu.fp_status), 0))
3084FOP_COND_S(un, float32_unordered_quiet(fst1, fst0, &env->active_fpu.fp_status))
06a0e6b1 3085FOP_COND_S(eq, float32_eq_quiet(fst0, fst1, &env->active_fpu.fp_status))
211315fb 3086FOP_COND_S(ueq, float32_unordered_quiet(fst1, fst0, &env->active_fpu.fp_status) || float32_eq_quiet(fst0, fst1, &env->active_fpu.fp_status))
06a0e6b1
AJ
3087FOP_COND_S(olt, float32_lt_quiet(fst0, fst1, &env->active_fpu.fp_status))
3088FOP_COND_S(ult, float32_unordered_quiet(fst1, fst0, &env->active_fpu.fp_status) || float32_lt_quiet(fst0, fst1, &env->active_fpu.fp_status))
3089FOP_COND_S(ole, float32_le_quiet(fst0, fst1, &env->active_fpu.fp_status))
3090FOP_COND_S(ule, float32_unordered_quiet(fst1, fst0, &env->active_fpu.fp_status) || float32_le_quiet(fst0, fst1, &env->active_fpu.fp_status))
fd4a04eb 3091/* NOTE: the comma operator will make "cond" to eval to false,
3a599383
AJ
3092 * but float32_unordered() is still called. */
3093FOP_COND_S(sf, (float32_unordered(fst1, fst0, &env->active_fpu.fp_status), 0))
3094FOP_COND_S(ngle,float32_unordered(fst1, fst0, &env->active_fpu.fp_status))
06a0e6b1
AJ
3095FOP_COND_S(seq, float32_eq(fst0, fst1, &env->active_fpu.fp_status))
3096FOP_COND_S(ngl, float32_unordered(fst1, fst0, &env->active_fpu.fp_status) || float32_eq(fst0, fst1, &env->active_fpu.fp_status))
3097FOP_COND_S(lt, float32_lt(fst0, fst1, &env->active_fpu.fp_status))
3a599383 3098FOP_COND_S(nge, float32_unordered(fst1, fst0, &env->active_fpu.fp_status) || float32_lt(fst0, fst1, &env->active_fpu.fp_status))
06a0e6b1 3099FOP_COND_S(le, float32_le(fst0, fst1, &env->active_fpu.fp_status))
3a599383 3100FOP_COND_S(ngt, float32_unordered(fst1, fst0, &env->active_fpu.fp_status) || float32_le(fst0, fst1, &env->active_fpu.fp_status))
b6d96bed
TS
3101
3102#define FOP_COND_PS(op, condl, condh) \
895c2d04
BS
3103void helper_cmp_ps_ ## op(CPUMIPSState *env, uint64_t fdt0, \
3104 uint64_t fdt1, int cc) \
b6d96bed 3105{ \
6a385343
AJ
3106 uint32_t fst0, fsth0, fst1, fsth1; \
3107 int ch, cl; \
6a385343
AJ
3108 fst0 = fdt0 & 0XFFFFFFFF; \
3109 fsth0 = fdt0 >> 32; \
3110 fst1 = fdt1 & 0XFFFFFFFF; \
3111 fsth1 = fdt1 >> 32; \
3112 cl = condl; \
3113 ch = condh; \
5f7319cd 3114 update_fcr31(env, GETPC()); \
b6d96bed 3115 if (cl) \
f01be154 3116 SET_FP_COND(cc, env->active_fpu); \
b6d96bed 3117 else \
f01be154 3118 CLEAR_FP_COND(cc, env->active_fpu); \
b6d96bed 3119 if (ch) \
f01be154 3120 SET_FP_COND(cc + 1, env->active_fpu); \
b6d96bed 3121 else \
f01be154 3122 CLEAR_FP_COND(cc + 1, env->active_fpu); \
b6d96bed 3123} \
895c2d04
BS
3124void helper_cmpabs_ps_ ## op(CPUMIPSState *env, uint64_t fdt0, \
3125 uint64_t fdt1, int cc) \
b6d96bed 3126{ \
6a385343
AJ
3127 uint32_t fst0, fsth0, fst1, fsth1; \
3128 int ch, cl; \
3129 fst0 = float32_abs(fdt0 & 0XFFFFFFFF); \
3130 fsth0 = float32_abs(fdt0 >> 32); \
3131 fst1 = float32_abs(fdt1 & 0XFFFFFFFF); \
3132 fsth1 = float32_abs(fdt1 >> 32); \
3133 cl = condl; \
3134 ch = condh; \
5f7319cd 3135 update_fcr31(env, GETPC()); \
b6d96bed 3136 if (cl) \
f01be154 3137 SET_FP_COND(cc, env->active_fpu); \
b6d96bed 3138 else \
f01be154 3139 CLEAR_FP_COND(cc, env->active_fpu); \
b6d96bed 3140 if (ch) \
f01be154 3141 SET_FP_COND(cc + 1, env->active_fpu); \
b6d96bed 3142 else \
f01be154 3143 CLEAR_FP_COND(cc + 1, env->active_fpu); \
fd4a04eb
TS
3144}
3145
3146/* NOTE: the comma operator will make "cond" to eval to false,
3a599383
AJ
3147 * but float32_unordered_quiet() is still called. */
3148FOP_COND_PS(f, (float32_unordered_quiet(fst1, fst0, &env->active_fpu.fp_status), 0),
3149 (float32_unordered_quiet(fsth1, fsth0, &env->active_fpu.fp_status), 0))
3150FOP_COND_PS(un, float32_unordered_quiet(fst1, fst0, &env->active_fpu.fp_status),
3151 float32_unordered_quiet(fsth1, fsth0, &env->active_fpu.fp_status))
06a0e6b1
AJ
3152FOP_COND_PS(eq, float32_eq_quiet(fst0, fst1, &env->active_fpu.fp_status),
3153 float32_eq_quiet(fsth0, fsth1, &env->active_fpu.fp_status))
211315fb
AJ
3154FOP_COND_PS(ueq, float32_unordered_quiet(fst1, fst0, &env->active_fpu.fp_status) || float32_eq_quiet(fst0, fst1, &env->active_fpu.fp_status),
3155 float32_unordered_quiet(fsth1, fsth0, &env->active_fpu.fp_status) || float32_eq_quiet(fsth0, fsth1, &env->active_fpu.fp_status))
06a0e6b1
AJ
3156FOP_COND_PS(olt, float32_lt_quiet(fst0, fst1, &env->active_fpu.fp_status),
3157 float32_lt_quiet(fsth0, fsth1, &env->active_fpu.fp_status))
3158FOP_COND_PS(ult, float32_unordered_quiet(fst1, fst0, &env->active_fpu.fp_status) || float32_lt_quiet(fst0, fst1, &env->active_fpu.fp_status),
3159 float32_unordered_quiet(fsth1, fsth0, &env->active_fpu.fp_status) || float32_lt_quiet(fsth0, fsth1, &env->active_fpu.fp_status))
3160FOP_COND_PS(ole, float32_le_quiet(fst0, fst1, &env->active_fpu.fp_status),
3161 float32_le_quiet(fsth0, fsth1, &env->active_fpu.fp_status))
3162FOP_COND_PS(ule, float32_unordered_quiet(fst1, fst0, &env->active_fpu.fp_status) || float32_le_quiet(fst0, fst1, &env->active_fpu.fp_status),
3163 float32_unordered_quiet(fsth1, fsth0, &env->active_fpu.fp_status) || float32_le_quiet(fsth0, fsth1, &env->active_fpu.fp_status))
fd4a04eb 3164/* NOTE: the comma operator will make "cond" to eval to false,
3a599383
AJ
3165 * but float32_unordered() is still called. */
3166FOP_COND_PS(sf, (float32_unordered(fst1, fst0, &env->active_fpu.fp_status), 0),
3167 (float32_unordered(fsth1, fsth0, &env->active_fpu.fp_status), 0))
3168FOP_COND_PS(ngle,float32_unordered(fst1, fst0, &env->active_fpu.fp_status),
3169 float32_unordered(fsth1, fsth0, &env->active_fpu.fp_status))
06a0e6b1
AJ
3170FOP_COND_PS(seq, float32_eq(fst0, fst1, &env->active_fpu.fp_status),
3171 float32_eq(fsth0, fsth1, &env->active_fpu.fp_status))
3172FOP_COND_PS(ngl, float32_unordered(fst1, fst0, &env->active_fpu.fp_status) || float32_eq(fst0, fst1, &env->active_fpu.fp_status),
3173 float32_unordered(fsth1, fsth0, &env->active_fpu.fp_status) || float32_eq(fsth0, fsth1, &env->active_fpu.fp_status))
3174FOP_COND_PS(lt, float32_lt(fst0, fst1, &env->active_fpu.fp_status),
3175 float32_lt(fsth0, fsth1, &env->active_fpu.fp_status))
3a599383
AJ
3176FOP_COND_PS(nge, float32_unordered(fst1, fst0, &env->active_fpu.fp_status) || float32_lt(fst0, fst1, &env->active_fpu.fp_status),
3177 float32_unordered(fsth1, fsth0, &env->active_fpu.fp_status) || float32_lt(fsth0, fsth1, &env->active_fpu.fp_status))
06a0e6b1
AJ
3178FOP_COND_PS(le, float32_le(fst0, fst1, &env->active_fpu.fp_status),
3179 float32_le(fsth0, fsth1, &env->active_fpu.fp_status))
3a599383
AJ
3180FOP_COND_PS(ngt, float32_unordered(fst1, fst0, &env->active_fpu.fp_status) || float32_le(fst0, fst1, &env->active_fpu.fp_status),
3181 float32_unordered(fsth1, fsth0, &env->active_fpu.fp_status) || float32_le(fsth0, fsth1, &env->active_fpu.fp_status))