]> git.proxmox.com Git - qemu.git/blame - target-ppc/exec.h
PowerPC bugfixes:
[qemu.git] / target-ppc / exec.h
CommitLineData
79aceca5 1/*
3fc6c082 2 * PowerPC emulation definitions for qemu.
79aceca5 3 *
76a66253 4 * Copyright (c) 2003-2007 Jocelyn Mayer
79aceca5
FB
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
20#if !defined (__PPC_H__)
21#define __PPC_H__
22
fdabc366
FB
23#include "config.h"
24
79aceca5
FB
25#include "dyngen-exec.h"
26
76a66253
JM
27#include "cpu.h"
28#include "exec-all.h"
fdabc366 29
e864cabd
JM
30/* For normal operations, precise emulation should not be needed */
31//#define USE_PRECISE_EMULATION 1
32#define USE_PRECISE_EMULATION 0
33
79aceca5 34register struct CPUPPCState *env asm(AREG0);
76a66253
JM
35#if TARGET_LONG_BITS > HOST_LONG_BITS
36/* no registers can be used */
37#define T0 (env->t0)
38#define T1 (env->t1)
39#define T2 (env->t2)
40#else
76a66253
JM
41register unsigned long T0 asm(AREG1);
42register unsigned long T1 asm(AREG2);
43register unsigned long T2 asm(AREG3);
76a66253 44#endif
d9bce9d9 45/* We may, sometime, need 64 bits registers on 32 bits target */
0487d6a8 46#if defined(TARGET_PPC64) || defined(TARGET_PPCSPE) || (HOST_LONG_BITS == 64)
d9bce9d9 47#define T0_64 T0
0487d6a8
JM
48#define T1_64 T1
49#define T2_64 T2
d9bce9d9
JM
50#else
51/* no registers can be used */
52#define T0_64 (env->t0)
53#define T1_64 (env->t1)
54#define T2_64 (env->t2)
76a66253 55#endif
d9bce9d9
JM
56/* Provision for Altivec */
57#define T0_avr (env->t0_avr)
58#define T1_avr (env->t1_avr)
59#define T2_avr (env->t2_avr)
79aceca5 60
76a66253 61/* XXX: to clean: remove this mess */
79aceca5
FB
62#define PARAM(n) ((uint32_t)PARAM##n)
63#define SPARAM(n) ((int32_t)PARAM##n)
76a66253 64
fb0eaffc
FB
65#define FT0 (env->ft0)
66#define FT1 (env->ft1)
67#define FT2 (env->ft2)
79aceca5 68
a541f297 69#if defined (DEBUG_OP)
70ead434 70# define RETURN() __asm__ __volatile__("nop" : : : "memory");
a541f297 71#else
70ead434 72# define RETURN() __asm__ __volatile__("" : : : "memory");
a541f297 73#endif
79aceca5 74
76a66253
JM
75static inline target_ulong rotl8 (target_ulong i, int n)
76{
77 return (((uint8_t)i << n) | ((uint8_t)i >> (8 - n)));
78}
79
80static inline target_ulong rotl16 (target_ulong i, int n)
81{
82 return (((uint16_t)i << n) | ((uint16_t)i >> (16 - n)));
83}
79aceca5 84
76a66253 85static inline target_ulong rotl32 (target_ulong i, int n)
79aceca5 86{
76a66253 87 return (((uint32_t)i << n) | ((uint32_t)i >> (32 - n)));
79aceca5
FB
88}
89
76a66253
JM
90#if defined(TARGET_PPC64)
91static inline target_ulong rotl64 (target_ulong i, int n)
92{
93 return (((uint64_t)i << n) | ((uint64_t)i >> (64 - n)));
94}
95#endif
96
9a64fbe4 97#if !defined(CONFIG_USER_ONLY)
a9049a07 98#include "softmmu_exec.h"
9a64fbe4 99#endif /* !defined(CONFIG_USER_ONLY) */
79aceca5 100
9fddaa0c
FB
101void do_raise_exception_err (uint32_t exception, int error_code);
102void do_raise_exception (uint32_t exception);
79aceca5 103
76a66253
JM
104int get_physical_address (CPUState *env, mmu_ctx_t *ctx, target_ulong vaddr,
105 int rw, int access_type, int check_BATs);
79aceca5 106
76a66253
JM
107void ppc6xx_tlb_invalidate_all (CPUState *env);
108void ppc6xx_tlb_invalidate_virt (CPUState *env, target_ulong eaddr,
109 int is_code);
110void ppc6xx_tlb_store (CPUState *env, target_ulong EPN, int way, int is_code,
111 target_ulong pte0, target_ulong pte1);
9a64fbe4 112
0d1a29f9
FB
113static inline void env_to_regs(void)
114{
115}
116
117static inline void regs_to_env(void)
118{
119}
120
76a66253 121int cpu_ppc_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
0fa85d43
FB
122 int is_user, int is_softmmu);
123
79aceca5 124#endif /* !defined (__PPC_H__) */