]> git.proxmox.com Git - qemu.git/blame - target-ppc/translate.c
target-mips: Remove unused inline function
[qemu.git] / target-ppc / translate.c
CommitLineData
79aceca5 1/*
3fc6c082 2 * PowerPC emulation for qemu: main translation routines.
5fafdf24 3 *
76a66253 4 * Copyright (c) 2003-2007 Jocelyn Mayer
90dc8812 5 * Copyright (C) 2011 Freescale Semiconductor, Inc.
79aceca5
FB
6 *
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2 of the License, or (at your option) any later version.
11 *
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * Lesser General Public License for more details.
16 *
17 * You should have received a copy of the GNU Lesser General Public
8167ee88 18 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
79aceca5 19 */
c6a1c22b 20
79aceca5 21#include "cpu.h"
79aceca5 22#include "disas.h"
57fec1fe 23#include "tcg-op.h"
0cfe11ea 24#include "host-utils.h"
79aceca5 25
a7812ae4
PB
26#include "helper.h"
27#define GEN_HELPER 1
28#include "helper.h"
29
8cbcb4fa
AJ
30#define CPU_SINGLE_STEP 0x1
31#define CPU_BRANCH_STEP 0x2
32#define GDBSTUB_SINGLE_STEP 0x4
33
a750fc0b 34/* Include definitions for instructions classes and implementations flags */
9fddaa0c 35//#define PPC_DEBUG_DISAS
76a66253 36//#define DO_PPC_STATISTICS
79aceca5 37
d12d51d5 38#ifdef PPC_DEBUG_DISAS
93fcfe39 39# define LOG_DISAS(...) qemu_log_mask(CPU_LOG_TB_IN_ASM, ## __VA_ARGS__)
d12d51d5
AL
40#else
41# define LOG_DISAS(...) do { } while (0)
42#endif
a750fc0b
JM
43/*****************************************************************************/
44/* Code translation helpers */
c53be334 45
f78fb44e 46/* global register indexes */
a7812ae4 47static TCGv_ptr cpu_env;
1d542695 48static char cpu_reg_names[10*3 + 22*4 /* GPR */
f78fb44e 49#if !defined(TARGET_PPC64)
1d542695 50 + 10*4 + 22*5 /* SPE GPRh */
f78fb44e 51#endif
a5e26afa 52 + 10*4 + 22*5 /* FPR */
47e4661c
AJ
53 + 2*(10*6 + 22*7) /* AVRh, AVRl */
54 + 8*5 /* CRF */];
f78fb44e
AJ
55static TCGv cpu_gpr[32];
56#if !defined(TARGET_PPC64)
57static TCGv cpu_gprh[32];
58#endif
a7812ae4
PB
59static TCGv_i64 cpu_fpr[32];
60static TCGv_i64 cpu_avrh[32], cpu_avrl[32];
61static TCGv_i32 cpu_crf[8];
bd568f18 62static TCGv cpu_nip;
6527f6ea 63static TCGv cpu_msr;
cfdcd37a
AJ
64static TCGv cpu_ctr;
65static TCGv cpu_lr;
697ab892
DG
66#if defined(TARGET_PPC64)
67static TCGv cpu_cfar;
68#endif
3d7b417e 69static TCGv cpu_xer;
cf360a32 70static TCGv cpu_reserve;
a7812ae4 71static TCGv_i32 cpu_fpscr;
a7859e89 72static TCGv_i32 cpu_access_type;
f78fb44e 73
2e70f6ef
PB
74#include "gen-icount.h"
75
76void ppc_translate_init(void)
77{
f78fb44e
AJ
78 int i;
79 char* p;
2dc766da 80 size_t cpu_reg_names_size;
b2437bf2 81 static int done_init = 0;
f78fb44e 82
2e70f6ef
PB
83 if (done_init)
84 return;
f78fb44e 85
a7812ae4 86 cpu_env = tcg_global_reg_new_ptr(TCG_AREG0, "env");
a7812ae4 87
f78fb44e 88 p = cpu_reg_names;
2dc766da 89 cpu_reg_names_size = sizeof(cpu_reg_names);
47e4661c
AJ
90
91 for (i = 0; i < 8; i++) {
2dc766da 92 snprintf(p, cpu_reg_names_size, "crf%d", i);
a7812ae4 93 cpu_crf[i] = tcg_global_mem_new_i32(TCG_AREG0,
1328c2bf 94 offsetof(CPUPPCState, crf[i]), p);
47e4661c 95 p += 5;
2dc766da 96 cpu_reg_names_size -= 5;
47e4661c
AJ
97 }
98
f78fb44e 99 for (i = 0; i < 32; i++) {
2dc766da 100 snprintf(p, cpu_reg_names_size, "r%d", i);
a7812ae4 101 cpu_gpr[i] = tcg_global_mem_new(TCG_AREG0,
1328c2bf 102 offsetof(CPUPPCState, gpr[i]), p);
f78fb44e 103 p += (i < 10) ? 3 : 4;
2dc766da 104 cpu_reg_names_size -= (i < 10) ? 3 : 4;
f78fb44e 105#if !defined(TARGET_PPC64)
2dc766da 106 snprintf(p, cpu_reg_names_size, "r%dH", i);
a7812ae4 107 cpu_gprh[i] = tcg_global_mem_new_i32(TCG_AREG0,
1328c2bf 108 offsetof(CPUPPCState, gprh[i]), p);
f78fb44e 109 p += (i < 10) ? 4 : 5;
2dc766da 110 cpu_reg_names_size -= (i < 10) ? 4 : 5;
f78fb44e 111#endif
1d542695 112
2dc766da 113 snprintf(p, cpu_reg_names_size, "fp%d", i);
a7812ae4 114 cpu_fpr[i] = tcg_global_mem_new_i64(TCG_AREG0,
1328c2bf 115 offsetof(CPUPPCState, fpr[i]), p);
ec1ac72d 116 p += (i < 10) ? 4 : 5;
2dc766da 117 cpu_reg_names_size -= (i < 10) ? 4 : 5;
a5e26afa 118
2dc766da 119 snprintf(p, cpu_reg_names_size, "avr%dH", i);
e2542fe2 120#ifdef HOST_WORDS_BIGENDIAN
fe1e5c53 121 cpu_avrh[i] = tcg_global_mem_new_i64(TCG_AREG0,
1328c2bf 122 offsetof(CPUPPCState, avr[i].u64[0]), p);
fe1e5c53 123#else
a7812ae4 124 cpu_avrh[i] = tcg_global_mem_new_i64(TCG_AREG0,
1328c2bf 125 offsetof(CPUPPCState, avr[i].u64[1]), p);
fe1e5c53 126#endif
1d542695 127 p += (i < 10) ? 6 : 7;
2dc766da 128 cpu_reg_names_size -= (i < 10) ? 6 : 7;
ec1ac72d 129
2dc766da 130 snprintf(p, cpu_reg_names_size, "avr%dL", i);
e2542fe2 131#ifdef HOST_WORDS_BIGENDIAN
fe1e5c53 132 cpu_avrl[i] = tcg_global_mem_new_i64(TCG_AREG0,
1328c2bf 133 offsetof(CPUPPCState, avr[i].u64[1]), p);
fe1e5c53 134#else
a7812ae4 135 cpu_avrl[i] = tcg_global_mem_new_i64(TCG_AREG0,
1328c2bf 136 offsetof(CPUPPCState, avr[i].u64[0]), p);
fe1e5c53 137#endif
1d542695 138 p += (i < 10) ? 6 : 7;
2dc766da 139 cpu_reg_names_size -= (i < 10) ? 6 : 7;
f78fb44e 140 }
f10dc08e 141
a7812ae4 142 cpu_nip = tcg_global_mem_new(TCG_AREG0,
1328c2bf 143 offsetof(CPUPPCState, nip), "nip");
bd568f18 144
6527f6ea 145 cpu_msr = tcg_global_mem_new(TCG_AREG0,
1328c2bf 146 offsetof(CPUPPCState, msr), "msr");
6527f6ea 147
a7812ae4 148 cpu_ctr = tcg_global_mem_new(TCG_AREG0,
1328c2bf 149 offsetof(CPUPPCState, ctr), "ctr");
cfdcd37a 150
a7812ae4 151 cpu_lr = tcg_global_mem_new(TCG_AREG0,
1328c2bf 152 offsetof(CPUPPCState, lr), "lr");
cfdcd37a 153
697ab892
DG
154#if defined(TARGET_PPC64)
155 cpu_cfar = tcg_global_mem_new(TCG_AREG0,
1328c2bf 156 offsetof(CPUPPCState, cfar), "cfar");
697ab892
DG
157#endif
158
a7812ae4 159 cpu_xer = tcg_global_mem_new(TCG_AREG0,
1328c2bf 160 offsetof(CPUPPCState, xer), "xer");
3d7b417e 161
cf360a32 162 cpu_reserve = tcg_global_mem_new(TCG_AREG0,
1328c2bf 163 offsetof(CPUPPCState, reserve_addr),
18b21a2f 164 "reserve_addr");
cf360a32 165
a7812ae4 166 cpu_fpscr = tcg_global_mem_new_i32(TCG_AREG0,
1328c2bf 167 offsetof(CPUPPCState, fpscr), "fpscr");
e1571908 168
a7859e89 169 cpu_access_type = tcg_global_mem_new_i32(TCG_AREG0,
1328c2bf 170 offsetof(CPUPPCState, access_type), "access_type");
a7859e89 171
f10dc08e 172 /* register helpers */
a7812ae4 173#define GEN_HELPER 2
f10dc08e
AJ
174#include "helper.h"
175
2e70f6ef
PB
176 done_init = 1;
177}
178
79aceca5
FB
179/* internal defines */
180typedef struct DisasContext {
181 struct TranslationBlock *tb;
0fa85d43 182 target_ulong nip;
79aceca5 183 uint32_t opcode;
9a64fbe4 184 uint32_t exception;
3cc62370
FB
185 /* Routine used to access memory */
186 int mem_idx;
76db3ba4 187 int access_type;
3cc62370 188 /* Translation flags */
76db3ba4 189 int le_mode;
d9bce9d9
JM
190#if defined(TARGET_PPC64)
191 int sf_mode;
697ab892 192 int has_cfar;
9a64fbe4 193#endif
3cc62370 194 int fpu_enabled;
a9d9eb8f 195 int altivec_enabled;
0487d6a8 196 int spe_enabled;
c227f099 197 ppc_spr_t *spr_cb; /* Needed to check rights for mfspr/mtspr */
ea4e754f 198 int singlestep_enabled;
79aceca5
FB
199} DisasContext;
200
c227f099 201struct opc_handler_t {
70560da7
FC
202 /* invalid bits for instruction 1 (Rc(opcode) == 0) */
203 uint32_t inval1;
204 /* invalid bits for instruction 2 (Rc(opcode) == 1) */
205 uint32_t inval2;
9a64fbe4 206 /* instruction type */
0487d6a8 207 uint64_t type;
a5858d7a
AG
208 /* extended instruction type */
209 uint64_t type2;
79aceca5
FB
210 /* handler */
211 void (*handler)(DisasContext *ctx);
a750fc0b 212#if defined(DO_PPC_STATISTICS) || defined(PPC_DUMP_CPU)
b55266b5 213 const char *oname;
a750fc0b
JM
214#endif
215#if defined(DO_PPC_STATISTICS)
76a66253
JM
216 uint64_t count;
217#endif
3fc6c082 218};
79aceca5 219
636aa200 220static inline void gen_reset_fpstatus(void)
7c58044c 221{
a44d2ce1 222 gen_helper_reset_fpstatus();
7c58044c
JM
223}
224
636aa200 225static inline void gen_compute_fprf(TCGv_i64 arg, int set_fprf, int set_rc)
7c58044c 226{
0f2f39c2 227 TCGv_i32 t0 = tcg_temp_new_i32();
af12906f 228
7c58044c
JM
229 if (set_fprf != 0) {
230 /* This case might be optimized later */
0f2f39c2 231 tcg_gen_movi_i32(t0, 1);
af12906f 232 gen_helper_compute_fprf(t0, arg, t0);
a7812ae4 233 if (unlikely(set_rc)) {
0f2f39c2 234 tcg_gen_mov_i32(cpu_crf[1], t0);
a7812ae4 235 }
af12906f 236 gen_helper_float_check_status();
7c58044c
JM
237 } else if (unlikely(set_rc)) {
238 /* We always need to compute fpcc */
0f2f39c2 239 tcg_gen_movi_i32(t0, 0);
af12906f 240 gen_helper_compute_fprf(t0, arg, t0);
0f2f39c2 241 tcg_gen_mov_i32(cpu_crf[1], t0);
7c58044c 242 }
af12906f 243
0f2f39c2 244 tcg_temp_free_i32(t0);
7c58044c
JM
245}
246
636aa200 247static inline void gen_set_access_type(DisasContext *ctx, int access_type)
a7859e89 248{
76db3ba4
AJ
249 if (ctx->access_type != access_type) {
250 tcg_gen_movi_i32(cpu_access_type, access_type);
251 ctx->access_type = access_type;
252 }
a7859e89
AJ
253}
254
636aa200 255static inline void gen_update_nip(DisasContext *ctx, target_ulong nip)
d9bce9d9
JM
256{
257#if defined(TARGET_PPC64)
258 if (ctx->sf_mode)
bd568f18 259 tcg_gen_movi_tl(cpu_nip, nip);
d9bce9d9
JM
260 else
261#endif
bd568f18 262 tcg_gen_movi_tl(cpu_nip, (uint32_t)nip);
d9bce9d9
JM
263}
264
636aa200 265static inline void gen_exception_err(DisasContext *ctx, uint32_t excp, uint32_t error)
e06fcd75
AJ
266{
267 TCGv_i32 t0, t1;
268 if (ctx->exception == POWERPC_EXCP_NONE) {
269 gen_update_nip(ctx, ctx->nip);
270 }
271 t0 = tcg_const_i32(excp);
272 t1 = tcg_const_i32(error);
273 gen_helper_raise_exception_err(t0, t1);
274 tcg_temp_free_i32(t0);
275 tcg_temp_free_i32(t1);
276 ctx->exception = (excp);
277}
e1833e1f 278
636aa200 279static inline void gen_exception(DisasContext *ctx, uint32_t excp)
e06fcd75
AJ
280{
281 TCGv_i32 t0;
282 if (ctx->exception == POWERPC_EXCP_NONE) {
283 gen_update_nip(ctx, ctx->nip);
284 }
285 t0 = tcg_const_i32(excp);
286 gen_helper_raise_exception(t0);
287 tcg_temp_free_i32(t0);
288 ctx->exception = (excp);
289}
e1833e1f 290
636aa200 291static inline void gen_debug_exception(DisasContext *ctx)
e06fcd75
AJ
292{
293 TCGv_i32 t0;
5518f3a6 294
ee2b3994
SB
295 if ((ctx->exception != POWERPC_EXCP_BRANCH) &&
296 (ctx->exception != POWERPC_EXCP_SYNC)) {
5518f3a6 297 gen_update_nip(ctx, ctx->nip);
ee2b3994 298 }
e06fcd75
AJ
299 t0 = tcg_const_i32(EXCP_DEBUG);
300 gen_helper_raise_exception(t0);
301 tcg_temp_free_i32(t0);
302}
9a64fbe4 303
636aa200 304static inline void gen_inval_exception(DisasContext *ctx, uint32_t error)
e06fcd75
AJ
305{
306 gen_exception_err(ctx, POWERPC_EXCP_PROGRAM, POWERPC_EXCP_INVAL | error);
307}
a9d9eb8f 308
f24e5695 309/* Stop translation */
636aa200 310static inline void gen_stop_exception(DisasContext *ctx)
3fc6c082 311{
d9bce9d9 312 gen_update_nip(ctx, ctx->nip);
e1833e1f 313 ctx->exception = POWERPC_EXCP_STOP;
3fc6c082
FB
314}
315
f24e5695 316/* No need to update nip here, as execution flow will change */
636aa200 317static inline void gen_sync_exception(DisasContext *ctx)
2be0071f 318{
e1833e1f 319 ctx->exception = POWERPC_EXCP_SYNC;
2be0071f
FB
320}
321
79aceca5 322#define GEN_HANDLER(name, opc1, opc2, opc3, inval, type) \
a5858d7a
AG
323GEN_OPCODE(name, opc1, opc2, opc3, inval, type, PPC_NONE)
324
325#define GEN_HANDLER_E(name, opc1, opc2, opc3, inval, type, type2) \
326GEN_OPCODE(name, opc1, opc2, opc3, inval, type, type2)
79aceca5 327
c7697e1f 328#define GEN_HANDLER2(name, onam, opc1, opc2, opc3, inval, type) \
a5858d7a
AG
329GEN_OPCODE2(name, onam, opc1, opc2, opc3, inval, type, PPC_NONE)
330
331#define GEN_HANDLER2_E(name, onam, opc1, opc2, opc3, inval, type, type2) \
332GEN_OPCODE2(name, onam, opc1, opc2, opc3, inval, type, type2)
c7697e1f 333
c227f099 334typedef struct opcode_t {
79aceca5 335 unsigned char opc1, opc2, opc3;
1235fc06 336#if HOST_LONG_BITS == 64 /* Explicitly align to 64 bits */
18fba28c
FB
337 unsigned char pad[5];
338#else
339 unsigned char pad[1];
340#endif
c227f099 341 opc_handler_t handler;
b55266b5 342 const char *oname;
c227f099 343} opcode_t;
79aceca5 344
a750fc0b 345/*****************************************************************************/
79aceca5
FB
346/*** Instruction decoding ***/
347#define EXTRACT_HELPER(name, shift, nb) \
636aa200 348static inline uint32_t name(uint32_t opcode) \
79aceca5
FB
349{ \
350 return (opcode >> (shift)) & ((1 << (nb)) - 1); \
351}
352
353#define EXTRACT_SHELPER(name, shift, nb) \
636aa200 354static inline int32_t name(uint32_t opcode) \
79aceca5 355{ \
18fba28c 356 return (int16_t)((opcode >> (shift)) & ((1 << (nb)) - 1)); \
79aceca5
FB
357}
358
359/* Opcode part 1 */
360EXTRACT_HELPER(opc1, 26, 6);
361/* Opcode part 2 */
362EXTRACT_HELPER(opc2, 1, 5);
363/* Opcode part 3 */
364EXTRACT_HELPER(opc3, 6, 5);
365/* Update Cr0 flags */
366EXTRACT_HELPER(Rc, 0, 1);
367/* Destination */
368EXTRACT_HELPER(rD, 21, 5);
369/* Source */
370EXTRACT_HELPER(rS, 21, 5);
371/* First operand */
372EXTRACT_HELPER(rA, 16, 5);
373/* Second operand */
374EXTRACT_HELPER(rB, 11, 5);
375/* Third operand */
376EXTRACT_HELPER(rC, 6, 5);
377/*** Get CRn ***/
378EXTRACT_HELPER(crfD, 23, 3);
379EXTRACT_HELPER(crfS, 18, 3);
380EXTRACT_HELPER(crbD, 21, 5);
381EXTRACT_HELPER(crbA, 16, 5);
382EXTRACT_HELPER(crbB, 11, 5);
383/* SPR / TBL */
3fc6c082 384EXTRACT_HELPER(_SPR, 11, 10);
636aa200 385static inline uint32_t SPR(uint32_t opcode)
3fc6c082
FB
386{
387 uint32_t sprn = _SPR(opcode);
388
389 return ((sprn >> 5) & 0x1F) | ((sprn & 0x1F) << 5);
390}
79aceca5
FB
391/*** Get constants ***/
392EXTRACT_HELPER(IMM, 12, 8);
393/* 16 bits signed immediate value */
394EXTRACT_SHELPER(SIMM, 0, 16);
395/* 16 bits unsigned immediate value */
396EXTRACT_HELPER(UIMM, 0, 16);
21d21583
AJ
397/* 5 bits signed immediate value */
398EXTRACT_HELPER(SIMM5, 16, 5);
27a4edb3
AJ
399/* 5 bits signed immediate value */
400EXTRACT_HELPER(UIMM5, 16, 5);
79aceca5
FB
401/* Bit count */
402EXTRACT_HELPER(NB, 11, 5);
403/* Shift count */
404EXTRACT_HELPER(SH, 11, 5);
cd633b10
AJ
405/* Vector shift count */
406EXTRACT_HELPER(VSH, 6, 4);
79aceca5
FB
407/* Mask start */
408EXTRACT_HELPER(MB, 6, 5);
409/* Mask end */
410EXTRACT_HELPER(ME, 1, 5);
fb0eaffc
FB
411/* Trap operand */
412EXTRACT_HELPER(TO, 21, 5);
79aceca5
FB
413
414EXTRACT_HELPER(CRM, 12, 8);
415EXTRACT_HELPER(FM, 17, 8);
416EXTRACT_HELPER(SR, 16, 4);
e4bb997e 417EXTRACT_HELPER(FPIMM, 12, 4);
fb0eaffc 418
79aceca5
FB
419/*** Jump target decoding ***/
420/* Displacement */
421EXTRACT_SHELPER(d, 0, 16);
422/* Immediate address */
636aa200 423static inline target_ulong LI(uint32_t opcode)
79aceca5
FB
424{
425 return (opcode >> 0) & 0x03FFFFFC;
426}
427
636aa200 428static inline uint32_t BD(uint32_t opcode)
79aceca5
FB
429{
430 return (opcode >> 0) & 0xFFFC;
431}
432
433EXTRACT_HELPER(BO, 21, 5);
434EXTRACT_HELPER(BI, 16, 5);
435/* Absolute/relative address */
436EXTRACT_HELPER(AA, 1, 1);
437/* Link */
438EXTRACT_HELPER(LK, 0, 1);
439
440/* Create a mask between <start> and <end> bits */
636aa200 441static inline target_ulong MASK(uint32_t start, uint32_t end)
79aceca5 442{
76a66253 443 target_ulong ret;
79aceca5 444
76a66253
JM
445#if defined(TARGET_PPC64)
446 if (likely(start == 0)) {
6f2d8978 447 ret = UINT64_MAX << (63 - end);
76a66253 448 } else if (likely(end == 63)) {
6f2d8978 449 ret = UINT64_MAX >> start;
76a66253
JM
450 }
451#else
452 if (likely(start == 0)) {
6f2d8978 453 ret = UINT32_MAX << (31 - end);
76a66253 454 } else if (likely(end == 31)) {
6f2d8978 455 ret = UINT32_MAX >> start;
76a66253
JM
456 }
457#endif
458 else {
459 ret = (((target_ulong)(-1ULL)) >> (start)) ^
460 (((target_ulong)(-1ULL) >> (end)) >> 1);
461 if (unlikely(start > end))
462 return ~ret;
463 }
79aceca5
FB
464
465 return ret;
466}
467
a750fc0b 468/*****************************************************************************/
a750fc0b 469/* PowerPC instructions table */
933dc6eb 470
76a66253 471#if defined(DO_PPC_STATISTICS)
a5858d7a 472#define GEN_OPCODE(name, op1, op2, op3, invl, _typ, _typ2) \
5c55ff99 473{ \
79aceca5
FB
474 .opc1 = op1, \
475 .opc2 = op2, \
476 .opc3 = op3, \
18fba28c 477 .pad = { 0, }, \
79aceca5 478 .handler = { \
70560da7
FC
479 .inval1 = invl, \
480 .type = _typ, \
481 .type2 = _typ2, \
482 .handler = &gen_##name, \
483 .oname = stringify(name), \
484 }, \
485 .oname = stringify(name), \
486}
487#define GEN_OPCODE_DUAL(name, op1, op2, op3, invl1, invl2, _typ, _typ2) \
488{ \
489 .opc1 = op1, \
490 .opc2 = op2, \
491 .opc3 = op3, \
492 .pad = { 0, }, \
493 .handler = { \
494 .inval1 = invl1, \
495 .inval2 = invl2, \
9a64fbe4 496 .type = _typ, \
a5858d7a 497 .type2 = _typ2, \
79aceca5 498 .handler = &gen_##name, \
76a66253 499 .oname = stringify(name), \
79aceca5 500 }, \
3fc6c082 501 .oname = stringify(name), \
79aceca5 502}
a5858d7a 503#define GEN_OPCODE2(name, onam, op1, op2, op3, invl, _typ, _typ2) \
5c55ff99 504{ \
c7697e1f
JM
505 .opc1 = op1, \
506 .opc2 = op2, \
507 .opc3 = op3, \
508 .pad = { 0, }, \
509 .handler = { \
70560da7 510 .inval1 = invl, \
c7697e1f 511 .type = _typ, \
a5858d7a 512 .type2 = _typ2, \
c7697e1f
JM
513 .handler = &gen_##name, \
514 .oname = onam, \
515 }, \
516 .oname = onam, \
517}
76a66253 518#else
a5858d7a 519#define GEN_OPCODE(name, op1, op2, op3, invl, _typ, _typ2) \
5c55ff99 520{ \
c7697e1f
JM
521 .opc1 = op1, \
522 .opc2 = op2, \
523 .opc3 = op3, \
524 .pad = { 0, }, \
525 .handler = { \
70560da7
FC
526 .inval1 = invl, \
527 .type = _typ, \
528 .type2 = _typ2, \
529 .handler = &gen_##name, \
530 }, \
531 .oname = stringify(name), \
532}
533#define GEN_OPCODE_DUAL(name, op1, op2, op3, invl1, invl2, _typ, _typ2) \
534{ \
535 .opc1 = op1, \
536 .opc2 = op2, \
537 .opc3 = op3, \
538 .pad = { 0, }, \
539 .handler = { \
540 .inval1 = invl1, \
541 .inval2 = invl2, \
c7697e1f 542 .type = _typ, \
a5858d7a 543 .type2 = _typ2, \
c7697e1f 544 .handler = &gen_##name, \
5c55ff99
BS
545 }, \
546 .oname = stringify(name), \
547}
a5858d7a 548#define GEN_OPCODE2(name, onam, op1, op2, op3, invl, _typ, _typ2) \
5c55ff99
BS
549{ \
550 .opc1 = op1, \
551 .opc2 = op2, \
552 .opc3 = op3, \
553 .pad = { 0, }, \
554 .handler = { \
70560da7 555 .inval1 = invl, \
5c55ff99 556 .type = _typ, \
a5858d7a 557 .type2 = _typ2, \
5c55ff99
BS
558 .handler = &gen_##name, \
559 }, \
560 .oname = onam, \
561}
562#endif
2e610050 563
5c55ff99 564/* SPR load/store helpers */
636aa200 565static inline void gen_load_spr(TCGv t, int reg)
5c55ff99 566{
1328c2bf 567 tcg_gen_ld_tl(t, cpu_env, offsetof(CPUPPCState, spr[reg]));
5c55ff99 568}
2e610050 569
636aa200 570static inline void gen_store_spr(int reg, TCGv t)
5c55ff99 571{
1328c2bf 572 tcg_gen_st_tl(t, cpu_env, offsetof(CPUPPCState, spr[reg]));
5c55ff99 573}
2e610050 574
54623277 575/* Invalid instruction */
99e300ef 576static void gen_invalid(DisasContext *ctx)
9a64fbe4 577{
e06fcd75 578 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
9a64fbe4
FB
579}
580
c227f099 581static opc_handler_t invalid_handler = {
70560da7
FC
582 .inval1 = 0xFFFFFFFF,
583 .inval2 = 0xFFFFFFFF,
9a64fbe4 584 .type = PPC_NONE,
a5858d7a 585 .type2 = PPC_NONE,
79aceca5
FB
586 .handler = gen_invalid,
587};
588
e1571908
AJ
589/*** Integer comparison ***/
590
636aa200 591static inline void gen_op_cmp(TCGv arg0, TCGv arg1, int s, int crf)
e1571908
AJ
592{
593 int l1, l2, l3;
594
269f3e95
AJ
595 tcg_gen_trunc_tl_i32(cpu_crf[crf], cpu_xer);
596 tcg_gen_shri_i32(cpu_crf[crf], cpu_crf[crf], XER_SO);
e1571908
AJ
597 tcg_gen_andi_i32(cpu_crf[crf], cpu_crf[crf], 1);
598
599 l1 = gen_new_label();
600 l2 = gen_new_label();
601 l3 = gen_new_label();
602 if (s) {
ea363694
AJ
603 tcg_gen_brcond_tl(TCG_COND_LT, arg0, arg1, l1);
604 tcg_gen_brcond_tl(TCG_COND_GT, arg0, arg1, l2);
e1571908 605 } else {
ea363694
AJ
606 tcg_gen_brcond_tl(TCG_COND_LTU, arg0, arg1, l1);
607 tcg_gen_brcond_tl(TCG_COND_GTU, arg0, arg1, l2);
e1571908
AJ
608 }
609 tcg_gen_ori_i32(cpu_crf[crf], cpu_crf[crf], 1 << CRF_EQ);
610 tcg_gen_br(l3);
611 gen_set_label(l1);
612 tcg_gen_ori_i32(cpu_crf[crf], cpu_crf[crf], 1 << CRF_LT);
613 tcg_gen_br(l3);
614 gen_set_label(l2);
615 tcg_gen_ori_i32(cpu_crf[crf], cpu_crf[crf], 1 << CRF_GT);
616 gen_set_label(l3);
617}
618
636aa200 619static inline void gen_op_cmpi(TCGv arg0, target_ulong arg1, int s, int crf)
e1571908 620{
ea363694
AJ
621 TCGv t0 = tcg_const_local_tl(arg1);
622 gen_op_cmp(arg0, t0, s, crf);
623 tcg_temp_free(t0);
e1571908
AJ
624}
625
626#if defined(TARGET_PPC64)
636aa200 627static inline void gen_op_cmp32(TCGv arg0, TCGv arg1, int s, int crf)
e1571908 628{
ea363694 629 TCGv t0, t1;
a7812ae4
PB
630 t0 = tcg_temp_local_new();
631 t1 = tcg_temp_local_new();
e1571908 632 if (s) {
ea363694
AJ
633 tcg_gen_ext32s_tl(t0, arg0);
634 tcg_gen_ext32s_tl(t1, arg1);
e1571908 635 } else {
ea363694
AJ
636 tcg_gen_ext32u_tl(t0, arg0);
637 tcg_gen_ext32u_tl(t1, arg1);
e1571908 638 }
ea363694
AJ
639 gen_op_cmp(t0, t1, s, crf);
640 tcg_temp_free(t1);
641 tcg_temp_free(t0);
e1571908
AJ
642}
643
636aa200 644static inline void gen_op_cmpi32(TCGv arg0, target_ulong arg1, int s, int crf)
e1571908 645{
ea363694
AJ
646 TCGv t0 = tcg_const_local_tl(arg1);
647 gen_op_cmp32(arg0, t0, s, crf);
648 tcg_temp_free(t0);
e1571908
AJ
649}
650#endif
651
636aa200 652static inline void gen_set_Rc0(DisasContext *ctx, TCGv reg)
e1571908
AJ
653{
654#if defined(TARGET_PPC64)
655 if (!(ctx->sf_mode))
656 gen_op_cmpi32(reg, 0, 1, 0);
657 else
658#endif
659 gen_op_cmpi(reg, 0, 1, 0);
660}
661
662/* cmp */
99e300ef 663static void gen_cmp(DisasContext *ctx)
e1571908
AJ
664{
665#if defined(TARGET_PPC64)
666 if (!(ctx->sf_mode && (ctx->opcode & 0x00200000)))
667 gen_op_cmp32(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
668 1, crfD(ctx->opcode));
669 else
670#endif
671 gen_op_cmp(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
672 1, crfD(ctx->opcode));
673}
674
675/* cmpi */
99e300ef 676static void gen_cmpi(DisasContext *ctx)
e1571908
AJ
677{
678#if defined(TARGET_PPC64)
679 if (!(ctx->sf_mode && (ctx->opcode & 0x00200000)))
680 gen_op_cmpi32(cpu_gpr[rA(ctx->opcode)], SIMM(ctx->opcode),
681 1, crfD(ctx->opcode));
682 else
683#endif
684 gen_op_cmpi(cpu_gpr[rA(ctx->opcode)], SIMM(ctx->opcode),
685 1, crfD(ctx->opcode));
686}
687
688/* cmpl */
99e300ef 689static void gen_cmpl(DisasContext *ctx)
e1571908
AJ
690{
691#if defined(TARGET_PPC64)
692 if (!(ctx->sf_mode && (ctx->opcode & 0x00200000)))
693 gen_op_cmp32(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
694 0, crfD(ctx->opcode));
695 else
696#endif
697 gen_op_cmp(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
698 0, crfD(ctx->opcode));
699}
700
701/* cmpli */
99e300ef 702static void gen_cmpli(DisasContext *ctx)
e1571908
AJ
703{
704#if defined(TARGET_PPC64)
705 if (!(ctx->sf_mode && (ctx->opcode & 0x00200000)))
706 gen_op_cmpi32(cpu_gpr[rA(ctx->opcode)], UIMM(ctx->opcode),
707 0, crfD(ctx->opcode));
708 else
709#endif
710 gen_op_cmpi(cpu_gpr[rA(ctx->opcode)], UIMM(ctx->opcode),
711 0, crfD(ctx->opcode));
712}
713
714/* isel (PowerPC 2.03 specification) */
99e300ef 715static void gen_isel(DisasContext *ctx)
e1571908
AJ
716{
717 int l1, l2;
718 uint32_t bi = rC(ctx->opcode);
719 uint32_t mask;
a7812ae4 720 TCGv_i32 t0;
e1571908
AJ
721
722 l1 = gen_new_label();
723 l2 = gen_new_label();
724
725 mask = 1 << (3 - (bi & 0x03));
a7812ae4 726 t0 = tcg_temp_new_i32();
fea0c503
AJ
727 tcg_gen_andi_i32(t0, cpu_crf[bi >> 2], mask);
728 tcg_gen_brcondi_i32(TCG_COND_EQ, t0, 0, l1);
e1571908
AJ
729 if (rA(ctx->opcode) == 0)
730 tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], 0);
731 else
732 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
733 tcg_gen_br(l2);
734 gen_set_label(l1);
735 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
736 gen_set_label(l2);
a7812ae4 737 tcg_temp_free_i32(t0);
e1571908
AJ
738}
739
79aceca5 740/*** Integer arithmetic ***/
79aceca5 741
636aa200
BS
742static inline void gen_op_arith_compute_ov(DisasContext *ctx, TCGv arg0,
743 TCGv arg1, TCGv arg2, int sub)
74637406
AJ
744{
745 int l1;
746 TCGv t0;
79aceca5 747
74637406
AJ
748 l1 = gen_new_label();
749 /* Start with XER OV disabled, the most likely case */
750 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
a7812ae4 751 t0 = tcg_temp_local_new();
74637406
AJ
752 tcg_gen_xor_tl(t0, arg0, arg1);
753#if defined(TARGET_PPC64)
754 if (!ctx->sf_mode)
755 tcg_gen_ext32s_tl(t0, t0);
756#endif
757 if (sub)
758 tcg_gen_brcondi_tl(TCG_COND_LT, t0, 0, l1);
759 else
760 tcg_gen_brcondi_tl(TCG_COND_GE, t0, 0, l1);
761 tcg_gen_xor_tl(t0, arg1, arg2);
762#if defined(TARGET_PPC64)
763 if (!ctx->sf_mode)
764 tcg_gen_ext32s_tl(t0, t0);
765#endif
766 if (sub)
767 tcg_gen_brcondi_tl(TCG_COND_GE, t0, 0, l1);
768 else
769 tcg_gen_brcondi_tl(TCG_COND_LT, t0, 0, l1);
770 tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
771 gen_set_label(l1);
772 tcg_temp_free(t0);
79aceca5
FB
773}
774
636aa200
BS
775static inline void gen_op_arith_compute_ca(DisasContext *ctx, TCGv arg1,
776 TCGv arg2, int sub)
74637406
AJ
777{
778 int l1 = gen_new_label();
d9bce9d9
JM
779
780#if defined(TARGET_PPC64)
74637406
AJ
781 if (!(ctx->sf_mode)) {
782 TCGv t0, t1;
a7812ae4
PB
783 t0 = tcg_temp_new();
784 t1 = tcg_temp_new();
d9bce9d9 785
74637406
AJ
786 tcg_gen_ext32u_tl(t0, arg1);
787 tcg_gen_ext32u_tl(t1, arg2);
788 if (sub) {
789 tcg_gen_brcond_tl(TCG_COND_GTU, t0, t1, l1);
bdc4e053 790 } else {
74637406
AJ
791 tcg_gen_brcond_tl(TCG_COND_GEU, t0, t1, l1);
792 }
a9730017
AJ
793 tcg_gen_ori_tl(cpu_xer, cpu_xer, 1 << XER_CA);
794 gen_set_label(l1);
795 tcg_temp_free(t0);
796 tcg_temp_free(t1);
74637406
AJ
797 } else
798#endif
a9730017
AJ
799 {
800 if (sub) {
801 tcg_gen_brcond_tl(TCG_COND_GTU, arg1, arg2, l1);
802 } else {
803 tcg_gen_brcond_tl(TCG_COND_GEU, arg1, arg2, l1);
804 }
805 tcg_gen_ori_tl(cpu_xer, cpu_xer, 1 << XER_CA);
806 gen_set_label(l1);
74637406 807 }
d9bce9d9
JM
808}
809
74637406 810/* Common add function */
636aa200
BS
811static inline void gen_op_arith_add(DisasContext *ctx, TCGv ret, TCGv arg1,
812 TCGv arg2, int add_ca, int compute_ca,
813 int compute_ov)
74637406
AJ
814{
815 TCGv t0, t1;
d9bce9d9 816
74637406 817 if ((!compute_ca && !compute_ov) ||
a7812ae4 818 (!TCGV_EQUAL(ret,arg1) && !TCGV_EQUAL(ret, arg2))) {
74637406
AJ
819 t0 = ret;
820 } else {
a7812ae4 821 t0 = tcg_temp_local_new();
74637406 822 }
79aceca5 823
74637406 824 if (add_ca) {
a7812ae4 825 t1 = tcg_temp_local_new();
74637406
AJ
826 tcg_gen_andi_tl(t1, cpu_xer, (1 << XER_CA));
827 tcg_gen_shri_tl(t1, t1, XER_CA);
d2e9fd8f 828 } else {
829 TCGV_UNUSED(t1);
74637406 830 }
79aceca5 831
74637406
AJ
832 if (compute_ca && compute_ov) {
833 /* Start with XER CA and OV disabled, the most likely case */
834 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~((1 << XER_CA) | (1 << XER_OV)));
835 } else if (compute_ca) {
836 /* Start with XER CA disabled, the most likely case */
837 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
838 } else if (compute_ov) {
839 /* Start with XER OV disabled, the most likely case */
840 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
841 }
79aceca5 842
74637406
AJ
843 tcg_gen_add_tl(t0, arg1, arg2);
844
845 if (compute_ca) {
846 gen_op_arith_compute_ca(ctx, t0, arg1, 0);
847 }
848 if (add_ca) {
849 tcg_gen_add_tl(t0, t0, t1);
850 gen_op_arith_compute_ca(ctx, t0, t1, 0);
851 tcg_temp_free(t1);
852 }
853 if (compute_ov) {
854 gen_op_arith_compute_ov(ctx, t0, arg1, arg2, 0);
855 }
856
857 if (unlikely(Rc(ctx->opcode) != 0))
858 gen_set_Rc0(ctx, t0);
859
a7812ae4 860 if (!TCGV_EQUAL(t0, ret)) {
74637406
AJ
861 tcg_gen_mov_tl(ret, t0);
862 tcg_temp_free(t0);
863 }
39dd32ee 864}
74637406
AJ
865/* Add functions with two operands */
866#define GEN_INT_ARITH_ADD(name, opc3, add_ca, compute_ca, compute_ov) \
99e300ef 867static void glue(gen_, name)(DisasContext *ctx) \
74637406
AJ
868{ \
869 gen_op_arith_add(ctx, cpu_gpr[rD(ctx->opcode)], \
870 cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], \
871 add_ca, compute_ca, compute_ov); \
872}
873/* Add functions with one operand and one immediate */
874#define GEN_INT_ARITH_ADD_CONST(name, opc3, const_val, \
875 add_ca, compute_ca, compute_ov) \
99e300ef 876static void glue(gen_, name)(DisasContext *ctx) \
74637406
AJ
877{ \
878 TCGv t0 = tcg_const_local_tl(const_val); \
879 gen_op_arith_add(ctx, cpu_gpr[rD(ctx->opcode)], \
880 cpu_gpr[rA(ctx->opcode)], t0, \
881 add_ca, compute_ca, compute_ov); \
882 tcg_temp_free(t0); \
883}
884
885/* add add. addo addo. */
886GEN_INT_ARITH_ADD(add, 0x08, 0, 0, 0)
887GEN_INT_ARITH_ADD(addo, 0x18, 0, 0, 1)
888/* addc addc. addco addco. */
889GEN_INT_ARITH_ADD(addc, 0x00, 0, 1, 0)
890GEN_INT_ARITH_ADD(addco, 0x10, 0, 1, 1)
891/* adde adde. addeo addeo. */
892GEN_INT_ARITH_ADD(adde, 0x04, 1, 1, 0)
893GEN_INT_ARITH_ADD(addeo, 0x14, 1, 1, 1)
894/* addme addme. addmeo addmeo. */
895GEN_INT_ARITH_ADD_CONST(addme, 0x07, -1LL, 1, 1, 0)
896GEN_INT_ARITH_ADD_CONST(addmeo, 0x17, -1LL, 1, 1, 1)
897/* addze addze. addzeo addzeo.*/
898GEN_INT_ARITH_ADD_CONST(addze, 0x06, 0, 1, 1, 0)
899GEN_INT_ARITH_ADD_CONST(addzeo, 0x16, 0, 1, 1, 1)
900/* addi */
99e300ef 901static void gen_addi(DisasContext *ctx)
d9bce9d9 902{
74637406
AJ
903 target_long simm = SIMM(ctx->opcode);
904
905 if (rA(ctx->opcode) == 0) {
906 /* li case */
907 tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], simm);
908 } else {
909 tcg_gen_addi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], simm);
910 }
d9bce9d9 911}
74637406 912/* addic addic.*/
636aa200
BS
913static inline void gen_op_addic(DisasContext *ctx, TCGv ret, TCGv arg1,
914 int compute_Rc0)
d9bce9d9 915{
74637406
AJ
916 target_long simm = SIMM(ctx->opcode);
917
918 /* Start with XER CA and OV disabled, the most likely case */
919 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
920
921 if (likely(simm != 0)) {
a7812ae4 922 TCGv t0 = tcg_temp_local_new();
74637406
AJ
923 tcg_gen_addi_tl(t0, arg1, simm);
924 gen_op_arith_compute_ca(ctx, t0, arg1, 0);
925 tcg_gen_mov_tl(ret, t0);
926 tcg_temp_free(t0);
927 } else {
928 tcg_gen_mov_tl(ret, arg1);
929 }
930 if (compute_Rc0) {
931 gen_set_Rc0(ctx, ret);
932 }
d9bce9d9 933}
99e300ef
BS
934
935static void gen_addic(DisasContext *ctx)
d9bce9d9 936{
74637406 937 gen_op_addic(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0);
d9bce9d9 938}
e8eaa2c0
BS
939
940static void gen_addic_(DisasContext *ctx)
d9bce9d9 941{
74637406 942 gen_op_addic(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 1);
d9bce9d9 943}
99e300ef 944
54623277 945/* addis */
99e300ef 946static void gen_addis(DisasContext *ctx)
d9bce9d9 947{
74637406
AJ
948 target_long simm = SIMM(ctx->opcode);
949
950 if (rA(ctx->opcode) == 0) {
951 /* lis case */
952 tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], simm << 16);
953 } else {
954 tcg_gen_addi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], simm << 16);
955 }
d9bce9d9 956}
74637406 957
636aa200
BS
958static inline void gen_op_arith_divw(DisasContext *ctx, TCGv ret, TCGv arg1,
959 TCGv arg2, int sign, int compute_ov)
d9bce9d9 960{
2ef1b120
AJ
961 int l1 = gen_new_label();
962 int l2 = gen_new_label();
a7812ae4
PB
963 TCGv_i32 t0 = tcg_temp_local_new_i32();
964 TCGv_i32 t1 = tcg_temp_local_new_i32();
74637406 965
2ef1b120
AJ
966 tcg_gen_trunc_tl_i32(t0, arg1);
967 tcg_gen_trunc_tl_i32(t1, arg2);
968 tcg_gen_brcondi_i32(TCG_COND_EQ, t1, 0, l1);
74637406 969 if (sign) {
2ef1b120
AJ
970 int l3 = gen_new_label();
971 tcg_gen_brcondi_i32(TCG_COND_NE, t1, -1, l3);
972 tcg_gen_brcondi_i32(TCG_COND_EQ, t0, INT32_MIN, l1);
74637406 973 gen_set_label(l3);
2ef1b120 974 tcg_gen_div_i32(t0, t0, t1);
74637406 975 } else {
2ef1b120 976 tcg_gen_divu_i32(t0, t0, t1);
74637406
AJ
977 }
978 if (compute_ov) {
979 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
980 }
981 tcg_gen_br(l2);
982 gen_set_label(l1);
983 if (sign) {
2ef1b120 984 tcg_gen_sari_i32(t0, t0, 31);
74637406
AJ
985 } else {
986 tcg_gen_movi_i32(t0, 0);
987 }
988 if (compute_ov) {
989 tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
990 }
991 gen_set_label(l2);
2ef1b120 992 tcg_gen_extu_i32_tl(ret, t0);
a7812ae4
PB
993 tcg_temp_free_i32(t0);
994 tcg_temp_free_i32(t1);
74637406
AJ
995 if (unlikely(Rc(ctx->opcode) != 0))
996 gen_set_Rc0(ctx, ret);
d9bce9d9 997}
74637406
AJ
998/* Div functions */
999#define GEN_INT_ARITH_DIVW(name, opc3, sign, compute_ov) \
99e300ef 1000static void glue(gen_, name)(DisasContext *ctx) \
74637406
AJ
1001{ \
1002 gen_op_arith_divw(ctx, cpu_gpr[rD(ctx->opcode)], \
1003 cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], \
1004 sign, compute_ov); \
1005}
1006/* divwu divwu. divwuo divwuo. */
1007GEN_INT_ARITH_DIVW(divwu, 0x0E, 0, 0);
1008GEN_INT_ARITH_DIVW(divwuo, 0x1E, 0, 1);
1009/* divw divw. divwo divwo. */
1010GEN_INT_ARITH_DIVW(divw, 0x0F, 1, 0);
1011GEN_INT_ARITH_DIVW(divwo, 0x1F, 1, 1);
d9bce9d9 1012#if defined(TARGET_PPC64)
636aa200
BS
1013static inline void gen_op_arith_divd(DisasContext *ctx, TCGv ret, TCGv arg1,
1014 TCGv arg2, int sign, int compute_ov)
d9bce9d9 1015{
2ef1b120
AJ
1016 int l1 = gen_new_label();
1017 int l2 = gen_new_label();
74637406
AJ
1018
1019 tcg_gen_brcondi_i64(TCG_COND_EQ, arg2, 0, l1);
1020 if (sign) {
2ef1b120 1021 int l3 = gen_new_label();
74637406
AJ
1022 tcg_gen_brcondi_i64(TCG_COND_NE, arg2, -1, l3);
1023 tcg_gen_brcondi_i64(TCG_COND_EQ, arg1, INT64_MIN, l1);
1024 gen_set_label(l3);
74637406
AJ
1025 tcg_gen_div_i64(ret, arg1, arg2);
1026 } else {
1027 tcg_gen_divu_i64(ret, arg1, arg2);
1028 }
1029 if (compute_ov) {
1030 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
1031 }
1032 tcg_gen_br(l2);
1033 gen_set_label(l1);
1034 if (sign) {
1035 tcg_gen_sari_i64(ret, arg1, 63);
1036 } else {
1037 tcg_gen_movi_i64(ret, 0);
1038 }
1039 if (compute_ov) {
1040 tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
1041 }
1042 gen_set_label(l2);
1043 if (unlikely(Rc(ctx->opcode) != 0))
1044 gen_set_Rc0(ctx, ret);
d9bce9d9 1045}
74637406 1046#define GEN_INT_ARITH_DIVD(name, opc3, sign, compute_ov) \
99e300ef 1047static void glue(gen_, name)(DisasContext *ctx) \
74637406 1048{ \
2ef1b120
AJ
1049 gen_op_arith_divd(ctx, cpu_gpr[rD(ctx->opcode)], \
1050 cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], \
1051 sign, compute_ov); \
74637406
AJ
1052}
1053/* divwu divwu. divwuo divwuo. */
1054GEN_INT_ARITH_DIVD(divdu, 0x0E, 0, 0);
1055GEN_INT_ARITH_DIVD(divduo, 0x1E, 0, 1);
1056/* divw divw. divwo divwo. */
1057GEN_INT_ARITH_DIVD(divd, 0x0F, 1, 0);
1058GEN_INT_ARITH_DIVD(divdo, 0x1F, 1, 1);
d9bce9d9 1059#endif
74637406
AJ
1060
1061/* mulhw mulhw. */
99e300ef 1062static void gen_mulhw(DisasContext *ctx)
d9bce9d9 1063{
a7812ae4 1064 TCGv_i64 t0, t1;
74637406 1065
a7812ae4
PB
1066 t0 = tcg_temp_new_i64();
1067 t1 = tcg_temp_new_i64();
74637406
AJ
1068#if defined(TARGET_PPC64)
1069 tcg_gen_ext32s_tl(t0, cpu_gpr[rA(ctx->opcode)]);
1070 tcg_gen_ext32s_tl(t1, cpu_gpr[rB(ctx->opcode)]);
1071 tcg_gen_mul_i64(t0, t0, t1);
1072 tcg_gen_shri_i64(cpu_gpr[rD(ctx->opcode)], t0, 32);
1073#else
1074 tcg_gen_ext_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
1075 tcg_gen_ext_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
1076 tcg_gen_mul_i64(t0, t0, t1);
1077 tcg_gen_shri_i64(t0, t0, 32);
1078 tcg_gen_trunc_i64_tl(cpu_gpr[rD(ctx->opcode)], t0);
1079#endif
a7812ae4
PB
1080 tcg_temp_free_i64(t0);
1081 tcg_temp_free_i64(t1);
74637406
AJ
1082 if (unlikely(Rc(ctx->opcode) != 0))
1083 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
d9bce9d9 1084}
99e300ef 1085
54623277 1086/* mulhwu mulhwu. */
99e300ef 1087static void gen_mulhwu(DisasContext *ctx)
d9bce9d9 1088{
a7812ae4 1089 TCGv_i64 t0, t1;
74637406 1090
a7812ae4
PB
1091 t0 = tcg_temp_new_i64();
1092 t1 = tcg_temp_new_i64();
d9bce9d9 1093#if defined(TARGET_PPC64)
74637406
AJ
1094 tcg_gen_ext32u_i64(t0, cpu_gpr[rA(ctx->opcode)]);
1095 tcg_gen_ext32u_i64(t1, cpu_gpr[rB(ctx->opcode)]);
1096 tcg_gen_mul_i64(t0, t0, t1);
1097 tcg_gen_shri_i64(cpu_gpr[rD(ctx->opcode)], t0, 32);
1098#else
1099 tcg_gen_extu_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
1100 tcg_gen_extu_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
1101 tcg_gen_mul_i64(t0, t0, t1);
1102 tcg_gen_shri_i64(t0, t0, 32);
1103 tcg_gen_trunc_i64_tl(cpu_gpr[rD(ctx->opcode)], t0);
1104#endif
a7812ae4
PB
1105 tcg_temp_free_i64(t0);
1106 tcg_temp_free_i64(t1);
74637406
AJ
1107 if (unlikely(Rc(ctx->opcode) != 0))
1108 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
d9bce9d9 1109}
99e300ef 1110
54623277 1111/* mullw mullw. */
99e300ef 1112static void gen_mullw(DisasContext *ctx)
d9bce9d9 1113{
74637406
AJ
1114 tcg_gen_mul_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
1115 cpu_gpr[rB(ctx->opcode)]);
1e4c090f 1116 tcg_gen_ext32s_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)]);
74637406
AJ
1117 if (unlikely(Rc(ctx->opcode) != 0))
1118 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
d9bce9d9 1119}
99e300ef 1120
54623277 1121/* mullwo mullwo. */
99e300ef 1122static void gen_mullwo(DisasContext *ctx)
d9bce9d9 1123{
74637406 1124 int l1;
a7812ae4 1125 TCGv_i64 t0, t1;
74637406 1126
a7812ae4
PB
1127 t0 = tcg_temp_new_i64();
1128 t1 = tcg_temp_new_i64();
74637406
AJ
1129 l1 = gen_new_label();
1130 /* Start with XER OV disabled, the most likely case */
1131 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
1132#if defined(TARGET_PPC64)
1133 tcg_gen_ext32s_i64(t0, cpu_gpr[rA(ctx->opcode)]);
1134 tcg_gen_ext32s_i64(t1, cpu_gpr[rB(ctx->opcode)]);
1135#else
1136 tcg_gen_ext_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
1137 tcg_gen_ext_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
d9bce9d9 1138#endif
74637406
AJ
1139 tcg_gen_mul_i64(t0, t0, t1);
1140#if defined(TARGET_PPC64)
1141 tcg_gen_ext32s_i64(cpu_gpr[rD(ctx->opcode)], t0);
1142 tcg_gen_brcond_i64(TCG_COND_EQ, t0, cpu_gpr[rD(ctx->opcode)], l1);
1143#else
1144 tcg_gen_trunc_i64_tl(cpu_gpr[rD(ctx->opcode)], t0);
1145 tcg_gen_ext32s_i64(t1, t0);
1146 tcg_gen_brcond_i64(TCG_COND_EQ, t0, t1, l1);
1147#endif
1148 tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
1149 gen_set_label(l1);
a7812ae4
PB
1150 tcg_temp_free_i64(t0);
1151 tcg_temp_free_i64(t1);
74637406
AJ
1152 if (unlikely(Rc(ctx->opcode) != 0))
1153 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
d9bce9d9 1154}
99e300ef 1155
54623277 1156/* mulli */
99e300ef 1157static void gen_mulli(DisasContext *ctx)
d9bce9d9 1158{
74637406
AJ
1159 tcg_gen_muli_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
1160 SIMM(ctx->opcode));
d9bce9d9
JM
1161}
1162#if defined(TARGET_PPC64)
74637406 1163#define GEN_INT_ARITH_MUL_HELPER(name, opc3) \
99e300ef 1164static void glue(gen_, name)(DisasContext *ctx) \
74637406 1165{ \
a7812ae4 1166 gen_helper_##name (cpu_gpr[rD(ctx->opcode)], \
74637406
AJ
1167 cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); \
1168 if (unlikely(Rc(ctx->opcode) != 0)) \
1169 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); \
d9bce9d9 1170}
74637406
AJ
1171/* mulhd mulhd. */
1172GEN_INT_ARITH_MUL_HELPER(mulhdu, 0x00);
1173/* mulhdu mulhdu. */
1174GEN_INT_ARITH_MUL_HELPER(mulhd, 0x02);
99e300ef 1175
54623277 1176/* mulld mulld. */
99e300ef 1177static void gen_mulld(DisasContext *ctx)
d9bce9d9 1178{
74637406
AJ
1179 tcg_gen_mul_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
1180 cpu_gpr[rB(ctx->opcode)]);
1181 if (unlikely(Rc(ctx->opcode) != 0))
1182 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
d9bce9d9 1183}
74637406
AJ
1184/* mulldo mulldo. */
1185GEN_INT_ARITH_MUL_HELPER(mulldo, 0x17);
d9bce9d9 1186#endif
74637406
AJ
1187
1188/* neg neg. nego nego. */
636aa200
BS
1189static inline void gen_op_arith_neg(DisasContext *ctx, TCGv ret, TCGv arg1,
1190 int ov_check)
d9bce9d9 1191{
ec6469a3
AJ
1192 int l1 = gen_new_label();
1193 int l2 = gen_new_label();
a7812ae4 1194 TCGv t0 = tcg_temp_local_new();
d9bce9d9 1195#if defined(TARGET_PPC64)
74637406 1196 if (ctx->sf_mode) {
741a7444 1197 tcg_gen_mov_tl(t0, arg1);
ec6469a3
AJ
1198 tcg_gen_brcondi_tl(TCG_COND_EQ, t0, INT64_MIN, l1);
1199 } else
1200#endif
1201 {
1202 tcg_gen_ext32s_tl(t0, arg1);
74637406
AJ
1203 tcg_gen_brcondi_tl(TCG_COND_EQ, t0, INT32_MIN, l1);
1204 }
74637406
AJ
1205 tcg_gen_neg_tl(ret, arg1);
1206 if (ov_check) {
1207 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
1208 }
1209 tcg_gen_br(l2);
1210 gen_set_label(l1);
ec6469a3 1211 tcg_gen_mov_tl(ret, t0);
74637406
AJ
1212 if (ov_check) {
1213 tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
1214 }
1215 gen_set_label(l2);
ec6469a3 1216 tcg_temp_free(t0);
74637406
AJ
1217 if (unlikely(Rc(ctx->opcode) != 0))
1218 gen_set_Rc0(ctx, ret);
1219}
99e300ef
BS
1220
1221static void gen_neg(DisasContext *ctx)
d9bce9d9 1222{
ec6469a3 1223 gen_op_arith_neg(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0);
d9bce9d9 1224}
99e300ef
BS
1225
1226static void gen_nego(DisasContext *ctx)
79aceca5 1227{
ec6469a3 1228 gen_op_arith_neg(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 1);
79aceca5 1229}
74637406
AJ
1230
1231/* Common subf function */
636aa200
BS
1232static inline void gen_op_arith_subf(DisasContext *ctx, TCGv ret, TCGv arg1,
1233 TCGv arg2, int add_ca, int compute_ca,
1234 int compute_ov)
79aceca5 1235{
74637406 1236 TCGv t0, t1;
76a66253 1237
74637406 1238 if ((!compute_ca && !compute_ov) ||
a7812ae4 1239 (!TCGV_EQUAL(ret, arg1) && !TCGV_EQUAL(ret, arg2))) {
74637406 1240 t0 = ret;
e864cabd 1241 } else {
a7812ae4 1242 t0 = tcg_temp_local_new();
d9bce9d9 1243 }
76a66253 1244
74637406 1245 if (add_ca) {
a7812ae4 1246 t1 = tcg_temp_local_new();
74637406
AJ
1247 tcg_gen_andi_tl(t1, cpu_xer, (1 << XER_CA));
1248 tcg_gen_shri_tl(t1, t1, XER_CA);
d2e9fd8f 1249 } else {
1250 TCGV_UNUSED(t1);
d9bce9d9 1251 }
79aceca5 1252
74637406
AJ
1253 if (compute_ca && compute_ov) {
1254 /* Start with XER CA and OV disabled, the most likely case */
1255 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~((1 << XER_CA) | (1 << XER_OV)));
1256 } else if (compute_ca) {
1257 /* Start with XER CA disabled, the most likely case */
1258 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
1259 } else if (compute_ov) {
1260 /* Start with XER OV disabled, the most likely case */
1261 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
1262 }
1263
1264 if (add_ca) {
1265 tcg_gen_not_tl(t0, arg1);
1266 tcg_gen_add_tl(t0, t0, arg2);
1267 gen_op_arith_compute_ca(ctx, t0, arg2, 0);
1268 tcg_gen_add_tl(t0, t0, t1);
1269 gen_op_arith_compute_ca(ctx, t0, t1, 0);
1270 tcg_temp_free(t1);
79aceca5 1271 } else {
74637406
AJ
1272 tcg_gen_sub_tl(t0, arg2, arg1);
1273 if (compute_ca) {
1274 gen_op_arith_compute_ca(ctx, t0, arg2, 1);
1275 }
1276 }
1277 if (compute_ov) {
1278 gen_op_arith_compute_ov(ctx, t0, arg1, arg2, 1);
1279 }
1280
1281 if (unlikely(Rc(ctx->opcode) != 0))
1282 gen_set_Rc0(ctx, t0);
1283
a7812ae4 1284 if (!TCGV_EQUAL(t0, ret)) {
74637406
AJ
1285 tcg_gen_mov_tl(ret, t0);
1286 tcg_temp_free(t0);
79aceca5 1287 }
79aceca5 1288}
74637406
AJ
1289/* Sub functions with Two operands functions */
1290#define GEN_INT_ARITH_SUBF(name, opc3, add_ca, compute_ca, compute_ov) \
99e300ef 1291static void glue(gen_, name)(DisasContext *ctx) \
74637406
AJ
1292{ \
1293 gen_op_arith_subf(ctx, cpu_gpr[rD(ctx->opcode)], \
1294 cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], \
1295 add_ca, compute_ca, compute_ov); \
1296}
1297/* Sub functions with one operand and one immediate */
1298#define GEN_INT_ARITH_SUBF_CONST(name, opc3, const_val, \
1299 add_ca, compute_ca, compute_ov) \
99e300ef 1300static void glue(gen_, name)(DisasContext *ctx) \
74637406
AJ
1301{ \
1302 TCGv t0 = tcg_const_local_tl(const_val); \
1303 gen_op_arith_subf(ctx, cpu_gpr[rD(ctx->opcode)], \
1304 cpu_gpr[rA(ctx->opcode)], t0, \
1305 add_ca, compute_ca, compute_ov); \
1306 tcg_temp_free(t0); \
1307}
1308/* subf subf. subfo subfo. */
1309GEN_INT_ARITH_SUBF(subf, 0x01, 0, 0, 0)
1310GEN_INT_ARITH_SUBF(subfo, 0x11, 0, 0, 1)
1311/* subfc subfc. subfco subfco. */
1312GEN_INT_ARITH_SUBF(subfc, 0x00, 0, 1, 0)
1313GEN_INT_ARITH_SUBF(subfco, 0x10, 0, 1, 1)
1314/* subfe subfe. subfeo subfo. */
1315GEN_INT_ARITH_SUBF(subfe, 0x04, 1, 1, 0)
1316GEN_INT_ARITH_SUBF(subfeo, 0x14, 1, 1, 1)
1317/* subfme subfme. subfmeo subfmeo. */
1318GEN_INT_ARITH_SUBF_CONST(subfme, 0x07, -1LL, 1, 1, 0)
1319GEN_INT_ARITH_SUBF_CONST(subfmeo, 0x17, -1LL, 1, 1, 1)
1320/* subfze subfze. subfzeo subfzeo.*/
1321GEN_INT_ARITH_SUBF_CONST(subfze, 0x06, 0, 1, 1, 0)
1322GEN_INT_ARITH_SUBF_CONST(subfzeo, 0x16, 0, 1, 1, 1)
99e300ef 1323
54623277 1324/* subfic */
99e300ef 1325static void gen_subfic(DisasContext *ctx)
79aceca5 1326{
74637406
AJ
1327 /* Start with XER CA and OV disabled, the most likely case */
1328 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
a7812ae4 1329 TCGv t0 = tcg_temp_local_new();
74637406
AJ
1330 TCGv t1 = tcg_const_local_tl(SIMM(ctx->opcode));
1331 tcg_gen_sub_tl(t0, t1, cpu_gpr[rA(ctx->opcode)]);
1332 gen_op_arith_compute_ca(ctx, t0, t1, 1);
1333 tcg_temp_free(t1);
1334 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
1335 tcg_temp_free(t0);
79aceca5
FB
1336}
1337
79aceca5 1338/*** Integer logical ***/
26d67362 1339#define GEN_LOGICAL2(name, tcg_op, opc, type) \
99e300ef 1340static void glue(gen_, name)(DisasContext *ctx) \
79aceca5 1341{ \
26d67362
AJ
1342 tcg_op(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], \
1343 cpu_gpr[rB(ctx->opcode)]); \
76a66253 1344 if (unlikely(Rc(ctx->opcode) != 0)) \
26d67362 1345 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); \
79aceca5 1346}
79aceca5 1347
26d67362 1348#define GEN_LOGICAL1(name, tcg_op, opc, type) \
99e300ef 1349static void glue(gen_, name)(DisasContext *ctx) \
79aceca5 1350{ \
26d67362 1351 tcg_op(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]); \
76a66253 1352 if (unlikely(Rc(ctx->opcode) != 0)) \
26d67362 1353 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); \
79aceca5
FB
1354}
1355
1356/* and & and. */
26d67362 1357GEN_LOGICAL2(and, tcg_gen_and_tl, 0x00, PPC_INTEGER);
79aceca5 1358/* andc & andc. */
26d67362 1359GEN_LOGICAL2(andc, tcg_gen_andc_tl, 0x01, PPC_INTEGER);
e8eaa2c0 1360
54623277 1361/* andi. */
e8eaa2c0 1362static void gen_andi_(DisasContext *ctx)
79aceca5 1363{
26d67362
AJ
1364 tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], UIMM(ctx->opcode));
1365 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
79aceca5 1366}
e8eaa2c0 1367
54623277 1368/* andis. */
e8eaa2c0 1369static void gen_andis_(DisasContext *ctx)
79aceca5 1370{
26d67362
AJ
1371 tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], UIMM(ctx->opcode) << 16);
1372 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
79aceca5 1373}
99e300ef 1374
54623277 1375/* cntlzw */
99e300ef 1376static void gen_cntlzw(DisasContext *ctx)
26d67362 1377{
a7812ae4 1378 gen_helper_cntlzw(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
26d67362 1379 if (unlikely(Rc(ctx->opcode) != 0))
2e31f5d3 1380 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
26d67362 1381}
79aceca5 1382/* eqv & eqv. */
26d67362 1383GEN_LOGICAL2(eqv, tcg_gen_eqv_tl, 0x08, PPC_INTEGER);
79aceca5 1384/* extsb & extsb. */
26d67362 1385GEN_LOGICAL1(extsb, tcg_gen_ext8s_tl, 0x1D, PPC_INTEGER);
79aceca5 1386/* extsh & extsh. */
26d67362 1387GEN_LOGICAL1(extsh, tcg_gen_ext16s_tl, 0x1C, PPC_INTEGER);
79aceca5 1388/* nand & nand. */
26d67362 1389GEN_LOGICAL2(nand, tcg_gen_nand_tl, 0x0E, PPC_INTEGER);
79aceca5 1390/* nor & nor. */
26d67362 1391GEN_LOGICAL2(nor, tcg_gen_nor_tl, 0x03, PPC_INTEGER);
99e300ef 1392
54623277 1393/* or & or. */
99e300ef 1394static void gen_or(DisasContext *ctx)
9a64fbe4 1395{
76a66253
JM
1396 int rs, ra, rb;
1397
1398 rs = rS(ctx->opcode);
1399 ra = rA(ctx->opcode);
1400 rb = rB(ctx->opcode);
1401 /* Optimisation for mr. ri case */
1402 if (rs != ra || rs != rb) {
26d67362
AJ
1403 if (rs != rb)
1404 tcg_gen_or_tl(cpu_gpr[ra], cpu_gpr[rs], cpu_gpr[rb]);
1405 else
1406 tcg_gen_mov_tl(cpu_gpr[ra], cpu_gpr[rs]);
76a66253 1407 if (unlikely(Rc(ctx->opcode) != 0))
26d67362 1408 gen_set_Rc0(ctx, cpu_gpr[ra]);
76a66253 1409 } else if (unlikely(Rc(ctx->opcode) != 0)) {
26d67362 1410 gen_set_Rc0(ctx, cpu_gpr[rs]);
c80f84e3
JM
1411#if defined(TARGET_PPC64)
1412 } else {
26d67362
AJ
1413 int prio = 0;
1414
c80f84e3
JM
1415 switch (rs) {
1416 case 1:
1417 /* Set process priority to low */
26d67362 1418 prio = 2;
c80f84e3
JM
1419 break;
1420 case 6:
1421 /* Set process priority to medium-low */
26d67362 1422 prio = 3;
c80f84e3
JM
1423 break;
1424 case 2:
1425 /* Set process priority to normal */
26d67362 1426 prio = 4;
c80f84e3 1427 break;
be147d08
JM
1428#if !defined(CONFIG_USER_ONLY)
1429 case 31:
76db3ba4 1430 if (ctx->mem_idx > 0) {
be147d08 1431 /* Set process priority to very low */
26d67362 1432 prio = 1;
be147d08
JM
1433 }
1434 break;
1435 case 5:
76db3ba4 1436 if (ctx->mem_idx > 0) {
be147d08 1437 /* Set process priority to medium-hight */
26d67362 1438 prio = 5;
be147d08
JM
1439 }
1440 break;
1441 case 3:
76db3ba4 1442 if (ctx->mem_idx > 0) {
be147d08 1443 /* Set process priority to high */
26d67362 1444 prio = 6;
be147d08
JM
1445 }
1446 break;
be147d08 1447 case 7:
76db3ba4 1448 if (ctx->mem_idx > 1) {
be147d08 1449 /* Set process priority to very high */
26d67362 1450 prio = 7;
be147d08
JM
1451 }
1452 break;
be147d08 1453#endif
c80f84e3
JM
1454 default:
1455 /* nop */
1456 break;
1457 }
26d67362 1458 if (prio) {
a7812ae4 1459 TCGv t0 = tcg_temp_new();
54cdcae6 1460 gen_load_spr(t0, SPR_PPR);
ea363694
AJ
1461 tcg_gen_andi_tl(t0, t0, ~0x001C000000000000ULL);
1462 tcg_gen_ori_tl(t0, t0, ((uint64_t)prio) << 50);
54cdcae6 1463 gen_store_spr(SPR_PPR, t0);
ea363694 1464 tcg_temp_free(t0);
26d67362 1465 }
c80f84e3 1466#endif
9a64fbe4 1467 }
9a64fbe4 1468}
79aceca5 1469/* orc & orc. */
26d67362 1470GEN_LOGICAL2(orc, tcg_gen_orc_tl, 0x0C, PPC_INTEGER);
99e300ef 1471
54623277 1472/* xor & xor. */
99e300ef 1473static void gen_xor(DisasContext *ctx)
9a64fbe4 1474{
9a64fbe4 1475 /* Optimisation for "set to zero" case */
26d67362 1476 if (rS(ctx->opcode) != rB(ctx->opcode))
312179c4 1477 tcg_gen_xor_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
26d67362
AJ
1478 else
1479 tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
76a66253 1480 if (unlikely(Rc(ctx->opcode) != 0))
26d67362 1481 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
9a64fbe4 1482}
99e300ef 1483
54623277 1484/* ori */
99e300ef 1485static void gen_ori(DisasContext *ctx)
79aceca5 1486{
76a66253 1487 target_ulong uimm = UIMM(ctx->opcode);
79aceca5 1488
9a64fbe4
FB
1489 if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
1490 /* NOP */
76a66253 1491 /* XXX: should handle special NOPs for POWER series */
9a64fbe4 1492 return;
76a66253 1493 }
26d67362 1494 tcg_gen_ori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm);
79aceca5 1495}
99e300ef 1496
54623277 1497/* oris */
99e300ef 1498static void gen_oris(DisasContext *ctx)
79aceca5 1499{
76a66253 1500 target_ulong uimm = UIMM(ctx->opcode);
79aceca5 1501
9a64fbe4
FB
1502 if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
1503 /* NOP */
1504 return;
76a66253 1505 }
26d67362 1506 tcg_gen_ori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm << 16);
79aceca5 1507}
99e300ef 1508
54623277 1509/* xori */
99e300ef 1510static void gen_xori(DisasContext *ctx)
79aceca5 1511{
76a66253 1512 target_ulong uimm = UIMM(ctx->opcode);
9a64fbe4
FB
1513
1514 if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
1515 /* NOP */
1516 return;
1517 }
26d67362 1518 tcg_gen_xori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm);
79aceca5 1519}
99e300ef 1520
54623277 1521/* xoris */
99e300ef 1522static void gen_xoris(DisasContext *ctx)
79aceca5 1523{
76a66253 1524 target_ulong uimm = UIMM(ctx->opcode);
9a64fbe4
FB
1525
1526 if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
1527 /* NOP */
1528 return;
1529 }
26d67362 1530 tcg_gen_xori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm << 16);
79aceca5 1531}
99e300ef 1532
54623277 1533/* popcntb : PowerPC 2.03 specification */
99e300ef 1534static void gen_popcntb(DisasContext *ctx)
d9bce9d9 1535{
eaabeef2
DG
1536 gen_helper_popcntb(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
1537}
1538
1539static void gen_popcntw(DisasContext *ctx)
1540{
1541 gen_helper_popcntw(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
1542}
1543
d9bce9d9 1544#if defined(TARGET_PPC64)
eaabeef2
DG
1545/* popcntd: PowerPC 2.06 specification */
1546static void gen_popcntd(DisasContext *ctx)
1547{
1548 gen_helper_popcntd(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
d9bce9d9 1549}
eaabeef2 1550#endif
d9bce9d9
JM
1551
1552#if defined(TARGET_PPC64)
1553/* extsw & extsw. */
26d67362 1554GEN_LOGICAL1(extsw, tcg_gen_ext32s_tl, 0x1E, PPC_64B);
99e300ef 1555
54623277 1556/* cntlzd */
99e300ef 1557static void gen_cntlzd(DisasContext *ctx)
26d67362 1558{
a7812ae4 1559 gen_helper_cntlzd(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
26d67362
AJ
1560 if (unlikely(Rc(ctx->opcode) != 0))
1561 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
1562}
d9bce9d9
JM
1563#endif
1564
79aceca5 1565/*** Integer rotate ***/
99e300ef 1566
54623277 1567/* rlwimi & rlwimi. */
99e300ef 1568static void gen_rlwimi(DisasContext *ctx)
79aceca5 1569{
76a66253 1570 uint32_t mb, me, sh;
79aceca5
FB
1571
1572 mb = MB(ctx->opcode);
1573 me = ME(ctx->opcode);
76a66253 1574 sh = SH(ctx->opcode);
d03ef511
AJ
1575 if (likely(sh == 0 && mb == 0 && me == 31)) {
1576 tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
1577 } else {
d03ef511 1578 target_ulong mask;
a7812ae4
PB
1579 TCGv t1;
1580 TCGv t0 = tcg_temp_new();
54843a58 1581#if defined(TARGET_PPC64)
a7812ae4
PB
1582 TCGv_i32 t2 = tcg_temp_new_i32();
1583 tcg_gen_trunc_i64_i32(t2, cpu_gpr[rS(ctx->opcode)]);
1584 tcg_gen_rotli_i32(t2, t2, sh);
1585 tcg_gen_extu_i32_i64(t0, t2);
1586 tcg_temp_free_i32(t2);
54843a58
AJ
1587#else
1588 tcg_gen_rotli_i32(t0, cpu_gpr[rS(ctx->opcode)], sh);
1589#endif
76a66253 1590#if defined(TARGET_PPC64)
d03ef511
AJ
1591 mb += 32;
1592 me += 32;
76a66253 1593#endif
d03ef511 1594 mask = MASK(mb, me);
a7812ae4 1595 t1 = tcg_temp_new();
d03ef511
AJ
1596 tcg_gen_andi_tl(t0, t0, mask);
1597 tcg_gen_andi_tl(t1, cpu_gpr[rA(ctx->opcode)], ~mask);
1598 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
1599 tcg_temp_free(t0);
1600 tcg_temp_free(t1);
1601 }
76a66253 1602 if (unlikely(Rc(ctx->opcode) != 0))
d03ef511 1603 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
79aceca5 1604}
99e300ef 1605
54623277 1606/* rlwinm & rlwinm. */
99e300ef 1607static void gen_rlwinm(DisasContext *ctx)
79aceca5
FB
1608{
1609 uint32_t mb, me, sh;
3b46e624 1610
79aceca5
FB
1611 sh = SH(ctx->opcode);
1612 mb = MB(ctx->opcode);
1613 me = ME(ctx->opcode);
d03ef511
AJ
1614
1615 if (likely(mb == 0 && me == (31 - sh))) {
1616 if (likely(sh == 0)) {
1617 tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
1618 } else {
a7812ae4 1619 TCGv t0 = tcg_temp_new();
d03ef511
AJ
1620 tcg_gen_ext32u_tl(t0, cpu_gpr[rS(ctx->opcode)]);
1621 tcg_gen_shli_tl(t0, t0, sh);
1622 tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], t0);
1623 tcg_temp_free(t0);
79aceca5 1624 }
d03ef511 1625 } else if (likely(sh != 0 && me == 31 && sh == (32 - mb))) {
a7812ae4 1626 TCGv t0 = tcg_temp_new();
d03ef511
AJ
1627 tcg_gen_ext32u_tl(t0, cpu_gpr[rS(ctx->opcode)]);
1628 tcg_gen_shri_tl(t0, t0, mb);
1629 tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], t0);
1630 tcg_temp_free(t0);
1631 } else {
a7812ae4 1632 TCGv t0 = tcg_temp_new();
54843a58 1633#if defined(TARGET_PPC64)
a7812ae4 1634 TCGv_i32 t1 = tcg_temp_new_i32();
54843a58
AJ
1635 tcg_gen_trunc_i64_i32(t1, cpu_gpr[rS(ctx->opcode)]);
1636 tcg_gen_rotli_i32(t1, t1, sh);
1637 tcg_gen_extu_i32_i64(t0, t1);
a7812ae4 1638 tcg_temp_free_i32(t1);
54843a58
AJ
1639#else
1640 tcg_gen_rotli_i32(t0, cpu_gpr[rS(ctx->opcode)], sh);
1641#endif
76a66253 1642#if defined(TARGET_PPC64)
d03ef511
AJ
1643 mb += 32;
1644 me += 32;
76a66253 1645#endif
d03ef511
AJ
1646 tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], t0, MASK(mb, me));
1647 tcg_temp_free(t0);
1648 }
76a66253 1649 if (unlikely(Rc(ctx->opcode) != 0))
d03ef511 1650 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
79aceca5 1651}
99e300ef 1652
54623277 1653/* rlwnm & rlwnm. */
99e300ef 1654static void gen_rlwnm(DisasContext *ctx)
79aceca5
FB
1655{
1656 uint32_t mb, me;
54843a58
AJ
1657 TCGv t0;
1658#if defined(TARGET_PPC64)
a7812ae4 1659 TCGv_i32 t1, t2;
54843a58 1660#endif
79aceca5
FB
1661
1662 mb = MB(ctx->opcode);
1663 me = ME(ctx->opcode);
a7812ae4 1664 t0 = tcg_temp_new();
d03ef511 1665 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1f);
54843a58 1666#if defined(TARGET_PPC64)
a7812ae4
PB
1667 t1 = tcg_temp_new_i32();
1668 t2 = tcg_temp_new_i32();
54843a58
AJ
1669 tcg_gen_trunc_i64_i32(t1, cpu_gpr[rS(ctx->opcode)]);
1670 tcg_gen_trunc_i64_i32(t2, t0);
1671 tcg_gen_rotl_i32(t1, t1, t2);
1672 tcg_gen_extu_i32_i64(t0, t1);
a7812ae4
PB
1673 tcg_temp_free_i32(t1);
1674 tcg_temp_free_i32(t2);
54843a58
AJ
1675#else
1676 tcg_gen_rotl_i32(t0, cpu_gpr[rS(ctx->opcode)], t0);
1677#endif
76a66253
JM
1678 if (unlikely(mb != 0 || me != 31)) {
1679#if defined(TARGET_PPC64)
1680 mb += 32;
1681 me += 32;
1682#endif
54843a58 1683 tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], t0, MASK(mb, me));
d03ef511 1684 } else {
54843a58 1685 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
79aceca5 1686 }
54843a58 1687 tcg_temp_free(t0);
76a66253 1688 if (unlikely(Rc(ctx->opcode) != 0))
d03ef511 1689 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
79aceca5
FB
1690}
1691
d9bce9d9
JM
1692#if defined(TARGET_PPC64)
1693#define GEN_PPC64_R2(name, opc1, opc2) \
e8eaa2c0 1694static void glue(gen_, name##0)(DisasContext *ctx) \
d9bce9d9
JM
1695{ \
1696 gen_##name(ctx, 0); \
1697} \
e8eaa2c0
BS
1698 \
1699static void glue(gen_, name##1)(DisasContext *ctx) \
d9bce9d9
JM
1700{ \
1701 gen_##name(ctx, 1); \
1702}
1703#define GEN_PPC64_R4(name, opc1, opc2) \
e8eaa2c0 1704static void glue(gen_, name##0)(DisasContext *ctx) \
d9bce9d9
JM
1705{ \
1706 gen_##name(ctx, 0, 0); \
1707} \
e8eaa2c0
BS
1708 \
1709static void glue(gen_, name##1)(DisasContext *ctx) \
d9bce9d9
JM
1710{ \
1711 gen_##name(ctx, 0, 1); \
1712} \
e8eaa2c0
BS
1713 \
1714static void glue(gen_, name##2)(DisasContext *ctx) \
d9bce9d9
JM
1715{ \
1716 gen_##name(ctx, 1, 0); \
1717} \
e8eaa2c0
BS
1718 \
1719static void glue(gen_, name##3)(DisasContext *ctx) \
d9bce9d9
JM
1720{ \
1721 gen_##name(ctx, 1, 1); \
1722}
51789c41 1723
636aa200
BS
1724static inline void gen_rldinm(DisasContext *ctx, uint32_t mb, uint32_t me,
1725 uint32_t sh)
51789c41 1726{
d03ef511
AJ
1727 if (likely(sh != 0 && mb == 0 && me == (63 - sh))) {
1728 tcg_gen_shli_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], sh);
1729 } else if (likely(sh != 0 && me == 63 && sh == (64 - mb))) {
1730 tcg_gen_shri_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], mb);
1731 } else {
a7812ae4 1732 TCGv t0 = tcg_temp_new();
54843a58 1733 tcg_gen_rotli_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
d03ef511 1734 if (likely(mb == 0 && me == 63)) {
54843a58 1735 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
d03ef511
AJ
1736 } else {
1737 tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], t0, MASK(mb, me));
51789c41 1738 }
d03ef511 1739 tcg_temp_free(t0);
51789c41 1740 }
51789c41 1741 if (unlikely(Rc(ctx->opcode) != 0))
d03ef511 1742 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
51789c41 1743}
d9bce9d9 1744/* rldicl - rldicl. */
636aa200 1745static inline void gen_rldicl(DisasContext *ctx, int mbn, int shn)
d9bce9d9 1746{
51789c41 1747 uint32_t sh, mb;
d9bce9d9 1748
9d53c753
JM
1749 sh = SH(ctx->opcode) | (shn << 5);
1750 mb = MB(ctx->opcode) | (mbn << 5);
51789c41 1751 gen_rldinm(ctx, mb, 63, sh);
d9bce9d9 1752}
51789c41 1753GEN_PPC64_R4(rldicl, 0x1E, 0x00);
d9bce9d9 1754/* rldicr - rldicr. */
636aa200 1755static inline void gen_rldicr(DisasContext *ctx, int men, int shn)
d9bce9d9 1756{
51789c41 1757 uint32_t sh, me;
d9bce9d9 1758
9d53c753
JM
1759 sh = SH(ctx->opcode) | (shn << 5);
1760 me = MB(ctx->opcode) | (men << 5);
51789c41 1761 gen_rldinm(ctx, 0, me, sh);
d9bce9d9 1762}
51789c41 1763GEN_PPC64_R4(rldicr, 0x1E, 0x02);
d9bce9d9 1764/* rldic - rldic. */
636aa200 1765static inline void gen_rldic(DisasContext *ctx, int mbn, int shn)
d9bce9d9 1766{
51789c41 1767 uint32_t sh, mb;
d9bce9d9 1768
9d53c753
JM
1769 sh = SH(ctx->opcode) | (shn << 5);
1770 mb = MB(ctx->opcode) | (mbn << 5);
51789c41
JM
1771 gen_rldinm(ctx, mb, 63 - sh, sh);
1772}
1773GEN_PPC64_R4(rldic, 0x1E, 0x04);
1774
636aa200 1775static inline void gen_rldnm(DisasContext *ctx, uint32_t mb, uint32_t me)
51789c41 1776{
54843a58 1777 TCGv t0;
d03ef511
AJ
1778
1779 mb = MB(ctx->opcode);
1780 me = ME(ctx->opcode);
a7812ae4 1781 t0 = tcg_temp_new();
d03ef511 1782 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x3f);
54843a58 1783 tcg_gen_rotl_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
51789c41 1784 if (unlikely(mb != 0 || me != 63)) {
54843a58
AJ
1785 tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], t0, MASK(mb, me));
1786 } else {
1787 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
1788 }
1789 tcg_temp_free(t0);
51789c41 1790 if (unlikely(Rc(ctx->opcode) != 0))
d03ef511 1791 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
d9bce9d9 1792}
51789c41 1793
d9bce9d9 1794/* rldcl - rldcl. */
636aa200 1795static inline void gen_rldcl(DisasContext *ctx, int mbn)
d9bce9d9 1796{
51789c41 1797 uint32_t mb;
d9bce9d9 1798
9d53c753 1799 mb = MB(ctx->opcode) | (mbn << 5);
51789c41 1800 gen_rldnm(ctx, mb, 63);
d9bce9d9 1801}
36081602 1802GEN_PPC64_R2(rldcl, 0x1E, 0x08);
d9bce9d9 1803/* rldcr - rldcr. */
636aa200 1804static inline void gen_rldcr(DisasContext *ctx, int men)
d9bce9d9 1805{
51789c41 1806 uint32_t me;
d9bce9d9 1807
9d53c753 1808 me = MB(ctx->opcode) | (men << 5);
51789c41 1809 gen_rldnm(ctx, 0, me);
d9bce9d9 1810}
36081602 1811GEN_PPC64_R2(rldcr, 0x1E, 0x09);
d9bce9d9 1812/* rldimi - rldimi. */
636aa200 1813static inline void gen_rldimi(DisasContext *ctx, int mbn, int shn)
d9bce9d9 1814{
271a916e 1815 uint32_t sh, mb, me;
d9bce9d9 1816
9d53c753
JM
1817 sh = SH(ctx->opcode) | (shn << 5);
1818 mb = MB(ctx->opcode) | (mbn << 5);
271a916e 1819 me = 63 - sh;
d03ef511
AJ
1820 if (unlikely(sh == 0 && mb == 0)) {
1821 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
1822 } else {
1823 TCGv t0, t1;
1824 target_ulong mask;
1825
a7812ae4 1826 t0 = tcg_temp_new();
54843a58 1827 tcg_gen_rotli_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
a7812ae4 1828 t1 = tcg_temp_new();
d03ef511
AJ
1829 mask = MASK(mb, me);
1830 tcg_gen_andi_tl(t0, t0, mask);
1831 tcg_gen_andi_tl(t1, cpu_gpr[rA(ctx->opcode)], ~mask);
1832 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
1833 tcg_temp_free(t0);
1834 tcg_temp_free(t1);
51789c41 1835 }
51789c41 1836 if (unlikely(Rc(ctx->opcode) != 0))
d03ef511 1837 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
d9bce9d9 1838}
36081602 1839GEN_PPC64_R4(rldimi, 0x1E, 0x06);
d9bce9d9
JM
1840#endif
1841
79aceca5 1842/*** Integer shift ***/
99e300ef 1843
54623277 1844/* slw & slw. */
99e300ef 1845static void gen_slw(DisasContext *ctx)
26d67362 1846{
7fd6bf7d 1847 TCGv t0, t1;
26d67362 1848
7fd6bf7d
AJ
1849 t0 = tcg_temp_new();
1850 /* AND rS with a mask that is 0 when rB >= 0x20 */
1851#if defined(TARGET_PPC64)
1852 tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x3a);
1853 tcg_gen_sari_tl(t0, t0, 0x3f);
1854#else
1855 tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1a);
1856 tcg_gen_sari_tl(t0, t0, 0x1f);
1857#endif
1858 tcg_gen_andc_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
1859 t1 = tcg_temp_new();
1860 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1f);
1861 tcg_gen_shl_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
1862 tcg_temp_free(t1);
fea0c503 1863 tcg_temp_free(t0);
7fd6bf7d 1864 tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
26d67362
AJ
1865 if (unlikely(Rc(ctx->opcode) != 0))
1866 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
1867}
99e300ef 1868
54623277 1869/* sraw & sraw. */
99e300ef 1870static void gen_sraw(DisasContext *ctx)
26d67362 1871{
a7812ae4
PB
1872 gen_helper_sraw(cpu_gpr[rA(ctx->opcode)],
1873 cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
26d67362
AJ
1874 if (unlikely(Rc(ctx->opcode) != 0))
1875 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
1876}
99e300ef 1877
54623277 1878/* srawi & srawi. */
99e300ef 1879static void gen_srawi(DisasContext *ctx)
79aceca5 1880{
26d67362
AJ
1881 int sh = SH(ctx->opcode);
1882 if (sh != 0) {
1883 int l1, l2;
fea0c503 1884 TCGv t0;
26d67362
AJ
1885 l1 = gen_new_label();
1886 l2 = gen_new_label();
a7812ae4 1887 t0 = tcg_temp_local_new();
fea0c503
AJ
1888 tcg_gen_ext32s_tl(t0, cpu_gpr[rS(ctx->opcode)]);
1889 tcg_gen_brcondi_tl(TCG_COND_GE, t0, 0, l1);
1890 tcg_gen_andi_tl(t0, cpu_gpr[rS(ctx->opcode)], (1ULL << sh) - 1);
1891 tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
269f3e95 1892 tcg_gen_ori_tl(cpu_xer, cpu_xer, 1 << XER_CA);
26d67362
AJ
1893 tcg_gen_br(l2);
1894 gen_set_label(l1);
269f3e95 1895 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
26d67362 1896 gen_set_label(l2);
fea0c503
AJ
1897 tcg_gen_ext32s_tl(t0, cpu_gpr[rS(ctx->opcode)]);
1898 tcg_gen_sari_tl(cpu_gpr[rA(ctx->opcode)], t0, sh);
1899 tcg_temp_free(t0);
26d67362
AJ
1900 } else {
1901 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
269f3e95 1902 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
d9bce9d9 1903 }
76a66253 1904 if (unlikely(Rc(ctx->opcode) != 0))
26d67362 1905 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
79aceca5 1906}
99e300ef 1907
54623277 1908/* srw & srw. */
99e300ef 1909static void gen_srw(DisasContext *ctx)
26d67362 1910{
fea0c503 1911 TCGv t0, t1;
d9bce9d9 1912
7fd6bf7d
AJ
1913 t0 = tcg_temp_new();
1914 /* AND rS with a mask that is 0 when rB >= 0x20 */
1915#if defined(TARGET_PPC64)
1916 tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x3a);
1917 tcg_gen_sari_tl(t0, t0, 0x3f);
1918#else
1919 tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1a);
1920 tcg_gen_sari_tl(t0, t0, 0x1f);
1921#endif
1922 tcg_gen_andc_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
1923 tcg_gen_ext32u_tl(t0, t0);
a7812ae4 1924 t1 = tcg_temp_new();
7fd6bf7d
AJ
1925 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1f);
1926 tcg_gen_shr_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
fea0c503 1927 tcg_temp_free(t1);
fea0c503 1928 tcg_temp_free(t0);
26d67362
AJ
1929 if (unlikely(Rc(ctx->opcode) != 0))
1930 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
1931}
54623277 1932
d9bce9d9
JM
1933#if defined(TARGET_PPC64)
1934/* sld & sld. */
99e300ef 1935static void gen_sld(DisasContext *ctx)
26d67362 1936{
7fd6bf7d 1937 TCGv t0, t1;
26d67362 1938
7fd6bf7d
AJ
1939 t0 = tcg_temp_new();
1940 /* AND rS with a mask that is 0 when rB >= 0x40 */
1941 tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x39);
1942 tcg_gen_sari_tl(t0, t0, 0x3f);
1943 tcg_gen_andc_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
1944 t1 = tcg_temp_new();
1945 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x3f);
1946 tcg_gen_shl_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
1947 tcg_temp_free(t1);
fea0c503 1948 tcg_temp_free(t0);
26d67362
AJ
1949 if (unlikely(Rc(ctx->opcode) != 0))
1950 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
1951}
99e300ef 1952
54623277 1953/* srad & srad. */
99e300ef 1954static void gen_srad(DisasContext *ctx)
26d67362 1955{
a7812ae4
PB
1956 gen_helper_srad(cpu_gpr[rA(ctx->opcode)],
1957 cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
26d67362
AJ
1958 if (unlikely(Rc(ctx->opcode) != 0))
1959 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
1960}
d9bce9d9 1961/* sradi & sradi. */
636aa200 1962static inline void gen_sradi(DisasContext *ctx, int n)
d9bce9d9 1963{
26d67362 1964 int sh = SH(ctx->opcode) + (n << 5);
d9bce9d9 1965 if (sh != 0) {
26d67362 1966 int l1, l2;
fea0c503 1967 TCGv t0;
26d67362
AJ
1968 l1 = gen_new_label();
1969 l2 = gen_new_label();
a7812ae4 1970 t0 = tcg_temp_local_new();
26d67362 1971 tcg_gen_brcondi_tl(TCG_COND_GE, cpu_gpr[rS(ctx->opcode)], 0, l1);
fea0c503
AJ
1972 tcg_gen_andi_tl(t0, cpu_gpr[rS(ctx->opcode)], (1ULL << sh) - 1);
1973 tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
269f3e95 1974 tcg_gen_ori_tl(cpu_xer, cpu_xer, 1 << XER_CA);
26d67362
AJ
1975 tcg_gen_br(l2);
1976 gen_set_label(l1);
269f3e95 1977 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
26d67362 1978 gen_set_label(l2);
a9730017 1979 tcg_temp_free(t0);
26d67362
AJ
1980 tcg_gen_sari_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], sh);
1981 } else {
1982 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
269f3e95 1983 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
d9bce9d9 1984 }
d9bce9d9 1985 if (unlikely(Rc(ctx->opcode) != 0))
26d67362 1986 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
d9bce9d9 1987}
e8eaa2c0
BS
1988
1989static void gen_sradi0(DisasContext *ctx)
d9bce9d9
JM
1990{
1991 gen_sradi(ctx, 0);
1992}
e8eaa2c0
BS
1993
1994static void gen_sradi1(DisasContext *ctx)
d9bce9d9
JM
1995{
1996 gen_sradi(ctx, 1);
1997}
99e300ef 1998
54623277 1999/* srd & srd. */
99e300ef 2000static void gen_srd(DisasContext *ctx)
26d67362 2001{
7fd6bf7d 2002 TCGv t0, t1;
26d67362 2003
7fd6bf7d
AJ
2004 t0 = tcg_temp_new();
2005 /* AND rS with a mask that is 0 when rB >= 0x40 */
2006 tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x39);
2007 tcg_gen_sari_tl(t0, t0, 0x3f);
2008 tcg_gen_andc_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
2009 t1 = tcg_temp_new();
2010 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x3f);
2011 tcg_gen_shr_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
2012 tcg_temp_free(t1);
fea0c503 2013 tcg_temp_free(t0);
26d67362
AJ
2014 if (unlikely(Rc(ctx->opcode) != 0))
2015 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2016}
d9bce9d9 2017#endif
79aceca5
FB
2018
2019/*** Floating-Point arithmetic ***/
7c58044c 2020#define _GEN_FLOAT_ACB(name, op, op1, op2, isfloat, set_fprf, type) \
99e300ef 2021static void gen_f##name(DisasContext *ctx) \
9a64fbe4 2022{ \
76a66253 2023 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 2024 gen_exception(ctx, POWERPC_EXCP_FPU); \
3cc62370
FB
2025 return; \
2026 } \
eb44b959
AJ
2027 /* NIP cannot be restored if the memory exception comes from an helper */ \
2028 gen_update_nip(ctx, ctx->nip - 4); \
7c58044c 2029 gen_reset_fpstatus(); \
af12906f
AJ
2030 gen_helper_f##op(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rA(ctx->opcode)], \
2031 cpu_fpr[rC(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]); \
4ecc3190 2032 if (isfloat) { \
af12906f 2033 gen_helper_frsp(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rD(ctx->opcode)]); \
4ecc3190 2034 } \
af12906f
AJ
2035 gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], set_fprf, \
2036 Rc(ctx->opcode) != 0); \
9a64fbe4
FB
2037}
2038
7c58044c
JM
2039#define GEN_FLOAT_ACB(name, op2, set_fprf, type) \
2040_GEN_FLOAT_ACB(name, name, 0x3F, op2, 0, set_fprf, type); \
2041_GEN_FLOAT_ACB(name##s, name, 0x3B, op2, 1, set_fprf, type);
9a64fbe4 2042
7c58044c 2043#define _GEN_FLOAT_AB(name, op, op1, op2, inval, isfloat, set_fprf, type) \
99e300ef 2044static void gen_f##name(DisasContext *ctx) \
9a64fbe4 2045{ \
76a66253 2046 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 2047 gen_exception(ctx, POWERPC_EXCP_FPU); \
3cc62370
FB
2048 return; \
2049 } \
eb44b959
AJ
2050 /* NIP cannot be restored if the memory exception comes from an helper */ \
2051 gen_update_nip(ctx, ctx->nip - 4); \
7c58044c 2052 gen_reset_fpstatus(); \
af12906f
AJ
2053 gen_helper_f##op(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rA(ctx->opcode)], \
2054 cpu_fpr[rB(ctx->opcode)]); \
4ecc3190 2055 if (isfloat) { \
af12906f 2056 gen_helper_frsp(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rD(ctx->opcode)]); \
4ecc3190 2057 } \
af12906f
AJ
2058 gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], \
2059 set_fprf, Rc(ctx->opcode) != 0); \
9a64fbe4 2060}
7c58044c
JM
2061#define GEN_FLOAT_AB(name, op2, inval, set_fprf, type) \
2062_GEN_FLOAT_AB(name, name, 0x3F, op2, inval, 0, set_fprf, type); \
2063_GEN_FLOAT_AB(name##s, name, 0x3B, op2, inval, 1, set_fprf, type);
9a64fbe4 2064
7c58044c 2065#define _GEN_FLOAT_AC(name, op, op1, op2, inval, isfloat, set_fprf, type) \
99e300ef 2066static void gen_f##name(DisasContext *ctx) \
9a64fbe4 2067{ \
76a66253 2068 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 2069 gen_exception(ctx, POWERPC_EXCP_FPU); \
3cc62370
FB
2070 return; \
2071 } \
eb44b959
AJ
2072 /* NIP cannot be restored if the memory exception comes from an helper */ \
2073 gen_update_nip(ctx, ctx->nip - 4); \
7c58044c 2074 gen_reset_fpstatus(); \
af12906f
AJ
2075 gen_helper_f##op(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rA(ctx->opcode)], \
2076 cpu_fpr[rC(ctx->opcode)]); \
4ecc3190 2077 if (isfloat) { \
af12906f 2078 gen_helper_frsp(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rD(ctx->opcode)]); \
4ecc3190 2079 } \
af12906f
AJ
2080 gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], \
2081 set_fprf, Rc(ctx->opcode) != 0); \
9a64fbe4 2082}
7c58044c
JM
2083#define GEN_FLOAT_AC(name, op2, inval, set_fprf, type) \
2084_GEN_FLOAT_AC(name, name, 0x3F, op2, inval, 0, set_fprf, type); \
2085_GEN_FLOAT_AC(name##s, name, 0x3B, op2, inval, 1, set_fprf, type);
9a64fbe4 2086
7c58044c 2087#define GEN_FLOAT_B(name, op2, op3, set_fprf, type) \
99e300ef 2088static void gen_f##name(DisasContext *ctx) \
9a64fbe4 2089{ \
76a66253 2090 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 2091 gen_exception(ctx, POWERPC_EXCP_FPU); \
3cc62370
FB
2092 return; \
2093 } \
eb44b959
AJ
2094 /* NIP cannot be restored if the memory exception comes from an helper */ \
2095 gen_update_nip(ctx, ctx->nip - 4); \
7c58044c 2096 gen_reset_fpstatus(); \
af12906f
AJ
2097 gen_helper_f##name(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]); \
2098 gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], \
2099 set_fprf, Rc(ctx->opcode) != 0); \
79aceca5
FB
2100}
2101
7c58044c 2102#define GEN_FLOAT_BS(name, op1, op2, set_fprf, type) \
99e300ef 2103static void gen_f##name(DisasContext *ctx) \
9a64fbe4 2104{ \
76a66253 2105 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 2106 gen_exception(ctx, POWERPC_EXCP_FPU); \
3cc62370
FB
2107 return; \
2108 } \
eb44b959
AJ
2109 /* NIP cannot be restored if the memory exception comes from an helper */ \
2110 gen_update_nip(ctx, ctx->nip - 4); \
7c58044c 2111 gen_reset_fpstatus(); \
af12906f
AJ
2112 gen_helper_f##name(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]); \
2113 gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], \
2114 set_fprf, Rc(ctx->opcode) != 0); \
79aceca5
FB
2115}
2116
9a64fbe4 2117/* fadd - fadds */
7c58044c 2118GEN_FLOAT_AB(add, 0x15, 0x000007C0, 1, PPC_FLOAT);
4ecc3190 2119/* fdiv - fdivs */
7c58044c 2120GEN_FLOAT_AB(div, 0x12, 0x000007C0, 1, PPC_FLOAT);
4ecc3190 2121/* fmul - fmuls */
7c58044c 2122GEN_FLOAT_AC(mul, 0x19, 0x0000F800, 1, PPC_FLOAT);
79aceca5 2123
d7e4b87e 2124/* fre */
7c58044c 2125GEN_FLOAT_BS(re, 0x3F, 0x18, 1, PPC_FLOAT_EXT);
d7e4b87e 2126
a750fc0b 2127/* fres */
7c58044c 2128GEN_FLOAT_BS(res, 0x3B, 0x18, 1, PPC_FLOAT_FRES);
79aceca5 2129
a750fc0b 2130/* frsqrte */
7c58044c
JM
2131GEN_FLOAT_BS(rsqrte, 0x3F, 0x1A, 1, PPC_FLOAT_FRSQRTE);
2132
2133/* frsqrtes */
99e300ef 2134static void gen_frsqrtes(DisasContext *ctx)
7c58044c 2135{
af12906f 2136 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2137 gen_exception(ctx, POWERPC_EXCP_FPU);
af12906f
AJ
2138 return;
2139 }
eb44b959
AJ
2140 /* NIP cannot be restored if the memory exception comes from an helper */
2141 gen_update_nip(ctx, ctx->nip - 4);
af12906f
AJ
2142 gen_reset_fpstatus();
2143 gen_helper_frsqrte(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]);
2144 gen_helper_frsp(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rD(ctx->opcode)]);
2145 gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], 1, Rc(ctx->opcode) != 0);
7c58044c 2146}
79aceca5 2147
a750fc0b 2148/* fsel */
7c58044c 2149_GEN_FLOAT_ACB(sel, sel, 0x3F, 0x17, 0, 0, PPC_FLOAT_FSEL);
4ecc3190 2150/* fsub - fsubs */
7c58044c 2151GEN_FLOAT_AB(sub, 0x14, 0x000007C0, 1, PPC_FLOAT);
79aceca5 2152/* Optional: */
99e300ef 2153
54623277 2154/* fsqrt */
99e300ef 2155static void gen_fsqrt(DisasContext *ctx)
c7d344af 2156{
76a66253 2157 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2158 gen_exception(ctx, POWERPC_EXCP_FPU);
c7d344af
FB
2159 return;
2160 }
eb44b959
AJ
2161 /* NIP cannot be restored if the memory exception comes from an helper */
2162 gen_update_nip(ctx, ctx->nip - 4);
7c58044c 2163 gen_reset_fpstatus();
af12906f
AJ
2164 gen_helper_fsqrt(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]);
2165 gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], 1, Rc(ctx->opcode) != 0);
c7d344af 2166}
79aceca5 2167
99e300ef 2168static void gen_fsqrts(DisasContext *ctx)
79aceca5 2169{
76a66253 2170 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2171 gen_exception(ctx, POWERPC_EXCP_FPU);
3cc62370
FB
2172 return;
2173 }
eb44b959
AJ
2174 /* NIP cannot be restored if the memory exception comes from an helper */
2175 gen_update_nip(ctx, ctx->nip - 4);
7c58044c 2176 gen_reset_fpstatus();
af12906f
AJ
2177 gen_helper_fsqrt(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]);
2178 gen_helper_frsp(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rD(ctx->opcode)]);
2179 gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], 1, Rc(ctx->opcode) != 0);
79aceca5
FB
2180}
2181
2182/*** Floating-Point multiply-and-add ***/
4ecc3190 2183/* fmadd - fmadds */
7c58044c 2184GEN_FLOAT_ACB(madd, 0x1D, 1, PPC_FLOAT);
4ecc3190 2185/* fmsub - fmsubs */
7c58044c 2186GEN_FLOAT_ACB(msub, 0x1C, 1, PPC_FLOAT);
4ecc3190 2187/* fnmadd - fnmadds */
7c58044c 2188GEN_FLOAT_ACB(nmadd, 0x1F, 1, PPC_FLOAT);
4ecc3190 2189/* fnmsub - fnmsubs */
7c58044c 2190GEN_FLOAT_ACB(nmsub, 0x1E, 1, PPC_FLOAT);
79aceca5
FB
2191
2192/*** Floating-Point round & convert ***/
2193/* fctiw */
7c58044c 2194GEN_FLOAT_B(ctiw, 0x0E, 0x00, 0, PPC_FLOAT);
79aceca5 2195/* fctiwz */
7c58044c 2196GEN_FLOAT_B(ctiwz, 0x0F, 0x00, 0, PPC_FLOAT);
79aceca5 2197/* frsp */
7c58044c 2198GEN_FLOAT_B(rsp, 0x0C, 0x00, 1, PPC_FLOAT);
426613db
JM
2199#if defined(TARGET_PPC64)
2200/* fcfid */
7c58044c 2201GEN_FLOAT_B(cfid, 0x0E, 0x1A, 1, PPC_64B);
426613db 2202/* fctid */
7c58044c 2203GEN_FLOAT_B(ctid, 0x0E, 0x19, 0, PPC_64B);
426613db 2204/* fctidz */
7c58044c 2205GEN_FLOAT_B(ctidz, 0x0F, 0x19, 0, PPC_64B);
426613db 2206#endif
79aceca5 2207
d7e4b87e 2208/* frin */
7c58044c 2209GEN_FLOAT_B(rin, 0x08, 0x0C, 1, PPC_FLOAT_EXT);
d7e4b87e 2210/* friz */
7c58044c 2211GEN_FLOAT_B(riz, 0x08, 0x0D, 1, PPC_FLOAT_EXT);
d7e4b87e 2212/* frip */
7c58044c 2213GEN_FLOAT_B(rip, 0x08, 0x0E, 1, PPC_FLOAT_EXT);
d7e4b87e 2214/* frim */
7c58044c 2215GEN_FLOAT_B(rim, 0x08, 0x0F, 1, PPC_FLOAT_EXT);
d7e4b87e 2216
79aceca5 2217/*** Floating-Point compare ***/
99e300ef 2218
54623277 2219/* fcmpo */
99e300ef 2220static void gen_fcmpo(DisasContext *ctx)
79aceca5 2221{
330c483b 2222 TCGv_i32 crf;
76a66253 2223 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2224 gen_exception(ctx, POWERPC_EXCP_FPU);
3cc62370
FB
2225 return;
2226 }
eb44b959
AJ
2227 /* NIP cannot be restored if the memory exception comes from an helper */
2228 gen_update_nip(ctx, ctx->nip - 4);
7c58044c 2229 gen_reset_fpstatus();
9a819377
AJ
2230 crf = tcg_const_i32(crfD(ctx->opcode));
2231 gen_helper_fcmpo(cpu_fpr[rA(ctx->opcode)], cpu_fpr[rB(ctx->opcode)], crf);
330c483b 2232 tcg_temp_free_i32(crf);
af12906f 2233 gen_helper_float_check_status();
79aceca5
FB
2234}
2235
2236/* fcmpu */
99e300ef 2237static void gen_fcmpu(DisasContext *ctx)
79aceca5 2238{
330c483b 2239 TCGv_i32 crf;
76a66253 2240 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2241 gen_exception(ctx, POWERPC_EXCP_FPU);
3cc62370
FB
2242 return;
2243 }
eb44b959
AJ
2244 /* NIP cannot be restored if the memory exception comes from an helper */
2245 gen_update_nip(ctx, ctx->nip - 4);
7c58044c 2246 gen_reset_fpstatus();
9a819377
AJ
2247 crf = tcg_const_i32(crfD(ctx->opcode));
2248 gen_helper_fcmpu(cpu_fpr[rA(ctx->opcode)], cpu_fpr[rB(ctx->opcode)], crf);
330c483b 2249 tcg_temp_free_i32(crf);
af12906f 2250 gen_helper_float_check_status();
79aceca5
FB
2251}
2252
9a64fbe4
FB
2253/*** Floating-point move ***/
2254/* fabs */
7c58044c
JM
2255/* XXX: beware that fabs never checks for NaNs nor update FPSCR */
2256GEN_FLOAT_B(abs, 0x08, 0x08, 0, PPC_FLOAT);
9a64fbe4
FB
2257
2258/* fmr - fmr. */
7c58044c 2259/* XXX: beware that fmr never checks for NaNs nor update FPSCR */
99e300ef 2260static void gen_fmr(DisasContext *ctx)
9a64fbe4 2261{
76a66253 2262 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2263 gen_exception(ctx, POWERPC_EXCP_FPU);
3cc62370
FB
2264 return;
2265 }
af12906f
AJ
2266 tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]);
2267 gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], 0, Rc(ctx->opcode) != 0);
9a64fbe4
FB
2268}
2269
2270/* fnabs */
7c58044c
JM
2271/* XXX: beware that fnabs never checks for NaNs nor update FPSCR */
2272GEN_FLOAT_B(nabs, 0x08, 0x04, 0, PPC_FLOAT);
9a64fbe4 2273/* fneg */
7c58044c
JM
2274/* XXX: beware that fneg never checks for NaNs nor update FPSCR */
2275GEN_FLOAT_B(neg, 0x08, 0x01, 0, PPC_FLOAT);
9a64fbe4 2276
79aceca5 2277/*** Floating-Point status & ctrl register ***/
99e300ef 2278
54623277 2279/* mcrfs */
99e300ef 2280static void gen_mcrfs(DisasContext *ctx)
79aceca5 2281{
7c58044c
JM
2282 int bfa;
2283
76a66253 2284 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2285 gen_exception(ctx, POWERPC_EXCP_FPU);
3cc62370
FB
2286 return;
2287 }
7c58044c 2288 bfa = 4 * (7 - crfS(ctx->opcode));
e1571908
AJ
2289 tcg_gen_shri_i32(cpu_crf[crfD(ctx->opcode)], cpu_fpscr, bfa);
2290 tcg_gen_andi_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)], 0xf);
af12906f 2291 tcg_gen_andi_i32(cpu_fpscr, cpu_fpscr, ~(0xF << bfa));
79aceca5
FB
2292}
2293
2294/* mffs */
99e300ef 2295static void gen_mffs(DisasContext *ctx)
79aceca5 2296{
76a66253 2297 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2298 gen_exception(ctx, POWERPC_EXCP_FPU);
3cc62370
FB
2299 return;
2300 }
7c58044c 2301 gen_reset_fpstatus();
af12906f
AJ
2302 tcg_gen_extu_i32_i64(cpu_fpr[rD(ctx->opcode)], cpu_fpscr);
2303 gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], 0, Rc(ctx->opcode) != 0);
79aceca5
FB
2304}
2305
2306/* mtfsb0 */
99e300ef 2307static void gen_mtfsb0(DisasContext *ctx)
79aceca5 2308{
fb0eaffc 2309 uint8_t crb;
3b46e624 2310
76a66253 2311 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2312 gen_exception(ctx, POWERPC_EXCP_FPU);
3cc62370
FB
2313 return;
2314 }
6e35d524 2315 crb = 31 - crbD(ctx->opcode);
7c58044c 2316 gen_reset_fpstatus();
6e35d524 2317 if (likely(crb != FPSCR_FEX && crb != FPSCR_VX)) {
eb44b959
AJ
2318 TCGv_i32 t0;
2319 /* NIP cannot be restored if the memory exception comes from an helper */
2320 gen_update_nip(ctx, ctx->nip - 4);
2321 t0 = tcg_const_i32(crb);
6e35d524
AJ
2322 gen_helper_fpscr_clrbit(t0);
2323 tcg_temp_free_i32(t0);
2324 }
7c58044c 2325 if (unlikely(Rc(ctx->opcode) != 0)) {
e1571908 2326 tcg_gen_shri_i32(cpu_crf[1], cpu_fpscr, FPSCR_OX);
7c58044c 2327 }
79aceca5
FB
2328}
2329
2330/* mtfsb1 */
99e300ef 2331static void gen_mtfsb1(DisasContext *ctx)
79aceca5 2332{
fb0eaffc 2333 uint8_t crb;
3b46e624 2334
76a66253 2335 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2336 gen_exception(ctx, POWERPC_EXCP_FPU);
3cc62370
FB
2337 return;
2338 }
6e35d524 2339 crb = 31 - crbD(ctx->opcode);
7c58044c
JM
2340 gen_reset_fpstatus();
2341 /* XXX: we pretend we can only do IEEE floating-point computations */
af12906f 2342 if (likely(crb != FPSCR_FEX && crb != FPSCR_VX && crb != FPSCR_NI)) {
eb44b959
AJ
2343 TCGv_i32 t0;
2344 /* NIP cannot be restored if the memory exception comes from an helper */
2345 gen_update_nip(ctx, ctx->nip - 4);
2346 t0 = tcg_const_i32(crb);
af12906f 2347 gen_helper_fpscr_setbit(t0);
0f2f39c2 2348 tcg_temp_free_i32(t0);
af12906f 2349 }
7c58044c 2350 if (unlikely(Rc(ctx->opcode) != 0)) {
e1571908 2351 tcg_gen_shri_i32(cpu_crf[1], cpu_fpscr, FPSCR_OX);
7c58044c
JM
2352 }
2353 /* We can raise a differed exception */
af12906f 2354 gen_helper_float_check_status();
79aceca5
FB
2355}
2356
2357/* mtfsf */
99e300ef 2358static void gen_mtfsf(DisasContext *ctx)
79aceca5 2359{
0f2f39c2 2360 TCGv_i32 t0;
4911012d 2361 int L = ctx->opcode & 0x02000000;
af12906f 2362
76a66253 2363 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2364 gen_exception(ctx, POWERPC_EXCP_FPU);
3cc62370
FB
2365 return;
2366 }
eb44b959
AJ
2367 /* NIP cannot be restored if the memory exception comes from an helper */
2368 gen_update_nip(ctx, ctx->nip - 4);
7c58044c 2369 gen_reset_fpstatus();
4911012d
BS
2370 if (L)
2371 t0 = tcg_const_i32(0xff);
2372 else
2373 t0 = tcg_const_i32(FM(ctx->opcode));
af12906f 2374 gen_helper_store_fpscr(cpu_fpr[rB(ctx->opcode)], t0);
0f2f39c2 2375 tcg_temp_free_i32(t0);
7c58044c 2376 if (unlikely(Rc(ctx->opcode) != 0)) {
e1571908 2377 tcg_gen_shri_i32(cpu_crf[1], cpu_fpscr, FPSCR_OX);
7c58044c
JM
2378 }
2379 /* We can raise a differed exception */
af12906f 2380 gen_helper_float_check_status();
79aceca5
FB
2381}
2382
2383/* mtfsfi */
99e300ef 2384static void gen_mtfsfi(DisasContext *ctx)
79aceca5 2385{
7c58044c 2386 int bf, sh;
0f2f39c2
AJ
2387 TCGv_i64 t0;
2388 TCGv_i32 t1;
7c58044c 2389
76a66253 2390 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2391 gen_exception(ctx, POWERPC_EXCP_FPU);
3cc62370
FB
2392 return;
2393 }
7c58044c
JM
2394 bf = crbD(ctx->opcode) >> 2;
2395 sh = 7 - bf;
eb44b959
AJ
2396 /* NIP cannot be restored if the memory exception comes from an helper */
2397 gen_update_nip(ctx, ctx->nip - 4);
7c58044c 2398 gen_reset_fpstatus();
0f2f39c2 2399 t0 = tcg_const_i64(FPIMM(ctx->opcode) << (4 * sh));
af12906f
AJ
2400 t1 = tcg_const_i32(1 << sh);
2401 gen_helper_store_fpscr(t0, t1);
0f2f39c2
AJ
2402 tcg_temp_free_i64(t0);
2403 tcg_temp_free_i32(t1);
7c58044c 2404 if (unlikely(Rc(ctx->opcode) != 0)) {
e1571908 2405 tcg_gen_shri_i32(cpu_crf[1], cpu_fpscr, FPSCR_OX);
7c58044c
JM
2406 }
2407 /* We can raise a differed exception */
af12906f 2408 gen_helper_float_check_status();
79aceca5
FB
2409}
2410
76a66253
JM
2411/*** Addressing modes ***/
2412/* Register indirect with immediate index : EA = (rA|0) + SIMM */
636aa200
BS
2413static inline void gen_addr_imm_index(DisasContext *ctx, TCGv EA,
2414 target_long maskl)
76a66253
JM
2415{
2416 target_long simm = SIMM(ctx->opcode);
2417
be147d08 2418 simm &= ~maskl;
76db3ba4
AJ
2419 if (rA(ctx->opcode) == 0) {
2420#if defined(TARGET_PPC64)
2421 if (!ctx->sf_mode) {
2422 tcg_gen_movi_tl(EA, (uint32_t)simm);
2423 } else
2424#endif
e2be8d8d 2425 tcg_gen_movi_tl(EA, simm);
76db3ba4 2426 } else if (likely(simm != 0)) {
e2be8d8d 2427 tcg_gen_addi_tl(EA, cpu_gpr[rA(ctx->opcode)], simm);
76db3ba4
AJ
2428#if defined(TARGET_PPC64)
2429 if (!ctx->sf_mode) {
2430 tcg_gen_ext32u_tl(EA, EA);
2431 }
2432#endif
2433 } else {
2434#if defined(TARGET_PPC64)
2435 if (!ctx->sf_mode) {
2436 tcg_gen_ext32u_tl(EA, cpu_gpr[rA(ctx->opcode)]);
2437 } else
2438#endif
e2be8d8d 2439 tcg_gen_mov_tl(EA, cpu_gpr[rA(ctx->opcode)]);
76db3ba4 2440 }
76a66253
JM
2441}
2442
636aa200 2443static inline void gen_addr_reg_index(DisasContext *ctx, TCGv EA)
76a66253 2444{
76db3ba4
AJ
2445 if (rA(ctx->opcode) == 0) {
2446#if defined(TARGET_PPC64)
2447 if (!ctx->sf_mode) {
2448 tcg_gen_ext32u_tl(EA, cpu_gpr[rB(ctx->opcode)]);
2449 } else
2450#endif
e2be8d8d 2451 tcg_gen_mov_tl(EA, cpu_gpr[rB(ctx->opcode)]);
76db3ba4 2452 } else {
e2be8d8d 2453 tcg_gen_add_tl(EA, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
76db3ba4
AJ
2454#if defined(TARGET_PPC64)
2455 if (!ctx->sf_mode) {
2456 tcg_gen_ext32u_tl(EA, EA);
2457 }
2458#endif
2459 }
76a66253
JM
2460}
2461
636aa200 2462static inline void gen_addr_register(DisasContext *ctx, TCGv EA)
76a66253 2463{
76db3ba4 2464 if (rA(ctx->opcode) == 0) {
e2be8d8d 2465 tcg_gen_movi_tl(EA, 0);
76db3ba4
AJ
2466 } else {
2467#if defined(TARGET_PPC64)
2468 if (!ctx->sf_mode) {
2469 tcg_gen_ext32u_tl(EA, cpu_gpr[rA(ctx->opcode)]);
2470 } else
2471#endif
2472 tcg_gen_mov_tl(EA, cpu_gpr[rA(ctx->opcode)]);
2473 }
2474}
2475
636aa200
BS
2476static inline void gen_addr_add(DisasContext *ctx, TCGv ret, TCGv arg1,
2477 target_long val)
76db3ba4
AJ
2478{
2479 tcg_gen_addi_tl(ret, arg1, val);
2480#if defined(TARGET_PPC64)
2481 if (!ctx->sf_mode) {
2482 tcg_gen_ext32u_tl(ret, ret);
2483 }
2484#endif
76a66253
JM
2485}
2486
636aa200 2487static inline void gen_check_align(DisasContext *ctx, TCGv EA, int mask)
cf360a32
AJ
2488{
2489 int l1 = gen_new_label();
2490 TCGv t0 = tcg_temp_new();
2491 TCGv_i32 t1, t2;
2492 /* NIP cannot be restored if the memory exception comes from an helper */
2493 gen_update_nip(ctx, ctx->nip - 4);
2494 tcg_gen_andi_tl(t0, EA, mask);
2495 tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
2496 t1 = tcg_const_i32(POWERPC_EXCP_ALIGN);
2497 t2 = tcg_const_i32(0);
2498 gen_helper_raise_exception_err(t1, t2);
2499 tcg_temp_free_i32(t1);
2500 tcg_temp_free_i32(t2);
2501 gen_set_label(l1);
2502 tcg_temp_free(t0);
2503}
2504
7863667f 2505/*** Integer load ***/
636aa200 2506static inline void gen_qemu_ld8u(DisasContext *ctx, TCGv arg1, TCGv arg2)
76db3ba4
AJ
2507{
2508 tcg_gen_qemu_ld8u(arg1, arg2, ctx->mem_idx);
2509}
2510
636aa200 2511static inline void gen_qemu_ld8s(DisasContext *ctx, TCGv arg1, TCGv arg2)
76db3ba4
AJ
2512{
2513 tcg_gen_qemu_ld8s(arg1, arg2, ctx->mem_idx);
2514}
2515
636aa200 2516static inline void gen_qemu_ld16u(DisasContext *ctx, TCGv arg1, TCGv arg2)
76db3ba4
AJ
2517{
2518 tcg_gen_qemu_ld16u(arg1, arg2, ctx->mem_idx);
2519 if (unlikely(ctx->le_mode)) {
fa3966a3 2520 tcg_gen_bswap16_tl(arg1, arg1);
76db3ba4 2521 }
b61f2753
AJ
2522}
2523
636aa200 2524static inline void gen_qemu_ld16s(DisasContext *ctx, TCGv arg1, TCGv arg2)
b61f2753 2525{
76db3ba4 2526 if (unlikely(ctx->le_mode)) {
76db3ba4 2527 tcg_gen_qemu_ld16u(arg1, arg2, ctx->mem_idx);
fa3966a3 2528 tcg_gen_bswap16_tl(arg1, arg1);
76db3ba4 2529 tcg_gen_ext16s_tl(arg1, arg1);
76db3ba4
AJ
2530 } else {
2531 tcg_gen_qemu_ld16s(arg1, arg2, ctx->mem_idx);
2532 }
b61f2753
AJ
2533}
2534
636aa200 2535static inline void gen_qemu_ld32u(DisasContext *ctx, TCGv arg1, TCGv arg2)
b61f2753 2536{
76db3ba4
AJ
2537 tcg_gen_qemu_ld32u(arg1, arg2, ctx->mem_idx);
2538 if (unlikely(ctx->le_mode)) {
fa3966a3 2539 tcg_gen_bswap32_tl(arg1, arg1);
76db3ba4 2540 }
b61f2753
AJ
2541}
2542
76db3ba4 2543#if defined(TARGET_PPC64)
636aa200 2544static inline void gen_qemu_ld32s(DisasContext *ctx, TCGv arg1, TCGv arg2)
b61f2753 2545{
a457e7ee 2546 if (unlikely(ctx->le_mode)) {
76db3ba4 2547 tcg_gen_qemu_ld32u(arg1, arg2, ctx->mem_idx);
fa3966a3
AJ
2548 tcg_gen_bswap32_tl(arg1, arg1);
2549 tcg_gen_ext32s_tl(arg1, arg1);
b61f2753 2550 } else
76db3ba4 2551 tcg_gen_qemu_ld32s(arg1, arg2, ctx->mem_idx);
b61f2753 2552}
76db3ba4 2553#endif
b61f2753 2554
636aa200 2555static inline void gen_qemu_ld64(DisasContext *ctx, TCGv_i64 arg1, TCGv arg2)
b61f2753 2556{
76db3ba4
AJ
2557 tcg_gen_qemu_ld64(arg1, arg2, ctx->mem_idx);
2558 if (unlikely(ctx->le_mode)) {
66896cb8 2559 tcg_gen_bswap64_i64(arg1, arg1);
76db3ba4 2560 }
b61f2753
AJ
2561}
2562
636aa200 2563static inline void gen_qemu_st8(DisasContext *ctx, TCGv arg1, TCGv arg2)
b61f2753 2564{
76db3ba4 2565 tcg_gen_qemu_st8(arg1, arg2, ctx->mem_idx);
b61f2753
AJ
2566}
2567
636aa200 2568static inline void gen_qemu_st16(DisasContext *ctx, TCGv arg1, TCGv arg2)
b61f2753 2569{
76db3ba4 2570 if (unlikely(ctx->le_mode)) {
76db3ba4
AJ
2571 TCGv t0 = tcg_temp_new();
2572 tcg_gen_ext16u_tl(t0, arg1);
fa3966a3 2573 tcg_gen_bswap16_tl(t0, t0);
76db3ba4
AJ
2574 tcg_gen_qemu_st16(t0, arg2, ctx->mem_idx);
2575 tcg_temp_free(t0);
76db3ba4
AJ
2576 } else {
2577 tcg_gen_qemu_st16(arg1, arg2, ctx->mem_idx);
2578 }
b61f2753
AJ
2579}
2580
636aa200 2581static inline void gen_qemu_st32(DisasContext *ctx, TCGv arg1, TCGv arg2)
b61f2753 2582{
76db3ba4 2583 if (unlikely(ctx->le_mode)) {
fa3966a3
AJ
2584 TCGv t0 = tcg_temp_new();
2585 tcg_gen_ext32u_tl(t0, arg1);
2586 tcg_gen_bswap32_tl(t0, t0);
76db3ba4
AJ
2587 tcg_gen_qemu_st32(t0, arg2, ctx->mem_idx);
2588 tcg_temp_free(t0);
76db3ba4
AJ
2589 } else {
2590 tcg_gen_qemu_st32(arg1, arg2, ctx->mem_idx);
2591 }
b61f2753
AJ
2592}
2593
636aa200 2594static inline void gen_qemu_st64(DisasContext *ctx, TCGv_i64 arg1, TCGv arg2)
b61f2753 2595{
76db3ba4 2596 if (unlikely(ctx->le_mode)) {
a7812ae4 2597 TCGv_i64 t0 = tcg_temp_new_i64();
66896cb8 2598 tcg_gen_bswap64_i64(t0, arg1);
76db3ba4 2599 tcg_gen_qemu_st64(t0, arg2, ctx->mem_idx);
a7812ae4 2600 tcg_temp_free_i64(t0);
b61f2753 2601 } else
76db3ba4 2602 tcg_gen_qemu_st64(arg1, arg2, ctx->mem_idx);
b61f2753
AJ
2603}
2604
0c8aacd4 2605#define GEN_LD(name, ldop, opc, type) \
99e300ef 2606static void glue(gen_, name)(DisasContext *ctx) \
79aceca5 2607{ \
76db3ba4
AJ
2608 TCGv EA; \
2609 gen_set_access_type(ctx, ACCESS_INT); \
2610 EA = tcg_temp_new(); \
2611 gen_addr_imm_index(ctx, EA, 0); \
2612 gen_qemu_##ldop(ctx, cpu_gpr[rD(ctx->opcode)], EA); \
b61f2753 2613 tcg_temp_free(EA); \
79aceca5
FB
2614}
2615
0c8aacd4 2616#define GEN_LDU(name, ldop, opc, type) \
99e300ef 2617static void glue(gen_, name##u)(DisasContext *ctx) \
79aceca5 2618{ \
b61f2753 2619 TCGv EA; \
76a66253
JM
2620 if (unlikely(rA(ctx->opcode) == 0 || \
2621 rA(ctx->opcode) == rD(ctx->opcode))) { \
e06fcd75 2622 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \
9fddaa0c 2623 return; \
9a64fbe4 2624 } \
76db3ba4 2625 gen_set_access_type(ctx, ACCESS_INT); \
0c8aacd4 2626 EA = tcg_temp_new(); \
9d53c753 2627 if (type == PPC_64B) \
76db3ba4 2628 gen_addr_imm_index(ctx, EA, 0x03); \
9d53c753 2629 else \
76db3ba4
AJ
2630 gen_addr_imm_index(ctx, EA, 0); \
2631 gen_qemu_##ldop(ctx, cpu_gpr[rD(ctx->opcode)], EA); \
b61f2753
AJ
2632 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); \
2633 tcg_temp_free(EA); \
79aceca5
FB
2634}
2635
0c8aacd4 2636#define GEN_LDUX(name, ldop, opc2, opc3, type) \
99e300ef 2637static void glue(gen_, name##ux)(DisasContext *ctx) \
79aceca5 2638{ \
b61f2753 2639 TCGv EA; \
76a66253
JM
2640 if (unlikely(rA(ctx->opcode) == 0 || \
2641 rA(ctx->opcode) == rD(ctx->opcode))) { \
e06fcd75 2642 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \
9fddaa0c 2643 return; \
9a64fbe4 2644 } \
76db3ba4 2645 gen_set_access_type(ctx, ACCESS_INT); \
0c8aacd4 2646 EA = tcg_temp_new(); \
76db3ba4
AJ
2647 gen_addr_reg_index(ctx, EA); \
2648 gen_qemu_##ldop(ctx, cpu_gpr[rD(ctx->opcode)], EA); \
b61f2753
AJ
2649 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); \
2650 tcg_temp_free(EA); \
79aceca5
FB
2651}
2652
cd6e9320 2653#define GEN_LDX_E(name, ldop, opc2, opc3, type, type2) \
99e300ef 2654static void glue(gen_, name##x)(DisasContext *ctx) \
79aceca5 2655{ \
76db3ba4
AJ
2656 TCGv EA; \
2657 gen_set_access_type(ctx, ACCESS_INT); \
2658 EA = tcg_temp_new(); \
2659 gen_addr_reg_index(ctx, EA); \
2660 gen_qemu_##ldop(ctx, cpu_gpr[rD(ctx->opcode)], EA); \
b61f2753 2661 tcg_temp_free(EA); \
79aceca5 2662}
cd6e9320
TH
2663#define GEN_LDX(name, ldop, opc2, opc3, type) \
2664 GEN_LDX_E(name, ldop, opc2, opc3, type, PPC_NONE)
79aceca5 2665
0c8aacd4
AJ
2666#define GEN_LDS(name, ldop, op, type) \
2667GEN_LD(name, ldop, op | 0x20, type); \
2668GEN_LDU(name, ldop, op | 0x21, type); \
2669GEN_LDUX(name, ldop, 0x17, op | 0x01, type); \
2670GEN_LDX(name, ldop, 0x17, op | 0x00, type)
79aceca5
FB
2671
2672/* lbz lbzu lbzux lbzx */
0c8aacd4 2673GEN_LDS(lbz, ld8u, 0x02, PPC_INTEGER);
79aceca5 2674/* lha lhau lhaux lhax */
0c8aacd4 2675GEN_LDS(lha, ld16s, 0x0A, PPC_INTEGER);
79aceca5 2676/* lhz lhzu lhzux lhzx */
0c8aacd4 2677GEN_LDS(lhz, ld16u, 0x08, PPC_INTEGER);
79aceca5 2678/* lwz lwzu lwzux lwzx */
0c8aacd4 2679GEN_LDS(lwz, ld32u, 0x00, PPC_INTEGER);
d9bce9d9 2680#if defined(TARGET_PPC64)
d9bce9d9 2681/* lwaux */
0c8aacd4 2682GEN_LDUX(lwa, ld32s, 0x15, 0x0B, PPC_64B);
d9bce9d9 2683/* lwax */
0c8aacd4 2684GEN_LDX(lwa, ld32s, 0x15, 0x0A, PPC_64B);
d9bce9d9 2685/* ldux */
0c8aacd4 2686GEN_LDUX(ld, ld64, 0x15, 0x01, PPC_64B);
d9bce9d9 2687/* ldx */
0c8aacd4 2688GEN_LDX(ld, ld64, 0x15, 0x00, PPC_64B);
99e300ef
BS
2689
2690static void gen_ld(DisasContext *ctx)
d9bce9d9 2691{
b61f2753 2692 TCGv EA;
d9bce9d9
JM
2693 if (Rc(ctx->opcode)) {
2694 if (unlikely(rA(ctx->opcode) == 0 ||
2695 rA(ctx->opcode) == rD(ctx->opcode))) {
e06fcd75 2696 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
d9bce9d9
JM
2697 return;
2698 }
2699 }
76db3ba4 2700 gen_set_access_type(ctx, ACCESS_INT);
a7812ae4 2701 EA = tcg_temp_new();
76db3ba4 2702 gen_addr_imm_index(ctx, EA, 0x03);
d9bce9d9
JM
2703 if (ctx->opcode & 0x02) {
2704 /* lwa (lwau is undefined) */
76db3ba4 2705 gen_qemu_ld32s(ctx, cpu_gpr[rD(ctx->opcode)], EA);
d9bce9d9
JM
2706 } else {
2707 /* ld - ldu */
76db3ba4 2708 gen_qemu_ld64(ctx, cpu_gpr[rD(ctx->opcode)], EA);
d9bce9d9 2709 }
d9bce9d9 2710 if (Rc(ctx->opcode))
b61f2753
AJ
2711 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);
2712 tcg_temp_free(EA);
d9bce9d9 2713}
99e300ef 2714
54623277 2715/* lq */
99e300ef 2716static void gen_lq(DisasContext *ctx)
be147d08
JM
2717{
2718#if defined(CONFIG_USER_ONLY)
e06fcd75 2719 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
be147d08
JM
2720#else
2721 int ra, rd;
b61f2753 2722 TCGv EA;
be147d08
JM
2723
2724 /* Restore CPU state */
76db3ba4 2725 if (unlikely(ctx->mem_idx == 0)) {
e06fcd75 2726 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
be147d08
JM
2727 return;
2728 }
2729 ra = rA(ctx->opcode);
2730 rd = rD(ctx->opcode);
2731 if (unlikely((rd & 1) || rd == ra)) {
e06fcd75 2732 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
be147d08
JM
2733 return;
2734 }
76db3ba4 2735 if (unlikely(ctx->le_mode)) {
be147d08 2736 /* Little-endian mode is not handled */
e06fcd75 2737 gen_exception_err(ctx, POWERPC_EXCP_ALIGN, POWERPC_EXCP_ALIGN_LE);
be147d08
JM
2738 return;
2739 }
76db3ba4 2740 gen_set_access_type(ctx, ACCESS_INT);
a7812ae4 2741 EA = tcg_temp_new();
76db3ba4
AJ
2742 gen_addr_imm_index(ctx, EA, 0x0F);
2743 gen_qemu_ld64(ctx, cpu_gpr[rd], EA);
2744 gen_addr_add(ctx, EA, EA, 8);
2745 gen_qemu_ld64(ctx, cpu_gpr[rd+1], EA);
b61f2753 2746 tcg_temp_free(EA);
be147d08
JM
2747#endif
2748}
d9bce9d9 2749#endif
79aceca5
FB
2750
2751/*** Integer store ***/
0c8aacd4 2752#define GEN_ST(name, stop, opc, type) \
99e300ef 2753static void glue(gen_, name)(DisasContext *ctx) \
79aceca5 2754{ \
76db3ba4
AJ
2755 TCGv EA; \
2756 gen_set_access_type(ctx, ACCESS_INT); \
2757 EA = tcg_temp_new(); \
2758 gen_addr_imm_index(ctx, EA, 0); \
2759 gen_qemu_##stop(ctx, cpu_gpr[rS(ctx->opcode)], EA); \
b61f2753 2760 tcg_temp_free(EA); \
79aceca5
FB
2761}
2762
0c8aacd4 2763#define GEN_STU(name, stop, opc, type) \
99e300ef 2764static void glue(gen_, stop##u)(DisasContext *ctx) \
79aceca5 2765{ \
b61f2753 2766 TCGv EA; \
76a66253 2767 if (unlikely(rA(ctx->opcode) == 0)) { \
e06fcd75 2768 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \
9fddaa0c 2769 return; \
9a64fbe4 2770 } \
76db3ba4 2771 gen_set_access_type(ctx, ACCESS_INT); \
0c8aacd4 2772 EA = tcg_temp_new(); \
9d53c753 2773 if (type == PPC_64B) \
76db3ba4 2774 gen_addr_imm_index(ctx, EA, 0x03); \
9d53c753 2775 else \
76db3ba4
AJ
2776 gen_addr_imm_index(ctx, EA, 0); \
2777 gen_qemu_##stop(ctx, cpu_gpr[rS(ctx->opcode)], EA); \
b61f2753
AJ
2778 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); \
2779 tcg_temp_free(EA); \
79aceca5
FB
2780}
2781
0c8aacd4 2782#define GEN_STUX(name, stop, opc2, opc3, type) \
99e300ef 2783static void glue(gen_, name##ux)(DisasContext *ctx) \
79aceca5 2784{ \
b61f2753 2785 TCGv EA; \
76a66253 2786 if (unlikely(rA(ctx->opcode) == 0)) { \
e06fcd75 2787 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \
9fddaa0c 2788 return; \
9a64fbe4 2789 } \
76db3ba4 2790 gen_set_access_type(ctx, ACCESS_INT); \
0c8aacd4 2791 EA = tcg_temp_new(); \
76db3ba4
AJ
2792 gen_addr_reg_index(ctx, EA); \
2793 gen_qemu_##stop(ctx, cpu_gpr[rS(ctx->opcode)], EA); \
b61f2753
AJ
2794 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); \
2795 tcg_temp_free(EA); \
79aceca5
FB
2796}
2797
cd6e9320
TH
2798#define GEN_STX_E(name, stop, opc2, opc3, type, type2) \
2799static void glue(gen_, name##x)(DisasContext *ctx) \
79aceca5 2800{ \
76db3ba4
AJ
2801 TCGv EA; \
2802 gen_set_access_type(ctx, ACCESS_INT); \
2803 EA = tcg_temp_new(); \
2804 gen_addr_reg_index(ctx, EA); \
2805 gen_qemu_##stop(ctx, cpu_gpr[rS(ctx->opcode)], EA); \
b61f2753 2806 tcg_temp_free(EA); \
79aceca5 2807}
cd6e9320
TH
2808#define GEN_STX(name, stop, opc2, opc3, type) \
2809 GEN_STX_E(name, stop, opc2, opc3, type, PPC_NONE)
79aceca5 2810
0c8aacd4
AJ
2811#define GEN_STS(name, stop, op, type) \
2812GEN_ST(name, stop, op | 0x20, type); \
2813GEN_STU(name, stop, op | 0x21, type); \
2814GEN_STUX(name, stop, 0x17, op | 0x01, type); \
2815GEN_STX(name, stop, 0x17, op | 0x00, type)
79aceca5
FB
2816
2817/* stb stbu stbux stbx */
0c8aacd4 2818GEN_STS(stb, st8, 0x06, PPC_INTEGER);
79aceca5 2819/* sth sthu sthux sthx */
0c8aacd4 2820GEN_STS(sth, st16, 0x0C, PPC_INTEGER);
79aceca5 2821/* stw stwu stwux stwx */
0c8aacd4 2822GEN_STS(stw, st32, 0x04, PPC_INTEGER);
d9bce9d9 2823#if defined(TARGET_PPC64)
0c8aacd4
AJ
2824GEN_STUX(std, st64, 0x15, 0x05, PPC_64B);
2825GEN_STX(std, st64, 0x15, 0x04, PPC_64B);
99e300ef
BS
2826
2827static void gen_std(DisasContext *ctx)
d9bce9d9 2828{
be147d08 2829 int rs;
b61f2753 2830 TCGv EA;
be147d08
JM
2831
2832 rs = rS(ctx->opcode);
2833 if ((ctx->opcode & 0x3) == 0x2) {
2834#if defined(CONFIG_USER_ONLY)
e06fcd75 2835 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
be147d08
JM
2836#else
2837 /* stq */
76db3ba4 2838 if (unlikely(ctx->mem_idx == 0)) {
e06fcd75 2839 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
be147d08
JM
2840 return;
2841 }
2842 if (unlikely(rs & 1)) {
e06fcd75 2843 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
d9bce9d9
JM
2844 return;
2845 }
76db3ba4 2846 if (unlikely(ctx->le_mode)) {
be147d08 2847 /* Little-endian mode is not handled */
e06fcd75 2848 gen_exception_err(ctx, POWERPC_EXCP_ALIGN, POWERPC_EXCP_ALIGN_LE);
be147d08
JM
2849 return;
2850 }
76db3ba4 2851 gen_set_access_type(ctx, ACCESS_INT);
a7812ae4 2852 EA = tcg_temp_new();
76db3ba4
AJ
2853 gen_addr_imm_index(ctx, EA, 0x03);
2854 gen_qemu_st64(ctx, cpu_gpr[rs], EA);
2855 gen_addr_add(ctx, EA, EA, 8);
2856 gen_qemu_st64(ctx, cpu_gpr[rs+1], EA);
b61f2753 2857 tcg_temp_free(EA);
be147d08
JM
2858#endif
2859 } else {
2860 /* std / stdu */
2861 if (Rc(ctx->opcode)) {
2862 if (unlikely(rA(ctx->opcode) == 0)) {
e06fcd75 2863 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
be147d08
JM
2864 return;
2865 }
2866 }
76db3ba4 2867 gen_set_access_type(ctx, ACCESS_INT);
a7812ae4 2868 EA = tcg_temp_new();
76db3ba4
AJ
2869 gen_addr_imm_index(ctx, EA, 0x03);
2870 gen_qemu_st64(ctx, cpu_gpr[rs], EA);
be147d08 2871 if (Rc(ctx->opcode))
b61f2753
AJ
2872 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);
2873 tcg_temp_free(EA);
d9bce9d9 2874 }
d9bce9d9
JM
2875}
2876#endif
79aceca5
FB
2877/*** Integer load and store with byte reverse ***/
2878/* lhbrx */
86178a57 2879static inline void gen_qemu_ld16ur(DisasContext *ctx, TCGv arg1, TCGv arg2)
b61f2753 2880{
76db3ba4
AJ
2881 tcg_gen_qemu_ld16u(arg1, arg2, ctx->mem_idx);
2882 if (likely(!ctx->le_mode)) {
fa3966a3 2883 tcg_gen_bswap16_tl(arg1, arg1);
76db3ba4 2884 }
b61f2753 2885}
0c8aacd4 2886GEN_LDX(lhbr, ld16ur, 0x16, 0x18, PPC_INTEGER);
b61f2753 2887
79aceca5 2888/* lwbrx */
86178a57 2889static inline void gen_qemu_ld32ur(DisasContext *ctx, TCGv arg1, TCGv arg2)
b61f2753 2890{
76db3ba4
AJ
2891 tcg_gen_qemu_ld32u(arg1, arg2, ctx->mem_idx);
2892 if (likely(!ctx->le_mode)) {
fa3966a3 2893 tcg_gen_bswap32_tl(arg1, arg1);
76db3ba4 2894 }
b61f2753 2895}
0c8aacd4 2896GEN_LDX(lwbr, ld32ur, 0x16, 0x10, PPC_INTEGER);
b61f2753 2897
cd6e9320
TH
2898#if defined(TARGET_PPC64)
2899/* ldbrx */
2900static inline void gen_qemu_ld64ur(DisasContext *ctx, TCGv arg1, TCGv arg2)
2901{
2902 tcg_gen_qemu_ld64(arg1, arg2, ctx->mem_idx);
2903 if (likely(!ctx->le_mode)) {
2904 tcg_gen_bswap64_tl(arg1, arg1);
2905 }
2906}
2907GEN_LDX_E(ldbr, ld64ur, 0x14, 0x10, PPC_NONE, PPC2_DBRX);
2908#endif /* TARGET_PPC64 */
2909
79aceca5 2910/* sthbrx */
86178a57 2911static inline void gen_qemu_st16r(DisasContext *ctx, TCGv arg1, TCGv arg2)
b61f2753 2912{
76db3ba4 2913 if (likely(!ctx->le_mode)) {
76db3ba4
AJ
2914 TCGv t0 = tcg_temp_new();
2915 tcg_gen_ext16u_tl(t0, arg1);
fa3966a3 2916 tcg_gen_bswap16_tl(t0, t0);
76db3ba4
AJ
2917 tcg_gen_qemu_st16(t0, arg2, ctx->mem_idx);
2918 tcg_temp_free(t0);
76db3ba4
AJ
2919 } else {
2920 tcg_gen_qemu_st16(arg1, arg2, ctx->mem_idx);
2921 }
b61f2753 2922}
0c8aacd4 2923GEN_STX(sthbr, st16r, 0x16, 0x1C, PPC_INTEGER);
b61f2753 2924
79aceca5 2925/* stwbrx */
86178a57 2926static inline void gen_qemu_st32r(DisasContext *ctx, TCGv arg1, TCGv arg2)
b61f2753 2927{
76db3ba4 2928 if (likely(!ctx->le_mode)) {
fa3966a3
AJ
2929 TCGv t0 = tcg_temp_new();
2930 tcg_gen_ext32u_tl(t0, arg1);
2931 tcg_gen_bswap32_tl(t0, t0);
76db3ba4
AJ
2932 tcg_gen_qemu_st32(t0, arg2, ctx->mem_idx);
2933 tcg_temp_free(t0);
76db3ba4
AJ
2934 } else {
2935 tcg_gen_qemu_st32(arg1, arg2, ctx->mem_idx);
2936 }
b61f2753 2937}
0c8aacd4 2938GEN_STX(stwbr, st32r, 0x16, 0x14, PPC_INTEGER);
79aceca5 2939
cd6e9320
TH
2940#if defined(TARGET_PPC64)
2941/* stdbrx */
2942static inline void gen_qemu_st64r(DisasContext *ctx, TCGv arg1, TCGv arg2)
2943{
2944 if (likely(!ctx->le_mode)) {
2945 TCGv t0 = tcg_temp_new();
2946 tcg_gen_bswap64_tl(t0, arg1);
2947 tcg_gen_qemu_st64(t0, arg2, ctx->mem_idx);
2948 tcg_temp_free(t0);
2949 } else {
2950 tcg_gen_qemu_st64(arg1, arg2, ctx->mem_idx);
2951 }
2952}
2953GEN_STX_E(stdbr, st64r, 0x14, 0x14, PPC_NONE, PPC2_DBRX);
2954#endif /* TARGET_PPC64 */
2955
79aceca5 2956/*** Integer load and store multiple ***/
99e300ef 2957
54623277 2958/* lmw */
99e300ef 2959static void gen_lmw(DisasContext *ctx)
79aceca5 2960{
76db3ba4
AJ
2961 TCGv t0;
2962 TCGv_i32 t1;
2963 gen_set_access_type(ctx, ACCESS_INT);
76a66253 2964 /* NIP cannot be restored if the memory exception comes from an helper */
d9bce9d9 2965 gen_update_nip(ctx, ctx->nip - 4);
76db3ba4
AJ
2966 t0 = tcg_temp_new();
2967 t1 = tcg_const_i32(rD(ctx->opcode));
2968 gen_addr_imm_index(ctx, t0, 0);
ff4a62cd
AJ
2969 gen_helper_lmw(t0, t1);
2970 tcg_temp_free(t0);
2971 tcg_temp_free_i32(t1);
79aceca5
FB
2972}
2973
2974/* stmw */
99e300ef 2975static void gen_stmw(DisasContext *ctx)
79aceca5 2976{
76db3ba4
AJ
2977 TCGv t0;
2978 TCGv_i32 t1;
2979 gen_set_access_type(ctx, ACCESS_INT);
76a66253 2980 /* NIP cannot be restored if the memory exception comes from an helper */
d9bce9d9 2981 gen_update_nip(ctx, ctx->nip - 4);
76db3ba4
AJ
2982 t0 = tcg_temp_new();
2983 t1 = tcg_const_i32(rS(ctx->opcode));
2984 gen_addr_imm_index(ctx, t0, 0);
ff4a62cd
AJ
2985 gen_helper_stmw(t0, t1);
2986 tcg_temp_free(t0);
2987 tcg_temp_free_i32(t1);
79aceca5
FB
2988}
2989
2990/*** Integer load and store strings ***/
54623277 2991
79aceca5 2992/* lswi */
3fc6c082 2993/* PowerPC32 specification says we must generate an exception if
9a64fbe4
FB
2994 * rA is in the range of registers to be loaded.
2995 * In an other hand, IBM says this is valid, but rA won't be loaded.
2996 * For now, I'll follow the spec...
2997 */
99e300ef 2998static void gen_lswi(DisasContext *ctx)
79aceca5 2999{
dfbc799d
AJ
3000 TCGv t0;
3001 TCGv_i32 t1, t2;
79aceca5
FB
3002 int nb = NB(ctx->opcode);
3003 int start = rD(ctx->opcode);
9a64fbe4 3004 int ra = rA(ctx->opcode);
79aceca5
FB
3005 int nr;
3006
3007 if (nb == 0)
3008 nb = 32;
3009 nr = nb / 4;
76a66253
JM
3010 if (unlikely(((start + nr) > 32 &&
3011 start <= ra && (start + nr - 32) > ra) ||
3012 ((start + nr) <= 32 && start <= ra && (start + nr) > ra))) {
e06fcd75 3013 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_LSWX);
9fddaa0c 3014 return;
297d8e62 3015 }
76db3ba4 3016 gen_set_access_type(ctx, ACCESS_INT);
8dd4983c 3017 /* NIP cannot be restored if the memory exception comes from an helper */
d9bce9d9 3018 gen_update_nip(ctx, ctx->nip - 4);
dfbc799d 3019 t0 = tcg_temp_new();
76db3ba4 3020 gen_addr_register(ctx, t0);
dfbc799d
AJ
3021 t1 = tcg_const_i32(nb);
3022 t2 = tcg_const_i32(start);
3023 gen_helper_lsw(t0, t1, t2);
3024 tcg_temp_free(t0);
3025 tcg_temp_free_i32(t1);
3026 tcg_temp_free_i32(t2);
79aceca5
FB
3027}
3028
3029/* lswx */
99e300ef 3030static void gen_lswx(DisasContext *ctx)
79aceca5 3031{
76db3ba4
AJ
3032 TCGv t0;
3033 TCGv_i32 t1, t2, t3;
3034 gen_set_access_type(ctx, ACCESS_INT);
76a66253 3035 /* NIP cannot be restored if the memory exception comes from an helper */
d9bce9d9 3036 gen_update_nip(ctx, ctx->nip - 4);
76db3ba4
AJ
3037 t0 = tcg_temp_new();
3038 gen_addr_reg_index(ctx, t0);
3039 t1 = tcg_const_i32(rD(ctx->opcode));
3040 t2 = tcg_const_i32(rA(ctx->opcode));
3041 t3 = tcg_const_i32(rB(ctx->opcode));
dfbc799d
AJ
3042 gen_helper_lswx(t0, t1, t2, t3);
3043 tcg_temp_free(t0);
3044 tcg_temp_free_i32(t1);
3045 tcg_temp_free_i32(t2);
3046 tcg_temp_free_i32(t3);
79aceca5
FB
3047}
3048
3049/* stswi */
99e300ef 3050static void gen_stswi(DisasContext *ctx)
79aceca5 3051{
76db3ba4
AJ
3052 TCGv t0;
3053 TCGv_i32 t1, t2;
4b3686fa 3054 int nb = NB(ctx->opcode);
76db3ba4 3055 gen_set_access_type(ctx, ACCESS_INT);
76a66253 3056 /* NIP cannot be restored if the memory exception comes from an helper */
d9bce9d9 3057 gen_update_nip(ctx, ctx->nip - 4);
76db3ba4
AJ
3058 t0 = tcg_temp_new();
3059 gen_addr_register(ctx, t0);
4b3686fa
FB
3060 if (nb == 0)
3061 nb = 32;
dfbc799d 3062 t1 = tcg_const_i32(nb);
76db3ba4 3063 t2 = tcg_const_i32(rS(ctx->opcode));
dfbc799d
AJ
3064 gen_helper_stsw(t0, t1, t2);
3065 tcg_temp_free(t0);
3066 tcg_temp_free_i32(t1);
3067 tcg_temp_free_i32(t2);
79aceca5
FB
3068}
3069
3070/* stswx */
99e300ef 3071static void gen_stswx(DisasContext *ctx)
79aceca5 3072{
76db3ba4
AJ
3073 TCGv t0;
3074 TCGv_i32 t1, t2;
3075 gen_set_access_type(ctx, ACCESS_INT);
8dd4983c 3076 /* NIP cannot be restored if the memory exception comes from an helper */
5fafdf24 3077 gen_update_nip(ctx, ctx->nip - 4);
76db3ba4
AJ
3078 t0 = tcg_temp_new();
3079 gen_addr_reg_index(ctx, t0);
3080 t1 = tcg_temp_new_i32();
dfbc799d
AJ
3081 tcg_gen_trunc_tl_i32(t1, cpu_xer);
3082 tcg_gen_andi_i32(t1, t1, 0x7F);
76db3ba4 3083 t2 = tcg_const_i32(rS(ctx->opcode));
dfbc799d
AJ
3084 gen_helper_stsw(t0, t1, t2);
3085 tcg_temp_free(t0);
3086 tcg_temp_free_i32(t1);
3087 tcg_temp_free_i32(t2);
79aceca5
FB
3088}
3089
3090/*** Memory synchronisation ***/
3091/* eieio */
99e300ef 3092static void gen_eieio(DisasContext *ctx)
79aceca5 3093{
79aceca5
FB
3094}
3095
3096/* isync */
99e300ef 3097static void gen_isync(DisasContext *ctx)
79aceca5 3098{
e06fcd75 3099 gen_stop_exception(ctx);
79aceca5
FB
3100}
3101
111bfab3 3102/* lwarx */
99e300ef 3103static void gen_lwarx(DisasContext *ctx)
79aceca5 3104{
76db3ba4 3105 TCGv t0;
18b21a2f 3106 TCGv gpr = cpu_gpr[rD(ctx->opcode)];
76db3ba4
AJ
3107 gen_set_access_type(ctx, ACCESS_RES);
3108 t0 = tcg_temp_local_new();
3109 gen_addr_reg_index(ctx, t0);
cf360a32 3110 gen_check_align(ctx, t0, 0x03);
18b21a2f 3111 gen_qemu_ld32u(ctx, gpr, t0);
cf360a32 3112 tcg_gen_mov_tl(cpu_reserve, t0);
1328c2bf 3113 tcg_gen_st_tl(gpr, cpu_env, offsetof(CPUPPCState, reserve_val));
cf360a32 3114 tcg_temp_free(t0);
79aceca5
FB
3115}
3116
4425265b
NF
3117#if defined(CONFIG_USER_ONLY)
3118static void gen_conditional_store (DisasContext *ctx, TCGv EA,
3119 int reg, int size)
3120{
3121 TCGv t0 = tcg_temp_new();
3122 uint32_t save_exception = ctx->exception;
3123
1328c2bf 3124 tcg_gen_st_tl(EA, cpu_env, offsetof(CPUPPCState, reserve_ea));
4425265b 3125 tcg_gen_movi_tl(t0, (size << 5) | reg);
1328c2bf 3126 tcg_gen_st_tl(t0, cpu_env, offsetof(CPUPPCState, reserve_info));
4425265b
NF
3127 tcg_temp_free(t0);
3128 gen_update_nip(ctx, ctx->nip-4);
3129 ctx->exception = POWERPC_EXCP_BRANCH;
3130 gen_exception(ctx, POWERPC_EXCP_STCX);
3131 ctx->exception = save_exception;
3132}
3133#endif
3134
79aceca5 3135/* stwcx. */
e8eaa2c0 3136static void gen_stwcx_(DisasContext *ctx)
79aceca5 3137{
76db3ba4
AJ
3138 TCGv t0;
3139 gen_set_access_type(ctx, ACCESS_RES);
3140 t0 = tcg_temp_local_new();
3141 gen_addr_reg_index(ctx, t0);
cf360a32 3142 gen_check_align(ctx, t0, 0x03);
4425265b
NF
3143#if defined(CONFIG_USER_ONLY)
3144 gen_conditional_store(ctx, t0, rS(ctx->opcode), 4);
3145#else
3146 {
3147 int l1;
3148
3149 tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_xer);
3150 tcg_gen_shri_i32(cpu_crf[0], cpu_crf[0], XER_SO);
3151 tcg_gen_andi_i32(cpu_crf[0], cpu_crf[0], 1);
3152 l1 = gen_new_label();
3153 tcg_gen_brcond_tl(TCG_COND_NE, t0, cpu_reserve, l1);
3154 tcg_gen_ori_i32(cpu_crf[0], cpu_crf[0], 1 << CRF_EQ);
3155 gen_qemu_st32(ctx, cpu_gpr[rS(ctx->opcode)], t0);
3156 gen_set_label(l1);
3157 tcg_gen_movi_tl(cpu_reserve, -1);
3158 }
3159#endif
cf360a32 3160 tcg_temp_free(t0);
79aceca5
FB
3161}
3162
426613db 3163#if defined(TARGET_PPC64)
426613db 3164/* ldarx */
99e300ef 3165static void gen_ldarx(DisasContext *ctx)
426613db 3166{
76db3ba4 3167 TCGv t0;
18b21a2f 3168 TCGv gpr = cpu_gpr[rD(ctx->opcode)];
76db3ba4
AJ
3169 gen_set_access_type(ctx, ACCESS_RES);
3170 t0 = tcg_temp_local_new();
3171 gen_addr_reg_index(ctx, t0);
cf360a32 3172 gen_check_align(ctx, t0, 0x07);
18b21a2f 3173 gen_qemu_ld64(ctx, gpr, t0);
cf360a32 3174 tcg_gen_mov_tl(cpu_reserve, t0);
1328c2bf 3175 tcg_gen_st_tl(gpr, cpu_env, offsetof(CPUPPCState, reserve_val));
cf360a32 3176 tcg_temp_free(t0);
426613db
JM
3177}
3178
3179/* stdcx. */
e8eaa2c0 3180static void gen_stdcx_(DisasContext *ctx)
426613db 3181{
76db3ba4
AJ
3182 TCGv t0;
3183 gen_set_access_type(ctx, ACCESS_RES);
3184 t0 = tcg_temp_local_new();
3185 gen_addr_reg_index(ctx, t0);
cf360a32 3186 gen_check_align(ctx, t0, 0x07);
4425265b
NF
3187#if defined(CONFIG_USER_ONLY)
3188 gen_conditional_store(ctx, t0, rS(ctx->opcode), 8);
3189#else
3190 {
3191 int l1;
3192 tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_xer);
3193 tcg_gen_shri_i32(cpu_crf[0], cpu_crf[0], XER_SO);
3194 tcg_gen_andi_i32(cpu_crf[0], cpu_crf[0], 1);
3195 l1 = gen_new_label();
3196 tcg_gen_brcond_tl(TCG_COND_NE, t0, cpu_reserve, l1);
3197 tcg_gen_ori_i32(cpu_crf[0], cpu_crf[0], 1 << CRF_EQ);
3198 gen_qemu_st64(ctx, cpu_gpr[rS(ctx->opcode)], t0);
3199 gen_set_label(l1);
3200 tcg_gen_movi_tl(cpu_reserve, -1);
3201 }
3202#endif
cf360a32 3203 tcg_temp_free(t0);
426613db
JM
3204}
3205#endif /* defined(TARGET_PPC64) */
3206
79aceca5 3207/* sync */
99e300ef 3208static void gen_sync(DisasContext *ctx)
79aceca5 3209{
79aceca5
FB
3210}
3211
0db1b20e 3212/* wait */
99e300ef 3213static void gen_wait(DisasContext *ctx)
0db1b20e 3214{
931ff272 3215 TCGv_i32 t0 = tcg_temp_new_i32();
1328c2bf 3216 tcg_gen_st_i32(t0, cpu_env, offsetof(CPUPPCState, halted));
931ff272 3217 tcg_temp_free_i32(t0);
0db1b20e 3218 /* Stop translation, as the CPU is supposed to sleep from now */
e06fcd75 3219 gen_exception_err(ctx, EXCP_HLT, 1);
0db1b20e
JM
3220}
3221
79aceca5 3222/*** Floating-point load ***/
a0d7d5a7 3223#define GEN_LDF(name, ldop, opc, type) \
99e300ef 3224static void glue(gen_, name)(DisasContext *ctx) \
79aceca5 3225{ \
a0d7d5a7 3226 TCGv EA; \
76a66253 3227 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 3228 gen_exception(ctx, POWERPC_EXCP_FPU); \
4ecc3190
FB
3229 return; \
3230 } \
76db3ba4 3231 gen_set_access_type(ctx, ACCESS_FLOAT); \
a0d7d5a7 3232 EA = tcg_temp_new(); \
76db3ba4
AJ
3233 gen_addr_imm_index(ctx, EA, 0); \
3234 gen_qemu_##ldop(ctx, cpu_fpr[rD(ctx->opcode)], EA); \
a0d7d5a7 3235 tcg_temp_free(EA); \
79aceca5
FB
3236}
3237
a0d7d5a7 3238#define GEN_LDUF(name, ldop, opc, type) \
99e300ef 3239static void glue(gen_, name##u)(DisasContext *ctx) \
79aceca5 3240{ \
a0d7d5a7 3241 TCGv EA; \
76a66253 3242 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 3243 gen_exception(ctx, POWERPC_EXCP_FPU); \
4ecc3190
FB
3244 return; \
3245 } \
76a66253 3246 if (unlikely(rA(ctx->opcode) == 0)) { \
e06fcd75 3247 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \
9fddaa0c 3248 return; \
9a64fbe4 3249 } \
76db3ba4 3250 gen_set_access_type(ctx, ACCESS_FLOAT); \
a0d7d5a7 3251 EA = tcg_temp_new(); \
76db3ba4
AJ
3252 gen_addr_imm_index(ctx, EA, 0); \
3253 gen_qemu_##ldop(ctx, cpu_fpr[rD(ctx->opcode)], EA); \
a0d7d5a7
AJ
3254 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); \
3255 tcg_temp_free(EA); \
79aceca5
FB
3256}
3257
a0d7d5a7 3258#define GEN_LDUXF(name, ldop, opc, type) \
99e300ef 3259static void glue(gen_, name##ux)(DisasContext *ctx) \
79aceca5 3260{ \
a0d7d5a7 3261 TCGv EA; \
76a66253 3262 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 3263 gen_exception(ctx, POWERPC_EXCP_FPU); \
4ecc3190
FB
3264 return; \
3265 } \
76a66253 3266 if (unlikely(rA(ctx->opcode) == 0)) { \
e06fcd75 3267 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \
9fddaa0c 3268 return; \
9a64fbe4 3269 } \
76db3ba4 3270 gen_set_access_type(ctx, ACCESS_FLOAT); \
a0d7d5a7 3271 EA = tcg_temp_new(); \
76db3ba4
AJ
3272 gen_addr_reg_index(ctx, EA); \
3273 gen_qemu_##ldop(ctx, cpu_fpr[rD(ctx->opcode)], EA); \
a0d7d5a7
AJ
3274 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); \
3275 tcg_temp_free(EA); \
79aceca5
FB
3276}
3277
a0d7d5a7 3278#define GEN_LDXF(name, ldop, opc2, opc3, type) \
99e300ef 3279static void glue(gen_, name##x)(DisasContext *ctx) \
79aceca5 3280{ \
a0d7d5a7 3281 TCGv EA; \
76a66253 3282 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 3283 gen_exception(ctx, POWERPC_EXCP_FPU); \
4ecc3190
FB
3284 return; \
3285 } \
76db3ba4 3286 gen_set_access_type(ctx, ACCESS_FLOAT); \
a0d7d5a7 3287 EA = tcg_temp_new(); \
76db3ba4
AJ
3288 gen_addr_reg_index(ctx, EA); \
3289 gen_qemu_##ldop(ctx, cpu_fpr[rD(ctx->opcode)], EA); \
a0d7d5a7 3290 tcg_temp_free(EA); \
79aceca5
FB
3291}
3292
a0d7d5a7
AJ
3293#define GEN_LDFS(name, ldop, op, type) \
3294GEN_LDF(name, ldop, op | 0x20, type); \
3295GEN_LDUF(name, ldop, op | 0x21, type); \
3296GEN_LDUXF(name, ldop, op | 0x01, type); \
3297GEN_LDXF(name, ldop, 0x17, op | 0x00, type)
3298
636aa200 3299static inline void gen_qemu_ld32fs(DisasContext *ctx, TCGv_i64 arg1, TCGv arg2)
a0d7d5a7
AJ
3300{
3301 TCGv t0 = tcg_temp_new();
3302 TCGv_i32 t1 = tcg_temp_new_i32();
76db3ba4 3303 gen_qemu_ld32u(ctx, t0, arg2);
a0d7d5a7
AJ
3304 tcg_gen_trunc_tl_i32(t1, t0);
3305 tcg_temp_free(t0);
3306 gen_helper_float32_to_float64(arg1, t1);
3307 tcg_temp_free_i32(t1);
3308}
79aceca5 3309
a0d7d5a7
AJ
3310 /* lfd lfdu lfdux lfdx */
3311GEN_LDFS(lfd, ld64, 0x12, PPC_FLOAT);
3312 /* lfs lfsu lfsux lfsx */
3313GEN_LDFS(lfs, ld32fs, 0x10, PPC_FLOAT);
79aceca5
FB
3314
3315/*** Floating-point store ***/
a0d7d5a7 3316#define GEN_STF(name, stop, opc, type) \
99e300ef 3317static void glue(gen_, name)(DisasContext *ctx) \
79aceca5 3318{ \
a0d7d5a7 3319 TCGv EA; \
76a66253 3320 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 3321 gen_exception(ctx, POWERPC_EXCP_FPU); \
4ecc3190
FB
3322 return; \
3323 } \
76db3ba4 3324 gen_set_access_type(ctx, ACCESS_FLOAT); \
a0d7d5a7 3325 EA = tcg_temp_new(); \
76db3ba4
AJ
3326 gen_addr_imm_index(ctx, EA, 0); \
3327 gen_qemu_##stop(ctx, cpu_fpr[rS(ctx->opcode)], EA); \
a0d7d5a7 3328 tcg_temp_free(EA); \
79aceca5
FB
3329}
3330
a0d7d5a7 3331#define GEN_STUF(name, stop, opc, type) \
99e300ef 3332static void glue(gen_, name##u)(DisasContext *ctx) \
79aceca5 3333{ \
a0d7d5a7 3334 TCGv EA; \
76a66253 3335 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 3336 gen_exception(ctx, POWERPC_EXCP_FPU); \
4ecc3190
FB
3337 return; \
3338 } \
76a66253 3339 if (unlikely(rA(ctx->opcode) == 0)) { \
e06fcd75 3340 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \
9fddaa0c 3341 return; \
9a64fbe4 3342 } \
76db3ba4 3343 gen_set_access_type(ctx, ACCESS_FLOAT); \
a0d7d5a7 3344 EA = tcg_temp_new(); \
76db3ba4
AJ
3345 gen_addr_imm_index(ctx, EA, 0); \
3346 gen_qemu_##stop(ctx, cpu_fpr[rS(ctx->opcode)], EA); \
a0d7d5a7
AJ
3347 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); \
3348 tcg_temp_free(EA); \
79aceca5
FB
3349}
3350
a0d7d5a7 3351#define GEN_STUXF(name, stop, opc, type) \
99e300ef 3352static void glue(gen_, name##ux)(DisasContext *ctx) \
79aceca5 3353{ \
a0d7d5a7 3354 TCGv EA; \
76a66253 3355 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 3356 gen_exception(ctx, POWERPC_EXCP_FPU); \
4ecc3190
FB
3357 return; \
3358 } \
76a66253 3359 if (unlikely(rA(ctx->opcode) == 0)) { \
e06fcd75 3360 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \
9fddaa0c 3361 return; \
9a64fbe4 3362 } \
76db3ba4 3363 gen_set_access_type(ctx, ACCESS_FLOAT); \
a0d7d5a7 3364 EA = tcg_temp_new(); \
76db3ba4
AJ
3365 gen_addr_reg_index(ctx, EA); \
3366 gen_qemu_##stop(ctx, cpu_fpr[rS(ctx->opcode)], EA); \
a0d7d5a7
AJ
3367 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); \
3368 tcg_temp_free(EA); \
79aceca5
FB
3369}
3370
a0d7d5a7 3371#define GEN_STXF(name, stop, opc2, opc3, type) \
99e300ef 3372static void glue(gen_, name##x)(DisasContext *ctx) \
79aceca5 3373{ \
a0d7d5a7 3374 TCGv EA; \
76a66253 3375 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 3376 gen_exception(ctx, POWERPC_EXCP_FPU); \
4ecc3190
FB
3377 return; \
3378 } \
76db3ba4 3379 gen_set_access_type(ctx, ACCESS_FLOAT); \
a0d7d5a7 3380 EA = tcg_temp_new(); \
76db3ba4
AJ
3381 gen_addr_reg_index(ctx, EA); \
3382 gen_qemu_##stop(ctx, cpu_fpr[rS(ctx->opcode)], EA); \
a0d7d5a7 3383 tcg_temp_free(EA); \
79aceca5
FB
3384}
3385
a0d7d5a7
AJ
3386#define GEN_STFS(name, stop, op, type) \
3387GEN_STF(name, stop, op | 0x20, type); \
3388GEN_STUF(name, stop, op | 0x21, type); \
3389GEN_STUXF(name, stop, op | 0x01, type); \
3390GEN_STXF(name, stop, 0x17, op | 0x00, type)
3391
636aa200 3392static inline void gen_qemu_st32fs(DisasContext *ctx, TCGv_i64 arg1, TCGv arg2)
a0d7d5a7
AJ
3393{
3394 TCGv_i32 t0 = tcg_temp_new_i32();
3395 TCGv t1 = tcg_temp_new();
3396 gen_helper_float64_to_float32(t0, arg1);
3397 tcg_gen_extu_i32_tl(t1, t0);
3398 tcg_temp_free_i32(t0);
76db3ba4 3399 gen_qemu_st32(ctx, t1, arg2);
a0d7d5a7
AJ
3400 tcg_temp_free(t1);
3401}
79aceca5
FB
3402
3403/* stfd stfdu stfdux stfdx */
a0d7d5a7 3404GEN_STFS(stfd, st64, 0x16, PPC_FLOAT);
79aceca5 3405/* stfs stfsu stfsux stfsx */
a0d7d5a7 3406GEN_STFS(stfs, st32fs, 0x14, PPC_FLOAT);
79aceca5
FB
3407
3408/* Optional: */
636aa200 3409static inline void gen_qemu_st32fiw(DisasContext *ctx, TCGv_i64 arg1, TCGv arg2)
a0d7d5a7
AJ
3410{
3411 TCGv t0 = tcg_temp_new();
3412 tcg_gen_trunc_i64_tl(t0, arg1),
76db3ba4 3413 gen_qemu_st32(ctx, t0, arg2);
a0d7d5a7
AJ
3414 tcg_temp_free(t0);
3415}
79aceca5 3416/* stfiwx */
a0d7d5a7 3417GEN_STXF(stfiw, st32fiw, 0x17, 0x1E, PPC_FLOAT_STFIWX);
79aceca5 3418
697ab892
DG
3419static inline void gen_update_cfar(DisasContext *ctx, target_ulong nip)
3420{
3421#if defined(TARGET_PPC64)
3422 if (ctx->has_cfar)
3423 tcg_gen_movi_tl(cpu_cfar, nip);
3424#endif
3425}
3426
79aceca5 3427/*** Branch ***/
636aa200 3428static inline void gen_goto_tb(DisasContext *ctx, int n, target_ulong dest)
c1942362
FB
3429{
3430 TranslationBlock *tb;
3431 tb = ctx->tb;
a2ffb812
AJ
3432#if defined(TARGET_PPC64)
3433 if (!ctx->sf_mode)
3434 dest = (uint32_t) dest;
3435#endif
57fec1fe 3436 if ((tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK) &&
8cbcb4fa 3437 likely(!ctx->singlestep_enabled)) {
57fec1fe 3438 tcg_gen_goto_tb(n);
a2ffb812 3439 tcg_gen_movi_tl(cpu_nip, dest & ~3);
4b4a72e5 3440 tcg_gen_exit_tb((tcg_target_long)tb + n);
c1942362 3441 } else {
a2ffb812 3442 tcg_gen_movi_tl(cpu_nip, dest & ~3);
8cbcb4fa
AJ
3443 if (unlikely(ctx->singlestep_enabled)) {
3444 if ((ctx->singlestep_enabled &
bdc4e053 3445 (CPU_BRANCH_STEP | CPU_SINGLE_STEP)) &&
8cbcb4fa
AJ
3446 ctx->exception == POWERPC_EXCP_BRANCH) {
3447 target_ulong tmp = ctx->nip;
3448 ctx->nip = dest;
e06fcd75 3449 gen_exception(ctx, POWERPC_EXCP_TRACE);
8cbcb4fa
AJ
3450 ctx->nip = tmp;
3451 }
3452 if (ctx->singlestep_enabled & GDBSTUB_SINGLE_STEP) {
e06fcd75 3453 gen_debug_exception(ctx);
8cbcb4fa
AJ
3454 }
3455 }
57fec1fe 3456 tcg_gen_exit_tb(0);
c1942362 3457 }
c53be334
FB
3458}
3459
636aa200 3460static inline void gen_setlr(DisasContext *ctx, target_ulong nip)
e1833e1f
JM
3461{
3462#if defined(TARGET_PPC64)
a2ffb812
AJ
3463 if (ctx->sf_mode == 0)
3464 tcg_gen_movi_tl(cpu_lr, (uint32_t)nip);
e1833e1f
JM
3465 else
3466#endif
a2ffb812 3467 tcg_gen_movi_tl(cpu_lr, nip);
e1833e1f
JM
3468}
3469
79aceca5 3470/* b ba bl bla */
99e300ef 3471static void gen_b(DisasContext *ctx)
79aceca5 3472{
76a66253 3473 target_ulong li, target;
38a64f9d 3474
8cbcb4fa 3475 ctx->exception = POWERPC_EXCP_BRANCH;
38a64f9d 3476 /* sign extend LI */
76a66253 3477#if defined(TARGET_PPC64)
d9bce9d9
JM
3478 if (ctx->sf_mode)
3479 li = ((int64_t)LI(ctx->opcode) << 38) >> 38;
3480 else
76a66253 3481#endif
d9bce9d9 3482 li = ((int32_t)LI(ctx->opcode) << 6) >> 6;
76a66253 3483 if (likely(AA(ctx->opcode) == 0))
046d6672 3484 target = ctx->nip + li - 4;
79aceca5 3485 else
9a64fbe4 3486 target = li;
e1833e1f
JM
3487 if (LK(ctx->opcode))
3488 gen_setlr(ctx, ctx->nip);
697ab892 3489 gen_update_cfar(ctx, ctx->nip);
c1942362 3490 gen_goto_tb(ctx, 0, target);
79aceca5
FB
3491}
3492
e98a6e40
FB
3493#define BCOND_IM 0
3494#define BCOND_LR 1
3495#define BCOND_CTR 2
3496
636aa200 3497static inline void gen_bcond(DisasContext *ctx, int type)
d9bce9d9 3498{
d9bce9d9 3499 uint32_t bo = BO(ctx->opcode);
05f92404 3500 int l1;
a2ffb812 3501 TCGv target;
e98a6e40 3502
8cbcb4fa 3503 ctx->exception = POWERPC_EXCP_BRANCH;
a2ffb812 3504 if (type == BCOND_LR || type == BCOND_CTR) {
a7812ae4 3505 target = tcg_temp_local_new();
a2ffb812
AJ
3506 if (type == BCOND_CTR)
3507 tcg_gen_mov_tl(target, cpu_ctr);
3508 else
3509 tcg_gen_mov_tl(target, cpu_lr);
d2e9fd8f 3510 } else {
3511 TCGV_UNUSED(target);
e98a6e40 3512 }
e1833e1f
JM
3513 if (LK(ctx->opcode))
3514 gen_setlr(ctx, ctx->nip);
a2ffb812
AJ
3515 l1 = gen_new_label();
3516 if ((bo & 0x4) == 0) {
3517 /* Decrement and test CTR */
a7812ae4 3518 TCGv temp = tcg_temp_new();
a2ffb812 3519 if (unlikely(type == BCOND_CTR)) {
e06fcd75 3520 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
a2ffb812
AJ
3521 return;
3522 }
3523 tcg_gen_subi_tl(cpu_ctr, cpu_ctr, 1);
d9bce9d9 3524#if defined(TARGET_PPC64)
a2ffb812
AJ
3525 if (!ctx->sf_mode)
3526 tcg_gen_ext32u_tl(temp, cpu_ctr);
3527 else
d9bce9d9 3528#endif
a2ffb812
AJ
3529 tcg_gen_mov_tl(temp, cpu_ctr);
3530 if (bo & 0x2) {
3531 tcg_gen_brcondi_tl(TCG_COND_NE, temp, 0, l1);
3532 } else {
3533 tcg_gen_brcondi_tl(TCG_COND_EQ, temp, 0, l1);
e98a6e40 3534 }
a7812ae4 3535 tcg_temp_free(temp);
a2ffb812
AJ
3536 }
3537 if ((bo & 0x10) == 0) {
3538 /* Test CR */
3539 uint32_t bi = BI(ctx->opcode);
3540 uint32_t mask = 1 << (3 - (bi & 0x03));
a7812ae4 3541 TCGv_i32 temp = tcg_temp_new_i32();
a2ffb812 3542
d9bce9d9 3543 if (bo & 0x8) {
a2ffb812
AJ
3544 tcg_gen_andi_i32(temp, cpu_crf[bi >> 2], mask);
3545 tcg_gen_brcondi_i32(TCG_COND_EQ, temp, 0, l1);
d9bce9d9 3546 } else {
a2ffb812
AJ
3547 tcg_gen_andi_i32(temp, cpu_crf[bi >> 2], mask);
3548 tcg_gen_brcondi_i32(TCG_COND_NE, temp, 0, l1);
d9bce9d9 3549 }
a7812ae4 3550 tcg_temp_free_i32(temp);
d9bce9d9 3551 }
697ab892 3552 gen_update_cfar(ctx, ctx->nip);
e98a6e40 3553 if (type == BCOND_IM) {
a2ffb812
AJ
3554 target_ulong li = (target_long)((int16_t)(BD(ctx->opcode)));
3555 if (likely(AA(ctx->opcode) == 0)) {
3556 gen_goto_tb(ctx, 0, ctx->nip + li - 4);
3557 } else {
3558 gen_goto_tb(ctx, 0, li);
3559 }
c53be334 3560 gen_set_label(l1);
c1942362 3561 gen_goto_tb(ctx, 1, ctx->nip);
e98a6e40 3562 } else {
d9bce9d9 3563#if defined(TARGET_PPC64)
a2ffb812
AJ
3564 if (!(ctx->sf_mode))
3565 tcg_gen_andi_tl(cpu_nip, target, (uint32_t)~3);
3566 else
3567#endif
3568 tcg_gen_andi_tl(cpu_nip, target, ~3);
3569 tcg_gen_exit_tb(0);
3570 gen_set_label(l1);
3571#if defined(TARGET_PPC64)
3572 if (!(ctx->sf_mode))
3573 tcg_gen_movi_tl(cpu_nip, (uint32_t)ctx->nip);
d9bce9d9
JM
3574 else
3575#endif
a2ffb812 3576 tcg_gen_movi_tl(cpu_nip, ctx->nip);
57fec1fe 3577 tcg_gen_exit_tb(0);
08e46e54 3578 }
e98a6e40
FB
3579}
3580
99e300ef 3581static void gen_bc(DisasContext *ctx)
3b46e624 3582{
e98a6e40
FB
3583 gen_bcond(ctx, BCOND_IM);
3584}
3585
99e300ef 3586static void gen_bcctr(DisasContext *ctx)
3b46e624 3587{
e98a6e40
FB
3588 gen_bcond(ctx, BCOND_CTR);
3589}
3590
99e300ef 3591static void gen_bclr(DisasContext *ctx)
3b46e624 3592{
e98a6e40
FB
3593 gen_bcond(ctx, BCOND_LR);
3594}
79aceca5
FB
3595
3596/*** Condition register logical ***/
e1571908 3597#define GEN_CRLOGIC(name, tcg_op, opc) \
99e300ef 3598static void glue(gen_, name)(DisasContext *ctx) \
79aceca5 3599{ \
fc0d441e
JM
3600 uint8_t bitmask; \
3601 int sh; \
a7812ae4 3602 TCGv_i32 t0, t1; \
fc0d441e 3603 sh = (crbD(ctx->opcode) & 0x03) - (crbA(ctx->opcode) & 0x03); \
a7812ae4 3604 t0 = tcg_temp_new_i32(); \
fc0d441e 3605 if (sh > 0) \
fea0c503 3606 tcg_gen_shri_i32(t0, cpu_crf[crbA(ctx->opcode) >> 2], sh); \
fc0d441e 3607 else if (sh < 0) \
fea0c503 3608 tcg_gen_shli_i32(t0, cpu_crf[crbA(ctx->opcode) >> 2], -sh); \
e1571908 3609 else \
fea0c503 3610 tcg_gen_mov_i32(t0, cpu_crf[crbA(ctx->opcode) >> 2]); \
a7812ae4 3611 t1 = tcg_temp_new_i32(); \
fc0d441e
JM
3612 sh = (crbD(ctx->opcode) & 0x03) - (crbB(ctx->opcode) & 0x03); \
3613 if (sh > 0) \
fea0c503 3614 tcg_gen_shri_i32(t1, cpu_crf[crbB(ctx->opcode) >> 2], sh); \
fc0d441e 3615 else if (sh < 0) \
fea0c503 3616 tcg_gen_shli_i32(t1, cpu_crf[crbB(ctx->opcode) >> 2], -sh); \
e1571908 3617 else \
fea0c503
AJ
3618 tcg_gen_mov_i32(t1, cpu_crf[crbB(ctx->opcode) >> 2]); \
3619 tcg_op(t0, t0, t1); \
fc0d441e 3620 bitmask = 1 << (3 - (crbD(ctx->opcode) & 0x03)); \
fea0c503
AJ
3621 tcg_gen_andi_i32(t0, t0, bitmask); \
3622 tcg_gen_andi_i32(t1, cpu_crf[crbD(ctx->opcode) >> 2], ~bitmask); \
3623 tcg_gen_or_i32(cpu_crf[crbD(ctx->opcode) >> 2], t0, t1); \
a7812ae4
PB
3624 tcg_temp_free_i32(t0); \
3625 tcg_temp_free_i32(t1); \
79aceca5
FB
3626}
3627
3628/* crand */
e1571908 3629GEN_CRLOGIC(crand, tcg_gen_and_i32, 0x08);
79aceca5 3630/* crandc */
e1571908 3631GEN_CRLOGIC(crandc, tcg_gen_andc_i32, 0x04);
79aceca5 3632/* creqv */
e1571908 3633GEN_CRLOGIC(creqv, tcg_gen_eqv_i32, 0x09);
79aceca5 3634/* crnand */
e1571908 3635GEN_CRLOGIC(crnand, tcg_gen_nand_i32, 0x07);
79aceca5 3636/* crnor */
e1571908 3637GEN_CRLOGIC(crnor, tcg_gen_nor_i32, 0x01);
79aceca5 3638/* cror */
e1571908 3639GEN_CRLOGIC(cror, tcg_gen_or_i32, 0x0E);
79aceca5 3640/* crorc */
e1571908 3641GEN_CRLOGIC(crorc, tcg_gen_orc_i32, 0x0D);
79aceca5 3642/* crxor */
e1571908 3643GEN_CRLOGIC(crxor, tcg_gen_xor_i32, 0x06);
99e300ef 3644
54623277 3645/* mcrf */
99e300ef 3646static void gen_mcrf(DisasContext *ctx)
79aceca5 3647{
47e4661c 3648 tcg_gen_mov_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfS(ctx->opcode)]);
79aceca5
FB
3649}
3650
3651/*** System linkage ***/
99e300ef 3652
54623277 3653/* rfi (mem_idx only) */
99e300ef 3654static void gen_rfi(DisasContext *ctx)
79aceca5 3655{
9a64fbe4 3656#if defined(CONFIG_USER_ONLY)
e06fcd75 3657 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
9a64fbe4
FB
3658#else
3659 /* Restore CPU state */
76db3ba4 3660 if (unlikely(!ctx->mem_idx)) {
e06fcd75 3661 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
9fddaa0c 3662 return;
9a64fbe4 3663 }
697ab892 3664 gen_update_cfar(ctx, ctx->nip);
d72a19f7 3665 gen_helper_rfi();
e06fcd75 3666 gen_sync_exception(ctx);
9a64fbe4 3667#endif
79aceca5
FB
3668}
3669
426613db 3670#if defined(TARGET_PPC64)
99e300ef 3671static void gen_rfid(DisasContext *ctx)
426613db
JM
3672{
3673#if defined(CONFIG_USER_ONLY)
e06fcd75 3674 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
426613db
JM
3675#else
3676 /* Restore CPU state */
76db3ba4 3677 if (unlikely(!ctx->mem_idx)) {
e06fcd75 3678 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
426613db
JM
3679 return;
3680 }
697ab892 3681 gen_update_cfar(ctx, ctx->nip);
d72a19f7 3682 gen_helper_rfid();
e06fcd75 3683 gen_sync_exception(ctx);
426613db
JM
3684#endif
3685}
426613db 3686
99e300ef 3687static void gen_hrfid(DisasContext *ctx)
be147d08
JM
3688{
3689#if defined(CONFIG_USER_ONLY)
e06fcd75 3690 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
be147d08
JM
3691#else
3692 /* Restore CPU state */
76db3ba4 3693 if (unlikely(ctx->mem_idx <= 1)) {
e06fcd75 3694 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
be147d08
JM
3695 return;
3696 }
d72a19f7 3697 gen_helper_hrfid();
e06fcd75 3698 gen_sync_exception(ctx);
be147d08
JM
3699#endif
3700}
3701#endif
3702
79aceca5 3703/* sc */
417bf010
JM
3704#if defined(CONFIG_USER_ONLY)
3705#define POWERPC_SYSCALL POWERPC_EXCP_SYSCALL_USER
3706#else
3707#define POWERPC_SYSCALL POWERPC_EXCP_SYSCALL
3708#endif
99e300ef 3709static void gen_sc(DisasContext *ctx)
79aceca5 3710{
e1833e1f
JM
3711 uint32_t lev;
3712
3713 lev = (ctx->opcode >> 5) & 0x7F;
e06fcd75 3714 gen_exception_err(ctx, POWERPC_SYSCALL, lev);
79aceca5
FB
3715}
3716
3717/*** Trap ***/
99e300ef 3718
54623277 3719/* tw */
99e300ef 3720static void gen_tw(DisasContext *ctx)
79aceca5 3721{
cab3bee2 3722 TCGv_i32 t0 = tcg_const_i32(TO(ctx->opcode));
db9a231d
AJ
3723 /* Update the nip since this might generate a trap exception */
3724 gen_update_nip(ctx, ctx->nip);
cab3bee2
AJ
3725 gen_helper_tw(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], t0);
3726 tcg_temp_free_i32(t0);
79aceca5
FB
3727}
3728
3729/* twi */
99e300ef 3730static void gen_twi(DisasContext *ctx)
79aceca5 3731{
cab3bee2
AJ
3732 TCGv t0 = tcg_const_tl(SIMM(ctx->opcode));
3733 TCGv_i32 t1 = tcg_const_i32(TO(ctx->opcode));
db9a231d
AJ
3734 /* Update the nip since this might generate a trap exception */
3735 gen_update_nip(ctx, ctx->nip);
cab3bee2
AJ
3736 gen_helper_tw(cpu_gpr[rA(ctx->opcode)], t0, t1);
3737 tcg_temp_free(t0);
3738 tcg_temp_free_i32(t1);
79aceca5
FB
3739}
3740
d9bce9d9
JM
3741#if defined(TARGET_PPC64)
3742/* td */
99e300ef 3743static void gen_td(DisasContext *ctx)
d9bce9d9 3744{
cab3bee2 3745 TCGv_i32 t0 = tcg_const_i32(TO(ctx->opcode));
db9a231d
AJ
3746 /* Update the nip since this might generate a trap exception */
3747 gen_update_nip(ctx, ctx->nip);
cab3bee2
AJ
3748 gen_helper_td(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], t0);
3749 tcg_temp_free_i32(t0);
d9bce9d9
JM
3750}
3751
3752/* tdi */
99e300ef 3753static void gen_tdi(DisasContext *ctx)
d9bce9d9 3754{
cab3bee2
AJ
3755 TCGv t0 = tcg_const_tl(SIMM(ctx->opcode));
3756 TCGv_i32 t1 = tcg_const_i32(TO(ctx->opcode));
db9a231d
AJ
3757 /* Update the nip since this might generate a trap exception */
3758 gen_update_nip(ctx, ctx->nip);
cab3bee2
AJ
3759 gen_helper_td(cpu_gpr[rA(ctx->opcode)], t0, t1);
3760 tcg_temp_free(t0);
3761 tcg_temp_free_i32(t1);
d9bce9d9
JM
3762}
3763#endif
3764
79aceca5 3765/*** Processor control ***/
99e300ef 3766
54623277 3767/* mcrxr */
99e300ef 3768static void gen_mcrxr(DisasContext *ctx)
79aceca5 3769{
3d7b417e
AJ
3770 tcg_gen_trunc_tl_i32(cpu_crf[crfD(ctx->opcode)], cpu_xer);
3771 tcg_gen_shri_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)], XER_CA);
269f3e95 3772 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_SO | 1 << XER_OV | 1 << XER_CA));
79aceca5
FB
3773}
3774
0cfe11ea 3775/* mfcr mfocrf */
99e300ef 3776static void gen_mfcr(DisasContext *ctx)
79aceca5 3777{
76a66253 3778 uint32_t crm, crn;
3b46e624 3779
76a66253
JM
3780 if (likely(ctx->opcode & 0x00100000)) {
3781 crm = CRM(ctx->opcode);
8dd640e4 3782 if (likely(crm && ((crm & (crm - 1)) == 0))) {
0cfe11ea 3783 crn = ctz32 (crm);
e1571908 3784 tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], cpu_crf[7 - crn]);
0497d2f4
AJ
3785 tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)],
3786 cpu_gpr[rD(ctx->opcode)], crn * 4);
76a66253 3787 }
d9bce9d9 3788 } else {
651721b2
AJ
3789 TCGv_i32 t0 = tcg_temp_new_i32();
3790 tcg_gen_mov_i32(t0, cpu_crf[0]);
3791 tcg_gen_shli_i32(t0, t0, 4);
3792 tcg_gen_or_i32(t0, t0, cpu_crf[1]);
3793 tcg_gen_shli_i32(t0, t0, 4);
3794 tcg_gen_or_i32(t0, t0, cpu_crf[2]);
3795 tcg_gen_shli_i32(t0, t0, 4);
3796 tcg_gen_or_i32(t0, t0, cpu_crf[3]);
3797 tcg_gen_shli_i32(t0, t0, 4);
3798 tcg_gen_or_i32(t0, t0, cpu_crf[4]);
3799 tcg_gen_shli_i32(t0, t0, 4);
3800 tcg_gen_or_i32(t0, t0, cpu_crf[5]);
3801 tcg_gen_shli_i32(t0, t0, 4);
3802 tcg_gen_or_i32(t0, t0, cpu_crf[6]);
3803 tcg_gen_shli_i32(t0, t0, 4);
3804 tcg_gen_or_i32(t0, t0, cpu_crf[7]);
3805 tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], t0);
3806 tcg_temp_free_i32(t0);
d9bce9d9 3807 }
79aceca5
FB
3808}
3809
3810/* mfmsr */
99e300ef 3811static void gen_mfmsr(DisasContext *ctx)
79aceca5 3812{
9a64fbe4 3813#if defined(CONFIG_USER_ONLY)
e06fcd75 3814 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9a64fbe4 3815#else
76db3ba4 3816 if (unlikely(!ctx->mem_idx)) {
e06fcd75 3817 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9fddaa0c 3818 return;
9a64fbe4 3819 }
6527f6ea 3820 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_msr);
9a64fbe4 3821#endif
79aceca5
FB
3822}
3823
7b13448f 3824static void spr_noaccess(void *opaque, int gprn, int sprn)
3fc6c082 3825{
7b13448f 3826#if 0
3fc6c082
FB
3827 sprn = ((sprn >> 5) & 0x1F) | ((sprn & 0x1F) << 5);
3828 printf("ERROR: try to access SPR %d !\n", sprn);
7b13448f 3829#endif
3fc6c082
FB
3830}
3831#define SPR_NOACCESS (&spr_noaccess)
3fc6c082 3832
79aceca5 3833/* mfspr */
636aa200 3834static inline void gen_op_mfspr(DisasContext *ctx)
79aceca5 3835{
45d827d2 3836 void (*read_cb)(void *opaque, int gprn, int sprn);
79aceca5
FB
3837 uint32_t sprn = SPR(ctx->opcode);
3838
3fc6c082 3839#if !defined(CONFIG_USER_ONLY)
76db3ba4 3840 if (ctx->mem_idx == 2)
be147d08 3841 read_cb = ctx->spr_cb[sprn].hea_read;
76db3ba4 3842 else if (ctx->mem_idx)
3fc6c082
FB
3843 read_cb = ctx->spr_cb[sprn].oea_read;
3844 else
9a64fbe4 3845#endif
3fc6c082 3846 read_cb = ctx->spr_cb[sprn].uea_read;
76a66253
JM
3847 if (likely(read_cb != NULL)) {
3848 if (likely(read_cb != SPR_NOACCESS)) {
45d827d2 3849 (*read_cb)(ctx, rD(ctx->opcode), sprn);
3fc6c082
FB
3850 } else {
3851 /* Privilege exception */
9fceefa7
JM
3852 /* This is a hack to avoid warnings when running Linux:
3853 * this OS breaks the PowerPC virtualisation model,
3854 * allowing userland application to read the PVR
3855 */
3856 if (sprn != SPR_PVR) {
93fcfe39 3857 qemu_log("Trying to read privileged spr %d %03x at "
90e189ec
BS
3858 TARGET_FMT_lx "\n", sprn, sprn, ctx->nip);
3859 printf("Trying to read privileged spr %d %03x at "
3860 TARGET_FMT_lx "\n", sprn, sprn, ctx->nip);
f24e5695 3861 }
e06fcd75 3862 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
79aceca5 3863 }
3fc6c082
FB
3864 } else {
3865 /* Not defined */
93fcfe39 3866 qemu_log("Trying to read invalid spr %d %03x at "
90e189ec
BS
3867 TARGET_FMT_lx "\n", sprn, sprn, ctx->nip);
3868 printf("Trying to read invalid spr %d %03x at " TARGET_FMT_lx "\n",
077fc206 3869 sprn, sprn, ctx->nip);
e06fcd75 3870 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_SPR);
79aceca5 3871 }
79aceca5
FB
3872}
3873
99e300ef 3874static void gen_mfspr(DisasContext *ctx)
79aceca5 3875{
3fc6c082 3876 gen_op_mfspr(ctx);
76a66253 3877}
3fc6c082
FB
3878
3879/* mftb */
99e300ef 3880static void gen_mftb(DisasContext *ctx)
3fc6c082
FB
3881{
3882 gen_op_mfspr(ctx);
79aceca5
FB
3883}
3884
0cfe11ea 3885/* mtcrf mtocrf*/
99e300ef 3886static void gen_mtcrf(DisasContext *ctx)
79aceca5 3887{
76a66253 3888 uint32_t crm, crn;
3b46e624 3889
76a66253 3890 crm = CRM(ctx->opcode);
8dd640e4 3891 if (likely((ctx->opcode & 0x00100000))) {
3892 if (crm && ((crm & (crm - 1)) == 0)) {
3893 TCGv_i32 temp = tcg_temp_new_i32();
0cfe11ea 3894 crn = ctz32 (crm);
8dd640e4 3895 tcg_gen_trunc_tl_i32(temp, cpu_gpr[rS(ctx->opcode)]);
0cfe11ea
AJ
3896 tcg_gen_shri_i32(temp, temp, crn * 4);
3897 tcg_gen_andi_i32(cpu_crf[7 - crn], temp, 0xf);
8dd640e4 3898 tcg_temp_free_i32(temp);
3899 }
76a66253 3900 } else {
651721b2
AJ
3901 TCGv_i32 temp = tcg_temp_new_i32();
3902 tcg_gen_trunc_tl_i32(temp, cpu_gpr[rS(ctx->opcode)]);
3903 for (crn = 0 ; crn < 8 ; crn++) {
3904 if (crm & (1 << crn)) {
3905 tcg_gen_shri_i32(cpu_crf[7 - crn], temp, crn * 4);
3906 tcg_gen_andi_i32(cpu_crf[7 - crn], cpu_crf[7 - crn], 0xf);
3907 }
3908 }
a7812ae4 3909 tcg_temp_free_i32(temp);
76a66253 3910 }
79aceca5
FB
3911}
3912
3913/* mtmsr */
426613db 3914#if defined(TARGET_PPC64)
99e300ef 3915static void gen_mtmsrd(DisasContext *ctx)
426613db
JM
3916{
3917#if defined(CONFIG_USER_ONLY)
e06fcd75 3918 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
426613db 3919#else
76db3ba4 3920 if (unlikely(!ctx->mem_idx)) {
e06fcd75 3921 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
426613db
JM
3922 return;
3923 }
be147d08
JM
3924 if (ctx->opcode & 0x00010000) {
3925 /* Special form that does not need any synchronisation */
6527f6ea
AJ
3926 TCGv t0 = tcg_temp_new();
3927 tcg_gen_andi_tl(t0, cpu_gpr[rS(ctx->opcode)], (1 << MSR_RI) | (1 << MSR_EE));
3928 tcg_gen_andi_tl(cpu_msr, cpu_msr, ~((1 << MSR_RI) | (1 << MSR_EE)));
3929 tcg_gen_or_tl(cpu_msr, cpu_msr, t0);
3930 tcg_temp_free(t0);
be147d08 3931 } else {
056b05f8
JM
3932 /* XXX: we need to update nip before the store
3933 * if we enter power saving mode, we will exit the loop
3934 * directly from ppc_store_msr
3935 */
be147d08 3936 gen_update_nip(ctx, ctx->nip);
6527f6ea 3937 gen_helper_store_msr(cpu_gpr[rS(ctx->opcode)]);
be147d08
JM
3938 /* Must stop the translation as machine state (may have) changed */
3939 /* Note that mtmsr is not always defined as context-synchronizing */
e06fcd75 3940 gen_stop_exception(ctx);
be147d08 3941 }
426613db
JM
3942#endif
3943}
3944#endif
3945
99e300ef 3946static void gen_mtmsr(DisasContext *ctx)
79aceca5 3947{
9a64fbe4 3948#if defined(CONFIG_USER_ONLY)
e06fcd75 3949 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9a64fbe4 3950#else
76db3ba4 3951 if (unlikely(!ctx->mem_idx)) {
e06fcd75 3952 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9fddaa0c 3953 return;
9a64fbe4 3954 }
be147d08
JM
3955 if (ctx->opcode & 0x00010000) {
3956 /* Special form that does not need any synchronisation */
6527f6ea
AJ
3957 TCGv t0 = tcg_temp_new();
3958 tcg_gen_andi_tl(t0, cpu_gpr[rS(ctx->opcode)], (1 << MSR_RI) | (1 << MSR_EE));
3959 tcg_gen_andi_tl(cpu_msr, cpu_msr, ~((1 << MSR_RI) | (1 << MSR_EE)));
3960 tcg_gen_or_tl(cpu_msr, cpu_msr, t0);
3961 tcg_temp_free(t0);
be147d08 3962 } else {
8018dc63
AG
3963 TCGv msr = tcg_temp_new();
3964
056b05f8
JM
3965 /* XXX: we need to update nip before the store
3966 * if we enter power saving mode, we will exit the loop
3967 * directly from ppc_store_msr
3968 */
be147d08 3969 gen_update_nip(ctx, ctx->nip);
d9bce9d9 3970#if defined(TARGET_PPC64)
8018dc63
AG
3971 tcg_gen_deposit_tl(msr, cpu_msr, cpu_gpr[rS(ctx->opcode)], 0, 32);
3972#else
3973 tcg_gen_mov_tl(msr, cpu_gpr[rS(ctx->opcode)]);
d9bce9d9 3974#endif
8018dc63 3975 gen_helper_store_msr(msr);
be147d08 3976 /* Must stop the translation as machine state (may have) changed */
6527f6ea 3977 /* Note that mtmsr is not always defined as context-synchronizing */
e06fcd75 3978 gen_stop_exception(ctx);
be147d08 3979 }
9a64fbe4 3980#endif
79aceca5
FB
3981}
3982
3983/* mtspr */
99e300ef 3984static void gen_mtspr(DisasContext *ctx)
79aceca5 3985{
45d827d2 3986 void (*write_cb)(void *opaque, int sprn, int gprn);
79aceca5
FB
3987 uint32_t sprn = SPR(ctx->opcode);
3988
3fc6c082 3989#if !defined(CONFIG_USER_ONLY)
76db3ba4 3990 if (ctx->mem_idx == 2)
be147d08 3991 write_cb = ctx->spr_cb[sprn].hea_write;
76db3ba4 3992 else if (ctx->mem_idx)
3fc6c082
FB
3993 write_cb = ctx->spr_cb[sprn].oea_write;
3994 else
9a64fbe4 3995#endif
3fc6c082 3996 write_cb = ctx->spr_cb[sprn].uea_write;
76a66253
JM
3997 if (likely(write_cb != NULL)) {
3998 if (likely(write_cb != SPR_NOACCESS)) {
45d827d2 3999 (*write_cb)(ctx, sprn, rS(ctx->opcode));
3fc6c082
FB
4000 } else {
4001 /* Privilege exception */
93fcfe39 4002 qemu_log("Trying to write privileged spr %d %03x at "
90e189ec
BS
4003 TARGET_FMT_lx "\n", sprn, sprn, ctx->nip);
4004 printf("Trying to write privileged spr %d %03x at " TARGET_FMT_lx
4005 "\n", sprn, sprn, ctx->nip);
e06fcd75 4006 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
76a66253 4007 }
3fc6c082
FB
4008 } else {
4009 /* Not defined */
93fcfe39 4010 qemu_log("Trying to write invalid spr %d %03x at "
90e189ec
BS
4011 TARGET_FMT_lx "\n", sprn, sprn, ctx->nip);
4012 printf("Trying to write invalid spr %d %03x at " TARGET_FMT_lx "\n",
077fc206 4013 sprn, sprn, ctx->nip);
e06fcd75 4014 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_SPR);
79aceca5 4015 }
79aceca5
FB
4016}
4017
4018/*** Cache management ***/
99e300ef 4019
54623277 4020/* dcbf */
99e300ef 4021static void gen_dcbf(DisasContext *ctx)
79aceca5 4022{
dac454af 4023 /* XXX: specification says this is treated as a load by the MMU */
76db3ba4
AJ
4024 TCGv t0;
4025 gen_set_access_type(ctx, ACCESS_CACHE);
4026 t0 = tcg_temp_new();
4027 gen_addr_reg_index(ctx, t0);
4028 gen_qemu_ld8u(ctx, t0, t0);
fea0c503 4029 tcg_temp_free(t0);
79aceca5
FB
4030}
4031
4032/* dcbi (Supervisor only) */
99e300ef 4033static void gen_dcbi(DisasContext *ctx)
79aceca5 4034{
a541f297 4035#if defined(CONFIG_USER_ONLY)
e06fcd75 4036 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
a541f297 4037#else
b61f2753 4038 TCGv EA, val;
76db3ba4 4039 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4040 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
9fddaa0c 4041 return;
9a64fbe4 4042 }
a7812ae4 4043 EA = tcg_temp_new();
76db3ba4
AJ
4044 gen_set_access_type(ctx, ACCESS_CACHE);
4045 gen_addr_reg_index(ctx, EA);
a7812ae4 4046 val = tcg_temp_new();
76a66253 4047 /* XXX: specification says this should be treated as a store by the MMU */
76db3ba4
AJ
4048 gen_qemu_ld8u(ctx, val, EA);
4049 gen_qemu_st8(ctx, val, EA);
b61f2753
AJ
4050 tcg_temp_free(val);
4051 tcg_temp_free(EA);
a541f297 4052#endif
79aceca5
FB
4053}
4054
4055/* dcdst */
99e300ef 4056static void gen_dcbst(DisasContext *ctx)
79aceca5 4057{
76a66253 4058 /* XXX: specification say this is treated as a load by the MMU */
76db3ba4
AJ
4059 TCGv t0;
4060 gen_set_access_type(ctx, ACCESS_CACHE);
4061 t0 = tcg_temp_new();
4062 gen_addr_reg_index(ctx, t0);
4063 gen_qemu_ld8u(ctx, t0, t0);
fea0c503 4064 tcg_temp_free(t0);
79aceca5
FB
4065}
4066
4067/* dcbt */
99e300ef 4068static void gen_dcbt(DisasContext *ctx)
79aceca5 4069{
0db1b20e 4070 /* interpreted as no-op */
76a66253
JM
4071 /* XXX: specification say this is treated as a load by the MMU
4072 * but does not generate any exception
4073 */
79aceca5
FB
4074}
4075
4076/* dcbtst */
99e300ef 4077static void gen_dcbtst(DisasContext *ctx)
79aceca5 4078{
0db1b20e 4079 /* interpreted as no-op */
76a66253
JM
4080 /* XXX: specification say this is treated as a load by the MMU
4081 * but does not generate any exception
4082 */
79aceca5
FB
4083}
4084
4085/* dcbz */
99e300ef 4086static void gen_dcbz(DisasContext *ctx)
79aceca5 4087{
76db3ba4
AJ
4088 TCGv t0;
4089 gen_set_access_type(ctx, ACCESS_CACHE);
799a8c8d
AJ
4090 /* NIP cannot be restored if the memory exception comes from an helper */
4091 gen_update_nip(ctx, ctx->nip - 4);
76db3ba4
AJ
4092 t0 = tcg_temp_new();
4093 gen_addr_reg_index(ctx, t0);
799a8c8d
AJ
4094 gen_helper_dcbz(t0);
4095 tcg_temp_free(t0);
d63001d1
JM
4096}
4097
e8eaa2c0 4098static void gen_dcbz_970(DisasContext *ctx)
d63001d1 4099{
76db3ba4
AJ
4100 TCGv t0;
4101 gen_set_access_type(ctx, ACCESS_CACHE);
799a8c8d
AJ
4102 /* NIP cannot be restored if the memory exception comes from an helper */
4103 gen_update_nip(ctx, ctx->nip - 4);
76db3ba4
AJ
4104 t0 = tcg_temp_new();
4105 gen_addr_reg_index(ctx, t0);
d63001d1 4106 if (ctx->opcode & 0x00200000)
799a8c8d 4107 gen_helper_dcbz(t0);
d63001d1 4108 else
799a8c8d
AJ
4109 gen_helper_dcbz_970(t0);
4110 tcg_temp_free(t0);
79aceca5
FB
4111}
4112
ae1c1a3d 4113/* dst / dstt */
99e300ef 4114static void gen_dst(DisasContext *ctx)
ae1c1a3d
AJ
4115{
4116 if (rA(ctx->opcode) == 0) {
4117 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_LSWX);
4118 } else {
4119 /* interpreted as no-op */
4120 }
4121}
4122
4123/* dstst /dststt */
99e300ef 4124static void gen_dstst(DisasContext *ctx)
ae1c1a3d
AJ
4125{
4126 if (rA(ctx->opcode) == 0) {
4127 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_LSWX);
4128 } else {
4129 /* interpreted as no-op */
4130 }
4131
4132}
4133
4134/* dss / dssall */
99e300ef 4135static void gen_dss(DisasContext *ctx)
ae1c1a3d
AJ
4136{
4137 /* interpreted as no-op */
4138}
4139
79aceca5 4140/* icbi */
99e300ef 4141static void gen_icbi(DisasContext *ctx)
79aceca5 4142{
76db3ba4
AJ
4143 TCGv t0;
4144 gen_set_access_type(ctx, ACCESS_CACHE);
30032c94
JM
4145 /* NIP cannot be restored if the memory exception comes from an helper */
4146 gen_update_nip(ctx, ctx->nip - 4);
76db3ba4
AJ
4147 t0 = tcg_temp_new();
4148 gen_addr_reg_index(ctx, t0);
37d269df
AJ
4149 gen_helper_icbi(t0);
4150 tcg_temp_free(t0);
79aceca5
FB
4151}
4152
4153/* Optional: */
4154/* dcba */
99e300ef 4155static void gen_dcba(DisasContext *ctx)
79aceca5 4156{
0db1b20e
JM
4157 /* interpreted as no-op */
4158 /* XXX: specification say this is treated as a store by the MMU
4159 * but does not generate any exception
4160 */
79aceca5
FB
4161}
4162
4163/*** Segment register manipulation ***/
4164/* Supervisor only: */
99e300ef 4165
54623277 4166/* mfsr */
99e300ef 4167static void gen_mfsr(DisasContext *ctx)
79aceca5 4168{
9a64fbe4 4169#if defined(CONFIG_USER_ONLY)
e06fcd75 4170 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9a64fbe4 4171#else
74d37793 4172 TCGv t0;
76db3ba4 4173 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4174 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9fddaa0c 4175 return;
9a64fbe4 4176 }
74d37793
AJ
4177 t0 = tcg_const_tl(SR(ctx->opcode));
4178 gen_helper_load_sr(cpu_gpr[rD(ctx->opcode)], t0);
4179 tcg_temp_free(t0);
9a64fbe4 4180#endif
79aceca5
FB
4181}
4182
4183/* mfsrin */
99e300ef 4184static void gen_mfsrin(DisasContext *ctx)
79aceca5 4185{
9a64fbe4 4186#if defined(CONFIG_USER_ONLY)
e06fcd75 4187 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9a64fbe4 4188#else
74d37793 4189 TCGv t0;
76db3ba4 4190 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4191 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9fddaa0c 4192 return;
9a64fbe4 4193 }
74d37793
AJ
4194 t0 = tcg_temp_new();
4195 tcg_gen_shri_tl(t0, cpu_gpr[rB(ctx->opcode)], 28);
4196 tcg_gen_andi_tl(t0, t0, 0xF);
4197 gen_helper_load_sr(cpu_gpr[rD(ctx->opcode)], t0);
4198 tcg_temp_free(t0);
9a64fbe4 4199#endif
79aceca5
FB
4200}
4201
4202/* mtsr */
99e300ef 4203static void gen_mtsr(DisasContext *ctx)
79aceca5 4204{
9a64fbe4 4205#if defined(CONFIG_USER_ONLY)
e06fcd75 4206 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9a64fbe4 4207#else
74d37793 4208 TCGv t0;
76db3ba4 4209 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4210 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9fddaa0c 4211 return;
9a64fbe4 4212 }
74d37793
AJ
4213 t0 = tcg_const_tl(SR(ctx->opcode));
4214 gen_helper_store_sr(t0, cpu_gpr[rS(ctx->opcode)]);
4215 tcg_temp_free(t0);
9a64fbe4 4216#endif
79aceca5
FB
4217}
4218
4219/* mtsrin */
99e300ef 4220static void gen_mtsrin(DisasContext *ctx)
79aceca5 4221{
9a64fbe4 4222#if defined(CONFIG_USER_ONLY)
e06fcd75 4223 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9a64fbe4 4224#else
74d37793 4225 TCGv t0;
76db3ba4 4226 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4227 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9fddaa0c 4228 return;
9a64fbe4 4229 }
74d37793
AJ
4230 t0 = tcg_temp_new();
4231 tcg_gen_shri_tl(t0, cpu_gpr[rB(ctx->opcode)], 28);
4232 tcg_gen_andi_tl(t0, t0, 0xF);
4233 gen_helper_store_sr(t0, cpu_gpr[rD(ctx->opcode)]);
4234 tcg_temp_free(t0);
9a64fbe4 4235#endif
79aceca5
FB
4236}
4237
12de9a39
JM
4238#if defined(TARGET_PPC64)
4239/* Specific implementation for PowerPC 64 "bridge" emulation using SLB */
e8eaa2c0 4240
54623277 4241/* mfsr */
e8eaa2c0 4242static void gen_mfsr_64b(DisasContext *ctx)
12de9a39
JM
4243{
4244#if defined(CONFIG_USER_ONLY)
e06fcd75 4245 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
12de9a39 4246#else
74d37793 4247 TCGv t0;
76db3ba4 4248 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4249 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
12de9a39
JM
4250 return;
4251 }
74d37793 4252 t0 = tcg_const_tl(SR(ctx->opcode));
f6b868fc 4253 gen_helper_load_sr(cpu_gpr[rD(ctx->opcode)], t0);
74d37793 4254 tcg_temp_free(t0);
12de9a39
JM
4255#endif
4256}
4257
4258/* mfsrin */
e8eaa2c0 4259static void gen_mfsrin_64b(DisasContext *ctx)
12de9a39
JM
4260{
4261#if defined(CONFIG_USER_ONLY)
e06fcd75 4262 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
12de9a39 4263#else
74d37793 4264 TCGv t0;
76db3ba4 4265 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4266 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
12de9a39
JM
4267 return;
4268 }
74d37793
AJ
4269 t0 = tcg_temp_new();
4270 tcg_gen_shri_tl(t0, cpu_gpr[rB(ctx->opcode)], 28);
4271 tcg_gen_andi_tl(t0, t0, 0xF);
f6b868fc 4272 gen_helper_load_sr(cpu_gpr[rD(ctx->opcode)], t0);
74d37793 4273 tcg_temp_free(t0);
12de9a39
JM
4274#endif
4275}
4276
4277/* mtsr */
e8eaa2c0 4278static void gen_mtsr_64b(DisasContext *ctx)
12de9a39
JM
4279{
4280#if defined(CONFIG_USER_ONLY)
e06fcd75 4281 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
12de9a39 4282#else
74d37793 4283 TCGv t0;
76db3ba4 4284 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4285 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
12de9a39
JM
4286 return;
4287 }
74d37793 4288 t0 = tcg_const_tl(SR(ctx->opcode));
f6b868fc 4289 gen_helper_store_sr(t0, cpu_gpr[rS(ctx->opcode)]);
74d37793 4290 tcg_temp_free(t0);
12de9a39
JM
4291#endif
4292}
4293
4294/* mtsrin */
e8eaa2c0 4295static void gen_mtsrin_64b(DisasContext *ctx)
12de9a39
JM
4296{
4297#if defined(CONFIG_USER_ONLY)
e06fcd75 4298 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
12de9a39 4299#else
74d37793 4300 TCGv t0;
76db3ba4 4301 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4302 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
12de9a39
JM
4303 return;
4304 }
74d37793
AJ
4305 t0 = tcg_temp_new();
4306 tcg_gen_shri_tl(t0, cpu_gpr[rB(ctx->opcode)], 28);
4307 tcg_gen_andi_tl(t0, t0, 0xF);
f6b868fc 4308 gen_helper_store_sr(t0, cpu_gpr[rS(ctx->opcode)]);
74d37793 4309 tcg_temp_free(t0);
12de9a39
JM
4310#endif
4311}
f6b868fc
BS
4312
4313/* slbmte */
e8eaa2c0 4314static void gen_slbmte(DisasContext *ctx)
f6b868fc
BS
4315{
4316#if defined(CONFIG_USER_ONLY)
4317 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
4318#else
4319 if (unlikely(!ctx->mem_idx)) {
4320 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
4321 return;
4322 }
4323 gen_helper_store_slb(cpu_gpr[rB(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
4324#endif
4325}
4326
efdef95f
DG
4327static void gen_slbmfee(DisasContext *ctx)
4328{
4329#if defined(CONFIG_USER_ONLY)
4330 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
4331#else
4332 if (unlikely(!ctx->mem_idx)) {
4333 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
4334 return;
4335 }
4336 gen_helper_load_slb_esid(cpu_gpr[rS(ctx->opcode)],
4337 cpu_gpr[rB(ctx->opcode)]);
4338#endif
4339}
4340
4341static void gen_slbmfev(DisasContext *ctx)
4342{
4343#if defined(CONFIG_USER_ONLY)
4344 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
4345#else
4346 if (unlikely(!ctx->mem_idx)) {
4347 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
4348 return;
4349 }
4350 gen_helper_load_slb_vsid(cpu_gpr[rS(ctx->opcode)],
4351 cpu_gpr[rB(ctx->opcode)]);
4352#endif
4353}
12de9a39
JM
4354#endif /* defined(TARGET_PPC64) */
4355
79aceca5 4356/*** Lookaside buffer management ***/
76db3ba4 4357/* Optional & mem_idx only: */
99e300ef 4358
54623277 4359/* tlbia */
99e300ef 4360static void gen_tlbia(DisasContext *ctx)
79aceca5 4361{
9a64fbe4 4362#if defined(CONFIG_USER_ONLY)
e06fcd75 4363 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
9a64fbe4 4364#else
76db3ba4 4365 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4366 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
9fddaa0c 4367 return;
9a64fbe4 4368 }
74d37793 4369 gen_helper_tlbia();
9a64fbe4 4370#endif
79aceca5
FB
4371}
4372
bf14b1ce 4373/* tlbiel */
99e300ef 4374static void gen_tlbiel(DisasContext *ctx)
bf14b1ce
BS
4375{
4376#if defined(CONFIG_USER_ONLY)
4377 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
4378#else
4379 if (unlikely(!ctx->mem_idx)) {
4380 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
4381 return;
4382 }
4383 gen_helper_tlbie(cpu_gpr[rB(ctx->opcode)]);
4384#endif
4385}
4386
79aceca5 4387/* tlbie */
99e300ef 4388static void gen_tlbie(DisasContext *ctx)
79aceca5 4389{
9a64fbe4 4390#if defined(CONFIG_USER_ONLY)
e06fcd75 4391 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
9a64fbe4 4392#else
76db3ba4 4393 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4394 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
9fddaa0c 4395 return;
9a64fbe4 4396 }
d9bce9d9 4397#if defined(TARGET_PPC64)
74d37793
AJ
4398 if (!ctx->sf_mode) {
4399 TCGv t0 = tcg_temp_new();
4400 tcg_gen_ext32u_tl(t0, cpu_gpr[rB(ctx->opcode)]);
4401 gen_helper_tlbie(t0);
4402 tcg_temp_free(t0);
4403 } else
d9bce9d9 4404#endif
74d37793 4405 gen_helper_tlbie(cpu_gpr[rB(ctx->opcode)]);
9a64fbe4 4406#endif
79aceca5
FB
4407}
4408
4409/* tlbsync */
99e300ef 4410static void gen_tlbsync(DisasContext *ctx)
79aceca5 4411{
9a64fbe4 4412#if defined(CONFIG_USER_ONLY)
e06fcd75 4413 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
9a64fbe4 4414#else
76db3ba4 4415 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4416 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
9fddaa0c 4417 return;
9a64fbe4
FB
4418 }
4419 /* This has no effect: it should ensure that all previous
4420 * tlbie have completed
4421 */
e06fcd75 4422 gen_stop_exception(ctx);
9a64fbe4 4423#endif
79aceca5
FB
4424}
4425
426613db
JM
4426#if defined(TARGET_PPC64)
4427/* slbia */
99e300ef 4428static void gen_slbia(DisasContext *ctx)
426613db
JM
4429{
4430#if defined(CONFIG_USER_ONLY)
e06fcd75 4431 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
426613db 4432#else
76db3ba4 4433 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4434 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
426613db
JM
4435 return;
4436 }
74d37793 4437 gen_helper_slbia();
426613db
JM
4438#endif
4439}
4440
4441/* slbie */
99e300ef 4442static void gen_slbie(DisasContext *ctx)
426613db
JM
4443{
4444#if defined(CONFIG_USER_ONLY)
e06fcd75 4445 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
426613db 4446#else
76db3ba4 4447 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4448 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
426613db
JM
4449 return;
4450 }
74d37793 4451 gen_helper_slbie(cpu_gpr[rB(ctx->opcode)]);
426613db
JM
4452#endif
4453}
4454#endif
4455
79aceca5
FB
4456/*** External control ***/
4457/* Optional: */
99e300ef 4458
54623277 4459/* eciwx */
99e300ef 4460static void gen_eciwx(DisasContext *ctx)
79aceca5 4461{
76db3ba4 4462 TCGv t0;
fa407c03 4463 /* Should check EAR[E] ! */
76db3ba4
AJ
4464 gen_set_access_type(ctx, ACCESS_EXT);
4465 t0 = tcg_temp_new();
4466 gen_addr_reg_index(ctx, t0);
fa407c03 4467 gen_check_align(ctx, t0, 0x03);
76db3ba4 4468 gen_qemu_ld32u(ctx, cpu_gpr[rD(ctx->opcode)], t0);
fa407c03 4469 tcg_temp_free(t0);
76a66253
JM
4470}
4471
4472/* ecowx */
99e300ef 4473static void gen_ecowx(DisasContext *ctx)
76a66253 4474{
76db3ba4 4475 TCGv t0;
fa407c03 4476 /* Should check EAR[E] ! */
76db3ba4
AJ
4477 gen_set_access_type(ctx, ACCESS_EXT);
4478 t0 = tcg_temp_new();
4479 gen_addr_reg_index(ctx, t0);
fa407c03 4480 gen_check_align(ctx, t0, 0x03);
76db3ba4 4481 gen_qemu_st32(ctx, cpu_gpr[rD(ctx->opcode)], t0);
fa407c03 4482 tcg_temp_free(t0);
76a66253
JM
4483}
4484
4485/* PowerPC 601 specific instructions */
99e300ef 4486
54623277 4487/* abs - abs. */
99e300ef 4488static void gen_abs(DisasContext *ctx)
76a66253 4489{
22e0e173
AJ
4490 int l1 = gen_new_label();
4491 int l2 = gen_new_label();
4492 tcg_gen_brcondi_tl(TCG_COND_GE, cpu_gpr[rA(ctx->opcode)], 0, l1);
4493 tcg_gen_neg_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4494 tcg_gen_br(l2);
4495 gen_set_label(l1);
4496 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4497 gen_set_label(l2);
76a66253 4498 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4499 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4500}
4501
4502/* abso - abso. */
99e300ef 4503static void gen_abso(DisasContext *ctx)
76a66253 4504{
22e0e173
AJ
4505 int l1 = gen_new_label();
4506 int l2 = gen_new_label();
4507 int l3 = gen_new_label();
4508 /* Start with XER OV disabled, the most likely case */
4509 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
4510 tcg_gen_brcondi_tl(TCG_COND_GE, cpu_gpr[rA(ctx->opcode)], 0, l2);
4511 tcg_gen_brcondi_tl(TCG_COND_NE, cpu_gpr[rA(ctx->opcode)], 0x80000000, l1);
4512 tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
4513 tcg_gen_br(l2);
4514 gen_set_label(l1);
4515 tcg_gen_neg_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4516 tcg_gen_br(l3);
4517 gen_set_label(l2);
4518 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4519 gen_set_label(l3);
76a66253 4520 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4521 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4522}
4523
4524/* clcs */
99e300ef 4525static void gen_clcs(DisasContext *ctx)
76a66253 4526{
22e0e173
AJ
4527 TCGv_i32 t0 = tcg_const_i32(rA(ctx->opcode));
4528 gen_helper_clcs(cpu_gpr[rD(ctx->opcode)], t0);
4529 tcg_temp_free_i32(t0);
c7697e1f 4530 /* Rc=1 sets CR0 to an undefined state */
76a66253
JM
4531}
4532
4533/* div - div. */
99e300ef 4534static void gen_div(DisasContext *ctx)
76a66253 4535{
22e0e173 4536 gen_helper_div(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
76a66253 4537 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4538 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4539}
4540
4541/* divo - divo. */
99e300ef 4542static void gen_divo(DisasContext *ctx)
76a66253 4543{
22e0e173 4544 gen_helper_divo(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
76a66253 4545 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4546 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4547}
4548
4549/* divs - divs. */
99e300ef 4550static void gen_divs(DisasContext *ctx)
76a66253 4551{
22e0e173 4552 gen_helper_divs(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
76a66253 4553 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4554 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4555}
4556
4557/* divso - divso. */
99e300ef 4558static void gen_divso(DisasContext *ctx)
76a66253 4559{
22e0e173 4560 gen_helper_divso(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
76a66253 4561 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4562 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4563}
4564
4565/* doz - doz. */
99e300ef 4566static void gen_doz(DisasContext *ctx)
76a66253 4567{
22e0e173
AJ
4568 int l1 = gen_new_label();
4569 int l2 = gen_new_label();
4570 tcg_gen_brcond_tl(TCG_COND_GE, cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], l1);
4571 tcg_gen_sub_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4572 tcg_gen_br(l2);
4573 gen_set_label(l1);
4574 tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], 0);
4575 gen_set_label(l2);
76a66253 4576 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4577 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4578}
4579
4580/* dozo - dozo. */
99e300ef 4581static void gen_dozo(DisasContext *ctx)
76a66253 4582{
22e0e173
AJ
4583 int l1 = gen_new_label();
4584 int l2 = gen_new_label();
4585 TCGv t0 = tcg_temp_new();
4586 TCGv t1 = tcg_temp_new();
4587 TCGv t2 = tcg_temp_new();
4588 /* Start with XER OV disabled, the most likely case */
4589 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
4590 tcg_gen_brcond_tl(TCG_COND_GE, cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], l1);
4591 tcg_gen_sub_tl(t0, cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4592 tcg_gen_xor_tl(t1, cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4593 tcg_gen_xor_tl(t2, cpu_gpr[rA(ctx->opcode)], t0);
4594 tcg_gen_andc_tl(t1, t1, t2);
4595 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
4596 tcg_gen_brcondi_tl(TCG_COND_GE, t1, 0, l2);
4597 tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
4598 tcg_gen_br(l2);
4599 gen_set_label(l1);
4600 tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], 0);
4601 gen_set_label(l2);
4602 tcg_temp_free(t0);
4603 tcg_temp_free(t1);
4604 tcg_temp_free(t2);
76a66253 4605 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4606 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4607}
4608
4609/* dozi */
99e300ef 4610static void gen_dozi(DisasContext *ctx)
76a66253 4611{
22e0e173
AJ
4612 target_long simm = SIMM(ctx->opcode);
4613 int l1 = gen_new_label();
4614 int l2 = gen_new_label();
4615 tcg_gen_brcondi_tl(TCG_COND_LT, cpu_gpr[rA(ctx->opcode)], simm, l1);
4616 tcg_gen_subfi_tl(cpu_gpr[rD(ctx->opcode)], simm, cpu_gpr[rA(ctx->opcode)]);
4617 tcg_gen_br(l2);
4618 gen_set_label(l1);
4619 tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], 0);
4620 gen_set_label(l2);
4621 if (unlikely(Rc(ctx->opcode) != 0))
4622 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4623}
4624
76a66253 4625/* lscbx - lscbx. */
99e300ef 4626static void gen_lscbx(DisasContext *ctx)
76a66253 4627{
bdb4b689
AJ
4628 TCGv t0 = tcg_temp_new();
4629 TCGv_i32 t1 = tcg_const_i32(rD(ctx->opcode));
4630 TCGv_i32 t2 = tcg_const_i32(rA(ctx->opcode));
4631 TCGv_i32 t3 = tcg_const_i32(rB(ctx->opcode));
76a66253 4632
76db3ba4 4633 gen_addr_reg_index(ctx, t0);
76a66253 4634 /* NIP cannot be restored if the memory exception comes from an helper */
d9bce9d9 4635 gen_update_nip(ctx, ctx->nip - 4);
bdb4b689
AJ
4636 gen_helper_lscbx(t0, t0, t1, t2, t3);
4637 tcg_temp_free_i32(t1);
4638 tcg_temp_free_i32(t2);
4639 tcg_temp_free_i32(t3);
3d7b417e 4640 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~0x7F);
bdb4b689 4641 tcg_gen_or_tl(cpu_xer, cpu_xer, t0);
76a66253 4642 if (unlikely(Rc(ctx->opcode) != 0))
bdb4b689
AJ
4643 gen_set_Rc0(ctx, t0);
4644 tcg_temp_free(t0);
76a66253
JM
4645}
4646
4647/* maskg - maskg. */
99e300ef 4648static void gen_maskg(DisasContext *ctx)
76a66253 4649{
22e0e173
AJ
4650 int l1 = gen_new_label();
4651 TCGv t0 = tcg_temp_new();
4652 TCGv t1 = tcg_temp_new();
4653 TCGv t2 = tcg_temp_new();
4654 TCGv t3 = tcg_temp_new();
4655 tcg_gen_movi_tl(t3, 0xFFFFFFFF);
4656 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F);
4657 tcg_gen_andi_tl(t1, cpu_gpr[rS(ctx->opcode)], 0x1F);
4658 tcg_gen_addi_tl(t2, t0, 1);
4659 tcg_gen_shr_tl(t2, t3, t2);
4660 tcg_gen_shr_tl(t3, t3, t1);
4661 tcg_gen_xor_tl(cpu_gpr[rA(ctx->opcode)], t2, t3);
4662 tcg_gen_brcond_tl(TCG_COND_GE, t0, t1, l1);
4663 tcg_gen_neg_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4664 gen_set_label(l1);
4665 tcg_temp_free(t0);
4666 tcg_temp_free(t1);
4667 tcg_temp_free(t2);
4668 tcg_temp_free(t3);
76a66253 4669 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4670 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4671}
4672
4673/* maskir - maskir. */
99e300ef 4674static void gen_maskir(DisasContext *ctx)
76a66253 4675{
22e0e173
AJ
4676 TCGv t0 = tcg_temp_new();
4677 TCGv t1 = tcg_temp_new();
4678 tcg_gen_and_tl(t0, cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
4679 tcg_gen_andc_tl(t1, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
4680 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
4681 tcg_temp_free(t0);
4682 tcg_temp_free(t1);
76a66253 4683 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4684 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4685}
4686
4687/* mul - mul. */
99e300ef 4688static void gen_mul(DisasContext *ctx)
76a66253 4689{
22e0e173
AJ
4690 TCGv_i64 t0 = tcg_temp_new_i64();
4691 TCGv_i64 t1 = tcg_temp_new_i64();
4692 TCGv t2 = tcg_temp_new();
4693 tcg_gen_extu_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
4694 tcg_gen_extu_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
4695 tcg_gen_mul_i64(t0, t0, t1);
4696 tcg_gen_trunc_i64_tl(t2, t0);
4697 gen_store_spr(SPR_MQ, t2);
4698 tcg_gen_shri_i64(t1, t0, 32);
4699 tcg_gen_trunc_i64_tl(cpu_gpr[rD(ctx->opcode)], t1);
4700 tcg_temp_free_i64(t0);
4701 tcg_temp_free_i64(t1);
4702 tcg_temp_free(t2);
76a66253 4703 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4704 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4705}
4706
4707/* mulo - mulo. */
99e300ef 4708static void gen_mulo(DisasContext *ctx)
76a66253 4709{
22e0e173
AJ
4710 int l1 = gen_new_label();
4711 TCGv_i64 t0 = tcg_temp_new_i64();
4712 TCGv_i64 t1 = tcg_temp_new_i64();
4713 TCGv t2 = tcg_temp_new();
4714 /* Start with XER OV disabled, the most likely case */
4715 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
4716 tcg_gen_extu_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
4717 tcg_gen_extu_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
4718 tcg_gen_mul_i64(t0, t0, t1);
4719 tcg_gen_trunc_i64_tl(t2, t0);
4720 gen_store_spr(SPR_MQ, t2);
4721 tcg_gen_shri_i64(t1, t0, 32);
4722 tcg_gen_trunc_i64_tl(cpu_gpr[rD(ctx->opcode)], t1);
4723 tcg_gen_ext32s_i64(t1, t0);
4724 tcg_gen_brcond_i64(TCG_COND_EQ, t0, t1, l1);
4725 tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
4726 gen_set_label(l1);
4727 tcg_temp_free_i64(t0);
4728 tcg_temp_free_i64(t1);
4729 tcg_temp_free(t2);
76a66253 4730 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4731 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4732}
4733
4734/* nabs - nabs. */
99e300ef 4735static void gen_nabs(DisasContext *ctx)
76a66253 4736{
22e0e173
AJ
4737 int l1 = gen_new_label();
4738 int l2 = gen_new_label();
4739 tcg_gen_brcondi_tl(TCG_COND_GT, cpu_gpr[rA(ctx->opcode)], 0, l1);
4740 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4741 tcg_gen_br(l2);
4742 gen_set_label(l1);
4743 tcg_gen_neg_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4744 gen_set_label(l2);
76a66253 4745 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4746 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4747}
4748
4749/* nabso - nabso. */
99e300ef 4750static void gen_nabso(DisasContext *ctx)
76a66253 4751{
22e0e173
AJ
4752 int l1 = gen_new_label();
4753 int l2 = gen_new_label();
4754 tcg_gen_brcondi_tl(TCG_COND_GT, cpu_gpr[rA(ctx->opcode)], 0, l1);
4755 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4756 tcg_gen_br(l2);
4757 gen_set_label(l1);
4758 tcg_gen_neg_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4759 gen_set_label(l2);
4760 /* nabs never overflows */
4761 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
76a66253 4762 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4763 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4764}
4765
4766/* rlmi - rlmi. */
99e300ef 4767static void gen_rlmi(DisasContext *ctx)
76a66253 4768{
7487953d
AJ
4769 uint32_t mb = MB(ctx->opcode);
4770 uint32_t me = ME(ctx->opcode);
4771 TCGv t0 = tcg_temp_new();
4772 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F);
4773 tcg_gen_rotl_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
4774 tcg_gen_andi_tl(t0, t0, MASK(mb, me));
4775 tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], ~MASK(mb, me));
4776 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], t0);
4777 tcg_temp_free(t0);
76a66253 4778 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 4779 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4780}
4781
4782/* rrib - rrib. */
99e300ef 4783static void gen_rrib(DisasContext *ctx)
76a66253 4784{
7487953d
AJ
4785 TCGv t0 = tcg_temp_new();
4786 TCGv t1 = tcg_temp_new();
4787 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F);
4788 tcg_gen_movi_tl(t1, 0x80000000);
4789 tcg_gen_shr_tl(t1, t1, t0);
4790 tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
4791 tcg_gen_and_tl(t0, t0, t1);
4792 tcg_gen_andc_tl(t1, cpu_gpr[rA(ctx->opcode)], t1);
4793 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
4794 tcg_temp_free(t0);
4795 tcg_temp_free(t1);
76a66253 4796 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 4797 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4798}
4799
4800/* sle - sle. */
99e300ef 4801static void gen_sle(DisasContext *ctx)
76a66253 4802{
7487953d
AJ
4803 TCGv t0 = tcg_temp_new();
4804 TCGv t1 = tcg_temp_new();
4805 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F);
4806 tcg_gen_shl_tl(t0, cpu_gpr[rS(ctx->opcode)], t1);
4807 tcg_gen_subfi_tl(t1, 32, t1);
4808 tcg_gen_shr_tl(t1, cpu_gpr[rS(ctx->opcode)], t1);
4809 tcg_gen_or_tl(t1, t0, t1);
4810 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
4811 gen_store_spr(SPR_MQ, t1);
4812 tcg_temp_free(t0);
4813 tcg_temp_free(t1);
76a66253 4814 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 4815 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4816}
4817
4818/* sleq - sleq. */
99e300ef 4819static void gen_sleq(DisasContext *ctx)
76a66253 4820{
7487953d
AJ
4821 TCGv t0 = tcg_temp_new();
4822 TCGv t1 = tcg_temp_new();
4823 TCGv t2 = tcg_temp_new();
4824 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F);
4825 tcg_gen_movi_tl(t2, 0xFFFFFFFF);
4826 tcg_gen_shl_tl(t2, t2, t0);
4827 tcg_gen_rotl_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
4828 gen_load_spr(t1, SPR_MQ);
4829 gen_store_spr(SPR_MQ, t0);
4830 tcg_gen_and_tl(t0, t0, t2);
4831 tcg_gen_andc_tl(t1, t1, t2);
4832 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
4833 tcg_temp_free(t0);
4834 tcg_temp_free(t1);
4835 tcg_temp_free(t2);
76a66253 4836 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 4837 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4838}
4839
4840/* sliq - sliq. */
99e300ef 4841static void gen_sliq(DisasContext *ctx)
76a66253 4842{
7487953d
AJ
4843 int sh = SH(ctx->opcode);
4844 TCGv t0 = tcg_temp_new();
4845 TCGv t1 = tcg_temp_new();
4846 tcg_gen_shli_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
4847 tcg_gen_shri_tl(t1, cpu_gpr[rS(ctx->opcode)], 32 - sh);
4848 tcg_gen_or_tl(t1, t0, t1);
4849 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
4850 gen_store_spr(SPR_MQ, t1);
4851 tcg_temp_free(t0);
4852 tcg_temp_free(t1);
76a66253 4853 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 4854 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4855}
4856
4857/* slliq - slliq. */
99e300ef 4858static void gen_slliq(DisasContext *ctx)
76a66253 4859{
7487953d
AJ
4860 int sh = SH(ctx->opcode);
4861 TCGv t0 = tcg_temp_new();
4862 TCGv t1 = tcg_temp_new();
4863 tcg_gen_rotli_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
4864 gen_load_spr(t1, SPR_MQ);
4865 gen_store_spr(SPR_MQ, t0);
4866 tcg_gen_andi_tl(t0, t0, (0xFFFFFFFFU << sh));
4867 tcg_gen_andi_tl(t1, t1, ~(0xFFFFFFFFU << sh));
4868 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
4869 tcg_temp_free(t0);
4870 tcg_temp_free(t1);
76a66253 4871 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 4872 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4873}
4874
4875/* sllq - sllq. */
99e300ef 4876static void gen_sllq(DisasContext *ctx)
76a66253 4877{
7487953d
AJ
4878 int l1 = gen_new_label();
4879 int l2 = gen_new_label();
4880 TCGv t0 = tcg_temp_local_new();
4881 TCGv t1 = tcg_temp_local_new();
4882 TCGv t2 = tcg_temp_local_new();
4883 tcg_gen_andi_tl(t2, cpu_gpr[rB(ctx->opcode)], 0x1F);
4884 tcg_gen_movi_tl(t1, 0xFFFFFFFF);
4885 tcg_gen_shl_tl(t1, t1, t2);
4886 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x20);
4887 tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
4888 gen_load_spr(t0, SPR_MQ);
4889 tcg_gen_and_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
4890 tcg_gen_br(l2);
4891 gen_set_label(l1);
4892 tcg_gen_shl_tl(t0, cpu_gpr[rS(ctx->opcode)], t2);
4893 gen_load_spr(t2, SPR_MQ);
4894 tcg_gen_andc_tl(t1, t2, t1);
4895 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
4896 gen_set_label(l2);
4897 tcg_temp_free(t0);
4898 tcg_temp_free(t1);
4899 tcg_temp_free(t2);
76a66253 4900 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 4901 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4902}
4903
4904/* slq - slq. */
99e300ef 4905static void gen_slq(DisasContext *ctx)
76a66253 4906{
7487953d
AJ
4907 int l1 = gen_new_label();
4908 TCGv t0 = tcg_temp_new();
4909 TCGv t1 = tcg_temp_new();
4910 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F);
4911 tcg_gen_shl_tl(t0, cpu_gpr[rS(ctx->opcode)], t1);
4912 tcg_gen_subfi_tl(t1, 32, t1);
4913 tcg_gen_shr_tl(t1, cpu_gpr[rS(ctx->opcode)], t1);
4914 tcg_gen_or_tl(t1, t0, t1);
4915 gen_store_spr(SPR_MQ, t1);
4916 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x20);
4917 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
4918 tcg_gen_brcondi_tl(TCG_COND_EQ, t1, 0, l1);
4919 tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
4920 gen_set_label(l1);
4921 tcg_temp_free(t0);
4922 tcg_temp_free(t1);
76a66253 4923 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 4924 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4925}
4926
d9bce9d9 4927/* sraiq - sraiq. */
99e300ef 4928static void gen_sraiq(DisasContext *ctx)
76a66253 4929{
7487953d
AJ
4930 int sh = SH(ctx->opcode);
4931 int l1 = gen_new_label();
4932 TCGv t0 = tcg_temp_new();
4933 TCGv t1 = tcg_temp_new();
4934 tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
4935 tcg_gen_shli_tl(t1, cpu_gpr[rS(ctx->opcode)], 32 - sh);
4936 tcg_gen_or_tl(t0, t0, t1);
4937 gen_store_spr(SPR_MQ, t0);
4938 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
4939 tcg_gen_brcondi_tl(TCG_COND_EQ, t1, 0, l1);
4940 tcg_gen_brcondi_tl(TCG_COND_GE, cpu_gpr[rS(ctx->opcode)], 0, l1);
4941 tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_CA));
4942 gen_set_label(l1);
4943 tcg_gen_sari_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], sh);
4944 tcg_temp_free(t0);
4945 tcg_temp_free(t1);
76a66253 4946 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 4947 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4948}
4949
4950/* sraq - sraq. */
99e300ef 4951static void gen_sraq(DisasContext *ctx)
76a66253 4952{
7487953d
AJ
4953 int l1 = gen_new_label();
4954 int l2 = gen_new_label();
4955 TCGv t0 = tcg_temp_new();
4956 TCGv t1 = tcg_temp_local_new();
4957 TCGv t2 = tcg_temp_local_new();
4958 tcg_gen_andi_tl(t2, cpu_gpr[rB(ctx->opcode)], 0x1F);
4959 tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t2);
4960 tcg_gen_sar_tl(t1, cpu_gpr[rS(ctx->opcode)], t2);
4961 tcg_gen_subfi_tl(t2, 32, t2);
4962 tcg_gen_shl_tl(t2, cpu_gpr[rS(ctx->opcode)], t2);
4963 tcg_gen_or_tl(t0, t0, t2);
4964 gen_store_spr(SPR_MQ, t0);
4965 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x20);
4966 tcg_gen_brcondi_tl(TCG_COND_EQ, t2, 0, l1);
4967 tcg_gen_mov_tl(t2, cpu_gpr[rS(ctx->opcode)]);
4968 tcg_gen_sari_tl(t1, cpu_gpr[rS(ctx->opcode)], 31);
4969 gen_set_label(l1);
4970 tcg_temp_free(t0);
4971 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t1);
4972 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
4973 tcg_gen_brcondi_tl(TCG_COND_GE, t1, 0, l2);
4974 tcg_gen_brcondi_tl(TCG_COND_EQ, t2, 0, l2);
4975 tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_CA));
4976 gen_set_label(l2);
4977 tcg_temp_free(t1);
4978 tcg_temp_free(t2);
76a66253 4979 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 4980 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4981}
4982
4983/* sre - sre. */
99e300ef 4984static void gen_sre(DisasContext *ctx)
76a66253 4985{
7487953d
AJ
4986 TCGv t0 = tcg_temp_new();
4987 TCGv t1 = tcg_temp_new();
4988 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F);
4989 tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t1);
4990 tcg_gen_subfi_tl(t1, 32, t1);
4991 tcg_gen_shl_tl(t1, cpu_gpr[rS(ctx->opcode)], t1);
4992 tcg_gen_or_tl(t1, t0, t1);
4993 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
4994 gen_store_spr(SPR_MQ, t1);
4995 tcg_temp_free(t0);
4996 tcg_temp_free(t1);
76a66253 4997 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 4998 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4999}
5000
5001/* srea - srea. */
99e300ef 5002static void gen_srea(DisasContext *ctx)
76a66253 5003{
7487953d
AJ
5004 TCGv t0 = tcg_temp_new();
5005 TCGv t1 = tcg_temp_new();
5006 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F);
5007 tcg_gen_rotr_tl(t0, cpu_gpr[rS(ctx->opcode)], t1);
5008 gen_store_spr(SPR_MQ, t0);
5009 tcg_gen_sar_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], t1);
5010 tcg_temp_free(t0);
5011 tcg_temp_free(t1);
76a66253 5012 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 5013 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5014}
5015
5016/* sreq */
99e300ef 5017static void gen_sreq(DisasContext *ctx)
76a66253 5018{
7487953d
AJ
5019 TCGv t0 = tcg_temp_new();
5020 TCGv t1 = tcg_temp_new();
5021 TCGv t2 = tcg_temp_new();
5022 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F);
5023 tcg_gen_movi_tl(t1, 0xFFFFFFFF);
5024 tcg_gen_shr_tl(t1, t1, t0);
5025 tcg_gen_rotr_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
5026 gen_load_spr(t2, SPR_MQ);
5027 gen_store_spr(SPR_MQ, t0);
5028 tcg_gen_and_tl(t0, t0, t1);
5029 tcg_gen_andc_tl(t2, t2, t1);
5030 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t2);
5031 tcg_temp_free(t0);
5032 tcg_temp_free(t1);
5033 tcg_temp_free(t2);
76a66253 5034 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 5035 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5036}
5037
5038/* sriq */
99e300ef 5039static void gen_sriq(DisasContext *ctx)
76a66253 5040{
7487953d
AJ
5041 int sh = SH(ctx->opcode);
5042 TCGv t0 = tcg_temp_new();
5043 TCGv t1 = tcg_temp_new();
5044 tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
5045 tcg_gen_shli_tl(t1, cpu_gpr[rS(ctx->opcode)], 32 - sh);
5046 tcg_gen_or_tl(t1, t0, t1);
5047 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
5048 gen_store_spr(SPR_MQ, t1);
5049 tcg_temp_free(t0);
5050 tcg_temp_free(t1);
76a66253 5051 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 5052 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5053}
5054
5055/* srliq */
99e300ef 5056static void gen_srliq(DisasContext *ctx)
76a66253 5057{
7487953d
AJ
5058 int sh = SH(ctx->opcode);
5059 TCGv t0 = tcg_temp_new();
5060 TCGv t1 = tcg_temp_new();
5061 tcg_gen_rotri_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
5062 gen_load_spr(t1, SPR_MQ);
5063 gen_store_spr(SPR_MQ, t0);
5064 tcg_gen_andi_tl(t0, t0, (0xFFFFFFFFU >> sh));
5065 tcg_gen_andi_tl(t1, t1, ~(0xFFFFFFFFU >> sh));
5066 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
5067 tcg_temp_free(t0);
5068 tcg_temp_free(t1);
76a66253 5069 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 5070 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5071}
5072
5073/* srlq */
99e300ef 5074static void gen_srlq(DisasContext *ctx)
76a66253 5075{
7487953d
AJ
5076 int l1 = gen_new_label();
5077 int l2 = gen_new_label();
5078 TCGv t0 = tcg_temp_local_new();
5079 TCGv t1 = tcg_temp_local_new();
5080 TCGv t2 = tcg_temp_local_new();
5081 tcg_gen_andi_tl(t2, cpu_gpr[rB(ctx->opcode)], 0x1F);
5082 tcg_gen_movi_tl(t1, 0xFFFFFFFF);
5083 tcg_gen_shr_tl(t2, t1, t2);
5084 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x20);
5085 tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
5086 gen_load_spr(t0, SPR_MQ);
5087 tcg_gen_and_tl(cpu_gpr[rA(ctx->opcode)], t0, t2);
5088 tcg_gen_br(l2);
5089 gen_set_label(l1);
5090 tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t2);
5091 tcg_gen_and_tl(t0, t0, t2);
5092 gen_load_spr(t1, SPR_MQ);
5093 tcg_gen_andc_tl(t1, t1, t2);
5094 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
5095 gen_set_label(l2);
5096 tcg_temp_free(t0);
5097 tcg_temp_free(t1);
5098 tcg_temp_free(t2);
76a66253 5099 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 5100 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5101}
5102
5103/* srq */
99e300ef 5104static void gen_srq(DisasContext *ctx)
76a66253 5105{
7487953d
AJ
5106 int l1 = gen_new_label();
5107 TCGv t0 = tcg_temp_new();
5108 TCGv t1 = tcg_temp_new();
5109 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F);
5110 tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t1);
5111 tcg_gen_subfi_tl(t1, 32, t1);
5112 tcg_gen_shl_tl(t1, cpu_gpr[rS(ctx->opcode)], t1);
5113 tcg_gen_or_tl(t1, t0, t1);
5114 gen_store_spr(SPR_MQ, t1);
5115 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x20);
5116 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
5117 tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
5118 tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
5119 gen_set_label(l1);
5120 tcg_temp_free(t0);
5121 tcg_temp_free(t1);
76a66253 5122 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 5123 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5124}
5125
5126/* PowerPC 602 specific instructions */
99e300ef 5127
54623277 5128/* dsa */
99e300ef 5129static void gen_dsa(DisasContext *ctx)
76a66253
JM
5130{
5131 /* XXX: TODO */
e06fcd75 5132 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
76a66253
JM
5133}
5134
5135/* esa */
99e300ef 5136static void gen_esa(DisasContext *ctx)
76a66253
JM
5137{
5138 /* XXX: TODO */
e06fcd75 5139 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
76a66253
JM
5140}
5141
5142/* mfrom */
99e300ef 5143static void gen_mfrom(DisasContext *ctx)
76a66253
JM
5144{
5145#if defined(CONFIG_USER_ONLY)
e06fcd75 5146 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5147#else
76db3ba4 5148 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5149 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5150 return;
5151 }
cf02a65c 5152 gen_helper_602_mfrom(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5153#endif
5154}
5155
5156/* 602 - 603 - G2 TLB management */
e8eaa2c0 5157
54623277 5158/* tlbld */
e8eaa2c0 5159static void gen_tlbld_6xx(DisasContext *ctx)
76a66253
JM
5160{
5161#if defined(CONFIG_USER_ONLY)
e06fcd75 5162 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5163#else
76db3ba4 5164 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5165 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5166 return;
5167 }
74d37793 5168 gen_helper_6xx_tlbd(cpu_gpr[rB(ctx->opcode)]);
76a66253
JM
5169#endif
5170}
5171
5172/* tlbli */
e8eaa2c0 5173static void gen_tlbli_6xx(DisasContext *ctx)
76a66253
JM
5174{
5175#if defined(CONFIG_USER_ONLY)
e06fcd75 5176 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5177#else
76db3ba4 5178 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5179 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5180 return;
5181 }
74d37793 5182 gen_helper_6xx_tlbi(cpu_gpr[rB(ctx->opcode)]);
76a66253
JM
5183#endif
5184}
5185
7dbe11ac 5186/* 74xx TLB management */
e8eaa2c0 5187
54623277 5188/* tlbld */
e8eaa2c0 5189static void gen_tlbld_74xx(DisasContext *ctx)
7dbe11ac
JM
5190{
5191#if defined(CONFIG_USER_ONLY)
e06fcd75 5192 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
7dbe11ac 5193#else
76db3ba4 5194 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5195 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
7dbe11ac
JM
5196 return;
5197 }
74d37793 5198 gen_helper_74xx_tlbd(cpu_gpr[rB(ctx->opcode)]);
7dbe11ac
JM
5199#endif
5200}
5201
5202/* tlbli */
e8eaa2c0 5203static void gen_tlbli_74xx(DisasContext *ctx)
7dbe11ac
JM
5204{
5205#if defined(CONFIG_USER_ONLY)
e06fcd75 5206 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
7dbe11ac 5207#else
76db3ba4 5208 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5209 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
7dbe11ac
JM
5210 return;
5211 }
74d37793 5212 gen_helper_74xx_tlbi(cpu_gpr[rB(ctx->opcode)]);
7dbe11ac
JM
5213#endif
5214}
5215
76a66253 5216/* POWER instructions not in PowerPC 601 */
99e300ef 5217
54623277 5218/* clf */
99e300ef 5219static void gen_clf(DisasContext *ctx)
76a66253
JM
5220{
5221 /* Cache line flush: implemented as no-op */
5222}
5223
5224/* cli */
99e300ef 5225static void gen_cli(DisasContext *ctx)
76a66253 5226{
7f75ffd3 5227 /* Cache line invalidate: privileged and treated as no-op */
76a66253 5228#if defined(CONFIG_USER_ONLY)
e06fcd75 5229 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5230#else
76db3ba4 5231 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5232 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5233 return;
5234 }
5235#endif
5236}
5237
5238/* dclst */
99e300ef 5239static void gen_dclst(DisasContext *ctx)
76a66253
JM
5240{
5241 /* Data cache line store: treated as no-op */
5242}
5243
99e300ef 5244static void gen_mfsri(DisasContext *ctx)
76a66253
JM
5245{
5246#if defined(CONFIG_USER_ONLY)
e06fcd75 5247 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5248#else
74d37793
AJ
5249 int ra = rA(ctx->opcode);
5250 int rd = rD(ctx->opcode);
5251 TCGv t0;
76db3ba4 5252 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5253 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5254 return;
5255 }
74d37793 5256 t0 = tcg_temp_new();
76db3ba4 5257 gen_addr_reg_index(ctx, t0);
74d37793
AJ
5258 tcg_gen_shri_tl(t0, t0, 28);
5259 tcg_gen_andi_tl(t0, t0, 0xF);
5260 gen_helper_load_sr(cpu_gpr[rd], t0);
5261 tcg_temp_free(t0);
76a66253 5262 if (ra != 0 && ra != rd)
74d37793 5263 tcg_gen_mov_tl(cpu_gpr[ra], cpu_gpr[rd]);
76a66253
JM
5264#endif
5265}
5266
99e300ef 5267static void gen_rac(DisasContext *ctx)
76a66253
JM
5268{
5269#if defined(CONFIG_USER_ONLY)
e06fcd75 5270 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5271#else
22e0e173 5272 TCGv t0;
76db3ba4 5273 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5274 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5275 return;
5276 }
22e0e173 5277 t0 = tcg_temp_new();
76db3ba4 5278 gen_addr_reg_index(ctx, t0);
22e0e173
AJ
5279 gen_helper_rac(cpu_gpr[rD(ctx->opcode)], t0);
5280 tcg_temp_free(t0);
76a66253
JM
5281#endif
5282}
5283
99e300ef 5284static void gen_rfsvc(DisasContext *ctx)
76a66253
JM
5285{
5286#if defined(CONFIG_USER_ONLY)
e06fcd75 5287 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5288#else
76db3ba4 5289 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5290 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5291 return;
5292 }
d72a19f7 5293 gen_helper_rfsvc();
e06fcd75 5294 gen_sync_exception(ctx);
76a66253
JM
5295#endif
5296}
5297
5298/* svc is not implemented for now */
5299
5300/* POWER2 specific instructions */
5301/* Quad manipulation (load/store two floats at a time) */
76a66253
JM
5302
5303/* lfq */
99e300ef 5304static void gen_lfq(DisasContext *ctx)
76a66253 5305{
01a4afeb 5306 int rd = rD(ctx->opcode);
76db3ba4
AJ
5307 TCGv t0;
5308 gen_set_access_type(ctx, ACCESS_FLOAT);
5309 t0 = tcg_temp_new();
5310 gen_addr_imm_index(ctx, t0, 0);
5311 gen_qemu_ld64(ctx, cpu_fpr[rd], t0);
5312 gen_addr_add(ctx, t0, t0, 8);
5313 gen_qemu_ld64(ctx, cpu_fpr[(rd + 1) % 32], t0);
01a4afeb 5314 tcg_temp_free(t0);
76a66253
JM
5315}
5316
5317/* lfqu */
99e300ef 5318static void gen_lfqu(DisasContext *ctx)
76a66253
JM
5319{
5320 int ra = rA(ctx->opcode);
01a4afeb 5321 int rd = rD(ctx->opcode);
76db3ba4
AJ
5322 TCGv t0, t1;
5323 gen_set_access_type(ctx, ACCESS_FLOAT);
5324 t0 = tcg_temp_new();
5325 t1 = tcg_temp_new();
5326 gen_addr_imm_index(ctx, t0, 0);
5327 gen_qemu_ld64(ctx, cpu_fpr[rd], t0);
5328 gen_addr_add(ctx, t1, t0, 8);
5329 gen_qemu_ld64(ctx, cpu_fpr[(rd + 1) % 32], t1);
76a66253 5330 if (ra != 0)
01a4afeb
AJ
5331 tcg_gen_mov_tl(cpu_gpr[ra], t0);
5332 tcg_temp_free(t0);
5333 tcg_temp_free(t1);
76a66253
JM
5334}
5335
5336/* lfqux */
99e300ef 5337static void gen_lfqux(DisasContext *ctx)
76a66253
JM
5338{
5339 int ra = rA(ctx->opcode);
01a4afeb 5340 int rd = rD(ctx->opcode);
76db3ba4
AJ
5341 gen_set_access_type(ctx, ACCESS_FLOAT);
5342 TCGv t0, t1;
5343 t0 = tcg_temp_new();
5344 gen_addr_reg_index(ctx, t0);
5345 gen_qemu_ld64(ctx, cpu_fpr[rd], t0);
5346 t1 = tcg_temp_new();
5347 gen_addr_add(ctx, t1, t0, 8);
5348 gen_qemu_ld64(ctx, cpu_fpr[(rd + 1) % 32], t1);
5349 tcg_temp_free(t1);
76a66253 5350 if (ra != 0)
01a4afeb
AJ
5351 tcg_gen_mov_tl(cpu_gpr[ra], t0);
5352 tcg_temp_free(t0);
76a66253
JM
5353}
5354
5355/* lfqx */
99e300ef 5356static void gen_lfqx(DisasContext *ctx)
76a66253 5357{
01a4afeb 5358 int rd = rD(ctx->opcode);
76db3ba4
AJ
5359 TCGv t0;
5360 gen_set_access_type(ctx, ACCESS_FLOAT);
5361 t0 = tcg_temp_new();
5362 gen_addr_reg_index(ctx, t0);
5363 gen_qemu_ld64(ctx, cpu_fpr[rd], t0);
5364 gen_addr_add(ctx, t0, t0, 8);
5365 gen_qemu_ld64(ctx, cpu_fpr[(rd + 1) % 32], t0);
01a4afeb 5366 tcg_temp_free(t0);
76a66253
JM
5367}
5368
5369/* stfq */
99e300ef 5370static void gen_stfq(DisasContext *ctx)
76a66253 5371{
01a4afeb 5372 int rd = rD(ctx->opcode);
76db3ba4
AJ
5373 TCGv t0;
5374 gen_set_access_type(ctx, ACCESS_FLOAT);
5375 t0 = tcg_temp_new();
5376 gen_addr_imm_index(ctx, t0, 0);
5377 gen_qemu_st64(ctx, cpu_fpr[rd], t0);
5378 gen_addr_add(ctx, t0, t0, 8);
5379 gen_qemu_st64(ctx, cpu_fpr[(rd + 1) % 32], t0);
01a4afeb 5380 tcg_temp_free(t0);
76a66253
JM
5381}
5382
5383/* stfqu */
99e300ef 5384static void gen_stfqu(DisasContext *ctx)
76a66253
JM
5385{
5386 int ra = rA(ctx->opcode);
01a4afeb 5387 int rd = rD(ctx->opcode);
76db3ba4
AJ
5388 TCGv t0, t1;
5389 gen_set_access_type(ctx, ACCESS_FLOAT);
5390 t0 = tcg_temp_new();
5391 gen_addr_imm_index(ctx, t0, 0);
5392 gen_qemu_st64(ctx, cpu_fpr[rd], t0);
5393 t1 = tcg_temp_new();
5394 gen_addr_add(ctx, t1, t0, 8);
5395 gen_qemu_st64(ctx, cpu_fpr[(rd + 1) % 32], t1);
5396 tcg_temp_free(t1);
76a66253 5397 if (ra != 0)
01a4afeb
AJ
5398 tcg_gen_mov_tl(cpu_gpr[ra], t0);
5399 tcg_temp_free(t0);
76a66253
JM
5400}
5401
5402/* stfqux */
99e300ef 5403static void gen_stfqux(DisasContext *ctx)
76a66253
JM
5404{
5405 int ra = rA(ctx->opcode);
01a4afeb 5406 int rd = rD(ctx->opcode);
76db3ba4
AJ
5407 TCGv t0, t1;
5408 gen_set_access_type(ctx, ACCESS_FLOAT);
5409 t0 = tcg_temp_new();
5410 gen_addr_reg_index(ctx, t0);
5411 gen_qemu_st64(ctx, cpu_fpr[rd], t0);
5412 t1 = tcg_temp_new();
5413 gen_addr_add(ctx, t1, t0, 8);
5414 gen_qemu_st64(ctx, cpu_fpr[(rd + 1) % 32], t1);
5415 tcg_temp_free(t1);
76a66253 5416 if (ra != 0)
01a4afeb
AJ
5417 tcg_gen_mov_tl(cpu_gpr[ra], t0);
5418 tcg_temp_free(t0);
76a66253
JM
5419}
5420
5421/* stfqx */
99e300ef 5422static void gen_stfqx(DisasContext *ctx)
76a66253 5423{
01a4afeb 5424 int rd = rD(ctx->opcode);
76db3ba4
AJ
5425 TCGv t0;
5426 gen_set_access_type(ctx, ACCESS_FLOAT);
5427 t0 = tcg_temp_new();
5428 gen_addr_reg_index(ctx, t0);
5429 gen_qemu_st64(ctx, cpu_fpr[rd], t0);
5430 gen_addr_add(ctx, t0, t0, 8);
5431 gen_qemu_st64(ctx, cpu_fpr[(rd + 1) % 32], t0);
01a4afeb 5432 tcg_temp_free(t0);
76a66253
JM
5433}
5434
5435/* BookE specific instructions */
99e300ef 5436
54623277 5437/* XXX: not implemented on 440 ? */
99e300ef 5438static void gen_mfapidi(DisasContext *ctx)
76a66253
JM
5439{
5440 /* XXX: TODO */
e06fcd75 5441 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
76a66253
JM
5442}
5443
2662a059 5444/* XXX: not implemented on 440 ? */
99e300ef 5445static void gen_tlbiva(DisasContext *ctx)
76a66253
JM
5446{
5447#if defined(CONFIG_USER_ONLY)
e06fcd75 5448 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5449#else
74d37793 5450 TCGv t0;
76db3ba4 5451 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5452 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5453 return;
5454 }
ec72e276 5455 t0 = tcg_temp_new();
76db3ba4 5456 gen_addr_reg_index(ctx, t0);
74d37793
AJ
5457 gen_helper_tlbie(cpu_gpr[rB(ctx->opcode)]);
5458 tcg_temp_free(t0);
76a66253
JM
5459#endif
5460}
5461
5462/* All 405 MAC instructions are translated here */
636aa200
BS
5463static inline void gen_405_mulladd_insn(DisasContext *ctx, int opc2, int opc3,
5464 int ra, int rb, int rt, int Rc)
76a66253 5465{
182608d4
AJ
5466 TCGv t0, t1;
5467
a7812ae4
PB
5468 t0 = tcg_temp_local_new();
5469 t1 = tcg_temp_local_new();
182608d4 5470
76a66253
JM
5471 switch (opc3 & 0x0D) {
5472 case 0x05:
5473 /* macchw - macchw. - macchwo - macchwo. */
5474 /* macchws - macchws. - macchwso - macchwso. */
5475 /* nmacchw - nmacchw. - nmacchwo - nmacchwo. */
5476 /* nmacchws - nmacchws. - nmacchwso - nmacchwso. */
5477 /* mulchw - mulchw. */
182608d4
AJ
5478 tcg_gen_ext16s_tl(t0, cpu_gpr[ra]);
5479 tcg_gen_sari_tl(t1, cpu_gpr[rb], 16);
5480 tcg_gen_ext16s_tl(t1, t1);
76a66253
JM
5481 break;
5482 case 0x04:
5483 /* macchwu - macchwu. - macchwuo - macchwuo. */
5484 /* macchwsu - macchwsu. - macchwsuo - macchwsuo. */
5485 /* mulchwu - mulchwu. */
182608d4
AJ
5486 tcg_gen_ext16u_tl(t0, cpu_gpr[ra]);
5487 tcg_gen_shri_tl(t1, cpu_gpr[rb], 16);
5488 tcg_gen_ext16u_tl(t1, t1);
76a66253
JM
5489 break;
5490 case 0x01:
5491 /* machhw - machhw. - machhwo - machhwo. */
5492 /* machhws - machhws. - machhwso - machhwso. */
5493 /* nmachhw - nmachhw. - nmachhwo - nmachhwo. */
5494 /* nmachhws - nmachhws. - nmachhwso - nmachhwso. */
5495 /* mulhhw - mulhhw. */
182608d4
AJ
5496 tcg_gen_sari_tl(t0, cpu_gpr[ra], 16);
5497 tcg_gen_ext16s_tl(t0, t0);
5498 tcg_gen_sari_tl(t1, cpu_gpr[rb], 16);
5499 tcg_gen_ext16s_tl(t1, t1);
76a66253
JM
5500 break;
5501 case 0x00:
5502 /* machhwu - machhwu. - machhwuo - machhwuo. */
5503 /* machhwsu - machhwsu. - machhwsuo - machhwsuo. */
5504 /* mulhhwu - mulhhwu. */
182608d4
AJ
5505 tcg_gen_shri_tl(t0, cpu_gpr[ra], 16);
5506 tcg_gen_ext16u_tl(t0, t0);
5507 tcg_gen_shri_tl(t1, cpu_gpr[rb], 16);
5508 tcg_gen_ext16u_tl(t1, t1);
76a66253
JM
5509 break;
5510 case 0x0D:
5511 /* maclhw - maclhw. - maclhwo - maclhwo. */
5512 /* maclhws - maclhws. - maclhwso - maclhwso. */
5513 /* nmaclhw - nmaclhw. - nmaclhwo - nmaclhwo. */
5514 /* nmaclhws - nmaclhws. - nmaclhwso - nmaclhwso. */
5515 /* mullhw - mullhw. */
182608d4
AJ
5516 tcg_gen_ext16s_tl(t0, cpu_gpr[ra]);
5517 tcg_gen_ext16s_tl(t1, cpu_gpr[rb]);
76a66253
JM
5518 break;
5519 case 0x0C:
5520 /* maclhwu - maclhwu. - maclhwuo - maclhwuo. */
5521 /* maclhwsu - maclhwsu. - maclhwsuo - maclhwsuo. */
5522 /* mullhwu - mullhwu. */
182608d4
AJ
5523 tcg_gen_ext16u_tl(t0, cpu_gpr[ra]);
5524 tcg_gen_ext16u_tl(t1, cpu_gpr[rb]);
76a66253
JM
5525 break;
5526 }
76a66253 5527 if (opc2 & 0x04) {
182608d4
AJ
5528 /* (n)multiply-and-accumulate (0x0C / 0x0E) */
5529 tcg_gen_mul_tl(t1, t0, t1);
5530 if (opc2 & 0x02) {
5531 /* nmultiply-and-accumulate (0x0E) */
5532 tcg_gen_sub_tl(t0, cpu_gpr[rt], t1);
5533 } else {
5534 /* multiply-and-accumulate (0x0C) */
5535 tcg_gen_add_tl(t0, cpu_gpr[rt], t1);
5536 }
5537
5538 if (opc3 & 0x12) {
5539 /* Check overflow and/or saturate */
5540 int l1 = gen_new_label();
5541
5542 if (opc3 & 0x10) {
5543 /* Start with XER OV disabled, the most likely case */
5544 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
5545 }
5546 if (opc3 & 0x01) {
5547 /* Signed */
5548 tcg_gen_xor_tl(t1, cpu_gpr[rt], t1);
5549 tcg_gen_brcondi_tl(TCG_COND_GE, t1, 0, l1);
5550 tcg_gen_xor_tl(t1, cpu_gpr[rt], t0);
5551 tcg_gen_brcondi_tl(TCG_COND_LT, t1, 0, l1);
bdc4e053 5552 if (opc3 & 0x02) {
182608d4
AJ
5553 /* Saturate */
5554 tcg_gen_sari_tl(t0, cpu_gpr[rt], 31);
5555 tcg_gen_xori_tl(t0, t0, 0x7fffffff);
5556 }
5557 } else {
5558 /* Unsigned */
5559 tcg_gen_brcond_tl(TCG_COND_GEU, t0, t1, l1);
bdc4e053 5560 if (opc3 & 0x02) {
182608d4
AJ
5561 /* Saturate */
5562 tcg_gen_movi_tl(t0, UINT32_MAX);
5563 }
5564 }
5565 if (opc3 & 0x10) {
5566 /* Check overflow */
5567 tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
5568 }
5569 gen_set_label(l1);
5570 tcg_gen_mov_tl(cpu_gpr[rt], t0);
5571 }
5572 } else {
5573 tcg_gen_mul_tl(cpu_gpr[rt], t0, t1);
76a66253 5574 }
182608d4
AJ
5575 tcg_temp_free(t0);
5576 tcg_temp_free(t1);
76a66253
JM
5577 if (unlikely(Rc) != 0) {
5578 /* Update Rc0 */
182608d4 5579 gen_set_Rc0(ctx, cpu_gpr[rt]);
76a66253
JM
5580 }
5581}
5582
a750fc0b 5583#define GEN_MAC_HANDLER(name, opc2, opc3) \
99e300ef 5584static void glue(gen_, name)(DisasContext *ctx) \
76a66253
JM
5585{ \
5586 gen_405_mulladd_insn(ctx, opc2, opc3, rA(ctx->opcode), rB(ctx->opcode), \
5587 rD(ctx->opcode), Rc(ctx->opcode)); \
5588}
5589
5590/* macchw - macchw. */
a750fc0b 5591GEN_MAC_HANDLER(macchw, 0x0C, 0x05);
76a66253 5592/* macchwo - macchwo. */
a750fc0b 5593GEN_MAC_HANDLER(macchwo, 0x0C, 0x15);
76a66253 5594/* macchws - macchws. */
a750fc0b 5595GEN_MAC_HANDLER(macchws, 0x0C, 0x07);
76a66253 5596/* macchwso - macchwso. */
a750fc0b 5597GEN_MAC_HANDLER(macchwso, 0x0C, 0x17);
76a66253 5598/* macchwsu - macchwsu. */
a750fc0b 5599GEN_MAC_HANDLER(macchwsu, 0x0C, 0x06);
76a66253 5600/* macchwsuo - macchwsuo. */
a750fc0b 5601GEN_MAC_HANDLER(macchwsuo, 0x0C, 0x16);
76a66253 5602/* macchwu - macchwu. */
a750fc0b 5603GEN_MAC_HANDLER(macchwu, 0x0C, 0x04);
76a66253 5604/* macchwuo - macchwuo. */
a750fc0b 5605GEN_MAC_HANDLER(macchwuo, 0x0C, 0x14);
76a66253 5606/* machhw - machhw. */
a750fc0b 5607GEN_MAC_HANDLER(machhw, 0x0C, 0x01);
76a66253 5608/* machhwo - machhwo. */
a750fc0b 5609GEN_MAC_HANDLER(machhwo, 0x0C, 0x11);
76a66253 5610/* machhws - machhws. */
a750fc0b 5611GEN_MAC_HANDLER(machhws, 0x0C, 0x03);
76a66253 5612/* machhwso - machhwso. */
a750fc0b 5613GEN_MAC_HANDLER(machhwso, 0x0C, 0x13);
76a66253 5614/* machhwsu - machhwsu. */
a750fc0b 5615GEN_MAC_HANDLER(machhwsu, 0x0C, 0x02);
76a66253 5616/* machhwsuo - machhwsuo. */
a750fc0b 5617GEN_MAC_HANDLER(machhwsuo, 0x0C, 0x12);
76a66253 5618/* machhwu - machhwu. */
a750fc0b 5619GEN_MAC_HANDLER(machhwu, 0x0C, 0x00);
76a66253 5620/* machhwuo - machhwuo. */
a750fc0b 5621GEN_MAC_HANDLER(machhwuo, 0x0C, 0x10);
76a66253 5622/* maclhw - maclhw. */
a750fc0b 5623GEN_MAC_HANDLER(maclhw, 0x0C, 0x0D);
76a66253 5624/* maclhwo - maclhwo. */
a750fc0b 5625GEN_MAC_HANDLER(maclhwo, 0x0C, 0x1D);
76a66253 5626/* maclhws - maclhws. */
a750fc0b 5627GEN_MAC_HANDLER(maclhws, 0x0C, 0x0F);
76a66253 5628/* maclhwso - maclhwso. */
a750fc0b 5629GEN_MAC_HANDLER(maclhwso, 0x0C, 0x1F);
76a66253 5630/* maclhwu - maclhwu. */
a750fc0b 5631GEN_MAC_HANDLER(maclhwu, 0x0C, 0x0C);
76a66253 5632/* maclhwuo - maclhwuo. */
a750fc0b 5633GEN_MAC_HANDLER(maclhwuo, 0x0C, 0x1C);
76a66253 5634/* maclhwsu - maclhwsu. */
a750fc0b 5635GEN_MAC_HANDLER(maclhwsu, 0x0C, 0x0E);
76a66253 5636/* maclhwsuo - maclhwsuo. */
a750fc0b 5637GEN_MAC_HANDLER(maclhwsuo, 0x0C, 0x1E);
76a66253 5638/* nmacchw - nmacchw. */
a750fc0b 5639GEN_MAC_HANDLER(nmacchw, 0x0E, 0x05);
76a66253 5640/* nmacchwo - nmacchwo. */
a750fc0b 5641GEN_MAC_HANDLER(nmacchwo, 0x0E, 0x15);
76a66253 5642/* nmacchws - nmacchws. */
a750fc0b 5643GEN_MAC_HANDLER(nmacchws, 0x0E, 0x07);
76a66253 5644/* nmacchwso - nmacchwso. */
a750fc0b 5645GEN_MAC_HANDLER(nmacchwso, 0x0E, 0x17);
76a66253 5646/* nmachhw - nmachhw. */
a750fc0b 5647GEN_MAC_HANDLER(nmachhw, 0x0E, 0x01);
76a66253 5648/* nmachhwo - nmachhwo. */
a750fc0b 5649GEN_MAC_HANDLER(nmachhwo, 0x0E, 0x11);
76a66253 5650/* nmachhws - nmachhws. */
a750fc0b 5651GEN_MAC_HANDLER(nmachhws, 0x0E, 0x03);
76a66253 5652/* nmachhwso - nmachhwso. */
a750fc0b 5653GEN_MAC_HANDLER(nmachhwso, 0x0E, 0x13);
76a66253 5654/* nmaclhw - nmaclhw. */
a750fc0b 5655GEN_MAC_HANDLER(nmaclhw, 0x0E, 0x0D);
76a66253 5656/* nmaclhwo - nmaclhwo. */
a750fc0b 5657GEN_MAC_HANDLER(nmaclhwo, 0x0E, 0x1D);
76a66253 5658/* nmaclhws - nmaclhws. */
a750fc0b 5659GEN_MAC_HANDLER(nmaclhws, 0x0E, 0x0F);
76a66253 5660/* nmaclhwso - nmaclhwso. */
a750fc0b 5661GEN_MAC_HANDLER(nmaclhwso, 0x0E, 0x1F);
76a66253
JM
5662
5663/* mulchw - mulchw. */
a750fc0b 5664GEN_MAC_HANDLER(mulchw, 0x08, 0x05);
76a66253 5665/* mulchwu - mulchwu. */
a750fc0b 5666GEN_MAC_HANDLER(mulchwu, 0x08, 0x04);
76a66253 5667/* mulhhw - mulhhw. */
a750fc0b 5668GEN_MAC_HANDLER(mulhhw, 0x08, 0x01);
76a66253 5669/* mulhhwu - mulhhwu. */
a750fc0b 5670GEN_MAC_HANDLER(mulhhwu, 0x08, 0x00);
76a66253 5671/* mullhw - mullhw. */
a750fc0b 5672GEN_MAC_HANDLER(mullhw, 0x08, 0x0D);
76a66253 5673/* mullhwu - mullhwu. */
a750fc0b 5674GEN_MAC_HANDLER(mullhwu, 0x08, 0x0C);
76a66253
JM
5675
5676/* mfdcr */
99e300ef 5677static void gen_mfdcr(DisasContext *ctx)
76a66253
JM
5678{
5679#if defined(CONFIG_USER_ONLY)
e06fcd75 5680 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
76a66253 5681#else
06dca6a7 5682 TCGv dcrn;
76db3ba4 5683 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5684 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
76a66253
JM
5685 return;
5686 }
06dca6a7
AJ
5687 /* NIP cannot be restored if the memory exception comes from an helper */
5688 gen_update_nip(ctx, ctx->nip - 4);
5689 dcrn = tcg_const_tl(SPR(ctx->opcode));
5690 gen_helper_load_dcr(cpu_gpr[rD(ctx->opcode)], dcrn);
5691 tcg_temp_free(dcrn);
76a66253
JM
5692#endif
5693}
5694
5695/* mtdcr */
99e300ef 5696static void gen_mtdcr(DisasContext *ctx)
76a66253
JM
5697{
5698#if defined(CONFIG_USER_ONLY)
e06fcd75 5699 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
76a66253 5700#else
06dca6a7 5701 TCGv dcrn;
76db3ba4 5702 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5703 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
76a66253
JM
5704 return;
5705 }
06dca6a7
AJ
5706 /* NIP cannot be restored if the memory exception comes from an helper */
5707 gen_update_nip(ctx, ctx->nip - 4);
5708 dcrn = tcg_const_tl(SPR(ctx->opcode));
5709 gen_helper_store_dcr(dcrn, cpu_gpr[rS(ctx->opcode)]);
5710 tcg_temp_free(dcrn);
a42bd6cc
JM
5711#endif
5712}
5713
5714/* mfdcrx */
2662a059 5715/* XXX: not implemented on 440 ? */
99e300ef 5716static void gen_mfdcrx(DisasContext *ctx)
a42bd6cc
JM
5717{
5718#if defined(CONFIG_USER_ONLY)
e06fcd75 5719 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
a42bd6cc 5720#else
76db3ba4 5721 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5722 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
a42bd6cc
JM
5723 return;
5724 }
06dca6a7
AJ
5725 /* NIP cannot be restored if the memory exception comes from an helper */
5726 gen_update_nip(ctx, ctx->nip - 4);
5727 gen_helper_load_dcr(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
a750fc0b 5728 /* Note: Rc update flag set leads to undefined state of Rc0 */
a42bd6cc
JM
5729#endif
5730}
5731
5732/* mtdcrx */
2662a059 5733/* XXX: not implemented on 440 ? */
99e300ef 5734static void gen_mtdcrx(DisasContext *ctx)
a42bd6cc
JM
5735{
5736#if defined(CONFIG_USER_ONLY)
e06fcd75 5737 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
a42bd6cc 5738#else
76db3ba4 5739 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5740 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
a42bd6cc
JM
5741 return;
5742 }
06dca6a7
AJ
5743 /* NIP cannot be restored if the memory exception comes from an helper */
5744 gen_update_nip(ctx, ctx->nip - 4);
5745 gen_helper_store_dcr(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
a750fc0b 5746 /* Note: Rc update flag set leads to undefined state of Rc0 */
76a66253
JM
5747#endif
5748}
5749
a750fc0b 5750/* mfdcrux (PPC 460) : user-mode access to DCR */
99e300ef 5751static void gen_mfdcrux(DisasContext *ctx)
a750fc0b 5752{
06dca6a7
AJ
5753 /* NIP cannot be restored if the memory exception comes from an helper */
5754 gen_update_nip(ctx, ctx->nip - 4);
5755 gen_helper_load_dcr(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
a750fc0b
JM
5756 /* Note: Rc update flag set leads to undefined state of Rc0 */
5757}
5758
5759/* mtdcrux (PPC 460) : user-mode access to DCR */
99e300ef 5760static void gen_mtdcrux(DisasContext *ctx)
a750fc0b 5761{
06dca6a7
AJ
5762 /* NIP cannot be restored if the memory exception comes from an helper */
5763 gen_update_nip(ctx, ctx->nip - 4);
5764 gen_helper_store_dcr(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
a750fc0b
JM
5765 /* Note: Rc update flag set leads to undefined state of Rc0 */
5766}
5767
76a66253 5768/* dccci */
99e300ef 5769static void gen_dccci(DisasContext *ctx)
76a66253
JM
5770{
5771#if defined(CONFIG_USER_ONLY)
e06fcd75 5772 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5773#else
76db3ba4 5774 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5775 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5776 return;
5777 }
5778 /* interpreted as no-op */
5779#endif
5780}
5781
5782/* dcread */
99e300ef 5783static void gen_dcread(DisasContext *ctx)
76a66253
JM
5784{
5785#if defined(CONFIG_USER_ONLY)
e06fcd75 5786 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5787#else
b61f2753 5788 TCGv EA, val;
76db3ba4 5789 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5790 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5791 return;
5792 }
76db3ba4 5793 gen_set_access_type(ctx, ACCESS_CACHE);
a7812ae4 5794 EA = tcg_temp_new();
76db3ba4 5795 gen_addr_reg_index(ctx, EA);
a7812ae4 5796 val = tcg_temp_new();
76db3ba4 5797 gen_qemu_ld32u(ctx, val, EA);
b61f2753
AJ
5798 tcg_temp_free(val);
5799 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], EA);
5800 tcg_temp_free(EA);
76a66253
JM
5801#endif
5802}
5803
5804/* icbt */
e8eaa2c0 5805static void gen_icbt_40x(DisasContext *ctx)
76a66253
JM
5806{
5807 /* interpreted as no-op */
5808 /* XXX: specification say this is treated as a load by the MMU
5809 * but does not generate any exception
5810 */
5811}
5812
5813/* iccci */
99e300ef 5814static void gen_iccci(DisasContext *ctx)
76a66253
JM
5815{
5816#if defined(CONFIG_USER_ONLY)
e06fcd75 5817 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5818#else
76db3ba4 5819 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5820 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5821 return;
5822 }
5823 /* interpreted as no-op */
5824#endif
5825}
5826
5827/* icread */
99e300ef 5828static void gen_icread(DisasContext *ctx)
76a66253
JM
5829{
5830#if defined(CONFIG_USER_ONLY)
e06fcd75 5831 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5832#else
76db3ba4 5833 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5834 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5835 return;
5836 }
5837 /* interpreted as no-op */
5838#endif
5839}
5840
76db3ba4 5841/* rfci (mem_idx only) */
e8eaa2c0 5842static void gen_rfci_40x(DisasContext *ctx)
a42bd6cc
JM
5843{
5844#if defined(CONFIG_USER_ONLY)
e06fcd75 5845 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
a42bd6cc 5846#else
76db3ba4 5847 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5848 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
a42bd6cc
JM
5849 return;
5850 }
5851 /* Restore CPU state */
d72a19f7 5852 gen_helper_40x_rfci();
e06fcd75 5853 gen_sync_exception(ctx);
a42bd6cc
JM
5854#endif
5855}
5856
99e300ef 5857static void gen_rfci(DisasContext *ctx)
a42bd6cc
JM
5858{
5859#if defined(CONFIG_USER_ONLY)
e06fcd75 5860 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
a42bd6cc 5861#else
76db3ba4 5862 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5863 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
a42bd6cc
JM
5864 return;
5865 }
5866 /* Restore CPU state */
d72a19f7 5867 gen_helper_rfci();
e06fcd75 5868 gen_sync_exception(ctx);
a42bd6cc
JM
5869#endif
5870}
5871
5872/* BookE specific */
99e300ef 5873
54623277 5874/* XXX: not implemented on 440 ? */
99e300ef 5875static void gen_rfdi(DisasContext *ctx)
76a66253
JM
5876{
5877#if defined(CONFIG_USER_ONLY)
e06fcd75 5878 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5879#else
76db3ba4 5880 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5881 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5882 return;
5883 }
5884 /* Restore CPU state */
d72a19f7 5885 gen_helper_rfdi();
e06fcd75 5886 gen_sync_exception(ctx);
76a66253
JM
5887#endif
5888}
5889
2662a059 5890/* XXX: not implemented on 440 ? */
99e300ef 5891static void gen_rfmci(DisasContext *ctx)
a42bd6cc
JM
5892{
5893#if defined(CONFIG_USER_ONLY)
e06fcd75 5894 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
a42bd6cc 5895#else
76db3ba4 5896 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5897 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
a42bd6cc
JM
5898 return;
5899 }
5900 /* Restore CPU state */
d72a19f7 5901 gen_helper_rfmci();
e06fcd75 5902 gen_sync_exception(ctx);
a42bd6cc
JM
5903#endif
5904}
5eb7995e 5905
d9bce9d9 5906/* TLB management - PowerPC 405 implementation */
e8eaa2c0 5907
54623277 5908/* tlbre */
e8eaa2c0 5909static void gen_tlbre_40x(DisasContext *ctx)
76a66253
JM
5910{
5911#if defined(CONFIG_USER_ONLY)
e06fcd75 5912 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5913#else
76db3ba4 5914 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5915 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5916 return;
5917 }
5918 switch (rB(ctx->opcode)) {
5919 case 0:
74d37793 5920 gen_helper_4xx_tlbre_hi(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5921 break;
5922 case 1:
74d37793 5923 gen_helper_4xx_tlbre_lo(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5924 break;
5925 default:
e06fcd75 5926 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
76a66253 5927 break;
9a64fbe4 5928 }
76a66253
JM
5929#endif
5930}
5931
d9bce9d9 5932/* tlbsx - tlbsx. */
e8eaa2c0 5933static void gen_tlbsx_40x(DisasContext *ctx)
76a66253
JM
5934{
5935#if defined(CONFIG_USER_ONLY)
e06fcd75 5936 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5937#else
74d37793 5938 TCGv t0;
76db3ba4 5939 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5940 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5941 return;
5942 }
74d37793 5943 t0 = tcg_temp_new();
76db3ba4 5944 gen_addr_reg_index(ctx, t0);
74d37793
AJ
5945 gen_helper_4xx_tlbsx(cpu_gpr[rD(ctx->opcode)], t0);
5946 tcg_temp_free(t0);
5947 if (Rc(ctx->opcode)) {
5948 int l1 = gen_new_label();
5949 tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_xer);
5950 tcg_gen_shri_i32(cpu_crf[0], cpu_crf[0], XER_SO);
5951 tcg_gen_andi_i32(cpu_crf[0], cpu_crf[0], 1);
5952 tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_gpr[rD(ctx->opcode)], -1, l1);
5953 tcg_gen_ori_i32(cpu_crf[0], cpu_crf[0], 0x02);
5954 gen_set_label(l1);
5955 }
76a66253 5956#endif
79aceca5
FB
5957}
5958
76a66253 5959/* tlbwe */
e8eaa2c0 5960static void gen_tlbwe_40x(DisasContext *ctx)
79aceca5 5961{
76a66253 5962#if defined(CONFIG_USER_ONLY)
e06fcd75 5963 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5964#else
76db3ba4 5965 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5966 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5967 return;
5968 }
5969 switch (rB(ctx->opcode)) {
5970 case 0:
74d37793 5971 gen_helper_4xx_tlbwe_hi(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
76a66253
JM
5972 break;
5973 case 1:
74d37793 5974 gen_helper_4xx_tlbwe_lo(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
76a66253
JM
5975 break;
5976 default:
e06fcd75 5977 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
76a66253 5978 break;
9a64fbe4 5979 }
76a66253
JM
5980#endif
5981}
5982
a4bb6c3e 5983/* TLB management - PowerPC 440 implementation */
e8eaa2c0 5984
54623277 5985/* tlbre */
e8eaa2c0 5986static void gen_tlbre_440(DisasContext *ctx)
5eb7995e
JM
5987{
5988#if defined(CONFIG_USER_ONLY)
e06fcd75 5989 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5eb7995e 5990#else
76db3ba4 5991 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5992 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5eb7995e
JM
5993 return;
5994 }
5995 switch (rB(ctx->opcode)) {
5996 case 0:
5eb7995e 5997 case 1:
5eb7995e 5998 case 2:
74d37793
AJ
5999 {
6000 TCGv_i32 t0 = tcg_const_i32(rB(ctx->opcode));
5823947f 6001 gen_helper_440_tlbre(cpu_gpr[rD(ctx->opcode)], t0, cpu_gpr[rA(ctx->opcode)]);
74d37793
AJ
6002 tcg_temp_free_i32(t0);
6003 }
5eb7995e
JM
6004 break;
6005 default:
e06fcd75 6006 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
5eb7995e
JM
6007 break;
6008 }
6009#endif
6010}
6011
6012/* tlbsx - tlbsx. */
e8eaa2c0 6013static void gen_tlbsx_440(DisasContext *ctx)
5eb7995e
JM
6014{
6015#if defined(CONFIG_USER_ONLY)
e06fcd75 6016 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5eb7995e 6017#else
74d37793 6018 TCGv t0;
76db3ba4 6019 if (unlikely(!ctx->mem_idx)) {
e06fcd75 6020 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5eb7995e
JM
6021 return;
6022 }
74d37793 6023 t0 = tcg_temp_new();
76db3ba4 6024 gen_addr_reg_index(ctx, t0);
74d37793
AJ
6025 gen_helper_440_tlbsx(cpu_gpr[rD(ctx->opcode)], t0);
6026 tcg_temp_free(t0);
6027 if (Rc(ctx->opcode)) {
6028 int l1 = gen_new_label();
6029 tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_xer);
6030 tcg_gen_shri_i32(cpu_crf[0], cpu_crf[0], XER_SO);
6031 tcg_gen_andi_i32(cpu_crf[0], cpu_crf[0], 1);
6032 tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_gpr[rD(ctx->opcode)], -1, l1);
6033 tcg_gen_ori_i32(cpu_crf[0], cpu_crf[0], 0x02);
6034 gen_set_label(l1);
6035 }
5eb7995e
JM
6036#endif
6037}
6038
6039/* tlbwe */
e8eaa2c0 6040static void gen_tlbwe_440(DisasContext *ctx)
5eb7995e
JM
6041{
6042#if defined(CONFIG_USER_ONLY)
e06fcd75 6043 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5eb7995e 6044#else
76db3ba4 6045 if (unlikely(!ctx->mem_idx)) {
e06fcd75 6046 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5eb7995e
JM
6047 return;
6048 }
6049 switch (rB(ctx->opcode)) {
6050 case 0:
5eb7995e 6051 case 1:
5eb7995e 6052 case 2:
74d37793
AJ
6053 {
6054 TCGv_i32 t0 = tcg_const_i32(rB(ctx->opcode));
6055 gen_helper_440_tlbwe(t0, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
6056 tcg_temp_free_i32(t0);
6057 }
5eb7995e
JM
6058 break;
6059 default:
e06fcd75 6060 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
5eb7995e
JM
6061 break;
6062 }
6063#endif
6064}
6065
01662f3e
AG
6066/* TLB management - PowerPC BookE 2.06 implementation */
6067
6068/* tlbre */
6069static void gen_tlbre_booke206(DisasContext *ctx)
6070{
6071#if defined(CONFIG_USER_ONLY)
6072 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6073#else
6074 if (unlikely(!ctx->mem_idx)) {
6075 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6076 return;
6077 }
6078
6079 gen_helper_booke206_tlbre();
6080#endif
6081}
6082
6083/* tlbsx - tlbsx. */
6084static void gen_tlbsx_booke206(DisasContext *ctx)
6085{
6086#if defined(CONFIG_USER_ONLY)
6087 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6088#else
6089 TCGv t0;
6090 if (unlikely(!ctx->mem_idx)) {
6091 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6092 return;
6093 }
6094
6095 if (rA(ctx->opcode)) {
6096 t0 = tcg_temp_new();
6097 tcg_gen_mov_tl(t0, cpu_gpr[rD(ctx->opcode)]);
6098 } else {
6099 t0 = tcg_const_tl(0);
6100 }
6101
6102 tcg_gen_add_tl(t0, t0, cpu_gpr[rB(ctx->opcode)]);
6103 gen_helper_booke206_tlbsx(t0);
6104#endif
6105}
6106
6107/* tlbwe */
6108static void gen_tlbwe_booke206(DisasContext *ctx)
6109{
6110#if defined(CONFIG_USER_ONLY)
6111 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6112#else
6113 if (unlikely(!ctx->mem_idx)) {
6114 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6115 return;
6116 }
3f162d11 6117 gen_update_nip(ctx, ctx->nip - 4);
01662f3e
AG
6118 gen_helper_booke206_tlbwe();
6119#endif
6120}
6121
6122static void gen_tlbivax_booke206(DisasContext *ctx)
6123{
6124#if defined(CONFIG_USER_ONLY)
6125 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6126#else
6127 TCGv t0;
6128 if (unlikely(!ctx->mem_idx)) {
6129 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6130 return;
6131 }
6132
6133 t0 = tcg_temp_new();
6134 gen_addr_reg_index(ctx, t0);
6135
6136 gen_helper_booke206_tlbivax(t0);
6137#endif
6138}
6139
6d3db821
AG
6140static void gen_tlbilx_booke206(DisasContext *ctx)
6141{
6142#if defined(CONFIG_USER_ONLY)
6143 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6144#else
6145 TCGv t0;
6146 if (unlikely(!ctx->mem_idx)) {
6147 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6148 return;
6149 }
6150
6151 t0 = tcg_temp_new();
6152 gen_addr_reg_index(ctx, t0);
6153
6154 switch((ctx->opcode >> 21) & 0x3) {
6155 case 0:
6156 gen_helper_booke206_tlbilx0(t0);
6157 break;
6158 case 1:
6159 gen_helper_booke206_tlbilx1(t0);
6160 break;
6161 case 3:
6162 gen_helper_booke206_tlbilx3(t0);
6163 break;
6164 default:
6165 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
6166 break;
6167 }
6168
6169 tcg_temp_free(t0);
6170#endif
6171}
6172
01662f3e 6173
76a66253 6174/* wrtee */
99e300ef 6175static void gen_wrtee(DisasContext *ctx)
76a66253
JM
6176{
6177#if defined(CONFIG_USER_ONLY)
e06fcd75 6178 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 6179#else
6527f6ea 6180 TCGv t0;
76db3ba4 6181 if (unlikely(!ctx->mem_idx)) {
e06fcd75 6182 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
6183 return;
6184 }
6527f6ea
AJ
6185 t0 = tcg_temp_new();
6186 tcg_gen_andi_tl(t0, cpu_gpr[rD(ctx->opcode)], (1 << MSR_EE));
6187 tcg_gen_andi_tl(cpu_msr, cpu_msr, ~(1 << MSR_EE));
6188 tcg_gen_or_tl(cpu_msr, cpu_msr, t0);
6189 tcg_temp_free(t0);
dee96f6c
JM
6190 /* Stop translation to have a chance to raise an exception
6191 * if we just set msr_ee to 1
6192 */
e06fcd75 6193 gen_stop_exception(ctx);
76a66253
JM
6194#endif
6195}
6196
6197/* wrteei */
99e300ef 6198static void gen_wrteei(DisasContext *ctx)
76a66253
JM
6199{
6200#if defined(CONFIG_USER_ONLY)
e06fcd75 6201 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 6202#else
76db3ba4 6203 if (unlikely(!ctx->mem_idx)) {
e06fcd75 6204 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
6205 return;
6206 }
fbe73008 6207 if (ctx->opcode & 0x00008000) {
6527f6ea
AJ
6208 tcg_gen_ori_tl(cpu_msr, cpu_msr, (1 << MSR_EE));
6209 /* Stop translation to have a chance to raise an exception */
e06fcd75 6210 gen_stop_exception(ctx);
6527f6ea 6211 } else {
1b6e5f99 6212 tcg_gen_andi_tl(cpu_msr, cpu_msr, ~(1 << MSR_EE));
6527f6ea 6213 }
76a66253
JM
6214#endif
6215}
6216
08e46e54 6217/* PowerPC 440 specific instructions */
99e300ef 6218
54623277 6219/* dlmzb */
99e300ef 6220static void gen_dlmzb(DisasContext *ctx)
76a66253 6221{
ef0d51af
AJ
6222 TCGv_i32 t0 = tcg_const_i32(Rc(ctx->opcode));
6223 gen_helper_dlmzb(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)],
6224 cpu_gpr[rB(ctx->opcode)], t0);
6225 tcg_temp_free_i32(t0);
76a66253
JM
6226}
6227
6228/* mbar replaces eieio on 440 */
99e300ef 6229static void gen_mbar(DisasContext *ctx)
76a66253
JM
6230{
6231 /* interpreted as no-op */
6232}
6233
6234/* msync replaces sync on 440 */
dcb2b9e1 6235static void gen_msync_4xx(DisasContext *ctx)
76a66253
JM
6236{
6237 /* interpreted as no-op */
6238}
6239
6240/* icbt */
e8eaa2c0 6241static void gen_icbt_440(DisasContext *ctx)
76a66253
JM
6242{
6243 /* interpreted as no-op */
6244 /* XXX: specification say this is treated as a load by the MMU
6245 * but does not generate any exception
6246 */
79aceca5
FB
6247}
6248
9e0b5cb1
AG
6249/* Embedded.Processor Control */
6250
6251static void gen_msgclr(DisasContext *ctx)
6252{
6253#if defined(CONFIG_USER_ONLY)
6254 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6255#else
6256 if (unlikely(ctx->mem_idx == 0)) {
6257 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6258 return;
6259 }
6260
6261 gen_helper_msgclr(cpu_gpr[rB(ctx->opcode)]);
6262#endif
6263}
6264
d5d11a39
AG
6265static void gen_msgsnd(DisasContext *ctx)
6266{
6267#if defined(CONFIG_USER_ONLY)
6268 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6269#else
6270 if (unlikely(ctx->mem_idx == 0)) {
6271 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6272 return;
6273 }
6274
6275 gen_helper_msgsnd(cpu_gpr[rB(ctx->opcode)]);
6276#endif
6277}
6278
a9d9eb8f
JM
6279/*** Altivec vector extension ***/
6280/* Altivec registers moves */
a9d9eb8f 6281
636aa200 6282static inline TCGv_ptr gen_avr_ptr(int reg)
564e571a 6283{
e4704b3b 6284 TCGv_ptr r = tcg_temp_new_ptr();
564e571a
AJ
6285 tcg_gen_addi_ptr(r, cpu_env, offsetof(CPUPPCState, avr[reg]));
6286 return r;
6287}
6288
a9d9eb8f 6289#define GEN_VR_LDX(name, opc2, opc3) \
99e300ef 6290static void glue(gen_, name)(DisasContext *ctx) \
a9d9eb8f 6291{ \
fe1e5c53 6292 TCGv EA; \
a9d9eb8f 6293 if (unlikely(!ctx->altivec_enabled)) { \
e06fcd75 6294 gen_exception(ctx, POWERPC_EXCP_VPU); \
a9d9eb8f
JM
6295 return; \
6296 } \
76db3ba4 6297 gen_set_access_type(ctx, ACCESS_INT); \
fe1e5c53 6298 EA = tcg_temp_new(); \
76db3ba4 6299 gen_addr_reg_index(ctx, EA); \
fe1e5c53 6300 tcg_gen_andi_tl(EA, EA, ~0xf); \
76db3ba4
AJ
6301 if (ctx->le_mode) { \
6302 gen_qemu_ld64(ctx, cpu_avrl[rD(ctx->opcode)], EA); \
fe1e5c53 6303 tcg_gen_addi_tl(EA, EA, 8); \
76db3ba4 6304 gen_qemu_ld64(ctx, cpu_avrh[rD(ctx->opcode)], EA); \
fe1e5c53 6305 } else { \
76db3ba4 6306 gen_qemu_ld64(ctx, cpu_avrh[rD(ctx->opcode)], EA); \
fe1e5c53 6307 tcg_gen_addi_tl(EA, EA, 8); \
76db3ba4 6308 gen_qemu_ld64(ctx, cpu_avrl[rD(ctx->opcode)], EA); \
fe1e5c53
AJ
6309 } \
6310 tcg_temp_free(EA); \
a9d9eb8f
JM
6311}
6312
6313#define GEN_VR_STX(name, opc2, opc3) \
99e300ef 6314static void gen_st##name(DisasContext *ctx) \
a9d9eb8f 6315{ \
fe1e5c53 6316 TCGv EA; \
a9d9eb8f 6317 if (unlikely(!ctx->altivec_enabled)) { \
e06fcd75 6318 gen_exception(ctx, POWERPC_EXCP_VPU); \
a9d9eb8f
JM
6319 return; \
6320 } \
76db3ba4 6321 gen_set_access_type(ctx, ACCESS_INT); \
fe1e5c53 6322 EA = tcg_temp_new(); \
76db3ba4 6323 gen_addr_reg_index(ctx, EA); \
fe1e5c53 6324 tcg_gen_andi_tl(EA, EA, ~0xf); \
76db3ba4
AJ
6325 if (ctx->le_mode) { \
6326 gen_qemu_st64(ctx, cpu_avrl[rD(ctx->opcode)], EA); \
fe1e5c53 6327 tcg_gen_addi_tl(EA, EA, 8); \
76db3ba4 6328 gen_qemu_st64(ctx, cpu_avrh[rD(ctx->opcode)], EA); \
fe1e5c53 6329 } else { \
76db3ba4 6330 gen_qemu_st64(ctx, cpu_avrh[rD(ctx->opcode)], EA); \
fe1e5c53 6331 tcg_gen_addi_tl(EA, EA, 8); \
76db3ba4 6332 gen_qemu_st64(ctx, cpu_avrl[rD(ctx->opcode)], EA); \
fe1e5c53
AJ
6333 } \
6334 tcg_temp_free(EA); \
a9d9eb8f
JM
6335}
6336
cbfb6ae9 6337#define GEN_VR_LVE(name, opc2, opc3) \
99e300ef 6338static void gen_lve##name(DisasContext *ctx) \
cbfb6ae9
AJ
6339 { \
6340 TCGv EA; \
6341 TCGv_ptr rs; \
6342 if (unlikely(!ctx->altivec_enabled)) { \
6343 gen_exception(ctx, POWERPC_EXCP_VPU); \
6344 return; \
6345 } \
6346 gen_set_access_type(ctx, ACCESS_INT); \
6347 EA = tcg_temp_new(); \
6348 gen_addr_reg_index(ctx, EA); \
6349 rs = gen_avr_ptr(rS(ctx->opcode)); \
6350 gen_helper_lve##name (rs, EA); \
6351 tcg_temp_free(EA); \
6352 tcg_temp_free_ptr(rs); \
6353 }
6354
6355#define GEN_VR_STVE(name, opc2, opc3) \
99e300ef 6356static void gen_stve##name(DisasContext *ctx) \
cbfb6ae9
AJ
6357 { \
6358 TCGv EA; \
6359 TCGv_ptr rs; \
6360 if (unlikely(!ctx->altivec_enabled)) { \
6361 gen_exception(ctx, POWERPC_EXCP_VPU); \
6362 return; \
6363 } \
6364 gen_set_access_type(ctx, ACCESS_INT); \
6365 EA = tcg_temp_new(); \
6366 gen_addr_reg_index(ctx, EA); \
6367 rs = gen_avr_ptr(rS(ctx->opcode)); \
6368 gen_helper_stve##name (rs, EA); \
6369 tcg_temp_free(EA); \
6370 tcg_temp_free_ptr(rs); \
6371 }
6372
fe1e5c53 6373GEN_VR_LDX(lvx, 0x07, 0x03);
a9d9eb8f 6374/* As we don't emulate the cache, lvxl is stricly equivalent to lvx */
fe1e5c53 6375GEN_VR_LDX(lvxl, 0x07, 0x0B);
a9d9eb8f 6376
cbfb6ae9
AJ
6377GEN_VR_LVE(bx, 0x07, 0x00);
6378GEN_VR_LVE(hx, 0x07, 0x01);
6379GEN_VR_LVE(wx, 0x07, 0x02);
6380
fe1e5c53 6381GEN_VR_STX(svx, 0x07, 0x07);
a9d9eb8f 6382/* As we don't emulate the cache, stvxl is stricly equivalent to stvx */
fe1e5c53 6383GEN_VR_STX(svxl, 0x07, 0x0F);
a9d9eb8f 6384
cbfb6ae9
AJ
6385GEN_VR_STVE(bx, 0x07, 0x04);
6386GEN_VR_STVE(hx, 0x07, 0x05);
6387GEN_VR_STVE(wx, 0x07, 0x06);
6388
99e300ef 6389static void gen_lvsl(DisasContext *ctx)
bf8d8ded
AJ
6390{
6391 TCGv_ptr rd;
6392 TCGv EA;
6393 if (unlikely(!ctx->altivec_enabled)) {
6394 gen_exception(ctx, POWERPC_EXCP_VPU);
6395 return;
6396 }
6397 EA = tcg_temp_new();
6398 gen_addr_reg_index(ctx, EA);
6399 rd = gen_avr_ptr(rD(ctx->opcode));
6400 gen_helper_lvsl(rd, EA);
6401 tcg_temp_free(EA);
6402 tcg_temp_free_ptr(rd);
6403}
6404
99e300ef 6405static void gen_lvsr(DisasContext *ctx)
bf8d8ded
AJ
6406{
6407 TCGv_ptr rd;
6408 TCGv EA;
6409 if (unlikely(!ctx->altivec_enabled)) {
6410 gen_exception(ctx, POWERPC_EXCP_VPU);
6411 return;
6412 }
6413 EA = tcg_temp_new();
6414 gen_addr_reg_index(ctx, EA);
6415 rd = gen_avr_ptr(rD(ctx->opcode));
6416 gen_helper_lvsr(rd, EA);
6417 tcg_temp_free(EA);
6418 tcg_temp_free_ptr(rd);
6419}
6420
99e300ef 6421static void gen_mfvscr(DisasContext *ctx)
785f451b
AJ
6422{
6423 TCGv_i32 t;
6424 if (unlikely(!ctx->altivec_enabled)) {
6425 gen_exception(ctx, POWERPC_EXCP_VPU);
6426 return;
6427 }
6428 tcg_gen_movi_i64(cpu_avrh[rD(ctx->opcode)], 0);
6429 t = tcg_temp_new_i32();
1328c2bf 6430 tcg_gen_ld_i32(t, cpu_env, offsetof(CPUPPCState, vscr));
785f451b 6431 tcg_gen_extu_i32_i64(cpu_avrl[rD(ctx->opcode)], t);
fce5ecb7 6432 tcg_temp_free_i32(t);
785f451b
AJ
6433}
6434
99e300ef 6435static void gen_mtvscr(DisasContext *ctx)
785f451b 6436{
6e87b7c7 6437 TCGv_ptr p;
785f451b
AJ
6438 if (unlikely(!ctx->altivec_enabled)) {
6439 gen_exception(ctx, POWERPC_EXCP_VPU);
6440 return;
6441 }
6e87b7c7
AJ
6442 p = gen_avr_ptr(rD(ctx->opcode));
6443 gen_helper_mtvscr(p);
6444 tcg_temp_free_ptr(p);
785f451b
AJ
6445}
6446
7a9b96cf
AJ
6447/* Logical operations */
6448#define GEN_VX_LOGICAL(name, tcg_op, opc2, opc3) \
99e300ef 6449static void glue(gen_, name)(DisasContext *ctx) \
7a9b96cf
AJ
6450{ \
6451 if (unlikely(!ctx->altivec_enabled)) { \
6452 gen_exception(ctx, POWERPC_EXCP_VPU); \
6453 return; \
6454 } \
6455 tcg_op(cpu_avrh[rD(ctx->opcode)], cpu_avrh[rA(ctx->opcode)], cpu_avrh[rB(ctx->opcode)]); \
6456 tcg_op(cpu_avrl[rD(ctx->opcode)], cpu_avrl[rA(ctx->opcode)], cpu_avrl[rB(ctx->opcode)]); \
6457}
6458
6459GEN_VX_LOGICAL(vand, tcg_gen_and_i64, 2, 16);
6460GEN_VX_LOGICAL(vandc, tcg_gen_andc_i64, 2, 17);
6461GEN_VX_LOGICAL(vor, tcg_gen_or_i64, 2, 18);
6462GEN_VX_LOGICAL(vxor, tcg_gen_xor_i64, 2, 19);
6463GEN_VX_LOGICAL(vnor, tcg_gen_nor_i64, 2, 20);
6464
8e27dd6f 6465#define GEN_VXFORM(name, opc2, opc3) \
99e300ef 6466static void glue(gen_, name)(DisasContext *ctx) \
8e27dd6f
AJ
6467{ \
6468 TCGv_ptr ra, rb, rd; \
6469 if (unlikely(!ctx->altivec_enabled)) { \
6470 gen_exception(ctx, POWERPC_EXCP_VPU); \
6471 return; \
6472 } \
6473 ra = gen_avr_ptr(rA(ctx->opcode)); \
6474 rb = gen_avr_ptr(rB(ctx->opcode)); \
6475 rd = gen_avr_ptr(rD(ctx->opcode)); \
6476 gen_helper_##name (rd, ra, rb); \
6477 tcg_temp_free_ptr(ra); \
6478 tcg_temp_free_ptr(rb); \
6479 tcg_temp_free_ptr(rd); \
6480}
6481
7872c51c
AJ
6482GEN_VXFORM(vaddubm, 0, 0);
6483GEN_VXFORM(vadduhm, 0, 1);
6484GEN_VXFORM(vadduwm, 0, 2);
6485GEN_VXFORM(vsububm, 0, 16);
6486GEN_VXFORM(vsubuhm, 0, 17);
6487GEN_VXFORM(vsubuwm, 0, 18);
e4039339
AJ
6488GEN_VXFORM(vmaxub, 1, 0);
6489GEN_VXFORM(vmaxuh, 1, 1);
6490GEN_VXFORM(vmaxuw, 1, 2);
6491GEN_VXFORM(vmaxsb, 1, 4);
6492GEN_VXFORM(vmaxsh, 1, 5);
6493GEN_VXFORM(vmaxsw, 1, 6);
6494GEN_VXFORM(vminub, 1, 8);
6495GEN_VXFORM(vminuh, 1, 9);
6496GEN_VXFORM(vminuw, 1, 10);
6497GEN_VXFORM(vminsb, 1, 12);
6498GEN_VXFORM(vminsh, 1, 13);
6499GEN_VXFORM(vminsw, 1, 14);
fab3cbe9
AJ
6500GEN_VXFORM(vavgub, 1, 16);
6501GEN_VXFORM(vavguh, 1, 17);
6502GEN_VXFORM(vavguw, 1, 18);
6503GEN_VXFORM(vavgsb, 1, 20);
6504GEN_VXFORM(vavgsh, 1, 21);
6505GEN_VXFORM(vavgsw, 1, 22);
3b430048
AJ
6506GEN_VXFORM(vmrghb, 6, 0);
6507GEN_VXFORM(vmrghh, 6, 1);
6508GEN_VXFORM(vmrghw, 6, 2);
6509GEN_VXFORM(vmrglb, 6, 4);
6510GEN_VXFORM(vmrglh, 6, 5);
6511GEN_VXFORM(vmrglw, 6, 6);
2c277908
AJ
6512GEN_VXFORM(vmuloub, 4, 0);
6513GEN_VXFORM(vmulouh, 4, 1);
6514GEN_VXFORM(vmulosb, 4, 4);
6515GEN_VXFORM(vmulosh, 4, 5);
6516GEN_VXFORM(vmuleub, 4, 8);
6517GEN_VXFORM(vmuleuh, 4, 9);
6518GEN_VXFORM(vmulesb, 4, 12);
6519GEN_VXFORM(vmulesh, 4, 13);
d79f0809
AJ
6520GEN_VXFORM(vslb, 2, 4);
6521GEN_VXFORM(vslh, 2, 5);
6522GEN_VXFORM(vslw, 2, 6);
07ef34c3
AJ
6523GEN_VXFORM(vsrb, 2, 8);
6524GEN_VXFORM(vsrh, 2, 9);
6525GEN_VXFORM(vsrw, 2, 10);
6526GEN_VXFORM(vsrab, 2, 12);
6527GEN_VXFORM(vsrah, 2, 13);
6528GEN_VXFORM(vsraw, 2, 14);
7b239bec
AJ
6529GEN_VXFORM(vslo, 6, 16);
6530GEN_VXFORM(vsro, 6, 17);
e343da72
AJ
6531GEN_VXFORM(vaddcuw, 0, 6);
6532GEN_VXFORM(vsubcuw, 0, 22);
5ab09f33
AJ
6533GEN_VXFORM(vaddubs, 0, 8);
6534GEN_VXFORM(vadduhs, 0, 9);
6535GEN_VXFORM(vadduws, 0, 10);
6536GEN_VXFORM(vaddsbs, 0, 12);
6537GEN_VXFORM(vaddshs, 0, 13);
6538GEN_VXFORM(vaddsws, 0, 14);
6539GEN_VXFORM(vsububs, 0, 24);
6540GEN_VXFORM(vsubuhs, 0, 25);
6541GEN_VXFORM(vsubuws, 0, 26);
6542GEN_VXFORM(vsubsbs, 0, 28);
6543GEN_VXFORM(vsubshs, 0, 29);
6544GEN_VXFORM(vsubsws, 0, 30);
5e1d0985
AJ
6545GEN_VXFORM(vrlb, 2, 0);
6546GEN_VXFORM(vrlh, 2, 1);
6547GEN_VXFORM(vrlw, 2, 2);
d9430add
AJ
6548GEN_VXFORM(vsl, 2, 7);
6549GEN_VXFORM(vsr, 2, 11);
5335a145
AJ
6550GEN_VXFORM(vpkuhum, 7, 0);
6551GEN_VXFORM(vpkuwum, 7, 1);
6552GEN_VXFORM(vpkuhus, 7, 2);
6553GEN_VXFORM(vpkuwus, 7, 3);
6554GEN_VXFORM(vpkshus, 7, 4);
6555GEN_VXFORM(vpkswus, 7, 5);
6556GEN_VXFORM(vpkshss, 7, 6);
6557GEN_VXFORM(vpkswss, 7, 7);
1dd9ffb9 6558GEN_VXFORM(vpkpx, 7, 12);
8142cddd
AJ
6559GEN_VXFORM(vsum4ubs, 4, 24);
6560GEN_VXFORM(vsum4sbs, 4, 28);
6561GEN_VXFORM(vsum4shs, 4, 25);
6562GEN_VXFORM(vsum2sws, 4, 26);
6563GEN_VXFORM(vsumsws, 4, 30);
56fdd213
AJ
6564GEN_VXFORM(vaddfp, 5, 0);
6565GEN_VXFORM(vsubfp, 5, 1);
1536ff64
AJ
6566GEN_VXFORM(vmaxfp, 5, 16);
6567GEN_VXFORM(vminfp, 5, 17);
fab3cbe9 6568
0cbcd906 6569#define GEN_VXRFORM1(opname, name, str, opc2, opc3) \
e8eaa2c0 6570static void glue(gen_, name)(DisasContext *ctx) \
0cbcd906
AJ
6571 { \
6572 TCGv_ptr ra, rb, rd; \
6573 if (unlikely(!ctx->altivec_enabled)) { \
6574 gen_exception(ctx, POWERPC_EXCP_VPU); \
6575 return; \
6576 } \
6577 ra = gen_avr_ptr(rA(ctx->opcode)); \
6578 rb = gen_avr_ptr(rB(ctx->opcode)); \
6579 rd = gen_avr_ptr(rD(ctx->opcode)); \
6580 gen_helper_##opname (rd, ra, rb); \
6581 tcg_temp_free_ptr(ra); \
6582 tcg_temp_free_ptr(rb); \
6583 tcg_temp_free_ptr(rd); \
6584 }
6585
6586#define GEN_VXRFORM(name, opc2, opc3) \
6587 GEN_VXRFORM1(name, name, #name, opc2, opc3) \
6588 GEN_VXRFORM1(name##_dot, name##_, #name ".", opc2, (opc3 | (0x1 << 4)))
6589
1add6e23
AJ
6590GEN_VXRFORM(vcmpequb, 3, 0)
6591GEN_VXRFORM(vcmpequh, 3, 1)
6592GEN_VXRFORM(vcmpequw, 3, 2)
6593GEN_VXRFORM(vcmpgtsb, 3, 12)
6594GEN_VXRFORM(vcmpgtsh, 3, 13)
6595GEN_VXRFORM(vcmpgtsw, 3, 14)
6596GEN_VXRFORM(vcmpgtub, 3, 8)
6597GEN_VXRFORM(vcmpgtuh, 3, 9)
6598GEN_VXRFORM(vcmpgtuw, 3, 10)
819ca121
AJ
6599GEN_VXRFORM(vcmpeqfp, 3, 3)
6600GEN_VXRFORM(vcmpgefp, 3, 7)
6601GEN_VXRFORM(vcmpgtfp, 3, 11)
6602GEN_VXRFORM(vcmpbfp, 3, 15)
1add6e23 6603
c026766b 6604#define GEN_VXFORM_SIMM(name, opc2, opc3) \
99e300ef 6605static void glue(gen_, name)(DisasContext *ctx) \
c026766b
AJ
6606 { \
6607 TCGv_ptr rd; \
6608 TCGv_i32 simm; \
6609 if (unlikely(!ctx->altivec_enabled)) { \
6610 gen_exception(ctx, POWERPC_EXCP_VPU); \
6611 return; \
6612 } \
6613 simm = tcg_const_i32(SIMM5(ctx->opcode)); \
6614 rd = gen_avr_ptr(rD(ctx->opcode)); \
6615 gen_helper_##name (rd, simm); \
6616 tcg_temp_free_i32(simm); \
6617 tcg_temp_free_ptr(rd); \
6618 }
6619
6620GEN_VXFORM_SIMM(vspltisb, 6, 12);
6621GEN_VXFORM_SIMM(vspltish, 6, 13);
6622GEN_VXFORM_SIMM(vspltisw, 6, 14);
6623
de5f2484 6624#define GEN_VXFORM_NOA(name, opc2, opc3) \
99e300ef 6625static void glue(gen_, name)(DisasContext *ctx) \
de5f2484
AJ
6626 { \
6627 TCGv_ptr rb, rd; \
6628 if (unlikely(!ctx->altivec_enabled)) { \
6629 gen_exception(ctx, POWERPC_EXCP_VPU); \
6630 return; \
6631 } \
6632 rb = gen_avr_ptr(rB(ctx->opcode)); \
6633 rd = gen_avr_ptr(rD(ctx->opcode)); \
6634 gen_helper_##name (rd, rb); \
6635 tcg_temp_free_ptr(rb); \
6636 tcg_temp_free_ptr(rd); \
6637 }
6638
6cf1c6e5
AJ
6639GEN_VXFORM_NOA(vupkhsb, 7, 8);
6640GEN_VXFORM_NOA(vupkhsh, 7, 9);
6641GEN_VXFORM_NOA(vupklsb, 7, 10);
6642GEN_VXFORM_NOA(vupklsh, 7, 11);
79f85c3a
AJ
6643GEN_VXFORM_NOA(vupkhpx, 7, 13);
6644GEN_VXFORM_NOA(vupklpx, 7, 15);
bdfbac35 6645GEN_VXFORM_NOA(vrefp, 5, 4);
071fc3b1 6646GEN_VXFORM_NOA(vrsqrtefp, 5, 5);
0bffbc6c 6647GEN_VXFORM_NOA(vexptefp, 5, 6);
b580763f 6648GEN_VXFORM_NOA(vlogefp, 5, 7);
f6b19645
AJ
6649GEN_VXFORM_NOA(vrfim, 5, 8);
6650GEN_VXFORM_NOA(vrfin, 5, 9);
6651GEN_VXFORM_NOA(vrfip, 5, 10);
6652GEN_VXFORM_NOA(vrfiz, 5, 11);
79f85c3a 6653
21d21583 6654#define GEN_VXFORM_SIMM(name, opc2, opc3) \
99e300ef 6655static void glue(gen_, name)(DisasContext *ctx) \
21d21583
AJ
6656 { \
6657 TCGv_ptr rd; \
6658 TCGv_i32 simm; \
6659 if (unlikely(!ctx->altivec_enabled)) { \
6660 gen_exception(ctx, POWERPC_EXCP_VPU); \
6661 return; \
6662 } \
6663 simm = tcg_const_i32(SIMM5(ctx->opcode)); \
6664 rd = gen_avr_ptr(rD(ctx->opcode)); \
6665 gen_helper_##name (rd, simm); \
6666 tcg_temp_free_i32(simm); \
6667 tcg_temp_free_ptr(rd); \
6668 }
6669
27a4edb3 6670#define GEN_VXFORM_UIMM(name, opc2, opc3) \
99e300ef 6671static void glue(gen_, name)(DisasContext *ctx) \
27a4edb3
AJ
6672 { \
6673 TCGv_ptr rb, rd; \
6674 TCGv_i32 uimm; \
6675 if (unlikely(!ctx->altivec_enabled)) { \
6676 gen_exception(ctx, POWERPC_EXCP_VPU); \
6677 return; \
6678 } \
6679 uimm = tcg_const_i32(UIMM5(ctx->opcode)); \
6680 rb = gen_avr_ptr(rB(ctx->opcode)); \
6681 rd = gen_avr_ptr(rD(ctx->opcode)); \
6682 gen_helper_##name (rd, rb, uimm); \
6683 tcg_temp_free_i32(uimm); \
6684 tcg_temp_free_ptr(rb); \
6685 tcg_temp_free_ptr(rd); \
6686 }
6687
e4e6bee7
AJ
6688GEN_VXFORM_UIMM(vspltb, 6, 8);
6689GEN_VXFORM_UIMM(vsplth, 6, 9);
6690GEN_VXFORM_UIMM(vspltw, 6, 10);
e140632e
AJ
6691GEN_VXFORM_UIMM(vcfux, 5, 12);
6692GEN_VXFORM_UIMM(vcfsx, 5, 13);
875b31db
AJ
6693GEN_VXFORM_UIMM(vctuxs, 5, 14);
6694GEN_VXFORM_UIMM(vctsxs, 5, 15);
e4e6bee7 6695
99e300ef 6696static void gen_vsldoi(DisasContext *ctx)
cd633b10
AJ
6697{
6698 TCGv_ptr ra, rb, rd;
fce5ecb7 6699 TCGv_i32 sh;
cd633b10
AJ
6700 if (unlikely(!ctx->altivec_enabled)) {
6701 gen_exception(ctx, POWERPC_EXCP_VPU);
6702 return;
6703 }
6704 ra = gen_avr_ptr(rA(ctx->opcode));
6705 rb = gen_avr_ptr(rB(ctx->opcode));
6706 rd = gen_avr_ptr(rD(ctx->opcode));
6707 sh = tcg_const_i32(VSH(ctx->opcode));
6708 gen_helper_vsldoi (rd, ra, rb, sh);
6709 tcg_temp_free_ptr(ra);
6710 tcg_temp_free_ptr(rb);
6711 tcg_temp_free_ptr(rd);
fce5ecb7 6712 tcg_temp_free_i32(sh);
cd633b10
AJ
6713}
6714
707cec33 6715#define GEN_VAFORM_PAIRED(name0, name1, opc2) \
99e300ef 6716static void glue(gen_, name0##_##name1)(DisasContext *ctx) \
707cec33
AJ
6717 { \
6718 TCGv_ptr ra, rb, rc, rd; \
6719 if (unlikely(!ctx->altivec_enabled)) { \
6720 gen_exception(ctx, POWERPC_EXCP_VPU); \
6721 return; \
6722 } \
6723 ra = gen_avr_ptr(rA(ctx->opcode)); \
6724 rb = gen_avr_ptr(rB(ctx->opcode)); \
6725 rc = gen_avr_ptr(rC(ctx->opcode)); \
6726 rd = gen_avr_ptr(rD(ctx->opcode)); \
6727 if (Rc(ctx->opcode)) { \
6728 gen_helper_##name1 (rd, ra, rb, rc); \
6729 } else { \
6730 gen_helper_##name0 (rd, ra, rb, rc); \
6731 } \
6732 tcg_temp_free_ptr(ra); \
6733 tcg_temp_free_ptr(rb); \
6734 tcg_temp_free_ptr(rc); \
6735 tcg_temp_free_ptr(rd); \
6736 }
6737
b161ae27
AJ
6738GEN_VAFORM_PAIRED(vmhaddshs, vmhraddshs, 16)
6739
99e300ef 6740static void gen_vmladduhm(DisasContext *ctx)
bcd2ee23
AJ
6741{
6742 TCGv_ptr ra, rb, rc, rd;
6743 if (unlikely(!ctx->altivec_enabled)) {
6744 gen_exception(ctx, POWERPC_EXCP_VPU);
6745 return;
6746 }
6747 ra = gen_avr_ptr(rA(ctx->opcode));
6748 rb = gen_avr_ptr(rB(ctx->opcode));
6749 rc = gen_avr_ptr(rC(ctx->opcode));
6750 rd = gen_avr_ptr(rD(ctx->opcode));
6751 gen_helper_vmladduhm(rd, ra, rb, rc);
6752 tcg_temp_free_ptr(ra);
6753 tcg_temp_free_ptr(rb);
6754 tcg_temp_free_ptr(rc);
6755 tcg_temp_free_ptr(rd);
6756}
6757
b04ae981 6758GEN_VAFORM_PAIRED(vmsumubm, vmsummbm, 18)
4d9903b6 6759GEN_VAFORM_PAIRED(vmsumuhm, vmsumuhs, 19)
eae07261 6760GEN_VAFORM_PAIRED(vmsumshm, vmsumshs, 20)
d1258698 6761GEN_VAFORM_PAIRED(vsel, vperm, 21)
35cf7c7e 6762GEN_VAFORM_PAIRED(vmaddfp, vnmsubfp, 23)
b04ae981 6763
0487d6a8 6764/*** SPE extension ***/
0487d6a8 6765/* Register moves */
3cd7d1dd 6766
a0e13900
FC
6767
6768static inline void gen_evmra(DisasContext *ctx)
6769{
6770
6771 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 6772 gen_exception(ctx, POWERPC_EXCP_SPEU);
a0e13900
FC
6773 return;
6774 }
6775
6776#if defined(TARGET_PPC64)
6777 /* rD := rA */
6778 tcg_gen_mov_i64(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
6779
6780 /* spe_acc := rA */
6781 tcg_gen_st_i64(cpu_gpr[rA(ctx->opcode)],
6782 cpu_env,
1328c2bf 6783 offsetof(CPUPPCState, spe_acc));
a0e13900
FC
6784#else
6785 TCGv_i64 tmp = tcg_temp_new_i64();
6786
6787 /* tmp := rA_lo + rA_hi << 32 */
6788 tcg_gen_concat_i32_i64(tmp, cpu_gpr[rA(ctx->opcode)], cpu_gprh[rA(ctx->opcode)]);
6789
6790 /* spe_acc := tmp */
1328c2bf 6791 tcg_gen_st_i64(tmp, cpu_env, offsetof(CPUPPCState, spe_acc));
a0e13900
FC
6792 tcg_temp_free_i64(tmp);
6793
6794 /* rD := rA */
6795 tcg_gen_mov_i32(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
6796 tcg_gen_mov_i32(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)]);
6797#endif
6798}
6799
636aa200
BS
6800static inline void gen_load_gpr64(TCGv_i64 t, int reg)
6801{
f78fb44e
AJ
6802#if defined(TARGET_PPC64)
6803 tcg_gen_mov_i64(t, cpu_gpr[reg]);
6804#else
36aa55dc 6805 tcg_gen_concat_i32_i64(t, cpu_gpr[reg], cpu_gprh[reg]);
3cd7d1dd 6806#endif
f78fb44e 6807}
3cd7d1dd 6808
636aa200
BS
6809static inline void gen_store_gpr64(int reg, TCGv_i64 t)
6810{
f78fb44e
AJ
6811#if defined(TARGET_PPC64)
6812 tcg_gen_mov_i64(cpu_gpr[reg], t);
6813#else
a7812ae4 6814 TCGv_i64 tmp = tcg_temp_new_i64();
f78fb44e 6815 tcg_gen_trunc_i64_i32(cpu_gpr[reg], t);
f78fb44e
AJ
6816 tcg_gen_shri_i64(tmp, t, 32);
6817 tcg_gen_trunc_i64_i32(cpu_gprh[reg], tmp);
a7812ae4 6818 tcg_temp_free_i64(tmp);
3cd7d1dd 6819#endif
f78fb44e 6820}
3cd7d1dd 6821
70560da7 6822#define GEN_SPE(name0, name1, opc2, opc3, inval0, inval1, type) \
99e300ef 6823static void glue(gen_, name0##_##name1)(DisasContext *ctx) \
0487d6a8
JM
6824{ \
6825 if (Rc(ctx->opcode)) \
6826 gen_##name1(ctx); \
6827 else \
6828 gen_##name0(ctx); \
6829}
6830
6831/* Handler for undefined SPE opcodes */
636aa200 6832static inline void gen_speundef(DisasContext *ctx)
0487d6a8 6833{
e06fcd75 6834 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
0487d6a8
JM
6835}
6836
57951c27
AJ
6837/* SPE logic */
6838#if defined(TARGET_PPC64)
6839#define GEN_SPEOP_LOGIC2(name, tcg_op) \
636aa200 6840static inline void gen_##name(DisasContext *ctx) \
0487d6a8
JM
6841{ \
6842 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 6843 gen_exception(ctx, POWERPC_EXCP_SPEU); \
0487d6a8
JM
6844 return; \
6845 } \
57951c27
AJ
6846 tcg_op(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], \
6847 cpu_gpr[rB(ctx->opcode)]); \
6848}
6849#else
6850#define GEN_SPEOP_LOGIC2(name, tcg_op) \
636aa200 6851static inline void gen_##name(DisasContext *ctx) \
57951c27
AJ
6852{ \
6853 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 6854 gen_exception(ctx, POWERPC_EXCP_SPEU); \
57951c27
AJ
6855 return; \
6856 } \
6857 tcg_op(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], \
6858 cpu_gpr[rB(ctx->opcode)]); \
6859 tcg_op(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], \
6860 cpu_gprh[rB(ctx->opcode)]); \
0487d6a8 6861}
57951c27
AJ
6862#endif
6863
6864GEN_SPEOP_LOGIC2(evand, tcg_gen_and_tl);
6865GEN_SPEOP_LOGIC2(evandc, tcg_gen_andc_tl);
6866GEN_SPEOP_LOGIC2(evxor, tcg_gen_xor_tl);
6867GEN_SPEOP_LOGIC2(evor, tcg_gen_or_tl);
6868GEN_SPEOP_LOGIC2(evnor, tcg_gen_nor_tl);
6869GEN_SPEOP_LOGIC2(eveqv, tcg_gen_eqv_tl);
6870GEN_SPEOP_LOGIC2(evorc, tcg_gen_orc_tl);
6871GEN_SPEOP_LOGIC2(evnand, tcg_gen_nand_tl);
0487d6a8 6872
57951c27
AJ
6873/* SPE logic immediate */
6874#if defined(TARGET_PPC64)
6875#define GEN_SPEOP_TCG_LOGIC_IMM2(name, tcg_opi) \
636aa200 6876static inline void gen_##name(DisasContext *ctx) \
3d3a6a0a
AJ
6877{ \
6878 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 6879 gen_exception(ctx, POWERPC_EXCP_SPEU); \
3d3a6a0a
AJ
6880 return; \
6881 } \
a7812ae4
PB
6882 TCGv_i32 t0 = tcg_temp_local_new_i32(); \
6883 TCGv_i32 t1 = tcg_temp_local_new_i32(); \
6884 TCGv_i64 t2 = tcg_temp_local_new_i64(); \
57951c27
AJ
6885 tcg_gen_trunc_i64_i32(t0, cpu_gpr[rA(ctx->opcode)]); \
6886 tcg_opi(t0, t0, rB(ctx->opcode)); \
6887 tcg_gen_shri_i64(t2, cpu_gpr[rA(ctx->opcode)], 32); \
6888 tcg_gen_trunc_i64_i32(t1, t2); \
a7812ae4 6889 tcg_temp_free_i64(t2); \
57951c27
AJ
6890 tcg_opi(t1, t1, rB(ctx->opcode)); \
6891 tcg_gen_concat_i32_i64(cpu_gpr[rD(ctx->opcode)], t0, t1); \
a7812ae4
PB
6892 tcg_temp_free_i32(t0); \
6893 tcg_temp_free_i32(t1); \
3d3a6a0a 6894}
57951c27
AJ
6895#else
6896#define GEN_SPEOP_TCG_LOGIC_IMM2(name, tcg_opi) \
636aa200 6897static inline void gen_##name(DisasContext *ctx) \
0487d6a8
JM
6898{ \
6899 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 6900 gen_exception(ctx, POWERPC_EXCP_SPEU); \
0487d6a8
JM
6901 return; \
6902 } \
57951c27
AJ
6903 tcg_opi(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], \
6904 rB(ctx->opcode)); \
6905 tcg_opi(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], \
6906 rB(ctx->opcode)); \
0487d6a8 6907}
57951c27
AJ
6908#endif
6909GEN_SPEOP_TCG_LOGIC_IMM2(evslwi, tcg_gen_shli_i32);
6910GEN_SPEOP_TCG_LOGIC_IMM2(evsrwiu, tcg_gen_shri_i32);
6911GEN_SPEOP_TCG_LOGIC_IMM2(evsrwis, tcg_gen_sari_i32);
6912GEN_SPEOP_TCG_LOGIC_IMM2(evrlwi, tcg_gen_rotli_i32);
0487d6a8 6913
57951c27
AJ
6914/* SPE arithmetic */
6915#if defined(TARGET_PPC64)
6916#define GEN_SPEOP_ARITH1(name, tcg_op) \
636aa200 6917static inline void gen_##name(DisasContext *ctx) \
0487d6a8
JM
6918{ \
6919 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 6920 gen_exception(ctx, POWERPC_EXCP_SPEU); \
0487d6a8
JM
6921 return; \
6922 } \
a7812ae4
PB
6923 TCGv_i32 t0 = tcg_temp_local_new_i32(); \
6924 TCGv_i32 t1 = tcg_temp_local_new_i32(); \
6925 TCGv_i64 t2 = tcg_temp_local_new_i64(); \
57951c27
AJ
6926 tcg_gen_trunc_i64_i32(t0, cpu_gpr[rA(ctx->opcode)]); \
6927 tcg_op(t0, t0); \
6928 tcg_gen_shri_i64(t2, cpu_gpr[rA(ctx->opcode)], 32); \
6929 tcg_gen_trunc_i64_i32(t1, t2); \
a7812ae4 6930 tcg_temp_free_i64(t2); \
57951c27
AJ
6931 tcg_op(t1, t1); \
6932 tcg_gen_concat_i32_i64(cpu_gpr[rD(ctx->opcode)], t0, t1); \
a7812ae4
PB
6933 tcg_temp_free_i32(t0); \
6934 tcg_temp_free_i32(t1); \
0487d6a8 6935}
57951c27 6936#else
a7812ae4 6937#define GEN_SPEOP_ARITH1(name, tcg_op) \
636aa200 6938static inline void gen_##name(DisasContext *ctx) \
57951c27
AJ
6939{ \
6940 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 6941 gen_exception(ctx, POWERPC_EXCP_SPEU); \
57951c27
AJ
6942 return; \
6943 } \
6944 tcg_op(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]); \
6945 tcg_op(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)]); \
6946}
6947#endif
0487d6a8 6948
636aa200 6949static inline void gen_op_evabs(TCGv_i32 ret, TCGv_i32 arg1)
57951c27
AJ
6950{
6951 int l1 = gen_new_label();
6952 int l2 = gen_new_label();
0487d6a8 6953
57951c27
AJ
6954 tcg_gen_brcondi_i32(TCG_COND_GE, arg1, 0, l1);
6955 tcg_gen_neg_i32(ret, arg1);
6956 tcg_gen_br(l2);
6957 gen_set_label(l1);
a7812ae4 6958 tcg_gen_mov_i32(ret, arg1);
57951c27
AJ
6959 gen_set_label(l2);
6960}
6961GEN_SPEOP_ARITH1(evabs, gen_op_evabs);
6962GEN_SPEOP_ARITH1(evneg, tcg_gen_neg_i32);
6963GEN_SPEOP_ARITH1(evextsb, tcg_gen_ext8s_i32);
6964GEN_SPEOP_ARITH1(evextsh, tcg_gen_ext16s_i32);
636aa200 6965static inline void gen_op_evrndw(TCGv_i32 ret, TCGv_i32 arg1)
0487d6a8 6966{
57951c27
AJ
6967 tcg_gen_addi_i32(ret, arg1, 0x8000);
6968 tcg_gen_ext16u_i32(ret, ret);
6969}
6970GEN_SPEOP_ARITH1(evrndw, gen_op_evrndw);
a7812ae4
PB
6971GEN_SPEOP_ARITH1(evcntlsw, gen_helper_cntlsw32);
6972GEN_SPEOP_ARITH1(evcntlzw, gen_helper_cntlzw32);
0487d6a8 6973
57951c27
AJ
6974#if defined(TARGET_PPC64)
6975#define GEN_SPEOP_ARITH2(name, tcg_op) \
636aa200 6976static inline void gen_##name(DisasContext *ctx) \
0487d6a8
JM
6977{ \
6978 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 6979 gen_exception(ctx, POWERPC_EXCP_SPEU); \
0487d6a8
JM
6980 return; \
6981 } \
a7812ae4
PB
6982 TCGv_i32 t0 = tcg_temp_local_new_i32(); \
6983 TCGv_i32 t1 = tcg_temp_local_new_i32(); \
6984 TCGv_i32 t2 = tcg_temp_local_new_i32(); \
501e23c4 6985 TCGv_i64 t3 = tcg_temp_local_new_i64(); \
57951c27
AJ
6986 tcg_gen_trunc_i64_i32(t0, cpu_gpr[rA(ctx->opcode)]); \
6987 tcg_gen_trunc_i64_i32(t2, cpu_gpr[rB(ctx->opcode)]); \
6988 tcg_op(t0, t0, t2); \
6989 tcg_gen_shri_i64(t3, cpu_gpr[rA(ctx->opcode)], 32); \
6990 tcg_gen_trunc_i64_i32(t1, t3); \
6991 tcg_gen_shri_i64(t3, cpu_gpr[rB(ctx->opcode)], 32); \
6992 tcg_gen_trunc_i64_i32(t2, t3); \
a7812ae4 6993 tcg_temp_free_i64(t3); \
57951c27 6994 tcg_op(t1, t1, t2); \
a7812ae4 6995 tcg_temp_free_i32(t2); \
57951c27 6996 tcg_gen_concat_i32_i64(cpu_gpr[rD(ctx->opcode)], t0, t1); \
a7812ae4
PB
6997 tcg_temp_free_i32(t0); \
6998 tcg_temp_free_i32(t1); \
0487d6a8 6999}
57951c27
AJ
7000#else
7001#define GEN_SPEOP_ARITH2(name, tcg_op) \
636aa200 7002static inline void gen_##name(DisasContext *ctx) \
0487d6a8
JM
7003{ \
7004 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 7005 gen_exception(ctx, POWERPC_EXCP_SPEU); \
0487d6a8
JM
7006 return; \
7007 } \
57951c27
AJ
7008 tcg_op(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], \
7009 cpu_gpr[rB(ctx->opcode)]); \
7010 tcg_op(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], \
7011 cpu_gprh[rB(ctx->opcode)]); \
0487d6a8 7012}
57951c27 7013#endif
0487d6a8 7014
636aa200 7015static inline void gen_op_evsrwu(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
57951c27 7016{
a7812ae4 7017 TCGv_i32 t0;
57951c27 7018 int l1, l2;
0487d6a8 7019
57951c27
AJ
7020 l1 = gen_new_label();
7021 l2 = gen_new_label();
a7812ae4 7022 t0 = tcg_temp_local_new_i32();
57951c27
AJ
7023 /* No error here: 6 bits are used */
7024 tcg_gen_andi_i32(t0, arg2, 0x3F);
7025 tcg_gen_brcondi_i32(TCG_COND_GE, t0, 32, l1);
7026 tcg_gen_shr_i32(ret, arg1, t0);
7027 tcg_gen_br(l2);
7028 gen_set_label(l1);
7029 tcg_gen_movi_i32(ret, 0);
0aef4261 7030 gen_set_label(l2);
a7812ae4 7031 tcg_temp_free_i32(t0);
57951c27
AJ
7032}
7033GEN_SPEOP_ARITH2(evsrwu, gen_op_evsrwu);
636aa200 7034static inline void gen_op_evsrws(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
57951c27 7035{
a7812ae4 7036 TCGv_i32 t0;
57951c27
AJ
7037 int l1, l2;
7038
7039 l1 = gen_new_label();
7040 l2 = gen_new_label();
a7812ae4 7041 t0 = tcg_temp_local_new_i32();
57951c27
AJ
7042 /* No error here: 6 bits are used */
7043 tcg_gen_andi_i32(t0, arg2, 0x3F);
7044 tcg_gen_brcondi_i32(TCG_COND_GE, t0, 32, l1);
7045 tcg_gen_sar_i32(ret, arg1, t0);
7046 tcg_gen_br(l2);
7047 gen_set_label(l1);
7048 tcg_gen_movi_i32(ret, 0);
0aef4261 7049 gen_set_label(l2);
a7812ae4 7050 tcg_temp_free_i32(t0);
57951c27
AJ
7051}
7052GEN_SPEOP_ARITH2(evsrws, gen_op_evsrws);
636aa200 7053static inline void gen_op_evslw(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
57951c27 7054{
a7812ae4 7055 TCGv_i32 t0;
57951c27
AJ
7056 int l1, l2;
7057
7058 l1 = gen_new_label();
7059 l2 = gen_new_label();
a7812ae4 7060 t0 = tcg_temp_local_new_i32();
57951c27
AJ
7061 /* No error here: 6 bits are used */
7062 tcg_gen_andi_i32(t0, arg2, 0x3F);
7063 tcg_gen_brcondi_i32(TCG_COND_GE, t0, 32, l1);
7064 tcg_gen_shl_i32(ret, arg1, t0);
7065 tcg_gen_br(l2);
7066 gen_set_label(l1);
7067 tcg_gen_movi_i32(ret, 0);
e29ef9fa 7068 gen_set_label(l2);
a7812ae4 7069 tcg_temp_free_i32(t0);
57951c27
AJ
7070}
7071GEN_SPEOP_ARITH2(evslw, gen_op_evslw);
636aa200 7072static inline void gen_op_evrlw(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
57951c27 7073{
a7812ae4 7074 TCGv_i32 t0 = tcg_temp_new_i32();
57951c27
AJ
7075 tcg_gen_andi_i32(t0, arg2, 0x1F);
7076 tcg_gen_rotl_i32(ret, arg1, t0);
a7812ae4 7077 tcg_temp_free_i32(t0);
57951c27
AJ
7078}
7079GEN_SPEOP_ARITH2(evrlw, gen_op_evrlw);
636aa200 7080static inline void gen_evmergehi(DisasContext *ctx)
57951c27
AJ
7081{
7082 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 7083 gen_exception(ctx, POWERPC_EXCP_SPEU);
57951c27
AJ
7084 return;
7085 }
7086#if defined(TARGET_PPC64)
a7812ae4
PB
7087 TCGv t0 = tcg_temp_new();
7088 TCGv t1 = tcg_temp_new();
57951c27
AJ
7089 tcg_gen_shri_tl(t0, cpu_gpr[rB(ctx->opcode)], 32);
7090 tcg_gen_andi_tl(t1, cpu_gpr[rA(ctx->opcode)], 0xFFFFFFFF0000000ULL);
7091 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], t0, t1);
7092 tcg_temp_free(t0);
7093 tcg_temp_free(t1);
7094#else
7095 tcg_gen_mov_i32(cpu_gpr[rD(ctx->opcode)], cpu_gprh[rB(ctx->opcode)]);
7096 tcg_gen_mov_i32(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)]);
7097#endif
7098}
7099GEN_SPEOP_ARITH2(evaddw, tcg_gen_add_i32);
636aa200 7100static inline void gen_op_evsubf(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
0487d6a8 7101{
57951c27
AJ
7102 tcg_gen_sub_i32(ret, arg2, arg1);
7103}
7104GEN_SPEOP_ARITH2(evsubfw, gen_op_evsubf);
0487d6a8 7105
57951c27
AJ
7106/* SPE arithmetic immediate */
7107#if defined(TARGET_PPC64)
7108#define GEN_SPEOP_ARITH_IMM2(name, tcg_op) \
636aa200 7109static inline void gen_##name(DisasContext *ctx) \
57951c27
AJ
7110{ \
7111 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 7112 gen_exception(ctx, POWERPC_EXCP_SPEU); \
57951c27
AJ
7113 return; \
7114 } \
a7812ae4
PB
7115 TCGv_i32 t0 = tcg_temp_local_new_i32(); \
7116 TCGv_i32 t1 = tcg_temp_local_new_i32(); \
7117 TCGv_i64 t2 = tcg_temp_local_new_i64(); \
57951c27
AJ
7118 tcg_gen_trunc_i64_i32(t0, cpu_gpr[rB(ctx->opcode)]); \
7119 tcg_op(t0, t0, rA(ctx->opcode)); \
7120 tcg_gen_shri_i64(t2, cpu_gpr[rB(ctx->opcode)], 32); \
7121 tcg_gen_trunc_i64_i32(t1, t2); \
e06fcd75 7122 tcg_temp_free_i64(t2); \
57951c27
AJ
7123 tcg_op(t1, t1, rA(ctx->opcode)); \
7124 tcg_gen_concat_i32_i64(cpu_gpr[rD(ctx->opcode)], t0, t1); \
a7812ae4
PB
7125 tcg_temp_free_i32(t0); \
7126 tcg_temp_free_i32(t1); \
57951c27
AJ
7127}
7128#else
7129#define GEN_SPEOP_ARITH_IMM2(name, tcg_op) \
636aa200 7130static inline void gen_##name(DisasContext *ctx) \
57951c27
AJ
7131{ \
7132 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 7133 gen_exception(ctx, POWERPC_EXCP_SPEU); \
57951c27
AJ
7134 return; \
7135 } \
7136 tcg_op(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], \
7137 rA(ctx->opcode)); \
7138 tcg_op(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rB(ctx->opcode)], \
7139 rA(ctx->opcode)); \
7140}
7141#endif
7142GEN_SPEOP_ARITH_IMM2(evaddiw, tcg_gen_addi_i32);
7143GEN_SPEOP_ARITH_IMM2(evsubifw, tcg_gen_subi_i32);
7144
7145/* SPE comparison */
7146#if defined(TARGET_PPC64)
7147#define GEN_SPEOP_COMP(name, tcg_cond) \
636aa200 7148static inline void gen_##name(DisasContext *ctx) \
57951c27
AJ
7149{ \
7150 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 7151 gen_exception(ctx, POWERPC_EXCP_SPEU); \
57951c27
AJ
7152 return; \
7153 } \
7154 int l1 = gen_new_label(); \
7155 int l2 = gen_new_label(); \
7156 int l3 = gen_new_label(); \
7157 int l4 = gen_new_label(); \
a7812ae4
PB
7158 TCGv_i32 t0 = tcg_temp_local_new_i32(); \
7159 TCGv_i32 t1 = tcg_temp_local_new_i32(); \
7160 TCGv_i64 t2 = tcg_temp_local_new_i64(); \
57951c27
AJ
7161 tcg_gen_trunc_i64_i32(t0, cpu_gpr[rA(ctx->opcode)]); \
7162 tcg_gen_trunc_i64_i32(t1, cpu_gpr[rB(ctx->opcode)]); \
7163 tcg_gen_brcond_i32(tcg_cond, t0, t1, l1); \
a7812ae4 7164 tcg_gen_movi_i32(cpu_crf[crfD(ctx->opcode)], 0); \
57951c27
AJ
7165 tcg_gen_br(l2); \
7166 gen_set_label(l1); \
7167 tcg_gen_movi_i32(cpu_crf[crfD(ctx->opcode)], \
7168 CRF_CL | CRF_CH_OR_CL | CRF_CH_AND_CL); \
7169 gen_set_label(l2); \
7170 tcg_gen_shri_i64(t2, cpu_gpr[rA(ctx->opcode)], 32); \
7171 tcg_gen_trunc_i64_i32(t0, t2); \
7172 tcg_gen_shri_i64(t2, cpu_gpr[rB(ctx->opcode)], 32); \
7173 tcg_gen_trunc_i64_i32(t1, t2); \
a7812ae4 7174 tcg_temp_free_i64(t2); \
57951c27
AJ
7175 tcg_gen_brcond_i32(tcg_cond, t0, t1, l3); \
7176 tcg_gen_andi_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)], \
7177 ~(CRF_CH | CRF_CH_AND_CL)); \
7178 tcg_gen_br(l4); \
7179 gen_set_label(l3); \
7180 tcg_gen_ori_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)], \
7181 CRF_CH | CRF_CH_OR_CL); \
7182 gen_set_label(l4); \
a7812ae4
PB
7183 tcg_temp_free_i32(t0); \
7184 tcg_temp_free_i32(t1); \
57951c27
AJ
7185}
7186#else
7187#define GEN_SPEOP_COMP(name, tcg_cond) \
636aa200 7188static inline void gen_##name(DisasContext *ctx) \
57951c27
AJ
7189{ \
7190 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 7191 gen_exception(ctx, POWERPC_EXCP_SPEU); \
57951c27
AJ
7192 return; \
7193 } \
7194 int l1 = gen_new_label(); \
7195 int l2 = gen_new_label(); \
7196 int l3 = gen_new_label(); \
7197 int l4 = gen_new_label(); \
7198 \
7199 tcg_gen_brcond_i32(tcg_cond, cpu_gpr[rA(ctx->opcode)], \
7200 cpu_gpr[rB(ctx->opcode)], l1); \
7201 tcg_gen_movi_tl(cpu_crf[crfD(ctx->opcode)], 0); \
7202 tcg_gen_br(l2); \
7203 gen_set_label(l1); \
7204 tcg_gen_movi_i32(cpu_crf[crfD(ctx->opcode)], \
7205 CRF_CL | CRF_CH_OR_CL | CRF_CH_AND_CL); \
7206 gen_set_label(l2); \
7207 tcg_gen_brcond_i32(tcg_cond, cpu_gprh[rA(ctx->opcode)], \
7208 cpu_gprh[rB(ctx->opcode)], l3); \
7209 tcg_gen_andi_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)], \
7210 ~(CRF_CH | CRF_CH_AND_CL)); \
7211 tcg_gen_br(l4); \
7212 gen_set_label(l3); \
7213 tcg_gen_ori_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)], \
7214 CRF_CH | CRF_CH_OR_CL); \
7215 gen_set_label(l4); \
7216}
7217#endif
7218GEN_SPEOP_COMP(evcmpgtu, TCG_COND_GTU);
7219GEN_SPEOP_COMP(evcmpgts, TCG_COND_GT);
7220GEN_SPEOP_COMP(evcmpltu, TCG_COND_LTU);
7221GEN_SPEOP_COMP(evcmplts, TCG_COND_LT);
7222GEN_SPEOP_COMP(evcmpeq, TCG_COND_EQ);
7223
7224/* SPE misc */
636aa200 7225static inline void gen_brinc(DisasContext *ctx)
57951c27
AJ
7226{
7227 /* Note: brinc is usable even if SPE is disabled */
a7812ae4
PB
7228 gen_helper_brinc(cpu_gpr[rD(ctx->opcode)],
7229 cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
0487d6a8 7230}
636aa200 7231static inline void gen_evmergelo(DisasContext *ctx)
57951c27
AJ
7232{
7233 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 7234 gen_exception(ctx, POWERPC_EXCP_SPEU);
57951c27
AJ
7235 return;
7236 }
7237#if defined(TARGET_PPC64)
a7812ae4
PB
7238 TCGv t0 = tcg_temp_new();
7239 TCGv t1 = tcg_temp_new();
17d9b3af 7240 tcg_gen_ext32u_tl(t0, cpu_gpr[rB(ctx->opcode)]);
57951c27
AJ
7241 tcg_gen_shli_tl(t1, cpu_gpr[rA(ctx->opcode)], 32);
7242 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], t0, t1);
7243 tcg_temp_free(t0);
7244 tcg_temp_free(t1);
7245#else
57951c27 7246 tcg_gen_mov_i32(cpu_gprh[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
33890b3e 7247 tcg_gen_mov_i32(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
57951c27
AJ
7248#endif
7249}
636aa200 7250static inline void gen_evmergehilo(DisasContext *ctx)
57951c27
AJ
7251{
7252 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 7253 gen_exception(ctx, POWERPC_EXCP_SPEU);
57951c27
AJ
7254 return;
7255 }
7256#if defined(TARGET_PPC64)
a7812ae4
PB
7257 TCGv t0 = tcg_temp_new();
7258 TCGv t1 = tcg_temp_new();
17d9b3af 7259 tcg_gen_ext32u_tl(t0, cpu_gpr[rB(ctx->opcode)]);
57951c27
AJ
7260 tcg_gen_andi_tl(t1, cpu_gpr[rA(ctx->opcode)], 0xFFFFFFFF0000000ULL);
7261 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], t0, t1);
7262 tcg_temp_free(t0);
7263 tcg_temp_free(t1);
7264#else
7265 tcg_gen_mov_i32(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
7266 tcg_gen_mov_i32(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)]);
7267#endif
7268}
636aa200 7269static inline void gen_evmergelohi(DisasContext *ctx)
57951c27
AJ
7270{
7271 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 7272 gen_exception(ctx, POWERPC_EXCP_SPEU);
57951c27
AJ
7273 return;
7274 }
7275#if defined(TARGET_PPC64)
a7812ae4
PB
7276 TCGv t0 = tcg_temp_new();
7277 TCGv t1 = tcg_temp_new();
57951c27
AJ
7278 tcg_gen_shri_tl(t0, cpu_gpr[rB(ctx->opcode)], 32);
7279 tcg_gen_shli_tl(t1, cpu_gpr[rA(ctx->opcode)], 32);
7280 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], t0, t1);
7281 tcg_temp_free(t0);
7282 tcg_temp_free(t1);
7283#else
33890b3e
NF
7284 if (rD(ctx->opcode) == rA(ctx->opcode)) {
7285 TCGv_i32 tmp = tcg_temp_new_i32();
7286 tcg_gen_mov_i32(tmp, cpu_gpr[rA(ctx->opcode)]);
7287 tcg_gen_mov_i32(cpu_gpr[rD(ctx->opcode)], cpu_gprh[rB(ctx->opcode)]);
7288 tcg_gen_mov_i32(cpu_gprh[rD(ctx->opcode)], tmp);
7289 tcg_temp_free_i32(tmp);
7290 } else {
7291 tcg_gen_mov_i32(cpu_gpr[rD(ctx->opcode)], cpu_gprh[rB(ctx->opcode)]);
7292 tcg_gen_mov_i32(cpu_gprh[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
7293 }
57951c27
AJ
7294#endif
7295}
636aa200 7296static inline void gen_evsplati(DisasContext *ctx)
57951c27 7297{
ae01847f 7298 uint64_t imm = ((int32_t)(rA(ctx->opcode) << 27)) >> 27;
0487d6a8 7299
57951c27 7300#if defined(TARGET_PPC64)
38d14952 7301 tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], (imm << 32) | imm);
57951c27
AJ
7302#else
7303 tcg_gen_movi_i32(cpu_gpr[rD(ctx->opcode)], imm);
7304 tcg_gen_movi_i32(cpu_gprh[rD(ctx->opcode)], imm);
7305#endif
7306}
636aa200 7307static inline void gen_evsplatfi(DisasContext *ctx)
0487d6a8 7308{
ae01847f 7309 uint64_t imm = rA(ctx->opcode) << 27;
0487d6a8 7310
57951c27 7311#if defined(TARGET_PPC64)
38d14952 7312 tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], (imm << 32) | imm);
57951c27
AJ
7313#else
7314 tcg_gen_movi_i32(cpu_gpr[rD(ctx->opcode)], imm);
7315 tcg_gen_movi_i32(cpu_gprh[rD(ctx->opcode)], imm);
7316#endif
0487d6a8
JM
7317}
7318
636aa200 7319static inline void gen_evsel(DisasContext *ctx)
57951c27
AJ
7320{
7321 int l1 = gen_new_label();
7322 int l2 = gen_new_label();
7323 int l3 = gen_new_label();
7324 int l4 = gen_new_label();
a7812ae4 7325 TCGv_i32 t0 = tcg_temp_local_new_i32();
57951c27 7326#if defined(TARGET_PPC64)
a7812ae4
PB
7327 TCGv t1 = tcg_temp_local_new();
7328 TCGv t2 = tcg_temp_local_new();
57951c27
AJ
7329#endif
7330 tcg_gen_andi_i32(t0, cpu_crf[ctx->opcode & 0x07], 1 << 3);
7331 tcg_gen_brcondi_i32(TCG_COND_EQ, t0, 0, l1);
7332#if defined(TARGET_PPC64)
7333 tcg_gen_andi_tl(t1, cpu_gpr[rA(ctx->opcode)], 0xFFFFFFFF00000000ULL);
7334#else
7335 tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)]);
7336#endif
7337 tcg_gen_br(l2);
7338 gen_set_label(l1);
7339#if defined(TARGET_PPC64)
7340 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0xFFFFFFFF00000000ULL);
7341#else
7342 tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rB(ctx->opcode)]);
7343#endif
7344 gen_set_label(l2);
7345 tcg_gen_andi_i32(t0, cpu_crf[ctx->opcode & 0x07], 1 << 2);
7346 tcg_gen_brcondi_i32(TCG_COND_EQ, t0, 0, l3);
7347#if defined(TARGET_PPC64)
17d9b3af 7348 tcg_gen_ext32u_tl(t2, cpu_gpr[rA(ctx->opcode)]);
57951c27
AJ
7349#else
7350 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
7351#endif
7352 tcg_gen_br(l4);
7353 gen_set_label(l3);
7354#if defined(TARGET_PPC64)
17d9b3af 7355 tcg_gen_ext32u_tl(t2, cpu_gpr[rB(ctx->opcode)]);
57951c27
AJ
7356#else
7357 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
7358#endif
7359 gen_set_label(l4);
a7812ae4 7360 tcg_temp_free_i32(t0);
57951c27
AJ
7361#if defined(TARGET_PPC64)
7362 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], t1, t2);
7363 tcg_temp_free(t1);
7364 tcg_temp_free(t2);
7365#endif
7366}
e8eaa2c0
BS
7367
7368static void gen_evsel0(DisasContext *ctx)
57951c27
AJ
7369{
7370 gen_evsel(ctx);
7371}
e8eaa2c0
BS
7372
7373static void gen_evsel1(DisasContext *ctx)
57951c27
AJ
7374{
7375 gen_evsel(ctx);
7376}
e8eaa2c0
BS
7377
7378static void gen_evsel2(DisasContext *ctx)
57951c27
AJ
7379{
7380 gen_evsel(ctx);
7381}
e8eaa2c0
BS
7382
7383static void gen_evsel3(DisasContext *ctx)
57951c27
AJ
7384{
7385 gen_evsel(ctx);
7386}
0487d6a8 7387
a0e13900
FC
7388/* Multiply */
7389
7390static inline void gen_evmwumi(DisasContext *ctx)
7391{
7392 TCGv_i64 t0, t1;
7393
7394 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 7395 gen_exception(ctx, POWERPC_EXCP_SPEU);
a0e13900
FC
7396 return;
7397 }
7398
7399 t0 = tcg_temp_new_i64();
7400 t1 = tcg_temp_new_i64();
7401
7402 /* t0 := rA; t1 := rB */
7403#if defined(TARGET_PPC64)
7404 tcg_gen_ext32u_tl(t0, cpu_gpr[rA(ctx->opcode)]);
7405 tcg_gen_ext32u_tl(t1, cpu_gpr[rB(ctx->opcode)]);
7406#else
7407 tcg_gen_extu_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
7408 tcg_gen_extu_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
7409#endif
7410
7411 tcg_gen_mul_i64(t0, t0, t1); /* t0 := rA * rB */
7412
7413 gen_store_gpr64(rD(ctx->opcode), t0); /* rD := t0 */
7414
7415 tcg_temp_free_i64(t0);
7416 tcg_temp_free_i64(t1);
7417}
7418
7419static inline void gen_evmwumia(DisasContext *ctx)
7420{
7421 TCGv_i64 tmp;
7422
7423 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 7424 gen_exception(ctx, POWERPC_EXCP_SPEU);
a0e13900
FC
7425 return;
7426 }
7427
7428 gen_evmwumi(ctx); /* rD := rA * rB */
7429
7430 tmp = tcg_temp_new_i64();
7431
7432 /* acc := rD */
7433 gen_load_gpr64(tmp, rD(ctx->opcode));
1328c2bf 7434 tcg_gen_st_i64(tmp, cpu_env, offsetof(CPUPPCState, spe_acc));
a0e13900
FC
7435 tcg_temp_free_i64(tmp);
7436}
7437
7438static inline void gen_evmwumiaa(DisasContext *ctx)
7439{
7440 TCGv_i64 acc;
7441 TCGv_i64 tmp;
7442
7443 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 7444 gen_exception(ctx, POWERPC_EXCP_SPEU);
a0e13900
FC
7445 return;
7446 }
7447
7448 gen_evmwumi(ctx); /* rD := rA * rB */
7449
7450 acc = tcg_temp_new_i64();
7451 tmp = tcg_temp_new_i64();
7452
7453 /* tmp := rD */
7454 gen_load_gpr64(tmp, rD(ctx->opcode));
7455
7456 /* Load acc */
1328c2bf 7457 tcg_gen_ld_i64(acc, cpu_env, offsetof(CPUPPCState, spe_acc));
a0e13900
FC
7458
7459 /* acc := tmp + acc */
7460 tcg_gen_add_i64(acc, acc, tmp);
7461
7462 /* Store acc */
1328c2bf 7463 tcg_gen_st_i64(acc, cpu_env, offsetof(CPUPPCState, spe_acc));
a0e13900
FC
7464
7465 /* rD := acc */
7466 gen_store_gpr64(rD(ctx->opcode), acc);
7467
7468 tcg_temp_free_i64(acc);
7469 tcg_temp_free_i64(tmp);
7470}
7471
7472static inline void gen_evmwsmi(DisasContext *ctx)
7473{
7474 TCGv_i64 t0, t1;
7475
7476 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 7477 gen_exception(ctx, POWERPC_EXCP_SPEU);
a0e13900
FC
7478 return;
7479 }
7480
7481 t0 = tcg_temp_new_i64();
7482 t1 = tcg_temp_new_i64();
7483
7484 /* t0 := rA; t1 := rB */
7485#if defined(TARGET_PPC64)
7486 tcg_gen_ext32s_tl(t0, cpu_gpr[rA(ctx->opcode)]);
7487 tcg_gen_ext32s_tl(t1, cpu_gpr[rB(ctx->opcode)]);
7488#else
7489 tcg_gen_ext_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
7490 tcg_gen_ext_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
7491#endif
7492
7493 tcg_gen_mul_i64(t0, t0, t1); /* t0 := rA * rB */
7494
7495 gen_store_gpr64(rD(ctx->opcode), t0); /* rD := t0 */
7496
7497 tcg_temp_free_i64(t0);
7498 tcg_temp_free_i64(t1);
7499}
7500
7501static inline void gen_evmwsmia(DisasContext *ctx)
7502{
7503 TCGv_i64 tmp;
7504
7505 gen_evmwsmi(ctx); /* rD := rA * rB */
7506
7507 tmp = tcg_temp_new_i64();
7508
7509 /* acc := rD */
7510 gen_load_gpr64(tmp, rD(ctx->opcode));
1328c2bf 7511 tcg_gen_st_i64(tmp, cpu_env, offsetof(CPUPPCState, spe_acc));
a0e13900
FC
7512
7513 tcg_temp_free_i64(tmp);
7514}
7515
7516static inline void gen_evmwsmiaa(DisasContext *ctx)
7517{
7518 TCGv_i64 acc = tcg_temp_new_i64();
7519 TCGv_i64 tmp = tcg_temp_new_i64();
7520
7521 gen_evmwsmi(ctx); /* rD := rA * rB */
7522
7523 acc = tcg_temp_new_i64();
7524 tmp = tcg_temp_new_i64();
7525
7526 /* tmp := rD */
7527 gen_load_gpr64(tmp, rD(ctx->opcode));
7528
7529 /* Load acc */
1328c2bf 7530 tcg_gen_ld_i64(acc, cpu_env, offsetof(CPUPPCState, spe_acc));
a0e13900
FC
7531
7532 /* acc := tmp + acc */
7533 tcg_gen_add_i64(acc, acc, tmp);
7534
7535 /* Store acc */
1328c2bf 7536 tcg_gen_st_i64(acc, cpu_env, offsetof(CPUPPCState, spe_acc));
a0e13900
FC
7537
7538 /* rD := acc */
7539 gen_store_gpr64(rD(ctx->opcode), acc);
7540
7541 tcg_temp_free_i64(acc);
7542 tcg_temp_free_i64(tmp);
7543}
7544
70560da7
FC
7545GEN_SPE(evaddw, speundef, 0x00, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE); ////
7546GEN_SPE(evaddiw, speundef, 0x01, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE);
7547GEN_SPE(evsubfw, speundef, 0x02, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE); ////
7548GEN_SPE(evsubifw, speundef, 0x03, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE);
7549GEN_SPE(evabs, evneg, 0x04, 0x08, 0x0000F800, 0x0000F800, PPC_SPE); ////
7550GEN_SPE(evextsb, evextsh, 0x05, 0x08, 0x0000F800, 0x0000F800, PPC_SPE); ////
7551GEN_SPE(evrndw, evcntlzw, 0x06, 0x08, 0x0000F800, 0x0000F800, PPC_SPE); ////
7552GEN_SPE(evcntlsw, brinc, 0x07, 0x08, 0x0000F800, 0x00000000, PPC_SPE); //
7553GEN_SPE(evmra, speundef, 0x02, 0x13, 0x0000F800, 0xFFFFFFFF, PPC_SPE);
7554GEN_SPE(speundef, evand, 0x08, 0x08, 0xFFFFFFFF, 0x00000000, PPC_SPE); ////
7555GEN_SPE(evandc, speundef, 0x09, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE); ////
7556GEN_SPE(evxor, evor, 0x0B, 0x08, 0x00000000, 0x00000000, PPC_SPE); ////
7557GEN_SPE(evnor, eveqv, 0x0C, 0x08, 0x00000000, 0x00000000, PPC_SPE); ////
7558GEN_SPE(evmwumi, evmwsmi, 0x0C, 0x11, 0x00000000, 0x00000000, PPC_SPE);
7559GEN_SPE(evmwumia, evmwsmia, 0x1C, 0x11, 0x00000000, 0x00000000, PPC_SPE);
7560GEN_SPE(evmwumiaa, evmwsmiaa, 0x0C, 0x15, 0x00000000, 0x00000000, PPC_SPE);
7561GEN_SPE(speundef, evorc, 0x0D, 0x08, 0xFFFFFFFF, 0x00000000, PPC_SPE); ////
7562GEN_SPE(evnand, speundef, 0x0F, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE); ////
7563GEN_SPE(evsrwu, evsrws, 0x10, 0x08, 0x00000000, 0x00000000, PPC_SPE); ////
7564GEN_SPE(evsrwiu, evsrwis, 0x11, 0x08, 0x00000000, 0x00000000, PPC_SPE);
7565GEN_SPE(evslw, speundef, 0x12, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE); ////
7566GEN_SPE(evslwi, speundef, 0x13, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE);
7567GEN_SPE(evrlw, evsplati, 0x14, 0x08, 0x00000000, 0x0000F800, PPC_SPE); //
7568GEN_SPE(evrlwi, evsplatfi, 0x15, 0x08, 0x00000000, 0x0000F800, PPC_SPE);
7569GEN_SPE(evmergehi, evmergelo, 0x16, 0x08, 0x00000000, 0x00000000, PPC_SPE); ////
7570GEN_SPE(evmergehilo, evmergelohi, 0x17, 0x08, 0x00000000, 0x00000000, PPC_SPE); ////
7571GEN_SPE(evcmpgtu, evcmpgts, 0x18, 0x08, 0x00600000, 0x00600000, PPC_SPE); ////
7572GEN_SPE(evcmpltu, evcmplts, 0x19, 0x08, 0x00600000, 0x00600000, PPC_SPE); ////
7573GEN_SPE(evcmpeq, speundef, 0x1A, 0x08, 0x00600000, 0xFFFFFFFF, PPC_SPE); ////
0487d6a8 7574
6a6ae23f 7575/* SPE load and stores */
636aa200 7576static inline void gen_addr_spe_imm_index(DisasContext *ctx, TCGv EA, int sh)
6a6ae23f
AJ
7577{
7578 target_ulong uimm = rB(ctx->opcode);
7579
76db3ba4 7580 if (rA(ctx->opcode) == 0) {
6a6ae23f 7581 tcg_gen_movi_tl(EA, uimm << sh);
76db3ba4 7582 } else {
6a6ae23f 7583 tcg_gen_addi_tl(EA, cpu_gpr[rA(ctx->opcode)], uimm << sh);
76db3ba4
AJ
7584#if defined(TARGET_PPC64)
7585 if (!ctx->sf_mode) {
7586 tcg_gen_ext32u_tl(EA, EA);
7587 }
7588#endif
7589 }
0487d6a8 7590}
6a6ae23f 7591
636aa200 7592static inline void gen_op_evldd(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7593{
7594#if defined(TARGET_PPC64)
76db3ba4 7595 gen_qemu_ld64(ctx, cpu_gpr[rD(ctx->opcode)], addr);
6a6ae23f
AJ
7596#else
7597 TCGv_i64 t0 = tcg_temp_new_i64();
76db3ba4 7598 gen_qemu_ld64(ctx, t0, addr);
6a6ae23f
AJ
7599 tcg_gen_trunc_i64_i32(cpu_gpr[rD(ctx->opcode)], t0);
7600 tcg_gen_shri_i64(t0, t0, 32);
7601 tcg_gen_trunc_i64_i32(cpu_gprh[rD(ctx->opcode)], t0);
7602 tcg_temp_free_i64(t0);
7603#endif
0487d6a8 7604}
6a6ae23f 7605
636aa200 7606static inline void gen_op_evldw(DisasContext *ctx, TCGv addr)
6a6ae23f 7607{
0487d6a8 7608#if defined(TARGET_PPC64)
6a6ae23f 7609 TCGv t0 = tcg_temp_new();
76db3ba4 7610 gen_qemu_ld32u(ctx, t0, addr);
6a6ae23f 7611 tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 32);
76db3ba4
AJ
7612 gen_addr_add(ctx, addr, addr, 4);
7613 gen_qemu_ld32u(ctx, t0, addr);
6a6ae23f
AJ
7614 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
7615 tcg_temp_free(t0);
7616#else
76db3ba4
AJ
7617 gen_qemu_ld32u(ctx, cpu_gprh[rD(ctx->opcode)], addr);
7618 gen_addr_add(ctx, addr, addr, 4);
7619 gen_qemu_ld32u(ctx, cpu_gpr[rD(ctx->opcode)], addr);
6a6ae23f 7620#endif
0487d6a8 7621}
6a6ae23f 7622
636aa200 7623static inline void gen_op_evldh(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7624{
7625 TCGv t0 = tcg_temp_new();
7626#if defined(TARGET_PPC64)
76db3ba4 7627 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f 7628 tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 48);
76db3ba4
AJ
7629 gen_addr_add(ctx, addr, addr, 2);
7630 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f
AJ
7631 tcg_gen_shli_tl(t0, t0, 32);
7632 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
76db3ba4
AJ
7633 gen_addr_add(ctx, addr, addr, 2);
7634 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f
AJ
7635 tcg_gen_shli_tl(t0, t0, 16);
7636 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
76db3ba4
AJ
7637 gen_addr_add(ctx, addr, addr, 2);
7638 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f 7639 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
0487d6a8 7640#else
76db3ba4 7641 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f 7642 tcg_gen_shli_tl(cpu_gprh[rD(ctx->opcode)], t0, 16);
76db3ba4
AJ
7643 gen_addr_add(ctx, addr, addr, 2);
7644 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f 7645 tcg_gen_or_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rD(ctx->opcode)], t0);
76db3ba4
AJ
7646 gen_addr_add(ctx, addr, addr, 2);
7647 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f 7648 tcg_gen_shli_tl(cpu_gprh[rD(ctx->opcode)], t0, 16);
76db3ba4
AJ
7649 gen_addr_add(ctx, addr, addr, 2);
7650 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f 7651 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
0487d6a8 7652#endif
6a6ae23f 7653 tcg_temp_free(t0);
0487d6a8
JM
7654}
7655
636aa200 7656static inline void gen_op_evlhhesplat(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7657{
7658 TCGv t0 = tcg_temp_new();
76db3ba4 7659 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f
AJ
7660#if defined(TARGET_PPC64)
7661 tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 48);
7662 tcg_gen_shli_tl(t0, t0, 16);
7663 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
7664#else
7665 tcg_gen_shli_tl(t0, t0, 16);
7666 tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], t0);
7667 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
7668#endif
7669 tcg_temp_free(t0);
0487d6a8
JM
7670}
7671
636aa200 7672static inline void gen_op_evlhhousplat(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7673{
7674 TCGv t0 = tcg_temp_new();
76db3ba4 7675 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f
AJ
7676#if defined(TARGET_PPC64)
7677 tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 32);
7678 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
7679#else
7680 tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], t0);
7681 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
7682#endif
7683 tcg_temp_free(t0);
0487d6a8
JM
7684}
7685
636aa200 7686static inline void gen_op_evlhhossplat(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7687{
7688 TCGv t0 = tcg_temp_new();
76db3ba4 7689 gen_qemu_ld16s(ctx, t0, addr);
6a6ae23f
AJ
7690#if defined(TARGET_PPC64)
7691 tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 32);
7692 tcg_gen_ext32u_tl(t0, t0);
7693 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
7694#else
7695 tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], t0);
7696 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
7697#endif
7698 tcg_temp_free(t0);
7699}
7700
636aa200 7701static inline void gen_op_evlwhe(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7702{
7703 TCGv t0 = tcg_temp_new();
7704#if defined(TARGET_PPC64)
76db3ba4 7705 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f 7706 tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 48);
76db3ba4
AJ
7707 gen_addr_add(ctx, addr, addr, 2);
7708 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f
AJ
7709 tcg_gen_shli_tl(t0, t0, 16);
7710 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
7711#else
76db3ba4 7712 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f 7713 tcg_gen_shli_tl(cpu_gprh[rD(ctx->opcode)], t0, 16);
76db3ba4
AJ
7714 gen_addr_add(ctx, addr, addr, 2);
7715 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f
AJ
7716 tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 16);
7717#endif
7718 tcg_temp_free(t0);
7719}
7720
636aa200 7721static inline void gen_op_evlwhou(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7722{
7723#if defined(TARGET_PPC64)
7724 TCGv t0 = tcg_temp_new();
76db3ba4
AJ
7725 gen_qemu_ld16u(ctx, cpu_gpr[rD(ctx->opcode)], addr);
7726 gen_addr_add(ctx, addr, addr, 2);
7727 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f
AJ
7728 tcg_gen_shli_tl(t0, t0, 32);
7729 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
7730 tcg_temp_free(t0);
7731#else
76db3ba4
AJ
7732 gen_qemu_ld16u(ctx, cpu_gprh[rD(ctx->opcode)], addr);
7733 gen_addr_add(ctx, addr, addr, 2);
7734 gen_qemu_ld16u(ctx, cpu_gpr[rD(ctx->opcode)], addr);
6a6ae23f
AJ
7735#endif
7736}
7737
636aa200 7738static inline void gen_op_evlwhos(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7739{
7740#if defined(TARGET_PPC64)
7741 TCGv t0 = tcg_temp_new();
76db3ba4 7742 gen_qemu_ld16s(ctx, t0, addr);
6a6ae23f 7743 tcg_gen_ext32u_tl(cpu_gpr[rD(ctx->opcode)], t0);
76db3ba4
AJ
7744 gen_addr_add(ctx, addr, addr, 2);
7745 gen_qemu_ld16s(ctx, t0, addr);
6a6ae23f
AJ
7746 tcg_gen_shli_tl(t0, t0, 32);
7747 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
7748 tcg_temp_free(t0);
7749#else
76db3ba4
AJ
7750 gen_qemu_ld16s(ctx, cpu_gprh[rD(ctx->opcode)], addr);
7751 gen_addr_add(ctx, addr, addr, 2);
7752 gen_qemu_ld16s(ctx, cpu_gpr[rD(ctx->opcode)], addr);
6a6ae23f
AJ
7753#endif
7754}
7755
636aa200 7756static inline void gen_op_evlwwsplat(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7757{
7758 TCGv t0 = tcg_temp_new();
76db3ba4 7759 gen_qemu_ld32u(ctx, t0, addr);
0487d6a8 7760#if defined(TARGET_PPC64)
6a6ae23f
AJ
7761 tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 32);
7762 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
7763#else
7764 tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], t0);
7765 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
7766#endif
7767 tcg_temp_free(t0);
7768}
7769
636aa200 7770static inline void gen_op_evlwhsplat(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7771{
7772 TCGv t0 = tcg_temp_new();
7773#if defined(TARGET_PPC64)
76db3ba4 7774 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f
AJ
7775 tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 48);
7776 tcg_gen_shli_tl(t0, t0, 32);
7777 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
76db3ba4
AJ
7778 gen_addr_add(ctx, addr, addr, 2);
7779 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f
AJ
7780 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
7781 tcg_gen_shli_tl(t0, t0, 16);
7782 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
7783#else
76db3ba4 7784 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f
AJ
7785 tcg_gen_shli_tl(cpu_gprh[rD(ctx->opcode)], t0, 16);
7786 tcg_gen_or_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rD(ctx->opcode)], t0);
76db3ba4
AJ
7787 gen_addr_add(ctx, addr, addr, 2);
7788 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f
AJ
7789 tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 16);
7790 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gprh[rD(ctx->opcode)], t0);
0487d6a8 7791#endif
6a6ae23f
AJ
7792 tcg_temp_free(t0);
7793}
7794
636aa200 7795static inline void gen_op_evstdd(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7796{
7797#if defined(TARGET_PPC64)
76db3ba4 7798 gen_qemu_st64(ctx, cpu_gpr[rS(ctx->opcode)], addr);
0487d6a8 7799#else
6a6ae23f
AJ
7800 TCGv_i64 t0 = tcg_temp_new_i64();
7801 tcg_gen_concat_i32_i64(t0, cpu_gpr[rS(ctx->opcode)], cpu_gprh[rS(ctx->opcode)]);
76db3ba4 7802 gen_qemu_st64(ctx, t0, addr);
6a6ae23f
AJ
7803 tcg_temp_free_i64(t0);
7804#endif
7805}
7806
636aa200 7807static inline void gen_op_evstdw(DisasContext *ctx, TCGv addr)
6a6ae23f 7808{
0487d6a8 7809#if defined(TARGET_PPC64)
6a6ae23f
AJ
7810 TCGv t0 = tcg_temp_new();
7811 tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 32);
76db3ba4 7812 gen_qemu_st32(ctx, t0, addr);
6a6ae23f
AJ
7813 tcg_temp_free(t0);
7814#else
76db3ba4 7815 gen_qemu_st32(ctx, cpu_gprh[rS(ctx->opcode)], addr);
6a6ae23f 7816#endif
76db3ba4
AJ
7817 gen_addr_add(ctx, addr, addr, 4);
7818 gen_qemu_st32(ctx, cpu_gpr[rS(ctx->opcode)], addr);
6a6ae23f
AJ
7819}
7820
636aa200 7821static inline void gen_op_evstdh(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7822{
7823 TCGv t0 = tcg_temp_new();
7824#if defined(TARGET_PPC64)
7825 tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 48);
7826#else
7827 tcg_gen_shri_tl(t0, cpu_gprh[rS(ctx->opcode)], 16);
7828#endif
76db3ba4
AJ
7829 gen_qemu_st16(ctx, t0, addr);
7830 gen_addr_add(ctx, addr, addr, 2);
6a6ae23f
AJ
7831#if defined(TARGET_PPC64)
7832 tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 32);
76db3ba4 7833 gen_qemu_st16(ctx, t0, addr);
6a6ae23f 7834#else
76db3ba4 7835 gen_qemu_st16(ctx, cpu_gprh[rS(ctx->opcode)], addr);
6a6ae23f 7836#endif
76db3ba4 7837 gen_addr_add(ctx, addr, addr, 2);
6a6ae23f 7838 tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 16);
76db3ba4 7839 gen_qemu_st16(ctx, t0, addr);
6a6ae23f 7840 tcg_temp_free(t0);
76db3ba4
AJ
7841 gen_addr_add(ctx, addr, addr, 2);
7842 gen_qemu_st16(ctx, cpu_gpr[rS(ctx->opcode)], addr);
6a6ae23f
AJ
7843}
7844
636aa200 7845static inline void gen_op_evstwhe(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7846{
7847 TCGv t0 = tcg_temp_new();
7848#if defined(TARGET_PPC64)
7849 tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 48);
7850#else
7851 tcg_gen_shri_tl(t0, cpu_gprh[rS(ctx->opcode)], 16);
7852#endif
76db3ba4
AJ
7853 gen_qemu_st16(ctx, t0, addr);
7854 gen_addr_add(ctx, addr, addr, 2);
6a6ae23f 7855 tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 16);
76db3ba4 7856 gen_qemu_st16(ctx, t0, addr);
6a6ae23f
AJ
7857 tcg_temp_free(t0);
7858}
7859
636aa200 7860static inline void gen_op_evstwho(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7861{
7862#if defined(TARGET_PPC64)
7863 TCGv t0 = tcg_temp_new();
7864 tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 32);
76db3ba4 7865 gen_qemu_st16(ctx, t0, addr);
6a6ae23f
AJ
7866 tcg_temp_free(t0);
7867#else
76db3ba4 7868 gen_qemu_st16(ctx, cpu_gprh[rS(ctx->opcode)], addr);
6a6ae23f 7869#endif
76db3ba4
AJ
7870 gen_addr_add(ctx, addr, addr, 2);
7871 gen_qemu_st16(ctx, cpu_gpr[rS(ctx->opcode)], addr);
6a6ae23f
AJ
7872}
7873
636aa200 7874static inline void gen_op_evstwwe(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7875{
7876#if defined(TARGET_PPC64)
7877 TCGv t0 = tcg_temp_new();
7878 tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 32);
76db3ba4 7879 gen_qemu_st32(ctx, t0, addr);
6a6ae23f
AJ
7880 tcg_temp_free(t0);
7881#else
76db3ba4 7882 gen_qemu_st32(ctx, cpu_gprh[rS(ctx->opcode)], addr);
6a6ae23f
AJ
7883#endif
7884}
7885
636aa200 7886static inline void gen_op_evstwwo(DisasContext *ctx, TCGv addr)
6a6ae23f 7887{
76db3ba4 7888 gen_qemu_st32(ctx, cpu_gpr[rS(ctx->opcode)], addr);
6a6ae23f
AJ
7889}
7890
7891#define GEN_SPEOP_LDST(name, opc2, sh) \
99e300ef 7892static void glue(gen_, name)(DisasContext *ctx) \
6a6ae23f
AJ
7893{ \
7894 TCGv t0; \
7895 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 7896 gen_exception(ctx, POWERPC_EXCP_SPEU); \
6a6ae23f
AJ
7897 return; \
7898 } \
76db3ba4 7899 gen_set_access_type(ctx, ACCESS_INT); \
6a6ae23f
AJ
7900 t0 = tcg_temp_new(); \
7901 if (Rc(ctx->opcode)) { \
76db3ba4 7902 gen_addr_spe_imm_index(ctx, t0, sh); \
6a6ae23f 7903 } else { \
76db3ba4 7904 gen_addr_reg_index(ctx, t0); \
6a6ae23f
AJ
7905 } \
7906 gen_op_##name(ctx, t0); \
7907 tcg_temp_free(t0); \
7908}
7909
7910GEN_SPEOP_LDST(evldd, 0x00, 3);
7911GEN_SPEOP_LDST(evldw, 0x01, 3);
7912GEN_SPEOP_LDST(evldh, 0x02, 3);
7913GEN_SPEOP_LDST(evlhhesplat, 0x04, 1);
7914GEN_SPEOP_LDST(evlhhousplat, 0x06, 1);
7915GEN_SPEOP_LDST(evlhhossplat, 0x07, 1);
7916GEN_SPEOP_LDST(evlwhe, 0x08, 2);
7917GEN_SPEOP_LDST(evlwhou, 0x0A, 2);
7918GEN_SPEOP_LDST(evlwhos, 0x0B, 2);
7919GEN_SPEOP_LDST(evlwwsplat, 0x0C, 2);
7920GEN_SPEOP_LDST(evlwhsplat, 0x0E, 2);
7921
7922GEN_SPEOP_LDST(evstdd, 0x10, 3);
7923GEN_SPEOP_LDST(evstdw, 0x11, 3);
7924GEN_SPEOP_LDST(evstdh, 0x12, 3);
7925GEN_SPEOP_LDST(evstwhe, 0x18, 2);
7926GEN_SPEOP_LDST(evstwho, 0x1A, 2);
7927GEN_SPEOP_LDST(evstwwe, 0x1C, 2);
7928GEN_SPEOP_LDST(evstwwo, 0x1E, 2);
0487d6a8
JM
7929
7930/* Multiply and add - TODO */
7931#if 0
70560da7
FC
7932GEN_SPE(speundef, evmhessf, 0x01, 0x10, 0xFFFFFFFF, 0x00000000, PPC_SPE);//
7933GEN_SPE(speundef, evmhossf, 0x03, 0x10, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7934GEN_SPE(evmheumi, evmhesmi, 0x04, 0x10, 0x00000000, 0x00000000, PPC_SPE);
7935GEN_SPE(speundef, evmhesmf, 0x05, 0x10, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7936GEN_SPE(evmhoumi, evmhosmi, 0x06, 0x10, 0x00000000, 0x00000000, PPC_SPE);
7937GEN_SPE(speundef, evmhosmf, 0x07, 0x10, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7938GEN_SPE(speundef, evmhessfa, 0x11, 0x10, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7939GEN_SPE(speundef, evmhossfa, 0x13, 0x10, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7940GEN_SPE(evmheumia, evmhesmia, 0x14, 0x10, 0x00000000, 0x00000000, PPC_SPE);
7941GEN_SPE(speundef, evmhesmfa, 0x15, 0x10, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7942GEN_SPE(evmhoumia, evmhosmia, 0x16, 0x10, 0x00000000, 0x00000000, PPC_SPE);
7943GEN_SPE(speundef, evmhosmfa, 0x17, 0x10, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7944
7945GEN_SPE(speundef, evmwhssf, 0x03, 0x11, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7946GEN_SPE(evmwlumi, speundef, 0x04, 0x11, 0x00000000, 0xFFFFFFFF, PPC_SPE);
7947GEN_SPE(evmwhumi, evmwhsmi, 0x06, 0x11, 0x00000000, 0x00000000, PPC_SPE);
7948GEN_SPE(speundef, evmwhsmf, 0x07, 0x11, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7949GEN_SPE(speundef, evmwssf, 0x09, 0x11, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7950GEN_SPE(speundef, evmwsmf, 0x0D, 0x11, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7951GEN_SPE(speundef, evmwhssfa, 0x13, 0x11, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7952GEN_SPE(evmwlumia, speundef, 0x14, 0x11, 0x00000000, 0xFFFFFFFF, PPC_SPE);
7953GEN_SPE(evmwhumia, evmwhsmia, 0x16, 0x11, 0x00000000, 0x00000000, PPC_SPE);
7954GEN_SPE(speundef, evmwhsmfa, 0x17, 0x11, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7955GEN_SPE(speundef, evmwssfa, 0x19, 0x11, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7956GEN_SPE(speundef, evmwsmfa, 0x1D, 0x11, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7957
7958GEN_SPE(evadduiaaw, evaddsiaaw, 0x00, 0x13, 0x0000F800, 0x0000F800, PPC_SPE);
7959GEN_SPE(evsubfusiaaw, evsubfssiaaw, 0x01, 0x13, 0x0000F800, 0x0000F800, PPC_SPE);
7960GEN_SPE(evaddumiaaw, evaddsmiaaw, 0x04, 0x13, 0x0000F800, 0x0000F800, PPC_SPE);
7961GEN_SPE(evsubfumiaaw, evsubfsmiaaw, 0x05, 0x13, 0x0000F800, 0x0000F800, PPC_SPE);
7962GEN_SPE(evdivws, evdivwu, 0x06, 0x13, 0x00000000, 0x00000000, PPC_SPE);
7963
7964GEN_SPE(evmheusiaaw, evmhessiaaw, 0x00, 0x14, 0x00000000, 0x00000000, PPC_SPE);
7965GEN_SPE(speundef, evmhessfaaw, 0x01, 0x14, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7966GEN_SPE(evmhousiaaw, evmhossiaaw, 0x02, 0x14, 0x00000000, 0x00000000, PPC_SPE);
7967GEN_SPE(speundef, evmhossfaaw, 0x03, 0x14, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7968GEN_SPE(evmheumiaaw, evmhesmiaaw, 0x04, 0x14, 0x00000000, 0x00000000, PPC_SPE);
7969GEN_SPE(speundef, evmhesmfaaw, 0x05, 0x14, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7970GEN_SPE(evmhoumiaaw, evmhosmiaaw, 0x06, 0x14, 0x00000000, 0x00000000, PPC_SPE);
7971GEN_SPE(speundef, evmhosmfaaw, 0x07, 0x14, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7972GEN_SPE(evmhegumiaa, evmhegsmiaa, 0x14, 0x14, 0x00000000, 0x00000000, PPC_SPE);
7973GEN_SPE(speundef, evmhegsmfaa, 0x15, 0x14, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7974GEN_SPE(evmhogumiaa, evmhogsmiaa, 0x16, 0x14, 0x00000000, 0x00000000, PPC_SPE);
7975GEN_SPE(speundef, evmhogsmfaa, 0x17, 0x14, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7976
7977GEN_SPE(evmwlusiaaw, evmwlssiaaw, 0x00, 0x15, 0x00000000, 0x00000000, PPC_SPE);
7978GEN_SPE(evmwlumiaaw, evmwlsmiaaw, 0x04, 0x15, 0x00000000, 0x00000000, PPC_SPE);
7979GEN_SPE(speundef, evmwssfaa, 0x09, 0x15, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7980GEN_SPE(speundef, evmwsmfaa, 0x0D, 0x15, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7981
7982GEN_SPE(evmheusianw, evmhessianw, 0x00, 0x16, 0x00000000, 0x00000000, PPC_SPE);
7983GEN_SPE(speundef, evmhessfanw, 0x01, 0x16, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7984GEN_SPE(evmhousianw, evmhossianw, 0x02, 0x16, 0x00000000, 0x00000000, PPC_SPE);
7985GEN_SPE(speundef, evmhossfanw, 0x03, 0x16, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7986GEN_SPE(evmheumianw, evmhesmianw, 0x04, 0x16, 0x00000000, 0x00000000, PPC_SPE);
7987GEN_SPE(speundef, evmhesmfanw, 0x05, 0x16, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7988GEN_SPE(evmhoumianw, evmhosmianw, 0x06, 0x16, 0x00000000, 0x00000000, PPC_SPE);
7989GEN_SPE(speundef, evmhosmfanw, 0x07, 0x16, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7990GEN_SPE(evmhegumian, evmhegsmian, 0x14, 0x16, 0x00000000, 0x00000000, PPC_SPE);
7991GEN_SPE(speundef, evmhegsmfan, 0x15, 0x16, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7992GEN_SPE(evmhigumian, evmhigsmian, 0x16, 0x16, 0x00000000, 0x00000000, PPC_SPE);
7993GEN_SPE(speundef, evmhogsmfan, 0x17, 0x16, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7994
7995GEN_SPE(evmwlusianw, evmwlssianw, 0x00, 0x17, 0x00000000, 0x00000000, PPC_SPE);
7996GEN_SPE(evmwlumianw, evmwlsmianw, 0x04, 0x17, 0x00000000, 0x00000000, PPC_SPE);
7997GEN_SPE(speundef, evmwssfan, 0x09, 0x17, 0xFFFFFFFF, 0x00000000, PPC_SPE);
7998GEN_SPE(evmwumian, evmwsmian, 0x0C, 0x17, 0x00000000, 0x00000000, PPC_SPE);
7999GEN_SPE(speundef, evmwsmfan, 0x0D, 0x17, 0xFFFFFFFF, 0x00000000, PPC_SPE);
0487d6a8
JM
8000#endif
8001
8002/*** SPE floating-point extension ***/
1c97856d
AJ
8003#if defined(TARGET_PPC64)
8004#define GEN_SPEFPUOP_CONV_32_32(name) \
636aa200 8005static inline void gen_##name(DisasContext *ctx) \
0487d6a8 8006{ \
1c97856d
AJ
8007 TCGv_i32 t0; \
8008 TCGv t1; \
8009 t0 = tcg_temp_new_i32(); \
8010 tcg_gen_trunc_tl_i32(t0, cpu_gpr[rB(ctx->opcode)]); \
8011 gen_helper_##name(t0, t0); \
8012 t1 = tcg_temp_new(); \
8013 tcg_gen_extu_i32_tl(t1, t0); \
8014 tcg_temp_free_i32(t0); \
8015 tcg_gen_andi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], \
8016 0xFFFFFFFF00000000ULL); \
8017 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t1); \
8018 tcg_temp_free(t1); \
0487d6a8 8019}
1c97856d 8020#define GEN_SPEFPUOP_CONV_32_64(name) \
636aa200 8021static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
8022{ \
8023 TCGv_i32 t0; \
8024 TCGv t1; \
8025 t0 = tcg_temp_new_i32(); \
8026 gen_helper_##name(t0, cpu_gpr[rB(ctx->opcode)]); \
8027 t1 = tcg_temp_new(); \
8028 tcg_gen_extu_i32_tl(t1, t0); \
8029 tcg_temp_free_i32(t0); \
8030 tcg_gen_andi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], \
8031 0xFFFFFFFF00000000ULL); \
8032 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t1); \
8033 tcg_temp_free(t1); \
8034}
8035#define GEN_SPEFPUOP_CONV_64_32(name) \
636aa200 8036static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
8037{ \
8038 TCGv_i32 t0 = tcg_temp_new_i32(); \
8039 tcg_gen_trunc_tl_i32(t0, cpu_gpr[rB(ctx->opcode)]); \
8040 gen_helper_##name(cpu_gpr[rD(ctx->opcode)], t0); \
8041 tcg_temp_free_i32(t0); \
8042}
8043#define GEN_SPEFPUOP_CONV_64_64(name) \
636aa200 8044static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
8045{ \
8046 gen_helper_##name(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); \
8047}
8048#define GEN_SPEFPUOP_ARITH2_32_32(name) \
636aa200 8049static inline void gen_##name(DisasContext *ctx) \
57951c27 8050{ \
1c97856d
AJ
8051 TCGv_i32 t0, t1; \
8052 TCGv_i64 t2; \
57951c27 8053 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 8054 gen_exception(ctx, POWERPC_EXCP_SPEU); \
57951c27
AJ
8055 return; \
8056 } \
1c97856d
AJ
8057 t0 = tcg_temp_new_i32(); \
8058 t1 = tcg_temp_new_i32(); \
8059 tcg_gen_trunc_tl_i32(t0, cpu_gpr[rA(ctx->opcode)]); \
8060 tcg_gen_trunc_tl_i32(t1, cpu_gpr[rB(ctx->opcode)]); \
8061 gen_helper_##name(t0, t0, t1); \
8062 tcg_temp_free_i32(t1); \
8063 t2 = tcg_temp_new(); \
8064 tcg_gen_extu_i32_tl(t2, t0); \
8065 tcg_temp_free_i32(t0); \
8066 tcg_gen_andi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], \
8067 0xFFFFFFFF00000000ULL); \
8068 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t2); \
8069 tcg_temp_free(t2); \
57951c27 8070}
1c97856d 8071#define GEN_SPEFPUOP_ARITH2_64_64(name) \
636aa200 8072static inline void gen_##name(DisasContext *ctx) \
57951c27
AJ
8073{ \
8074 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 8075 gen_exception(ctx, POWERPC_EXCP_SPEU); \
57951c27
AJ
8076 return; \
8077 } \
1c97856d
AJ
8078 gen_helper_##name(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], \
8079 cpu_gpr[rB(ctx->opcode)]); \
57951c27 8080}
1c97856d 8081#define GEN_SPEFPUOP_COMP_32(name) \
636aa200 8082static inline void gen_##name(DisasContext *ctx) \
57951c27 8083{ \
1c97856d 8084 TCGv_i32 t0, t1; \
57951c27 8085 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 8086 gen_exception(ctx, POWERPC_EXCP_SPEU); \
57951c27
AJ
8087 return; \
8088 } \
1c97856d
AJ
8089 t0 = tcg_temp_new_i32(); \
8090 t1 = tcg_temp_new_i32(); \
8091 tcg_gen_trunc_tl_i32(t0, cpu_gpr[rA(ctx->opcode)]); \
8092 tcg_gen_trunc_tl_i32(t1, cpu_gpr[rB(ctx->opcode)]); \
8093 gen_helper_##name(cpu_crf[crfD(ctx->opcode)], t0, t1); \
8094 tcg_temp_free_i32(t0); \
8095 tcg_temp_free_i32(t1); \
8096}
8097#define GEN_SPEFPUOP_COMP_64(name) \
636aa200 8098static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
8099{ \
8100 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 8101 gen_exception(ctx, POWERPC_EXCP_SPEU); \
1c97856d
AJ
8102 return; \
8103 } \
8104 gen_helper_##name(cpu_crf[crfD(ctx->opcode)], \
8105 cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); \
8106}
8107#else
8108#define GEN_SPEFPUOP_CONV_32_32(name) \
636aa200 8109static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
8110{ \
8111 gen_helper_##name(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); \
57951c27 8112}
1c97856d 8113#define GEN_SPEFPUOP_CONV_32_64(name) \
636aa200 8114static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
8115{ \
8116 TCGv_i64 t0 = tcg_temp_new_i64(); \
8117 gen_load_gpr64(t0, rB(ctx->opcode)); \
8118 gen_helper_##name(cpu_gpr[rD(ctx->opcode)], t0); \
8119 tcg_temp_free_i64(t0); \
8120}
8121#define GEN_SPEFPUOP_CONV_64_32(name) \
636aa200 8122static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
8123{ \
8124 TCGv_i64 t0 = tcg_temp_new_i64(); \
8125 gen_helper_##name(t0, cpu_gpr[rB(ctx->opcode)]); \
8126 gen_store_gpr64(rD(ctx->opcode), t0); \
8127 tcg_temp_free_i64(t0); \
8128}
8129#define GEN_SPEFPUOP_CONV_64_64(name) \
636aa200 8130static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
8131{ \
8132 TCGv_i64 t0 = tcg_temp_new_i64(); \
8133 gen_load_gpr64(t0, rB(ctx->opcode)); \
8134 gen_helper_##name(t0, t0); \
8135 gen_store_gpr64(rD(ctx->opcode), t0); \
8136 tcg_temp_free_i64(t0); \
8137}
8138#define GEN_SPEFPUOP_ARITH2_32_32(name) \
636aa200 8139static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
8140{ \
8141 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 8142 gen_exception(ctx, POWERPC_EXCP_SPEU); \
1c97856d
AJ
8143 return; \
8144 } \
8145 gen_helper_##name(cpu_gpr[rD(ctx->opcode)], \
8146 cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); \
8147}
8148#define GEN_SPEFPUOP_ARITH2_64_64(name) \
636aa200 8149static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
8150{ \
8151 TCGv_i64 t0, t1; \
8152 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 8153 gen_exception(ctx, POWERPC_EXCP_SPEU); \
1c97856d
AJ
8154 return; \
8155 } \
8156 t0 = tcg_temp_new_i64(); \
8157 t1 = tcg_temp_new_i64(); \
8158 gen_load_gpr64(t0, rA(ctx->opcode)); \
8159 gen_load_gpr64(t1, rB(ctx->opcode)); \
8160 gen_helper_##name(t0, t0, t1); \
8161 gen_store_gpr64(rD(ctx->opcode), t0); \
8162 tcg_temp_free_i64(t0); \
8163 tcg_temp_free_i64(t1); \
8164}
8165#define GEN_SPEFPUOP_COMP_32(name) \
636aa200 8166static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
8167{ \
8168 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 8169 gen_exception(ctx, POWERPC_EXCP_SPEU); \
1c97856d
AJ
8170 return; \
8171 } \
8172 gen_helper_##name(cpu_crf[crfD(ctx->opcode)], \
8173 cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); \
8174}
8175#define GEN_SPEFPUOP_COMP_64(name) \
636aa200 8176static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
8177{ \
8178 TCGv_i64 t0, t1; \
8179 if (unlikely(!ctx->spe_enabled)) { \
27a69bb0 8180 gen_exception(ctx, POWERPC_EXCP_SPEU); \
1c97856d
AJ
8181 return; \
8182 } \
8183 t0 = tcg_temp_new_i64(); \
8184 t1 = tcg_temp_new_i64(); \
8185 gen_load_gpr64(t0, rA(ctx->opcode)); \
8186 gen_load_gpr64(t1, rB(ctx->opcode)); \
8187 gen_helper_##name(cpu_crf[crfD(ctx->opcode)], t0, t1); \
8188 tcg_temp_free_i64(t0); \
8189 tcg_temp_free_i64(t1); \
8190}
8191#endif
57951c27 8192
0487d6a8
JM
8193/* Single precision floating-point vectors operations */
8194/* Arithmetic */
1c97856d
AJ
8195GEN_SPEFPUOP_ARITH2_64_64(evfsadd);
8196GEN_SPEFPUOP_ARITH2_64_64(evfssub);
8197GEN_SPEFPUOP_ARITH2_64_64(evfsmul);
8198GEN_SPEFPUOP_ARITH2_64_64(evfsdiv);
636aa200 8199static inline void gen_evfsabs(DisasContext *ctx)
1c97856d
AJ
8200{
8201 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 8202 gen_exception(ctx, POWERPC_EXCP_SPEU);
1c97856d
AJ
8203 return;
8204 }
8205#if defined(TARGET_PPC64)
6d5c34fa 8206 tcg_gen_andi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], ~0x8000000080000000LL);
1c97856d 8207#else
6d5c34fa
MP
8208 tcg_gen_andi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], ~0x80000000);
8209 tcg_gen_andi_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], ~0x80000000);
1c97856d
AJ
8210#endif
8211}
636aa200 8212static inline void gen_evfsnabs(DisasContext *ctx)
1c97856d
AJ
8213{
8214 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 8215 gen_exception(ctx, POWERPC_EXCP_SPEU);
1c97856d
AJ
8216 return;
8217 }
8218#if defined(TARGET_PPC64)
6d5c34fa 8219 tcg_gen_ori_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x8000000080000000LL);
1c97856d 8220#else
6d5c34fa
MP
8221 tcg_gen_ori_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x80000000);
8222 tcg_gen_ori_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], 0x80000000);
1c97856d
AJ
8223#endif
8224}
636aa200 8225static inline void gen_evfsneg(DisasContext *ctx)
1c97856d
AJ
8226{
8227 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 8228 gen_exception(ctx, POWERPC_EXCP_SPEU);
1c97856d
AJ
8229 return;
8230 }
8231#if defined(TARGET_PPC64)
6d5c34fa 8232 tcg_gen_xori_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x8000000080000000LL);
1c97856d 8233#else
6d5c34fa
MP
8234 tcg_gen_xori_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x80000000);
8235 tcg_gen_xori_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], 0x80000000);
1c97856d
AJ
8236#endif
8237}
8238
0487d6a8 8239/* Conversion */
1c97856d
AJ
8240GEN_SPEFPUOP_CONV_64_64(evfscfui);
8241GEN_SPEFPUOP_CONV_64_64(evfscfsi);
8242GEN_SPEFPUOP_CONV_64_64(evfscfuf);
8243GEN_SPEFPUOP_CONV_64_64(evfscfsf);
8244GEN_SPEFPUOP_CONV_64_64(evfsctui);
8245GEN_SPEFPUOP_CONV_64_64(evfsctsi);
8246GEN_SPEFPUOP_CONV_64_64(evfsctuf);
8247GEN_SPEFPUOP_CONV_64_64(evfsctsf);
8248GEN_SPEFPUOP_CONV_64_64(evfsctuiz);
8249GEN_SPEFPUOP_CONV_64_64(evfsctsiz);
8250
0487d6a8 8251/* Comparison */
1c97856d
AJ
8252GEN_SPEFPUOP_COMP_64(evfscmpgt);
8253GEN_SPEFPUOP_COMP_64(evfscmplt);
8254GEN_SPEFPUOP_COMP_64(evfscmpeq);
8255GEN_SPEFPUOP_COMP_64(evfststgt);
8256GEN_SPEFPUOP_COMP_64(evfststlt);
8257GEN_SPEFPUOP_COMP_64(evfststeq);
0487d6a8
JM
8258
8259/* Opcodes definitions */
70560da7
FC
8260GEN_SPE(evfsadd, evfssub, 0x00, 0x0A, 0x00000000, 0x00000000, PPC_SPE_SINGLE); //
8261GEN_SPE(evfsabs, evfsnabs, 0x02, 0x0A, 0x0000F800, 0x0000F800, PPC_SPE_SINGLE); //
8262GEN_SPE(evfsneg, speundef, 0x03, 0x0A, 0x0000F800, 0xFFFFFFFF, PPC_SPE_SINGLE); //
8263GEN_SPE(evfsmul, evfsdiv, 0x04, 0x0A, 0x00000000, 0x00000000, PPC_SPE_SINGLE); //
8264GEN_SPE(evfscmpgt, evfscmplt, 0x06, 0x0A, 0x00600000, 0x00600000, PPC_SPE_SINGLE); //
8265GEN_SPE(evfscmpeq, speundef, 0x07, 0x0A, 0x00600000, 0xFFFFFFFF, PPC_SPE_SINGLE); //
8266GEN_SPE(evfscfui, evfscfsi, 0x08, 0x0A, 0x00180000, 0x00180000, PPC_SPE_SINGLE); //
8267GEN_SPE(evfscfuf, evfscfsf, 0x09, 0x0A, 0x00180000, 0x00180000, PPC_SPE_SINGLE); //
8268GEN_SPE(evfsctui, evfsctsi, 0x0A, 0x0A, 0x00180000, 0x00180000, PPC_SPE_SINGLE); //
8269GEN_SPE(evfsctuf, evfsctsf, 0x0B, 0x0A, 0x00180000, 0x00180000, PPC_SPE_SINGLE); //
8270GEN_SPE(evfsctuiz, speundef, 0x0C, 0x0A, 0x00180000, 0xFFFFFFFF, PPC_SPE_SINGLE); //
8271GEN_SPE(evfsctsiz, speundef, 0x0D, 0x0A, 0x00180000, 0xFFFFFFFF, PPC_SPE_SINGLE); //
8272GEN_SPE(evfststgt, evfststlt, 0x0E, 0x0A, 0x00600000, 0x00600000, PPC_SPE_SINGLE); //
8273GEN_SPE(evfststeq, speundef, 0x0F, 0x0A, 0x00600000, 0xFFFFFFFF, PPC_SPE_SINGLE); //
0487d6a8
JM
8274
8275/* Single precision floating-point operations */
8276/* Arithmetic */
1c97856d
AJ
8277GEN_SPEFPUOP_ARITH2_32_32(efsadd);
8278GEN_SPEFPUOP_ARITH2_32_32(efssub);
8279GEN_SPEFPUOP_ARITH2_32_32(efsmul);
8280GEN_SPEFPUOP_ARITH2_32_32(efsdiv);
636aa200 8281static inline void gen_efsabs(DisasContext *ctx)
1c97856d
AJ
8282{
8283 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 8284 gen_exception(ctx, POWERPC_EXCP_SPEU);
1c97856d
AJ
8285 return;
8286 }
6d5c34fa 8287 tcg_gen_andi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], (target_long)~0x80000000LL);
1c97856d 8288}
636aa200 8289static inline void gen_efsnabs(DisasContext *ctx)
1c97856d
AJ
8290{
8291 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 8292 gen_exception(ctx, POWERPC_EXCP_SPEU);
1c97856d
AJ
8293 return;
8294 }
6d5c34fa 8295 tcg_gen_ori_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x80000000);
1c97856d 8296}
636aa200 8297static inline void gen_efsneg(DisasContext *ctx)
1c97856d
AJ
8298{
8299 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 8300 gen_exception(ctx, POWERPC_EXCP_SPEU);
1c97856d
AJ
8301 return;
8302 }
6d5c34fa 8303 tcg_gen_xori_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x80000000);
1c97856d
AJ
8304}
8305
0487d6a8 8306/* Conversion */
1c97856d
AJ
8307GEN_SPEFPUOP_CONV_32_32(efscfui);
8308GEN_SPEFPUOP_CONV_32_32(efscfsi);
8309GEN_SPEFPUOP_CONV_32_32(efscfuf);
8310GEN_SPEFPUOP_CONV_32_32(efscfsf);
8311GEN_SPEFPUOP_CONV_32_32(efsctui);
8312GEN_SPEFPUOP_CONV_32_32(efsctsi);
8313GEN_SPEFPUOP_CONV_32_32(efsctuf);
8314GEN_SPEFPUOP_CONV_32_32(efsctsf);
8315GEN_SPEFPUOP_CONV_32_32(efsctuiz);
8316GEN_SPEFPUOP_CONV_32_32(efsctsiz);
8317GEN_SPEFPUOP_CONV_32_64(efscfd);
8318
0487d6a8 8319/* Comparison */
1c97856d
AJ
8320GEN_SPEFPUOP_COMP_32(efscmpgt);
8321GEN_SPEFPUOP_COMP_32(efscmplt);
8322GEN_SPEFPUOP_COMP_32(efscmpeq);
8323GEN_SPEFPUOP_COMP_32(efststgt);
8324GEN_SPEFPUOP_COMP_32(efststlt);
8325GEN_SPEFPUOP_COMP_32(efststeq);
0487d6a8
JM
8326
8327/* Opcodes definitions */
70560da7
FC
8328GEN_SPE(efsadd, efssub, 0x00, 0x0B, 0x00000000, 0x00000000, PPC_SPE_SINGLE); //
8329GEN_SPE(efsabs, efsnabs, 0x02, 0x0B, 0x0000F800, 0x0000F800, PPC_SPE_SINGLE); //
8330GEN_SPE(efsneg, speundef, 0x03, 0x0B, 0x0000F800, 0xFFFFFFFF, PPC_SPE_SINGLE); //
8331GEN_SPE(efsmul, efsdiv, 0x04, 0x0B, 0x00000000, 0x00000000, PPC_SPE_SINGLE); //
8332GEN_SPE(efscmpgt, efscmplt, 0x06, 0x0B, 0x00600000, 0x00600000, PPC_SPE_SINGLE); //
8333GEN_SPE(efscmpeq, efscfd, 0x07, 0x0B, 0x00600000, 0x00180000, PPC_SPE_SINGLE); //
8334GEN_SPE(efscfui, efscfsi, 0x08, 0x0B, 0x00180000, 0x00180000, PPC_SPE_SINGLE); //
8335GEN_SPE(efscfuf, efscfsf, 0x09, 0x0B, 0x00180000, 0x00180000, PPC_SPE_SINGLE); //
8336GEN_SPE(efsctui, efsctsi, 0x0A, 0x0B, 0x00180000, 0x00180000, PPC_SPE_SINGLE); //
8337GEN_SPE(efsctuf, efsctsf, 0x0B, 0x0B, 0x00180000, 0x00180000, PPC_SPE_SINGLE); //
8338GEN_SPE(efsctuiz, speundef, 0x0C, 0x0B, 0x00180000, 0xFFFFFFFF, PPC_SPE_SINGLE); //
8339GEN_SPE(efsctsiz, speundef, 0x0D, 0x0B, 0x00180000, 0xFFFFFFFF, PPC_SPE_SINGLE); //
8340GEN_SPE(efststgt, efststlt, 0x0E, 0x0B, 0x00600000, 0x00600000, PPC_SPE_SINGLE); //
8341GEN_SPE(efststeq, speundef, 0x0F, 0x0B, 0x00600000, 0xFFFFFFFF, PPC_SPE_SINGLE); //
0487d6a8
JM
8342
8343/* Double precision floating-point operations */
8344/* Arithmetic */
1c97856d
AJ
8345GEN_SPEFPUOP_ARITH2_64_64(efdadd);
8346GEN_SPEFPUOP_ARITH2_64_64(efdsub);
8347GEN_SPEFPUOP_ARITH2_64_64(efdmul);
8348GEN_SPEFPUOP_ARITH2_64_64(efddiv);
636aa200 8349static inline void gen_efdabs(DisasContext *ctx)
1c97856d
AJ
8350{
8351 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 8352 gen_exception(ctx, POWERPC_EXCP_SPEU);
1c97856d
AJ
8353 return;
8354 }
8355#if defined(TARGET_PPC64)
6d5c34fa 8356 tcg_gen_andi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], ~0x8000000000000000LL);
1c97856d 8357#else
6d5c34fa
MP
8358 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
8359 tcg_gen_andi_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], ~0x80000000);
1c97856d
AJ
8360#endif
8361}
636aa200 8362static inline void gen_efdnabs(DisasContext *ctx)
1c97856d
AJ
8363{
8364 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 8365 gen_exception(ctx, POWERPC_EXCP_SPEU);
1c97856d
AJ
8366 return;
8367 }
8368#if defined(TARGET_PPC64)
6d5c34fa 8369 tcg_gen_ori_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x8000000000000000LL);
1c97856d 8370#else
6d5c34fa
MP
8371 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
8372 tcg_gen_ori_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], 0x80000000);
1c97856d
AJ
8373#endif
8374}
636aa200 8375static inline void gen_efdneg(DisasContext *ctx)
1c97856d
AJ
8376{
8377 if (unlikely(!ctx->spe_enabled)) {
27a69bb0 8378 gen_exception(ctx, POWERPC_EXCP_SPEU);
1c97856d
AJ
8379 return;
8380 }
8381#if defined(TARGET_PPC64)
6d5c34fa 8382 tcg_gen_xori_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x8000000000000000LL);
1c97856d 8383#else
6d5c34fa
MP
8384 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
8385 tcg_gen_xori_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], 0x80000000);
1c97856d
AJ
8386#endif
8387}
8388
0487d6a8 8389/* Conversion */
1c97856d
AJ
8390GEN_SPEFPUOP_CONV_64_32(efdcfui);
8391GEN_SPEFPUOP_CONV_64_32(efdcfsi);
8392GEN_SPEFPUOP_CONV_64_32(efdcfuf);
8393GEN_SPEFPUOP_CONV_64_32(efdcfsf);
8394GEN_SPEFPUOP_CONV_32_64(efdctui);
8395GEN_SPEFPUOP_CONV_32_64(efdctsi);
8396GEN_SPEFPUOP_CONV_32_64(efdctuf);
8397GEN_SPEFPUOP_CONV_32_64(efdctsf);
8398GEN_SPEFPUOP_CONV_32_64(efdctuiz);
8399GEN_SPEFPUOP_CONV_32_64(efdctsiz);
8400GEN_SPEFPUOP_CONV_64_32(efdcfs);
8401GEN_SPEFPUOP_CONV_64_64(efdcfuid);
8402GEN_SPEFPUOP_CONV_64_64(efdcfsid);
8403GEN_SPEFPUOP_CONV_64_64(efdctuidz);
8404GEN_SPEFPUOP_CONV_64_64(efdctsidz);
0487d6a8 8405
0487d6a8 8406/* Comparison */
1c97856d
AJ
8407GEN_SPEFPUOP_COMP_64(efdcmpgt);
8408GEN_SPEFPUOP_COMP_64(efdcmplt);
8409GEN_SPEFPUOP_COMP_64(efdcmpeq);
8410GEN_SPEFPUOP_COMP_64(efdtstgt);
8411GEN_SPEFPUOP_COMP_64(efdtstlt);
8412GEN_SPEFPUOP_COMP_64(efdtsteq);
0487d6a8
JM
8413
8414/* Opcodes definitions */
70560da7
FC
8415GEN_SPE(efdadd, efdsub, 0x10, 0x0B, 0x00000000, 0x00000000, PPC_SPE_DOUBLE); //
8416GEN_SPE(efdcfuid, efdcfsid, 0x11, 0x0B, 0x00180000, 0x00180000, PPC_SPE_DOUBLE); //
8417GEN_SPE(efdabs, efdnabs, 0x12, 0x0B, 0x0000F800, 0x0000F800, PPC_SPE_DOUBLE); //
8418GEN_SPE(efdneg, speundef, 0x13, 0x0B, 0x0000F800, 0xFFFFFFFF, PPC_SPE_DOUBLE); //
8419GEN_SPE(efdmul, efddiv, 0x14, 0x0B, 0x00000000, 0x00000000, PPC_SPE_DOUBLE); //
8420GEN_SPE(efdctuidz, efdctsidz, 0x15, 0x0B, 0x00180000, 0x00180000, PPC_SPE_DOUBLE); //
8421GEN_SPE(efdcmpgt, efdcmplt, 0x16, 0x0B, 0x00600000, 0x00600000, PPC_SPE_DOUBLE); //
8422GEN_SPE(efdcmpeq, efdcfs, 0x17, 0x0B, 0x00600000, 0x00180000, PPC_SPE_DOUBLE); //
8423GEN_SPE(efdcfui, efdcfsi, 0x18, 0x0B, 0x00180000, 0x00180000, PPC_SPE_DOUBLE); //
8424GEN_SPE(efdcfuf, efdcfsf, 0x19, 0x0B, 0x00180000, 0x00180000, PPC_SPE_DOUBLE); //
8425GEN_SPE(efdctui, efdctsi, 0x1A, 0x0B, 0x00180000, 0x00180000, PPC_SPE_DOUBLE); //
8426GEN_SPE(efdctuf, efdctsf, 0x1B, 0x0B, 0x00180000, 0x00180000, PPC_SPE_DOUBLE); //
8427GEN_SPE(efdctuiz, speundef, 0x1C, 0x0B, 0x00180000, 0xFFFFFFFF, PPC_SPE_DOUBLE); //
8428GEN_SPE(efdctsiz, speundef, 0x1D, 0x0B, 0x00180000, 0xFFFFFFFF, PPC_SPE_DOUBLE); //
8429GEN_SPE(efdtstgt, efdtstlt, 0x1E, 0x0B, 0x00600000, 0x00600000, PPC_SPE_DOUBLE); //
8430GEN_SPE(efdtsteq, speundef, 0x1F, 0x0B, 0x00600000, 0xFFFFFFFF, PPC_SPE_DOUBLE); //
0487d6a8 8431
c227f099 8432static opcode_t opcodes[] = {
5c55ff99
BS
8433GEN_HANDLER(invalid, 0x00, 0x00, 0x00, 0xFFFFFFFF, PPC_NONE),
8434GEN_HANDLER(cmp, 0x1F, 0x00, 0x00, 0x00400000, PPC_INTEGER),
8435GEN_HANDLER(cmpi, 0x0B, 0xFF, 0xFF, 0x00400000, PPC_INTEGER),
8436GEN_HANDLER(cmpl, 0x1F, 0x00, 0x01, 0x00400000, PPC_INTEGER),
8437GEN_HANDLER(cmpli, 0x0A, 0xFF, 0xFF, 0x00400000, PPC_INTEGER),
8438GEN_HANDLER(isel, 0x1F, 0x0F, 0xFF, 0x00000001, PPC_ISEL),
8439GEN_HANDLER(addi, 0x0E, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8440GEN_HANDLER(addic, 0x0C, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8441GEN_HANDLER2(addic_, "addic.", 0x0D, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8442GEN_HANDLER(addis, 0x0F, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8443GEN_HANDLER(mulhw, 0x1F, 0x0B, 0x02, 0x00000400, PPC_INTEGER),
8444GEN_HANDLER(mulhwu, 0x1F, 0x0B, 0x00, 0x00000400, PPC_INTEGER),
8445GEN_HANDLER(mullw, 0x1F, 0x0B, 0x07, 0x00000000, PPC_INTEGER),
8446GEN_HANDLER(mullwo, 0x1F, 0x0B, 0x17, 0x00000000, PPC_INTEGER),
8447GEN_HANDLER(mulli, 0x07, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8448#if defined(TARGET_PPC64)
8449GEN_HANDLER(mulld, 0x1F, 0x09, 0x07, 0x00000000, PPC_64B),
8450#endif
8451GEN_HANDLER(neg, 0x1F, 0x08, 0x03, 0x0000F800, PPC_INTEGER),
8452GEN_HANDLER(nego, 0x1F, 0x08, 0x13, 0x0000F800, PPC_INTEGER),
8453GEN_HANDLER(subfic, 0x08, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8454GEN_HANDLER2(andi_, "andi.", 0x1C, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8455GEN_HANDLER2(andis_, "andis.", 0x1D, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8456GEN_HANDLER(cntlzw, 0x1F, 0x1A, 0x00, 0x00000000, PPC_INTEGER),
8457GEN_HANDLER(or, 0x1F, 0x1C, 0x0D, 0x00000000, PPC_INTEGER),
8458GEN_HANDLER(xor, 0x1F, 0x1C, 0x09, 0x00000000, PPC_INTEGER),
8459GEN_HANDLER(ori, 0x18, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8460GEN_HANDLER(oris, 0x19, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8461GEN_HANDLER(xori, 0x1A, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8462GEN_HANDLER(xoris, 0x1B, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8463GEN_HANDLER(popcntb, 0x1F, 0x03, 0x03, 0x0000F801, PPC_POPCNTB),
eaabeef2 8464GEN_HANDLER(popcntw, 0x1F, 0x1A, 0x0b, 0x0000F801, PPC_POPCNTWD),
5c55ff99 8465#if defined(TARGET_PPC64)
eaabeef2 8466GEN_HANDLER(popcntd, 0x1F, 0x1A, 0x0F, 0x0000F801, PPC_POPCNTWD),
5c55ff99
BS
8467GEN_HANDLER(cntlzd, 0x1F, 0x1A, 0x01, 0x00000000, PPC_64B),
8468#endif
8469GEN_HANDLER(rlwimi, 0x14, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8470GEN_HANDLER(rlwinm, 0x15, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8471GEN_HANDLER(rlwnm, 0x17, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8472GEN_HANDLER(slw, 0x1F, 0x18, 0x00, 0x00000000, PPC_INTEGER),
8473GEN_HANDLER(sraw, 0x1F, 0x18, 0x18, 0x00000000, PPC_INTEGER),
8474GEN_HANDLER(srawi, 0x1F, 0x18, 0x19, 0x00000000, PPC_INTEGER),
8475GEN_HANDLER(srw, 0x1F, 0x18, 0x10, 0x00000000, PPC_INTEGER),
8476#if defined(TARGET_PPC64)
8477GEN_HANDLER(sld, 0x1F, 0x1B, 0x00, 0x00000000, PPC_64B),
8478GEN_HANDLER(srad, 0x1F, 0x1A, 0x18, 0x00000000, PPC_64B),
8479GEN_HANDLER2(sradi0, "sradi", 0x1F, 0x1A, 0x19, 0x00000000, PPC_64B),
8480GEN_HANDLER2(sradi1, "sradi", 0x1F, 0x1B, 0x19, 0x00000000, PPC_64B),
8481GEN_HANDLER(srd, 0x1F, 0x1B, 0x10, 0x00000000, PPC_64B),
8482#endif
8483GEN_HANDLER(frsqrtes, 0x3B, 0x1A, 0xFF, 0x001F07C0, PPC_FLOAT_FRSQRTES),
8484GEN_HANDLER(fsqrt, 0x3F, 0x16, 0xFF, 0x001F07C0, PPC_FLOAT_FSQRT),
8485GEN_HANDLER(fsqrts, 0x3B, 0x16, 0xFF, 0x001F07C0, PPC_FLOAT_FSQRT),
8486GEN_HANDLER(fcmpo, 0x3F, 0x00, 0x01, 0x00600001, PPC_FLOAT),
8487GEN_HANDLER(fcmpu, 0x3F, 0x00, 0x00, 0x00600001, PPC_FLOAT),
8488GEN_HANDLER(fmr, 0x3F, 0x08, 0x02, 0x001F0000, PPC_FLOAT),
8489GEN_HANDLER(mcrfs, 0x3F, 0x00, 0x02, 0x0063F801, PPC_FLOAT),
8490GEN_HANDLER(mffs, 0x3F, 0x07, 0x12, 0x001FF800, PPC_FLOAT),
8491GEN_HANDLER(mtfsb0, 0x3F, 0x06, 0x02, 0x001FF800, PPC_FLOAT),
8492GEN_HANDLER(mtfsb1, 0x3F, 0x06, 0x01, 0x001FF800, PPC_FLOAT),
8493GEN_HANDLER(mtfsf, 0x3F, 0x07, 0x16, 0x00010000, PPC_FLOAT),
8494GEN_HANDLER(mtfsfi, 0x3F, 0x06, 0x04, 0x006f0800, PPC_FLOAT),
8495#if defined(TARGET_PPC64)
8496GEN_HANDLER(ld, 0x3A, 0xFF, 0xFF, 0x00000000, PPC_64B),
8497GEN_HANDLER(lq, 0x38, 0xFF, 0xFF, 0x00000000, PPC_64BX),
8498GEN_HANDLER(std, 0x3E, 0xFF, 0xFF, 0x00000000, PPC_64B),
8499#endif
8500GEN_HANDLER(lmw, 0x2E, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8501GEN_HANDLER(stmw, 0x2F, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8502GEN_HANDLER(lswi, 0x1F, 0x15, 0x12, 0x00000001, PPC_STRING),
8503GEN_HANDLER(lswx, 0x1F, 0x15, 0x10, 0x00000001, PPC_STRING),
8504GEN_HANDLER(stswi, 0x1F, 0x15, 0x16, 0x00000001, PPC_STRING),
8505GEN_HANDLER(stswx, 0x1F, 0x15, 0x14, 0x00000001, PPC_STRING),
8506GEN_HANDLER(eieio, 0x1F, 0x16, 0x1A, 0x03FFF801, PPC_MEM_EIEIO),
8507GEN_HANDLER(isync, 0x13, 0x16, 0x04, 0x03FFF801, PPC_MEM),
f844c817 8508GEN_HANDLER(lwarx, 0x1F, 0x14, 0x00, 0x00000000, PPC_RES),
5c55ff99
BS
8509GEN_HANDLER2(stwcx_, "stwcx.", 0x1F, 0x16, 0x04, 0x00000000, PPC_RES),
8510#if defined(TARGET_PPC64)
f844c817 8511GEN_HANDLER(ldarx, 0x1F, 0x14, 0x02, 0x00000000, PPC_64B),
5c55ff99
BS
8512GEN_HANDLER2(stdcx_, "stdcx.", 0x1F, 0x16, 0x06, 0x00000000, PPC_64B),
8513#endif
8514GEN_HANDLER(sync, 0x1F, 0x16, 0x12, 0x039FF801, PPC_MEM_SYNC),
8515GEN_HANDLER(wait, 0x1F, 0x1E, 0x01, 0x03FFF801, PPC_WAIT),
8516GEN_HANDLER(b, 0x12, 0xFF, 0xFF, 0x00000000, PPC_FLOW),
8517GEN_HANDLER(bc, 0x10, 0xFF, 0xFF, 0x00000000, PPC_FLOW),
8518GEN_HANDLER(bcctr, 0x13, 0x10, 0x10, 0x00000000, PPC_FLOW),
8519GEN_HANDLER(bclr, 0x13, 0x10, 0x00, 0x00000000, PPC_FLOW),
8520GEN_HANDLER(mcrf, 0x13, 0x00, 0xFF, 0x00000001, PPC_INTEGER),
8521GEN_HANDLER(rfi, 0x13, 0x12, 0x01, 0x03FF8001, PPC_FLOW),
8522#if defined(TARGET_PPC64)
8523GEN_HANDLER(rfid, 0x13, 0x12, 0x00, 0x03FF8001, PPC_64B),
8524GEN_HANDLER(hrfid, 0x13, 0x12, 0x08, 0x03FF8001, PPC_64H),
8525#endif
8526GEN_HANDLER(sc, 0x11, 0xFF, 0xFF, 0x03FFF01D, PPC_FLOW),
8527GEN_HANDLER(tw, 0x1F, 0x04, 0x00, 0x00000001, PPC_FLOW),
8528GEN_HANDLER(twi, 0x03, 0xFF, 0xFF, 0x00000000, PPC_FLOW),
8529#if defined(TARGET_PPC64)
8530GEN_HANDLER(td, 0x1F, 0x04, 0x02, 0x00000001, PPC_64B),
8531GEN_HANDLER(tdi, 0x02, 0xFF, 0xFF, 0x00000000, PPC_64B),
8532#endif
8533GEN_HANDLER(mcrxr, 0x1F, 0x00, 0x10, 0x007FF801, PPC_MISC),
8534GEN_HANDLER(mfcr, 0x1F, 0x13, 0x00, 0x00000801, PPC_MISC),
8535GEN_HANDLER(mfmsr, 0x1F, 0x13, 0x02, 0x001FF801, PPC_MISC),
8536GEN_HANDLER(mfspr, 0x1F, 0x13, 0x0A, 0x00000001, PPC_MISC),
8537GEN_HANDLER(mftb, 0x1F, 0x13, 0x0B, 0x00000001, PPC_MFTB),
8538GEN_HANDLER(mtcrf, 0x1F, 0x10, 0x04, 0x00000801, PPC_MISC),
8539#if defined(TARGET_PPC64)
8540GEN_HANDLER(mtmsrd, 0x1F, 0x12, 0x05, 0x001EF801, PPC_64B),
8541#endif
8542GEN_HANDLER(mtmsr, 0x1F, 0x12, 0x04, 0x001FF801, PPC_MISC),
8543GEN_HANDLER(mtspr, 0x1F, 0x13, 0x0E, 0x00000001, PPC_MISC),
8544GEN_HANDLER(dcbf, 0x1F, 0x16, 0x02, 0x03C00001, PPC_CACHE),
8545GEN_HANDLER(dcbi, 0x1F, 0x16, 0x0E, 0x03E00001, PPC_CACHE),
8546GEN_HANDLER(dcbst, 0x1F, 0x16, 0x01, 0x03E00001, PPC_CACHE),
8547GEN_HANDLER(dcbt, 0x1F, 0x16, 0x08, 0x02000001, PPC_CACHE),
8548GEN_HANDLER(dcbtst, 0x1F, 0x16, 0x07, 0x02000001, PPC_CACHE),
8549GEN_HANDLER(dcbz, 0x1F, 0x16, 0x1F, 0x03E00001, PPC_CACHE_DCBZ),
8550GEN_HANDLER2(dcbz_970, "dcbz", 0x1F, 0x16, 0x1F, 0x03C00001, PPC_CACHE_DCBZT),
8551GEN_HANDLER(dst, 0x1F, 0x16, 0x0A, 0x01800001, PPC_ALTIVEC),
8552GEN_HANDLER(dstst, 0x1F, 0x16, 0x0B, 0x02000001, PPC_ALTIVEC),
8553GEN_HANDLER(dss, 0x1F, 0x16, 0x19, 0x019FF801, PPC_ALTIVEC),
8554GEN_HANDLER(icbi, 0x1F, 0x16, 0x1E, 0x03E00001, PPC_CACHE_ICBI),
8555GEN_HANDLER(dcba, 0x1F, 0x16, 0x17, 0x03E00001, PPC_CACHE_DCBA),
8556GEN_HANDLER(mfsr, 0x1F, 0x13, 0x12, 0x0010F801, PPC_SEGMENT),
8557GEN_HANDLER(mfsrin, 0x1F, 0x13, 0x14, 0x001F0001, PPC_SEGMENT),
8558GEN_HANDLER(mtsr, 0x1F, 0x12, 0x06, 0x0010F801, PPC_SEGMENT),
8559GEN_HANDLER(mtsrin, 0x1F, 0x12, 0x07, 0x001F0001, PPC_SEGMENT),
8560#if defined(TARGET_PPC64)
8561GEN_HANDLER2(mfsr_64b, "mfsr", 0x1F, 0x13, 0x12, 0x0010F801, PPC_SEGMENT_64B),
8562GEN_HANDLER2(mfsrin_64b, "mfsrin", 0x1F, 0x13, 0x14, 0x001F0001,
8563 PPC_SEGMENT_64B),
8564GEN_HANDLER2(mtsr_64b, "mtsr", 0x1F, 0x12, 0x06, 0x0010F801, PPC_SEGMENT_64B),
8565GEN_HANDLER2(mtsrin_64b, "mtsrin", 0x1F, 0x12, 0x07, 0x001F0001,
8566 PPC_SEGMENT_64B),
efdef95f
DG
8567GEN_HANDLER2(slbmte, "slbmte", 0x1F, 0x12, 0x0C, 0x001F0001, PPC_SEGMENT_64B),
8568GEN_HANDLER2(slbmfee, "slbmfee", 0x1F, 0x13, 0x1C, 0x001F0001, PPC_SEGMENT_64B),
8569GEN_HANDLER2(slbmfev, "slbmfev", 0x1F, 0x13, 0x1A, 0x001F0001, PPC_SEGMENT_64B),
5c55ff99
BS
8570#endif
8571GEN_HANDLER(tlbia, 0x1F, 0x12, 0x0B, 0x03FFFC01, PPC_MEM_TLBIA),
8572GEN_HANDLER(tlbiel, 0x1F, 0x12, 0x08, 0x03FF0001, PPC_MEM_TLBIE),
8573GEN_HANDLER(tlbie, 0x1F, 0x12, 0x09, 0x03FF0001, PPC_MEM_TLBIE),
8574GEN_HANDLER(tlbsync, 0x1F, 0x16, 0x11, 0x03FFF801, PPC_MEM_TLBSYNC),
8575#if defined(TARGET_PPC64)
8576GEN_HANDLER(slbia, 0x1F, 0x12, 0x0F, 0x03FFFC01, PPC_SLBI),
8577GEN_HANDLER(slbie, 0x1F, 0x12, 0x0D, 0x03FF0001, PPC_SLBI),
8578#endif
8579GEN_HANDLER(eciwx, 0x1F, 0x16, 0x0D, 0x00000001, PPC_EXTERN),
8580GEN_HANDLER(ecowx, 0x1F, 0x16, 0x09, 0x00000001, PPC_EXTERN),
8581GEN_HANDLER(abs, 0x1F, 0x08, 0x0B, 0x0000F800, PPC_POWER_BR),
8582GEN_HANDLER(abso, 0x1F, 0x08, 0x1B, 0x0000F800, PPC_POWER_BR),
8583GEN_HANDLER(clcs, 0x1F, 0x10, 0x13, 0x0000F800, PPC_POWER_BR),
8584GEN_HANDLER(div, 0x1F, 0x0B, 0x0A, 0x00000000, PPC_POWER_BR),
8585GEN_HANDLER(divo, 0x1F, 0x0B, 0x1A, 0x00000000, PPC_POWER_BR),
8586GEN_HANDLER(divs, 0x1F, 0x0B, 0x0B, 0x00000000, PPC_POWER_BR),
8587GEN_HANDLER(divso, 0x1F, 0x0B, 0x1B, 0x00000000, PPC_POWER_BR),
8588GEN_HANDLER(doz, 0x1F, 0x08, 0x08, 0x00000000, PPC_POWER_BR),
8589GEN_HANDLER(dozo, 0x1F, 0x08, 0x18, 0x00000000, PPC_POWER_BR),
8590GEN_HANDLER(dozi, 0x09, 0xFF, 0xFF, 0x00000000, PPC_POWER_BR),
8591GEN_HANDLER(lscbx, 0x1F, 0x15, 0x08, 0x00000000, PPC_POWER_BR),
8592GEN_HANDLER(maskg, 0x1F, 0x1D, 0x00, 0x00000000, PPC_POWER_BR),
8593GEN_HANDLER(maskir, 0x1F, 0x1D, 0x10, 0x00000000, PPC_POWER_BR),
8594GEN_HANDLER(mul, 0x1F, 0x0B, 0x03, 0x00000000, PPC_POWER_BR),
8595GEN_HANDLER(mulo, 0x1F, 0x0B, 0x13, 0x00000000, PPC_POWER_BR),
8596GEN_HANDLER(nabs, 0x1F, 0x08, 0x0F, 0x00000000, PPC_POWER_BR),
8597GEN_HANDLER(nabso, 0x1F, 0x08, 0x1F, 0x00000000, PPC_POWER_BR),
8598GEN_HANDLER(rlmi, 0x16, 0xFF, 0xFF, 0x00000000, PPC_POWER_BR),
8599GEN_HANDLER(rrib, 0x1F, 0x19, 0x10, 0x00000000, PPC_POWER_BR),
8600GEN_HANDLER(sle, 0x1F, 0x19, 0x04, 0x00000000, PPC_POWER_BR),
8601GEN_HANDLER(sleq, 0x1F, 0x19, 0x06, 0x00000000, PPC_POWER_BR),
8602GEN_HANDLER(sliq, 0x1F, 0x18, 0x05, 0x00000000, PPC_POWER_BR),
8603GEN_HANDLER(slliq, 0x1F, 0x18, 0x07, 0x00000000, PPC_POWER_BR),
8604GEN_HANDLER(sllq, 0x1F, 0x18, 0x06, 0x00000000, PPC_POWER_BR),
8605GEN_HANDLER(slq, 0x1F, 0x18, 0x04, 0x00000000, PPC_POWER_BR),
8606GEN_HANDLER(sraiq, 0x1F, 0x18, 0x1D, 0x00000000, PPC_POWER_BR),
8607GEN_HANDLER(sraq, 0x1F, 0x18, 0x1C, 0x00000000, PPC_POWER_BR),
8608GEN_HANDLER(sre, 0x1F, 0x19, 0x14, 0x00000000, PPC_POWER_BR),
8609GEN_HANDLER(srea, 0x1F, 0x19, 0x1C, 0x00000000, PPC_POWER_BR),
8610GEN_HANDLER(sreq, 0x1F, 0x19, 0x16, 0x00000000, PPC_POWER_BR),
8611GEN_HANDLER(sriq, 0x1F, 0x18, 0x15, 0x00000000, PPC_POWER_BR),
8612GEN_HANDLER(srliq, 0x1F, 0x18, 0x17, 0x00000000, PPC_POWER_BR),
8613GEN_HANDLER(srlq, 0x1F, 0x18, 0x16, 0x00000000, PPC_POWER_BR),
8614GEN_HANDLER(srq, 0x1F, 0x18, 0x14, 0x00000000, PPC_POWER_BR),
8615GEN_HANDLER(dsa, 0x1F, 0x14, 0x13, 0x03FFF801, PPC_602_SPEC),
8616GEN_HANDLER(esa, 0x1F, 0x14, 0x12, 0x03FFF801, PPC_602_SPEC),
8617GEN_HANDLER(mfrom, 0x1F, 0x09, 0x08, 0x03E0F801, PPC_602_SPEC),
8618GEN_HANDLER2(tlbld_6xx, "tlbld", 0x1F, 0x12, 0x1E, 0x03FF0001, PPC_6xx_TLB),
8619GEN_HANDLER2(tlbli_6xx, "tlbli", 0x1F, 0x12, 0x1F, 0x03FF0001, PPC_6xx_TLB),
8620GEN_HANDLER2(tlbld_74xx, "tlbld", 0x1F, 0x12, 0x1E, 0x03FF0001, PPC_74xx_TLB),
8621GEN_HANDLER2(tlbli_74xx, "tlbli", 0x1F, 0x12, 0x1F, 0x03FF0001, PPC_74xx_TLB),
8622GEN_HANDLER(clf, 0x1F, 0x16, 0x03, 0x03E00000, PPC_POWER),
8623GEN_HANDLER(cli, 0x1F, 0x16, 0x0F, 0x03E00000, PPC_POWER),
8624GEN_HANDLER(dclst, 0x1F, 0x16, 0x13, 0x03E00000, PPC_POWER),
8625GEN_HANDLER(mfsri, 0x1F, 0x13, 0x13, 0x00000001, PPC_POWER),
8626GEN_HANDLER(rac, 0x1F, 0x12, 0x19, 0x00000001, PPC_POWER),
8627GEN_HANDLER(rfsvc, 0x13, 0x12, 0x02, 0x03FFF0001, PPC_POWER),
8628GEN_HANDLER(lfq, 0x38, 0xFF, 0xFF, 0x00000003, PPC_POWER2),
8629GEN_HANDLER(lfqu, 0x39, 0xFF, 0xFF, 0x00000003, PPC_POWER2),
8630GEN_HANDLER(lfqux, 0x1F, 0x17, 0x19, 0x00000001, PPC_POWER2),
8631GEN_HANDLER(lfqx, 0x1F, 0x17, 0x18, 0x00000001, PPC_POWER2),
8632GEN_HANDLER(stfq, 0x3C, 0xFF, 0xFF, 0x00000003, PPC_POWER2),
8633GEN_HANDLER(stfqu, 0x3D, 0xFF, 0xFF, 0x00000003, PPC_POWER2),
8634GEN_HANDLER(stfqux, 0x1F, 0x17, 0x1D, 0x00000001, PPC_POWER2),
8635GEN_HANDLER(stfqx, 0x1F, 0x17, 0x1C, 0x00000001, PPC_POWER2),
8636GEN_HANDLER(mfapidi, 0x1F, 0x13, 0x08, 0x0000F801, PPC_MFAPIDI),
8637GEN_HANDLER(tlbiva, 0x1F, 0x12, 0x18, 0x03FFF801, PPC_TLBIVA),
8638GEN_HANDLER(mfdcr, 0x1F, 0x03, 0x0A, 0x00000001, PPC_DCR),
8639GEN_HANDLER(mtdcr, 0x1F, 0x03, 0x0E, 0x00000001, PPC_DCR),
8640GEN_HANDLER(mfdcrx, 0x1F, 0x03, 0x08, 0x00000000, PPC_DCRX),
8641GEN_HANDLER(mtdcrx, 0x1F, 0x03, 0x0C, 0x00000000, PPC_DCRX),
8642GEN_HANDLER(mfdcrux, 0x1F, 0x03, 0x09, 0x00000000, PPC_DCRUX),
8643GEN_HANDLER(mtdcrux, 0x1F, 0x03, 0x0D, 0x00000000, PPC_DCRUX),
8644GEN_HANDLER(dccci, 0x1F, 0x06, 0x0E, 0x03E00001, PPC_4xx_COMMON),
8645GEN_HANDLER(dcread, 0x1F, 0x06, 0x0F, 0x00000001, PPC_4xx_COMMON),
8646GEN_HANDLER2(icbt_40x, "icbt", 0x1F, 0x06, 0x08, 0x03E00001, PPC_40x_ICBT),
8647GEN_HANDLER(iccci, 0x1F, 0x06, 0x1E, 0x00000001, PPC_4xx_COMMON),
8648GEN_HANDLER(icread, 0x1F, 0x06, 0x1F, 0x03E00001, PPC_4xx_COMMON),
8649GEN_HANDLER2(rfci_40x, "rfci", 0x13, 0x13, 0x01, 0x03FF8001, PPC_40x_EXCP),
01662f3e 8650GEN_HANDLER_E(rfci, 0x13, 0x13, 0x01, 0x03FF8001, PPC_BOOKE, PPC2_BOOKE206),
5c55ff99
BS
8651GEN_HANDLER(rfdi, 0x13, 0x07, 0x01, 0x03FF8001, PPC_RFDI),
8652GEN_HANDLER(rfmci, 0x13, 0x06, 0x01, 0x03FF8001, PPC_RFMCI),
8653GEN_HANDLER2(tlbre_40x, "tlbre", 0x1F, 0x12, 0x1D, 0x00000001, PPC_40x_TLB),
8654GEN_HANDLER2(tlbsx_40x, "tlbsx", 0x1F, 0x12, 0x1C, 0x00000000, PPC_40x_TLB),
8655GEN_HANDLER2(tlbwe_40x, "tlbwe", 0x1F, 0x12, 0x1E, 0x00000001, PPC_40x_TLB),
8656GEN_HANDLER2(tlbre_440, "tlbre", 0x1F, 0x12, 0x1D, 0x00000001, PPC_BOOKE),
8657GEN_HANDLER2(tlbsx_440, "tlbsx", 0x1F, 0x12, 0x1C, 0x00000000, PPC_BOOKE),
8658GEN_HANDLER2(tlbwe_440, "tlbwe", 0x1F, 0x12, 0x1E, 0x00000001, PPC_BOOKE),
01662f3e
AG
8659GEN_HANDLER2_E(tlbre_booke206, "tlbre", 0x1F, 0x12, 0x1D, 0x00000001,
8660 PPC_NONE, PPC2_BOOKE206),
8661GEN_HANDLER2_E(tlbsx_booke206, "tlbsx", 0x1F, 0x12, 0x1C, 0x00000000,
8662 PPC_NONE, PPC2_BOOKE206),
8663GEN_HANDLER2_E(tlbwe_booke206, "tlbwe", 0x1F, 0x12, 0x1E, 0x00000001,
8664 PPC_NONE, PPC2_BOOKE206),
8665GEN_HANDLER2_E(tlbivax_booke206, "tlbivax", 0x1F, 0x12, 0x18, 0x00000001,
8666 PPC_NONE, PPC2_BOOKE206),
6d3db821
AG
8667GEN_HANDLER2_E(tlbilx_booke206, "tlbilx", 0x1F, 0x12, 0x00, 0x03800001,
8668 PPC_NONE, PPC2_BOOKE206),
d5d11a39
AG
8669GEN_HANDLER2_E(msgsnd, "msgsnd", 0x1F, 0x0E, 0x06, 0x03ff0001,
8670 PPC_NONE, PPC2_PRCNTL),
9e0b5cb1
AG
8671GEN_HANDLER2_E(msgclr, "msgclr", 0x1F, 0x0E, 0x07, 0x03ff0001,
8672 PPC_NONE, PPC2_PRCNTL),
5c55ff99 8673GEN_HANDLER(wrtee, 0x1F, 0x03, 0x04, 0x000FFC01, PPC_WRTEE),
fbe73008 8674GEN_HANDLER(wrteei, 0x1F, 0x03, 0x05, 0x000E7C01, PPC_WRTEE),
5c55ff99 8675GEN_HANDLER(dlmzb, 0x1F, 0x0E, 0x02, 0x00000000, PPC_440_SPEC),
01662f3e
AG
8676GEN_HANDLER_E(mbar, 0x1F, 0x16, 0x1a, 0x001FF801,
8677 PPC_BOOKE, PPC2_BOOKE206),
dcb2b9e1 8678GEN_HANDLER(msync_4xx, 0x1F, 0x16, 0x12, 0x03FFF801, PPC_BOOKE),
01662f3e
AG
8679GEN_HANDLER2_E(icbt_440, "icbt", 0x1F, 0x16, 0x00, 0x03E00001,
8680 PPC_BOOKE, PPC2_BOOKE206),
5c55ff99
BS
8681GEN_HANDLER(lvsl, 0x1f, 0x06, 0x00, 0x00000001, PPC_ALTIVEC),
8682GEN_HANDLER(lvsr, 0x1f, 0x06, 0x01, 0x00000001, PPC_ALTIVEC),
8683GEN_HANDLER(mfvscr, 0x04, 0x2, 0x18, 0x001ff800, PPC_ALTIVEC),
8684GEN_HANDLER(mtvscr, 0x04, 0x2, 0x19, 0x03ff0000, PPC_ALTIVEC),
8685GEN_HANDLER(vsldoi, 0x04, 0x16, 0xFF, 0x00000400, PPC_ALTIVEC),
8686GEN_HANDLER(vmladduhm, 0x04, 0x11, 0xFF, 0x00000000, PPC_ALTIVEC),
8687GEN_HANDLER2(evsel0, "evsel", 0x04, 0x1c, 0x09, 0x00000000, PPC_SPE),
8688GEN_HANDLER2(evsel1, "evsel", 0x04, 0x1d, 0x09, 0x00000000, PPC_SPE),
8689GEN_HANDLER2(evsel2, "evsel", 0x04, 0x1e, 0x09, 0x00000000, PPC_SPE),
8690GEN_HANDLER2(evsel3, "evsel", 0x04, 0x1f, 0x09, 0x00000000, PPC_SPE),
8691
8692#undef GEN_INT_ARITH_ADD
8693#undef GEN_INT_ARITH_ADD_CONST
8694#define GEN_INT_ARITH_ADD(name, opc3, add_ca, compute_ca, compute_ov) \
8695GEN_HANDLER(name, 0x1F, 0x0A, opc3, 0x00000000, PPC_INTEGER),
8696#define GEN_INT_ARITH_ADD_CONST(name, opc3, const_val, \
8697 add_ca, compute_ca, compute_ov) \
8698GEN_HANDLER(name, 0x1F, 0x0A, opc3, 0x0000F800, PPC_INTEGER),
8699GEN_INT_ARITH_ADD(add, 0x08, 0, 0, 0)
8700GEN_INT_ARITH_ADD(addo, 0x18, 0, 0, 1)
8701GEN_INT_ARITH_ADD(addc, 0x00, 0, 1, 0)
8702GEN_INT_ARITH_ADD(addco, 0x10, 0, 1, 1)
8703GEN_INT_ARITH_ADD(adde, 0x04, 1, 1, 0)
8704GEN_INT_ARITH_ADD(addeo, 0x14, 1, 1, 1)
8705GEN_INT_ARITH_ADD_CONST(addme, 0x07, -1LL, 1, 1, 0)
8706GEN_INT_ARITH_ADD_CONST(addmeo, 0x17, -1LL, 1, 1, 1)
8707GEN_INT_ARITH_ADD_CONST(addze, 0x06, 0, 1, 1, 0)
8708GEN_INT_ARITH_ADD_CONST(addzeo, 0x16, 0, 1, 1, 1)
8709
8710#undef GEN_INT_ARITH_DIVW
8711#define GEN_INT_ARITH_DIVW(name, opc3, sign, compute_ov) \
8712GEN_HANDLER(name, 0x1F, 0x0B, opc3, 0x00000000, PPC_INTEGER)
8713GEN_INT_ARITH_DIVW(divwu, 0x0E, 0, 0),
8714GEN_INT_ARITH_DIVW(divwuo, 0x1E, 0, 1),
8715GEN_INT_ARITH_DIVW(divw, 0x0F, 1, 0),
8716GEN_INT_ARITH_DIVW(divwo, 0x1F, 1, 1),
8717
8718#if defined(TARGET_PPC64)
8719#undef GEN_INT_ARITH_DIVD
8720#define GEN_INT_ARITH_DIVD(name, opc3, sign, compute_ov) \
8721GEN_HANDLER(name, 0x1F, 0x09, opc3, 0x00000000, PPC_64B)
8722GEN_INT_ARITH_DIVD(divdu, 0x0E, 0, 0),
8723GEN_INT_ARITH_DIVD(divduo, 0x1E, 0, 1),
8724GEN_INT_ARITH_DIVD(divd, 0x0F, 1, 0),
8725GEN_INT_ARITH_DIVD(divdo, 0x1F, 1, 1),
8726
8727#undef GEN_INT_ARITH_MUL_HELPER
8728#define GEN_INT_ARITH_MUL_HELPER(name, opc3) \
8729GEN_HANDLER(name, 0x1F, 0x09, opc3, 0x00000000, PPC_64B)
8730GEN_INT_ARITH_MUL_HELPER(mulhdu, 0x00),
8731GEN_INT_ARITH_MUL_HELPER(mulhd, 0x02),
8732GEN_INT_ARITH_MUL_HELPER(mulldo, 0x17),
8733#endif
8734
8735#undef GEN_INT_ARITH_SUBF
8736#undef GEN_INT_ARITH_SUBF_CONST
8737#define GEN_INT_ARITH_SUBF(name, opc3, add_ca, compute_ca, compute_ov) \
8738GEN_HANDLER(name, 0x1F, 0x08, opc3, 0x00000000, PPC_INTEGER),
8739#define GEN_INT_ARITH_SUBF_CONST(name, opc3, const_val, \
8740 add_ca, compute_ca, compute_ov) \
8741GEN_HANDLER(name, 0x1F, 0x08, opc3, 0x0000F800, PPC_INTEGER),
8742GEN_INT_ARITH_SUBF(subf, 0x01, 0, 0, 0)
8743GEN_INT_ARITH_SUBF(subfo, 0x11, 0, 0, 1)
8744GEN_INT_ARITH_SUBF(subfc, 0x00, 0, 1, 0)
8745GEN_INT_ARITH_SUBF(subfco, 0x10, 0, 1, 1)
8746GEN_INT_ARITH_SUBF(subfe, 0x04, 1, 1, 0)
8747GEN_INT_ARITH_SUBF(subfeo, 0x14, 1, 1, 1)
8748GEN_INT_ARITH_SUBF_CONST(subfme, 0x07, -1LL, 1, 1, 0)
8749GEN_INT_ARITH_SUBF_CONST(subfmeo, 0x17, -1LL, 1, 1, 1)
8750GEN_INT_ARITH_SUBF_CONST(subfze, 0x06, 0, 1, 1, 0)
8751GEN_INT_ARITH_SUBF_CONST(subfzeo, 0x16, 0, 1, 1, 1)
8752
8753#undef GEN_LOGICAL1
8754#undef GEN_LOGICAL2
8755#define GEN_LOGICAL2(name, tcg_op, opc, type) \
8756GEN_HANDLER(name, 0x1F, 0x1C, opc, 0x00000000, type)
8757#define GEN_LOGICAL1(name, tcg_op, opc, type) \
8758GEN_HANDLER(name, 0x1F, 0x1A, opc, 0x00000000, type)
8759GEN_LOGICAL2(and, tcg_gen_and_tl, 0x00, PPC_INTEGER),
8760GEN_LOGICAL2(andc, tcg_gen_andc_tl, 0x01, PPC_INTEGER),
8761GEN_LOGICAL2(eqv, tcg_gen_eqv_tl, 0x08, PPC_INTEGER),
8762GEN_LOGICAL1(extsb, tcg_gen_ext8s_tl, 0x1D, PPC_INTEGER),
8763GEN_LOGICAL1(extsh, tcg_gen_ext16s_tl, 0x1C, PPC_INTEGER),
8764GEN_LOGICAL2(nand, tcg_gen_nand_tl, 0x0E, PPC_INTEGER),
8765GEN_LOGICAL2(nor, tcg_gen_nor_tl, 0x03, PPC_INTEGER),
8766GEN_LOGICAL2(orc, tcg_gen_orc_tl, 0x0C, PPC_INTEGER),
8767#if defined(TARGET_PPC64)
8768GEN_LOGICAL1(extsw, tcg_gen_ext32s_tl, 0x1E, PPC_64B),
8769#endif
8770
8771#if defined(TARGET_PPC64)
8772#undef GEN_PPC64_R2
8773#undef GEN_PPC64_R4
8774#define GEN_PPC64_R2(name, opc1, opc2) \
8775GEN_HANDLER2(name##0, stringify(name), opc1, opc2, 0xFF, 0x00000000, PPC_64B),\
8776GEN_HANDLER2(name##1, stringify(name), opc1, opc2 | 0x10, 0xFF, 0x00000000, \
8777 PPC_64B)
8778#define GEN_PPC64_R4(name, opc1, opc2) \
8779GEN_HANDLER2(name##0, stringify(name), opc1, opc2, 0xFF, 0x00000000, PPC_64B),\
8780GEN_HANDLER2(name##1, stringify(name), opc1, opc2 | 0x01, 0xFF, 0x00000000, \
8781 PPC_64B), \
8782GEN_HANDLER2(name##2, stringify(name), opc1, opc2 | 0x10, 0xFF, 0x00000000, \
8783 PPC_64B), \
8784GEN_HANDLER2(name##3, stringify(name), opc1, opc2 | 0x11, 0xFF, 0x00000000, \
8785 PPC_64B)
8786GEN_PPC64_R4(rldicl, 0x1E, 0x00),
8787GEN_PPC64_R4(rldicr, 0x1E, 0x02),
8788GEN_PPC64_R4(rldic, 0x1E, 0x04),
8789GEN_PPC64_R2(rldcl, 0x1E, 0x08),
8790GEN_PPC64_R2(rldcr, 0x1E, 0x09),
8791GEN_PPC64_R4(rldimi, 0x1E, 0x06),
8792#endif
8793
8794#undef _GEN_FLOAT_ACB
8795#undef GEN_FLOAT_ACB
8796#undef _GEN_FLOAT_AB
8797#undef GEN_FLOAT_AB
8798#undef _GEN_FLOAT_AC
8799#undef GEN_FLOAT_AC
8800#undef GEN_FLOAT_B
8801#undef GEN_FLOAT_BS
8802#define _GEN_FLOAT_ACB(name, op, op1, op2, isfloat, set_fprf, type) \
8803GEN_HANDLER(f##name, op1, op2, 0xFF, 0x00000000, type)
8804#define GEN_FLOAT_ACB(name, op2, set_fprf, type) \
8805_GEN_FLOAT_ACB(name, name, 0x3F, op2, 0, set_fprf, type), \
8806_GEN_FLOAT_ACB(name##s, name, 0x3B, op2, 1, set_fprf, type)
8807#define _GEN_FLOAT_AB(name, op, op1, op2, inval, isfloat, set_fprf, type) \
8808GEN_HANDLER(f##name, op1, op2, 0xFF, inval, type)
8809#define GEN_FLOAT_AB(name, op2, inval, set_fprf, type) \
8810_GEN_FLOAT_AB(name, name, 0x3F, op2, inval, 0, set_fprf, type), \
8811_GEN_FLOAT_AB(name##s, name, 0x3B, op2, inval, 1, set_fprf, type)
8812#define _GEN_FLOAT_AC(name, op, op1, op2, inval, isfloat, set_fprf, type) \
8813GEN_HANDLER(f##name, op1, op2, 0xFF, inval, type)
8814#define GEN_FLOAT_AC(name, op2, inval, set_fprf, type) \
8815_GEN_FLOAT_AC(name, name, 0x3F, op2, inval, 0, set_fprf, type), \
8816_GEN_FLOAT_AC(name##s, name, 0x3B, op2, inval, 1, set_fprf, type)
8817#define GEN_FLOAT_B(name, op2, op3, set_fprf, type) \
8818GEN_HANDLER(f##name, 0x3F, op2, op3, 0x001F0000, type)
8819#define GEN_FLOAT_BS(name, op1, op2, set_fprf, type) \
8820GEN_HANDLER(f##name, op1, op2, 0xFF, 0x001F07C0, type)
8821
8822GEN_FLOAT_AB(add, 0x15, 0x000007C0, 1, PPC_FLOAT),
8823GEN_FLOAT_AB(div, 0x12, 0x000007C0, 1, PPC_FLOAT),
8824GEN_FLOAT_AC(mul, 0x19, 0x0000F800, 1, PPC_FLOAT),
8825GEN_FLOAT_BS(re, 0x3F, 0x18, 1, PPC_FLOAT_EXT),
8826GEN_FLOAT_BS(res, 0x3B, 0x18, 1, PPC_FLOAT_FRES),
8827GEN_FLOAT_BS(rsqrte, 0x3F, 0x1A, 1, PPC_FLOAT_FRSQRTE),
8828_GEN_FLOAT_ACB(sel, sel, 0x3F, 0x17, 0, 0, PPC_FLOAT_FSEL),
8829GEN_FLOAT_AB(sub, 0x14, 0x000007C0, 1, PPC_FLOAT),
8830GEN_FLOAT_ACB(madd, 0x1D, 1, PPC_FLOAT),
8831GEN_FLOAT_ACB(msub, 0x1C, 1, PPC_FLOAT),
8832GEN_FLOAT_ACB(nmadd, 0x1F, 1, PPC_FLOAT),
8833GEN_FLOAT_ACB(nmsub, 0x1E, 1, PPC_FLOAT),
8834GEN_FLOAT_B(ctiw, 0x0E, 0x00, 0, PPC_FLOAT),
8835GEN_FLOAT_B(ctiwz, 0x0F, 0x00, 0, PPC_FLOAT),
8836GEN_FLOAT_B(rsp, 0x0C, 0x00, 1, PPC_FLOAT),
8837#if defined(TARGET_PPC64)
8838GEN_FLOAT_B(cfid, 0x0E, 0x1A, 1, PPC_64B),
8839GEN_FLOAT_B(ctid, 0x0E, 0x19, 0, PPC_64B),
8840GEN_FLOAT_B(ctidz, 0x0F, 0x19, 0, PPC_64B),
8841#endif
8842GEN_FLOAT_B(rin, 0x08, 0x0C, 1, PPC_FLOAT_EXT),
8843GEN_FLOAT_B(riz, 0x08, 0x0D, 1, PPC_FLOAT_EXT),
8844GEN_FLOAT_B(rip, 0x08, 0x0E, 1, PPC_FLOAT_EXT),
8845GEN_FLOAT_B(rim, 0x08, 0x0F, 1, PPC_FLOAT_EXT),
8846GEN_FLOAT_B(abs, 0x08, 0x08, 0, PPC_FLOAT),
8847GEN_FLOAT_B(nabs, 0x08, 0x04, 0, PPC_FLOAT),
8848GEN_FLOAT_B(neg, 0x08, 0x01, 0, PPC_FLOAT),
8849
8850#undef GEN_LD
8851#undef GEN_LDU
8852#undef GEN_LDUX
cd6e9320 8853#undef GEN_LDX_E
5c55ff99
BS
8854#undef GEN_LDS
8855#define GEN_LD(name, ldop, opc, type) \
8856GEN_HANDLER(name, opc, 0xFF, 0xFF, 0x00000000, type),
8857#define GEN_LDU(name, ldop, opc, type) \
8858GEN_HANDLER(name##u, opc, 0xFF, 0xFF, 0x00000000, type),
8859#define GEN_LDUX(name, ldop, opc2, opc3, type) \
8860GEN_HANDLER(name##ux, 0x1F, opc2, opc3, 0x00000001, type),
cd6e9320
TH
8861#define GEN_LDX_E(name, ldop, opc2, opc3, type, type2) \
8862GEN_HANDLER_E(name##x, 0x1F, opc2, opc3, 0x00000001, type, type2),
5c55ff99
BS
8863#define GEN_LDS(name, ldop, op, type) \
8864GEN_LD(name, ldop, op | 0x20, type) \
8865GEN_LDU(name, ldop, op | 0x21, type) \
8866GEN_LDUX(name, ldop, 0x17, op | 0x01, type) \
8867GEN_LDX(name, ldop, 0x17, op | 0x00, type)
8868
8869GEN_LDS(lbz, ld8u, 0x02, PPC_INTEGER)
8870GEN_LDS(lha, ld16s, 0x0A, PPC_INTEGER)
8871GEN_LDS(lhz, ld16u, 0x08, PPC_INTEGER)
8872GEN_LDS(lwz, ld32u, 0x00, PPC_INTEGER)
8873#if defined(TARGET_PPC64)
8874GEN_LDUX(lwa, ld32s, 0x15, 0x0B, PPC_64B)
8875GEN_LDX(lwa, ld32s, 0x15, 0x0A, PPC_64B)
8876GEN_LDUX(ld, ld64, 0x15, 0x01, PPC_64B)
8877GEN_LDX(ld, ld64, 0x15, 0x00, PPC_64B)
cd6e9320 8878GEN_LDX_E(ldbr, ld64ur, 0x14, 0x10, PPC_NONE, PPC2_DBRX)
5c55ff99
BS
8879#endif
8880GEN_LDX(lhbr, ld16ur, 0x16, 0x18, PPC_INTEGER)
8881GEN_LDX(lwbr, ld32ur, 0x16, 0x10, PPC_INTEGER)
8882
8883#undef GEN_ST
8884#undef GEN_STU
8885#undef GEN_STUX
cd6e9320 8886#undef GEN_STX_E
5c55ff99
BS
8887#undef GEN_STS
8888#define GEN_ST(name, stop, opc, type) \
8889GEN_HANDLER(name, opc, 0xFF, 0xFF, 0x00000000, type),
8890#define GEN_STU(name, stop, opc, type) \
8891GEN_HANDLER(stop##u, opc, 0xFF, 0xFF, 0x00000000, type),
8892#define GEN_STUX(name, stop, opc2, opc3, type) \
8893GEN_HANDLER(name##ux, 0x1F, opc2, opc3, 0x00000001, type),
cd6e9320
TH
8894#define GEN_STX_E(name, stop, opc2, opc3, type, type2) \
8895GEN_HANDLER_E(name##x, 0x1F, opc2, opc3, 0x00000001, type, type2),
5c55ff99
BS
8896#define GEN_STS(name, stop, op, type) \
8897GEN_ST(name, stop, op | 0x20, type) \
8898GEN_STU(name, stop, op | 0x21, type) \
8899GEN_STUX(name, stop, 0x17, op | 0x01, type) \
8900GEN_STX(name, stop, 0x17, op | 0x00, type)
8901
8902GEN_STS(stb, st8, 0x06, PPC_INTEGER)
8903GEN_STS(sth, st16, 0x0C, PPC_INTEGER)
8904GEN_STS(stw, st32, 0x04, PPC_INTEGER)
8905#if defined(TARGET_PPC64)
8906GEN_STUX(std, st64, 0x15, 0x05, PPC_64B)
8907GEN_STX(std, st64, 0x15, 0x04, PPC_64B)
cd6e9320 8908GEN_STX_E(stdbr, st64r, 0x14, 0x14, PPC_NONE, PPC2_DBRX)
5c55ff99
BS
8909#endif
8910GEN_STX(sthbr, st16r, 0x16, 0x1C, PPC_INTEGER)
8911GEN_STX(stwbr, st32r, 0x16, 0x14, PPC_INTEGER)
8912
8913#undef GEN_LDF
8914#undef GEN_LDUF
8915#undef GEN_LDUXF
8916#undef GEN_LDXF
8917#undef GEN_LDFS
8918#define GEN_LDF(name, ldop, opc, type) \
8919GEN_HANDLER(name, opc, 0xFF, 0xFF, 0x00000000, type),
8920#define GEN_LDUF(name, ldop, opc, type) \
8921GEN_HANDLER(name##u, opc, 0xFF, 0xFF, 0x00000000, type),
8922#define GEN_LDUXF(name, ldop, opc, type) \
8923GEN_HANDLER(name##ux, 0x1F, 0x17, opc, 0x00000001, type),
8924#define GEN_LDXF(name, ldop, opc2, opc3, type) \
8925GEN_HANDLER(name##x, 0x1F, opc2, opc3, 0x00000001, type),
8926#define GEN_LDFS(name, ldop, op, type) \
8927GEN_LDF(name, ldop, op | 0x20, type) \
8928GEN_LDUF(name, ldop, op | 0x21, type) \
8929GEN_LDUXF(name, ldop, op | 0x01, type) \
8930GEN_LDXF(name, ldop, 0x17, op | 0x00, type)
8931
8932GEN_LDFS(lfd, ld64, 0x12, PPC_FLOAT)
8933GEN_LDFS(lfs, ld32fs, 0x10, PPC_FLOAT)
8934
8935#undef GEN_STF
8936#undef GEN_STUF
8937#undef GEN_STUXF
8938#undef GEN_STXF
8939#undef GEN_STFS
8940#define GEN_STF(name, stop, opc, type) \
8941GEN_HANDLER(name, opc, 0xFF, 0xFF, 0x00000000, type),
8942#define GEN_STUF(name, stop, opc, type) \
8943GEN_HANDLER(name##u, opc, 0xFF, 0xFF, 0x00000000, type),
8944#define GEN_STUXF(name, stop, opc, type) \
8945GEN_HANDLER(name##ux, 0x1F, 0x17, opc, 0x00000001, type),
8946#define GEN_STXF(name, stop, opc2, opc3, type) \
8947GEN_HANDLER(name##x, 0x1F, opc2, opc3, 0x00000001, type),
8948#define GEN_STFS(name, stop, op, type) \
8949GEN_STF(name, stop, op | 0x20, type) \
8950GEN_STUF(name, stop, op | 0x21, type) \
8951GEN_STUXF(name, stop, op | 0x01, type) \
8952GEN_STXF(name, stop, 0x17, op | 0x00, type)
8953
8954GEN_STFS(stfd, st64, 0x16, PPC_FLOAT)
8955GEN_STFS(stfs, st32fs, 0x14, PPC_FLOAT)
8956GEN_STXF(stfiw, st32fiw, 0x17, 0x1E, PPC_FLOAT_STFIWX)
8957
8958#undef GEN_CRLOGIC
8959#define GEN_CRLOGIC(name, tcg_op, opc) \
8960GEN_HANDLER(name, 0x13, 0x01, opc, 0x00000001, PPC_INTEGER)
8961GEN_CRLOGIC(crand, tcg_gen_and_i32, 0x08),
8962GEN_CRLOGIC(crandc, tcg_gen_andc_i32, 0x04),
8963GEN_CRLOGIC(creqv, tcg_gen_eqv_i32, 0x09),
8964GEN_CRLOGIC(crnand, tcg_gen_nand_i32, 0x07),
8965GEN_CRLOGIC(crnor, tcg_gen_nor_i32, 0x01),
8966GEN_CRLOGIC(cror, tcg_gen_or_i32, 0x0E),
8967GEN_CRLOGIC(crorc, tcg_gen_orc_i32, 0x0D),
8968GEN_CRLOGIC(crxor, tcg_gen_xor_i32, 0x06),
8969
8970#undef GEN_MAC_HANDLER
8971#define GEN_MAC_HANDLER(name, opc2, opc3) \
8972GEN_HANDLER(name, 0x04, opc2, opc3, 0x00000000, PPC_405_MAC)
8973GEN_MAC_HANDLER(macchw, 0x0C, 0x05),
8974GEN_MAC_HANDLER(macchwo, 0x0C, 0x15),
8975GEN_MAC_HANDLER(macchws, 0x0C, 0x07),
8976GEN_MAC_HANDLER(macchwso, 0x0C, 0x17),
8977GEN_MAC_HANDLER(macchwsu, 0x0C, 0x06),
8978GEN_MAC_HANDLER(macchwsuo, 0x0C, 0x16),
8979GEN_MAC_HANDLER(macchwu, 0x0C, 0x04),
8980GEN_MAC_HANDLER(macchwuo, 0x0C, 0x14),
8981GEN_MAC_HANDLER(machhw, 0x0C, 0x01),
8982GEN_MAC_HANDLER(machhwo, 0x0C, 0x11),
8983GEN_MAC_HANDLER(machhws, 0x0C, 0x03),
8984GEN_MAC_HANDLER(machhwso, 0x0C, 0x13),
8985GEN_MAC_HANDLER(machhwsu, 0x0C, 0x02),
8986GEN_MAC_HANDLER(machhwsuo, 0x0C, 0x12),
8987GEN_MAC_HANDLER(machhwu, 0x0C, 0x00),
8988GEN_MAC_HANDLER(machhwuo, 0x0C, 0x10),
8989GEN_MAC_HANDLER(maclhw, 0x0C, 0x0D),
8990GEN_MAC_HANDLER(maclhwo, 0x0C, 0x1D),
8991GEN_MAC_HANDLER(maclhws, 0x0C, 0x0F),
8992GEN_MAC_HANDLER(maclhwso, 0x0C, 0x1F),
8993GEN_MAC_HANDLER(maclhwu, 0x0C, 0x0C),
8994GEN_MAC_HANDLER(maclhwuo, 0x0C, 0x1C),
8995GEN_MAC_HANDLER(maclhwsu, 0x0C, 0x0E),
8996GEN_MAC_HANDLER(maclhwsuo, 0x0C, 0x1E),
8997GEN_MAC_HANDLER(nmacchw, 0x0E, 0x05),
8998GEN_MAC_HANDLER(nmacchwo, 0x0E, 0x15),
8999GEN_MAC_HANDLER(nmacchws, 0x0E, 0x07),
9000GEN_MAC_HANDLER(nmacchwso, 0x0E, 0x17),
9001GEN_MAC_HANDLER(nmachhw, 0x0E, 0x01),
9002GEN_MAC_HANDLER(nmachhwo, 0x0E, 0x11),
9003GEN_MAC_HANDLER(nmachhws, 0x0E, 0x03),
9004GEN_MAC_HANDLER(nmachhwso, 0x0E, 0x13),
9005GEN_MAC_HANDLER(nmaclhw, 0x0E, 0x0D),
9006GEN_MAC_HANDLER(nmaclhwo, 0x0E, 0x1D),
9007GEN_MAC_HANDLER(nmaclhws, 0x0E, 0x0F),
9008GEN_MAC_HANDLER(nmaclhwso, 0x0E, 0x1F),
9009GEN_MAC_HANDLER(mulchw, 0x08, 0x05),
9010GEN_MAC_HANDLER(mulchwu, 0x08, 0x04),
9011GEN_MAC_HANDLER(mulhhw, 0x08, 0x01),
9012GEN_MAC_HANDLER(mulhhwu, 0x08, 0x00),
9013GEN_MAC_HANDLER(mullhw, 0x08, 0x0D),
9014GEN_MAC_HANDLER(mullhwu, 0x08, 0x0C),
9015
9016#undef GEN_VR_LDX
9017#undef GEN_VR_STX
9018#undef GEN_VR_LVE
9019#undef GEN_VR_STVE
9020#define GEN_VR_LDX(name, opc2, opc3) \
9021GEN_HANDLER(name, 0x1F, opc2, opc3, 0x00000001, PPC_ALTIVEC)
9022#define GEN_VR_STX(name, opc2, opc3) \
9023GEN_HANDLER(st##name, 0x1F, opc2, opc3, 0x00000001, PPC_ALTIVEC)
9024#define GEN_VR_LVE(name, opc2, opc3) \
9025 GEN_HANDLER(lve##name, 0x1F, opc2, opc3, 0x00000001, PPC_ALTIVEC)
9026#define GEN_VR_STVE(name, opc2, opc3) \
9027 GEN_HANDLER(stve##name, 0x1F, opc2, opc3, 0x00000001, PPC_ALTIVEC)
9028GEN_VR_LDX(lvx, 0x07, 0x03),
9029GEN_VR_LDX(lvxl, 0x07, 0x0B),
9030GEN_VR_LVE(bx, 0x07, 0x00),
9031GEN_VR_LVE(hx, 0x07, 0x01),
9032GEN_VR_LVE(wx, 0x07, 0x02),
9033GEN_VR_STX(svx, 0x07, 0x07),
9034GEN_VR_STX(svxl, 0x07, 0x0F),
9035GEN_VR_STVE(bx, 0x07, 0x04),
9036GEN_VR_STVE(hx, 0x07, 0x05),
9037GEN_VR_STVE(wx, 0x07, 0x06),
9038
9039#undef GEN_VX_LOGICAL
9040#define GEN_VX_LOGICAL(name, tcg_op, opc2, opc3) \
9041GEN_HANDLER(name, 0x04, opc2, opc3, 0x00000000, PPC_ALTIVEC)
9042GEN_VX_LOGICAL(vand, tcg_gen_and_i64, 2, 16),
9043GEN_VX_LOGICAL(vandc, tcg_gen_andc_i64, 2, 17),
9044GEN_VX_LOGICAL(vor, tcg_gen_or_i64, 2, 18),
9045GEN_VX_LOGICAL(vxor, tcg_gen_xor_i64, 2, 19),
9046GEN_VX_LOGICAL(vnor, tcg_gen_nor_i64, 2, 20),
9047
9048#undef GEN_VXFORM
9049#define GEN_VXFORM(name, opc2, opc3) \
9050GEN_HANDLER(name, 0x04, opc2, opc3, 0x00000000, PPC_ALTIVEC)
9051GEN_VXFORM(vaddubm, 0, 0),
9052GEN_VXFORM(vadduhm, 0, 1),
9053GEN_VXFORM(vadduwm, 0, 2),
9054GEN_VXFORM(vsububm, 0, 16),
9055GEN_VXFORM(vsubuhm, 0, 17),
9056GEN_VXFORM(vsubuwm, 0, 18),
9057GEN_VXFORM(vmaxub, 1, 0),
9058GEN_VXFORM(vmaxuh, 1, 1),
9059GEN_VXFORM(vmaxuw, 1, 2),
9060GEN_VXFORM(vmaxsb, 1, 4),
9061GEN_VXFORM(vmaxsh, 1, 5),
9062GEN_VXFORM(vmaxsw, 1, 6),
9063GEN_VXFORM(vminub, 1, 8),
9064GEN_VXFORM(vminuh, 1, 9),
9065GEN_VXFORM(vminuw, 1, 10),
9066GEN_VXFORM(vminsb, 1, 12),
9067GEN_VXFORM(vminsh, 1, 13),
9068GEN_VXFORM(vminsw, 1, 14),
9069GEN_VXFORM(vavgub, 1, 16),
9070GEN_VXFORM(vavguh, 1, 17),
9071GEN_VXFORM(vavguw, 1, 18),
9072GEN_VXFORM(vavgsb, 1, 20),
9073GEN_VXFORM(vavgsh, 1, 21),
9074GEN_VXFORM(vavgsw, 1, 22),
9075GEN_VXFORM(vmrghb, 6, 0),
9076GEN_VXFORM(vmrghh, 6, 1),
9077GEN_VXFORM(vmrghw, 6, 2),
9078GEN_VXFORM(vmrglb, 6, 4),
9079GEN_VXFORM(vmrglh, 6, 5),
9080GEN_VXFORM(vmrglw, 6, 6),
9081GEN_VXFORM(vmuloub, 4, 0),
9082GEN_VXFORM(vmulouh, 4, 1),
9083GEN_VXFORM(vmulosb, 4, 4),
9084GEN_VXFORM(vmulosh, 4, 5),
9085GEN_VXFORM(vmuleub, 4, 8),
9086GEN_VXFORM(vmuleuh, 4, 9),
9087GEN_VXFORM(vmulesb, 4, 12),
9088GEN_VXFORM(vmulesh, 4, 13),
9089GEN_VXFORM(vslb, 2, 4),
9090GEN_VXFORM(vslh, 2, 5),
9091GEN_VXFORM(vslw, 2, 6),
9092GEN_VXFORM(vsrb, 2, 8),
9093GEN_VXFORM(vsrh, 2, 9),
9094GEN_VXFORM(vsrw, 2, 10),
9095GEN_VXFORM(vsrab, 2, 12),
9096GEN_VXFORM(vsrah, 2, 13),
9097GEN_VXFORM(vsraw, 2, 14),
9098GEN_VXFORM(vslo, 6, 16),
9099GEN_VXFORM(vsro, 6, 17),
9100GEN_VXFORM(vaddcuw, 0, 6),
9101GEN_VXFORM(vsubcuw, 0, 22),
9102GEN_VXFORM(vaddubs, 0, 8),
9103GEN_VXFORM(vadduhs, 0, 9),
9104GEN_VXFORM(vadduws, 0, 10),
9105GEN_VXFORM(vaddsbs, 0, 12),
9106GEN_VXFORM(vaddshs, 0, 13),
9107GEN_VXFORM(vaddsws, 0, 14),
9108GEN_VXFORM(vsububs, 0, 24),
9109GEN_VXFORM(vsubuhs, 0, 25),
9110GEN_VXFORM(vsubuws, 0, 26),
9111GEN_VXFORM(vsubsbs, 0, 28),
9112GEN_VXFORM(vsubshs, 0, 29),
9113GEN_VXFORM(vsubsws, 0, 30),
9114GEN_VXFORM(vrlb, 2, 0),
9115GEN_VXFORM(vrlh, 2, 1),
9116GEN_VXFORM(vrlw, 2, 2),
9117GEN_VXFORM(vsl, 2, 7),
9118GEN_VXFORM(vsr, 2, 11),
9119GEN_VXFORM(vpkuhum, 7, 0),
9120GEN_VXFORM(vpkuwum, 7, 1),
9121GEN_VXFORM(vpkuhus, 7, 2),
9122GEN_VXFORM(vpkuwus, 7, 3),
9123GEN_VXFORM(vpkshus, 7, 4),
9124GEN_VXFORM(vpkswus, 7, 5),
9125GEN_VXFORM(vpkshss, 7, 6),
9126GEN_VXFORM(vpkswss, 7, 7),
9127GEN_VXFORM(vpkpx, 7, 12),
9128GEN_VXFORM(vsum4ubs, 4, 24),
9129GEN_VXFORM(vsum4sbs, 4, 28),
9130GEN_VXFORM(vsum4shs, 4, 25),
9131GEN_VXFORM(vsum2sws, 4, 26),
9132GEN_VXFORM(vsumsws, 4, 30),
9133GEN_VXFORM(vaddfp, 5, 0),
9134GEN_VXFORM(vsubfp, 5, 1),
9135GEN_VXFORM(vmaxfp, 5, 16),
9136GEN_VXFORM(vminfp, 5, 17),
9137
9138#undef GEN_VXRFORM1
9139#undef GEN_VXRFORM
9140#define GEN_VXRFORM1(opname, name, str, opc2, opc3) \
9141 GEN_HANDLER2(name, str, 0x4, opc2, opc3, 0x00000000, PPC_ALTIVEC),
9142#define GEN_VXRFORM(name, opc2, opc3) \
9143 GEN_VXRFORM1(name, name, #name, opc2, opc3) \
9144 GEN_VXRFORM1(name##_dot, name##_, #name ".", opc2, (opc3 | (0x1 << 4)))
9145GEN_VXRFORM(vcmpequb, 3, 0)
9146GEN_VXRFORM(vcmpequh, 3, 1)
9147GEN_VXRFORM(vcmpequw, 3, 2)
9148GEN_VXRFORM(vcmpgtsb, 3, 12)
9149GEN_VXRFORM(vcmpgtsh, 3, 13)
9150GEN_VXRFORM(vcmpgtsw, 3, 14)
9151GEN_VXRFORM(vcmpgtub, 3, 8)
9152GEN_VXRFORM(vcmpgtuh, 3, 9)
9153GEN_VXRFORM(vcmpgtuw, 3, 10)
9154GEN_VXRFORM(vcmpeqfp, 3, 3)
9155GEN_VXRFORM(vcmpgefp, 3, 7)
9156GEN_VXRFORM(vcmpgtfp, 3, 11)
9157GEN_VXRFORM(vcmpbfp, 3, 15)
9158
9159#undef GEN_VXFORM_SIMM
9160#define GEN_VXFORM_SIMM(name, opc2, opc3) \
9161 GEN_HANDLER(name, 0x04, opc2, opc3, 0x00000000, PPC_ALTIVEC)
9162GEN_VXFORM_SIMM(vspltisb, 6, 12),
9163GEN_VXFORM_SIMM(vspltish, 6, 13),
9164GEN_VXFORM_SIMM(vspltisw, 6, 14),
9165
9166#undef GEN_VXFORM_NOA
9167#define GEN_VXFORM_NOA(name, opc2, opc3) \
9168 GEN_HANDLER(name, 0x04, opc2, opc3, 0x001f0000, PPC_ALTIVEC)
9169GEN_VXFORM_NOA(vupkhsb, 7, 8),
9170GEN_VXFORM_NOA(vupkhsh, 7, 9),
9171GEN_VXFORM_NOA(vupklsb, 7, 10),
9172GEN_VXFORM_NOA(vupklsh, 7, 11),
9173GEN_VXFORM_NOA(vupkhpx, 7, 13),
9174GEN_VXFORM_NOA(vupklpx, 7, 15),
9175GEN_VXFORM_NOA(vrefp, 5, 4),
9176GEN_VXFORM_NOA(vrsqrtefp, 5, 5),
0bffbc6c 9177GEN_VXFORM_NOA(vexptefp, 5, 6),
5c55ff99
BS
9178GEN_VXFORM_NOA(vlogefp, 5, 7),
9179GEN_VXFORM_NOA(vrfim, 5, 8),
9180GEN_VXFORM_NOA(vrfin, 5, 9),
9181GEN_VXFORM_NOA(vrfip, 5, 10),
9182GEN_VXFORM_NOA(vrfiz, 5, 11),
9183
9184#undef GEN_VXFORM_UIMM
9185#define GEN_VXFORM_UIMM(name, opc2, opc3) \
9186 GEN_HANDLER(name, 0x04, opc2, opc3, 0x00000000, PPC_ALTIVEC)
9187GEN_VXFORM_UIMM(vspltb, 6, 8),
9188GEN_VXFORM_UIMM(vsplth, 6, 9),
9189GEN_VXFORM_UIMM(vspltw, 6, 10),
9190GEN_VXFORM_UIMM(vcfux, 5, 12),
9191GEN_VXFORM_UIMM(vcfsx, 5, 13),
9192GEN_VXFORM_UIMM(vctuxs, 5, 14),
9193GEN_VXFORM_UIMM(vctsxs, 5, 15),
9194
9195#undef GEN_VAFORM_PAIRED
9196#define GEN_VAFORM_PAIRED(name0, name1, opc2) \
9197 GEN_HANDLER(name0##_##name1, 0x04, opc2, 0xFF, 0x00000000, PPC_ALTIVEC)
9198GEN_VAFORM_PAIRED(vmhaddshs, vmhraddshs, 16),
9199GEN_VAFORM_PAIRED(vmsumubm, vmsummbm, 18),
9200GEN_VAFORM_PAIRED(vmsumuhm, vmsumuhs, 19),
9201GEN_VAFORM_PAIRED(vmsumshm, vmsumshs, 20),
9202GEN_VAFORM_PAIRED(vsel, vperm, 21),
9203GEN_VAFORM_PAIRED(vmaddfp, vnmsubfp, 23),
9204
9205#undef GEN_SPE
70560da7
FC
9206#define GEN_SPE(name0, name1, opc2, opc3, inval0, inval1, type) \
9207 GEN_OPCODE_DUAL(name0##_##name1, 0x04, opc2, opc3, inval0, inval1, type, PPC_NONE)
9208GEN_SPE(evaddw, speundef, 0x00, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE),
9209GEN_SPE(evaddiw, speundef, 0x01, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE),
9210GEN_SPE(evsubfw, speundef, 0x02, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE),
9211GEN_SPE(evsubifw, speundef, 0x03, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE),
9212GEN_SPE(evabs, evneg, 0x04, 0x08, 0x0000F800, 0x0000F800, PPC_SPE),
9213GEN_SPE(evextsb, evextsh, 0x05, 0x08, 0x0000F800, 0x0000F800, PPC_SPE),
9214GEN_SPE(evrndw, evcntlzw, 0x06, 0x08, 0x0000F800, 0x0000F800, PPC_SPE),
9215GEN_SPE(evcntlsw, brinc, 0x07, 0x08, 0x0000F800, 0x00000000, PPC_SPE),
9216GEN_SPE(evmra, speundef, 0x02, 0x13, 0x0000F800, 0xFFFFFFFF, PPC_SPE),
9217GEN_SPE(speundef, evand, 0x08, 0x08, 0xFFFFFFFF, 0x00000000, PPC_SPE),
9218GEN_SPE(evandc, speundef, 0x09, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE),
9219GEN_SPE(evxor, evor, 0x0B, 0x08, 0x00000000, 0x00000000, PPC_SPE),
9220GEN_SPE(evnor, eveqv, 0x0C, 0x08, 0x00000000, 0x00000000, PPC_SPE),
9221GEN_SPE(evmwumi, evmwsmi, 0x0C, 0x11, 0x00000000, 0x00000000, PPC_SPE),
9222GEN_SPE(evmwumia, evmwsmia, 0x1C, 0x11, 0x00000000, 0x00000000, PPC_SPE),
9223GEN_SPE(evmwumiaa, evmwsmiaa, 0x0C, 0x15, 0x00000000, 0x00000000, PPC_SPE),
9224GEN_SPE(speundef, evorc, 0x0D, 0x08, 0xFFFFFFFF, 0x00000000, PPC_SPE),
9225GEN_SPE(evnand, speundef, 0x0F, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE),
9226GEN_SPE(evsrwu, evsrws, 0x10, 0x08, 0x00000000, 0x00000000, PPC_SPE),
9227GEN_SPE(evsrwiu, evsrwis, 0x11, 0x08, 0x00000000, 0x00000000, PPC_SPE),
9228GEN_SPE(evslw, speundef, 0x12, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE),
9229GEN_SPE(evslwi, speundef, 0x13, 0x08, 0x00000000, 0xFFFFFFFF, PPC_SPE),
9230GEN_SPE(evrlw, evsplati, 0x14, 0x08, 0x00000000, 0x0000F800, PPC_SPE),
9231GEN_SPE(evrlwi, evsplatfi, 0x15, 0x08, 0x00000000, 0x0000F800, PPC_SPE),
9232GEN_SPE(evmergehi, evmergelo, 0x16, 0x08, 0x00000000, 0x00000000, PPC_SPE),
9233GEN_SPE(evmergehilo, evmergelohi, 0x17, 0x08, 0x00000000, 0x00000000, PPC_SPE),
9234GEN_SPE(evcmpgtu, evcmpgts, 0x18, 0x08, 0x00600000, 0x00600000, PPC_SPE),
9235GEN_SPE(evcmpltu, evcmplts, 0x19, 0x08, 0x00600000, 0x00600000, PPC_SPE),
9236GEN_SPE(evcmpeq, speundef, 0x1A, 0x08, 0x00600000, 0xFFFFFFFF, PPC_SPE),
9237
9238GEN_SPE(evfsadd, evfssub, 0x00, 0x0A, 0x00000000, 0x00000000, PPC_SPE_SINGLE),
9239GEN_SPE(evfsabs, evfsnabs, 0x02, 0x0A, 0x0000F800, 0x0000F800, PPC_SPE_SINGLE),
9240GEN_SPE(evfsneg, speundef, 0x03, 0x0A, 0x0000F800, 0xFFFFFFFF, PPC_SPE_SINGLE),
9241GEN_SPE(evfsmul, evfsdiv, 0x04, 0x0A, 0x00000000, 0x00000000, PPC_SPE_SINGLE),
9242GEN_SPE(evfscmpgt, evfscmplt, 0x06, 0x0A, 0x00600000, 0x00600000, PPC_SPE_SINGLE),
9243GEN_SPE(evfscmpeq, speundef, 0x07, 0x0A, 0x00600000, 0xFFFFFFFF, PPC_SPE_SINGLE),
9244GEN_SPE(evfscfui, evfscfsi, 0x08, 0x0A, 0x00180000, 0x00180000, PPC_SPE_SINGLE),
9245GEN_SPE(evfscfuf, evfscfsf, 0x09, 0x0A, 0x00180000, 0x00180000, PPC_SPE_SINGLE),
9246GEN_SPE(evfsctui, evfsctsi, 0x0A, 0x0A, 0x00180000, 0x00180000, PPC_SPE_SINGLE),
9247GEN_SPE(evfsctuf, evfsctsf, 0x0B, 0x0A, 0x00180000, 0x00180000, PPC_SPE_SINGLE),
9248GEN_SPE(evfsctuiz, speundef, 0x0C, 0x0A, 0x00180000, 0xFFFFFFFF, PPC_SPE_SINGLE),
9249GEN_SPE(evfsctsiz, speundef, 0x0D, 0x0A, 0x00180000, 0xFFFFFFFF, PPC_SPE_SINGLE),
9250GEN_SPE(evfststgt, evfststlt, 0x0E, 0x0A, 0x00600000, 0x00600000, PPC_SPE_SINGLE),
9251GEN_SPE(evfststeq, speundef, 0x0F, 0x0A, 0x00600000, 0xFFFFFFFF, PPC_SPE_SINGLE),
9252
9253GEN_SPE(efsadd, efssub, 0x00, 0x0B, 0x00000000, 0x00000000, PPC_SPE_SINGLE),
9254GEN_SPE(efsabs, efsnabs, 0x02, 0x0B, 0x0000F800, 0x0000F800, PPC_SPE_SINGLE),
9255GEN_SPE(efsneg, speundef, 0x03, 0x0B, 0x0000F800, 0xFFFFFFFF, PPC_SPE_SINGLE),
9256GEN_SPE(efsmul, efsdiv, 0x04, 0x0B, 0x00000000, 0x00000000, PPC_SPE_SINGLE),
9257GEN_SPE(efscmpgt, efscmplt, 0x06, 0x0B, 0x00600000, 0x00600000, PPC_SPE_SINGLE),
9258GEN_SPE(efscmpeq, efscfd, 0x07, 0x0B, 0x00600000, 0x00180000, PPC_SPE_SINGLE),
9259GEN_SPE(efscfui, efscfsi, 0x08, 0x0B, 0x00180000, 0x00180000, PPC_SPE_SINGLE),
9260GEN_SPE(efscfuf, efscfsf, 0x09, 0x0B, 0x00180000, 0x00180000, PPC_SPE_SINGLE),
9261GEN_SPE(efsctui, efsctsi, 0x0A, 0x0B, 0x00180000, 0x00180000, PPC_SPE_SINGLE),
9262GEN_SPE(efsctuf, efsctsf, 0x0B, 0x0B, 0x00180000, 0x00180000, PPC_SPE_SINGLE),
9263GEN_SPE(efsctuiz, speundef, 0x0C, 0x0B, 0x00180000, 0xFFFFFFFF, PPC_SPE_SINGLE),
9264GEN_SPE(efsctsiz, speundef, 0x0D, 0x0B, 0x00180000, 0xFFFFFFFF, PPC_SPE_SINGLE),
9265GEN_SPE(efststgt, efststlt, 0x0E, 0x0B, 0x00600000, 0x00600000, PPC_SPE_SINGLE),
9266GEN_SPE(efststeq, speundef, 0x0F, 0x0B, 0x00600000, 0xFFFFFFFF, PPC_SPE_SINGLE),
9267
9268GEN_SPE(efdadd, efdsub, 0x10, 0x0B, 0x00000000, 0x00000000, PPC_SPE_DOUBLE),
9269GEN_SPE(efdcfuid, efdcfsid, 0x11, 0x0B, 0x00180000, 0x00180000, PPC_SPE_DOUBLE),
9270GEN_SPE(efdabs, efdnabs, 0x12, 0x0B, 0x0000F800, 0x0000F800, PPC_SPE_DOUBLE),
9271GEN_SPE(efdneg, speundef, 0x13, 0x0B, 0x0000F800, 0xFFFFFFFF, PPC_SPE_DOUBLE),
9272GEN_SPE(efdmul, efddiv, 0x14, 0x0B, 0x00000000, 0x00000000, PPC_SPE_DOUBLE),
9273GEN_SPE(efdctuidz, efdctsidz, 0x15, 0x0B, 0x00180000, 0x00180000, PPC_SPE_DOUBLE),
9274GEN_SPE(efdcmpgt, efdcmplt, 0x16, 0x0B, 0x00600000, 0x00600000, PPC_SPE_DOUBLE),
9275GEN_SPE(efdcmpeq, efdcfs, 0x17, 0x0B, 0x00600000, 0x00180000, PPC_SPE_DOUBLE),
9276GEN_SPE(efdcfui, efdcfsi, 0x18, 0x0B, 0x00180000, 0x00180000, PPC_SPE_DOUBLE),
9277GEN_SPE(efdcfuf, efdcfsf, 0x19, 0x0B, 0x00180000, 0x00180000, PPC_SPE_DOUBLE),
9278GEN_SPE(efdctui, efdctsi, 0x1A, 0x0B, 0x00180000, 0x00180000, PPC_SPE_DOUBLE),
9279GEN_SPE(efdctuf, efdctsf, 0x1B, 0x0B, 0x00180000, 0x00180000, PPC_SPE_DOUBLE),
9280GEN_SPE(efdctuiz, speundef, 0x1C, 0x0B, 0x00180000, 0xFFFFFFFF, PPC_SPE_DOUBLE),
9281GEN_SPE(efdctsiz, speundef, 0x1D, 0x0B, 0x00180000, 0xFFFFFFFF, PPC_SPE_DOUBLE),
9282GEN_SPE(efdtstgt, efdtstlt, 0x1E, 0x0B, 0x00600000, 0x00600000, PPC_SPE_DOUBLE),
9283GEN_SPE(efdtsteq, speundef, 0x1F, 0x0B, 0x00600000, 0xFFFFFFFF, PPC_SPE_DOUBLE),
5c55ff99
BS
9284
9285#undef GEN_SPEOP_LDST
9286#define GEN_SPEOP_LDST(name, opc2, sh) \
9287GEN_HANDLER(name, 0x04, opc2, 0x0C, 0x00000000, PPC_SPE)
9288GEN_SPEOP_LDST(evldd, 0x00, 3),
9289GEN_SPEOP_LDST(evldw, 0x01, 3),
9290GEN_SPEOP_LDST(evldh, 0x02, 3),
9291GEN_SPEOP_LDST(evlhhesplat, 0x04, 1),
9292GEN_SPEOP_LDST(evlhhousplat, 0x06, 1),
9293GEN_SPEOP_LDST(evlhhossplat, 0x07, 1),
9294GEN_SPEOP_LDST(evlwhe, 0x08, 2),
9295GEN_SPEOP_LDST(evlwhou, 0x0A, 2),
9296GEN_SPEOP_LDST(evlwhos, 0x0B, 2),
9297GEN_SPEOP_LDST(evlwwsplat, 0x0C, 2),
9298GEN_SPEOP_LDST(evlwhsplat, 0x0E, 2),
9299
9300GEN_SPEOP_LDST(evstdd, 0x10, 3),
9301GEN_SPEOP_LDST(evstdw, 0x11, 3),
9302GEN_SPEOP_LDST(evstdh, 0x12, 3),
9303GEN_SPEOP_LDST(evstwhe, 0x18, 2),
9304GEN_SPEOP_LDST(evstwho, 0x1A, 2),
9305GEN_SPEOP_LDST(evstwwe, 0x1C, 2),
9306GEN_SPEOP_LDST(evstwwo, 0x1E, 2),
9307};
9308
0411a972 9309#include "helper_regs.h"
a1389542 9310#include "translate_init.c"
79aceca5 9311
9a64fbe4 9312/*****************************************************************************/
3fc6c082 9313/* Misc PowerPC helpers */
1328c2bf 9314void cpu_dump_state (CPUPPCState *env, FILE *f, fprintf_function cpu_fprintf,
36081602 9315 int flags)
79aceca5 9316{
3fc6c082
FB
9317#define RGPL 4
9318#define RFPL 4
3fc6c082 9319
79aceca5
FB
9320 int i;
9321
29979a8d
AG
9322 cpu_synchronize_state(env);
9323
90e189ec 9324 cpu_fprintf(f, "NIP " TARGET_FMT_lx " LR " TARGET_FMT_lx " CTR "
9a78eead
SW
9325 TARGET_FMT_lx " XER " TARGET_FMT_lx "\n",
9326 env->nip, env->lr, env->ctr, env->xer);
90e189ec
BS
9327 cpu_fprintf(f, "MSR " TARGET_FMT_lx " HID0 " TARGET_FMT_lx " HF "
9328 TARGET_FMT_lx " idx %d\n", env->msr, env->spr[SPR_HID0],
9329 env->hflags, env->mmu_idx);
d9bce9d9 9330#if !defined(NO_TIMER_DUMP)
9a78eead 9331 cpu_fprintf(f, "TB %08" PRIu32 " %08" PRIu64
76a66253 9332#if !defined(CONFIG_USER_ONLY)
9a78eead 9333 " DECR %08" PRIu32
76a66253
JM
9334#endif
9335 "\n",
077fc206 9336 cpu_ppc_load_tbu(env), cpu_ppc_load_tbl(env)
76a66253
JM
9337#if !defined(CONFIG_USER_ONLY)
9338 , cpu_ppc_load_decr(env)
9339#endif
9340 );
077fc206 9341#endif
76a66253 9342 for (i = 0; i < 32; i++) {
3fc6c082
FB
9343 if ((i & (RGPL - 1)) == 0)
9344 cpu_fprintf(f, "GPR%02d", i);
b11ebf64 9345 cpu_fprintf(f, " %016" PRIx64, ppc_dump_gpr(env, i));
3fc6c082 9346 if ((i & (RGPL - 1)) == (RGPL - 1))
7fe48483 9347 cpu_fprintf(f, "\n");
76a66253 9348 }
3fc6c082 9349 cpu_fprintf(f, "CR ");
76a66253 9350 for (i = 0; i < 8; i++)
7fe48483
FB
9351 cpu_fprintf(f, "%01x", env->crf[i]);
9352 cpu_fprintf(f, " [");
76a66253
JM
9353 for (i = 0; i < 8; i++) {
9354 char a = '-';
9355 if (env->crf[i] & 0x08)
9356 a = 'L';
9357 else if (env->crf[i] & 0x04)
9358 a = 'G';
9359 else if (env->crf[i] & 0x02)
9360 a = 'E';
7fe48483 9361 cpu_fprintf(f, " %c%c", a, env->crf[i] & 0x01 ? 'O' : ' ');
76a66253 9362 }
90e189ec
BS
9363 cpu_fprintf(f, " ] RES " TARGET_FMT_lx "\n",
9364 env->reserve_addr);
3fc6c082
FB
9365 for (i = 0; i < 32; i++) {
9366 if ((i & (RFPL - 1)) == 0)
9367 cpu_fprintf(f, "FPR%02d", i);
26a76461 9368 cpu_fprintf(f, " %016" PRIx64, *((uint64_t *)&env->fpr[i]));
3fc6c082 9369 if ((i & (RFPL - 1)) == (RFPL - 1))
7fe48483 9370 cpu_fprintf(f, "\n");
79aceca5 9371 }
7889270a 9372 cpu_fprintf(f, "FPSCR %08x\n", env->fpscr);
f2e63a42 9373#if !defined(CONFIG_USER_ONLY)
90dc8812
SW
9374 cpu_fprintf(f, " SRR0 " TARGET_FMT_lx " SRR1 " TARGET_FMT_lx
9375 " PVR " TARGET_FMT_lx " VRSAVE " TARGET_FMT_lx "\n",
9376 env->spr[SPR_SRR0], env->spr[SPR_SRR1],
9377 env->spr[SPR_PVR], env->spr[SPR_VRSAVE]);
9378
9379 cpu_fprintf(f, "SPRG0 " TARGET_FMT_lx " SPRG1 " TARGET_FMT_lx
9380 " SPRG2 " TARGET_FMT_lx " SPRG3 " TARGET_FMT_lx "\n",
9381 env->spr[SPR_SPRG0], env->spr[SPR_SPRG1],
9382 env->spr[SPR_SPRG2], env->spr[SPR_SPRG3]);
9383
9384 cpu_fprintf(f, "SPRG4 " TARGET_FMT_lx " SPRG5 " TARGET_FMT_lx
9385 " SPRG6 " TARGET_FMT_lx " SPRG7 " TARGET_FMT_lx "\n",
9386 env->spr[SPR_SPRG4], env->spr[SPR_SPRG5],
9387 env->spr[SPR_SPRG6], env->spr[SPR_SPRG7]);
9388
9389 if (env->excp_model == POWERPC_EXCP_BOOKE) {
9390 cpu_fprintf(f, "CSRR0 " TARGET_FMT_lx " CSRR1 " TARGET_FMT_lx
9391 " MCSRR0 " TARGET_FMT_lx " MCSRR1 " TARGET_FMT_lx "\n",
9392 env->spr[SPR_BOOKE_CSRR0], env->spr[SPR_BOOKE_CSRR1],
9393 env->spr[SPR_BOOKE_MCSRR0], env->spr[SPR_BOOKE_MCSRR1]);
9394
9395 cpu_fprintf(f, " TCR " TARGET_FMT_lx " TSR " TARGET_FMT_lx
9396 " ESR " TARGET_FMT_lx " DEAR " TARGET_FMT_lx "\n",
9397 env->spr[SPR_BOOKE_TCR], env->spr[SPR_BOOKE_TSR],
9398 env->spr[SPR_BOOKE_ESR], env->spr[SPR_BOOKE_DEAR]);
9399
9400 cpu_fprintf(f, " PIR " TARGET_FMT_lx " DECAR " TARGET_FMT_lx
9401 " IVPR " TARGET_FMT_lx " EPCR " TARGET_FMT_lx "\n",
9402 env->spr[SPR_BOOKE_PIR], env->spr[SPR_BOOKE_DECAR],
9403 env->spr[SPR_BOOKE_IVPR], env->spr[SPR_BOOKE_EPCR]);
9404
9405 cpu_fprintf(f, " MCSR " TARGET_FMT_lx " SPRG8 " TARGET_FMT_lx
9406 " EPR " TARGET_FMT_lx "\n",
9407 env->spr[SPR_BOOKE_MCSR], env->spr[SPR_BOOKE_SPRG8],
9408 env->spr[SPR_BOOKE_EPR]);
9409
9410 /* FSL-specific */
9411 cpu_fprintf(f, " MCAR " TARGET_FMT_lx " PID1 " TARGET_FMT_lx
9412 " PID2 " TARGET_FMT_lx " SVR " TARGET_FMT_lx "\n",
9413 env->spr[SPR_Exxx_MCAR], env->spr[SPR_BOOKE_PID1],
9414 env->spr[SPR_BOOKE_PID2], env->spr[SPR_E500_SVR]);
9415
9416 /*
9417 * IVORs are left out as they are large and do not change often --
9418 * they can be read with "p $ivor0", "p $ivor1", etc.
9419 */
9420 }
9421
697ab892
DG
9422#if defined(TARGET_PPC64)
9423 if (env->flags & POWERPC_FLAG_CFAR) {
9424 cpu_fprintf(f, " CFAR " TARGET_FMT_lx"\n", env->cfar);
9425 }
9426#endif
9427
90dc8812
SW
9428 switch (env->mmu_model) {
9429 case POWERPC_MMU_32B:
9430 case POWERPC_MMU_601:
9431 case POWERPC_MMU_SOFT_6xx:
9432 case POWERPC_MMU_SOFT_74xx:
9433#if defined(TARGET_PPC64)
9434 case POWERPC_MMU_620:
9435 case POWERPC_MMU_64B:
9436#endif
9437 cpu_fprintf(f, " SDR1 " TARGET_FMT_lx "\n", env->spr[SPR_SDR1]);
9438 break;
01662f3e 9439 case POWERPC_MMU_BOOKE206:
90dc8812
SW
9440 cpu_fprintf(f, " MAS0 " TARGET_FMT_lx " MAS1 " TARGET_FMT_lx
9441 " MAS2 " TARGET_FMT_lx " MAS3 " TARGET_FMT_lx "\n",
9442 env->spr[SPR_BOOKE_MAS0], env->spr[SPR_BOOKE_MAS1],
9443 env->spr[SPR_BOOKE_MAS2], env->spr[SPR_BOOKE_MAS3]);
9444
9445 cpu_fprintf(f, " MAS4 " TARGET_FMT_lx " MAS6 " TARGET_FMT_lx
9446 " MAS7 " TARGET_FMT_lx " PID " TARGET_FMT_lx "\n",
9447 env->spr[SPR_BOOKE_MAS4], env->spr[SPR_BOOKE_MAS6],
9448 env->spr[SPR_BOOKE_MAS7], env->spr[SPR_BOOKE_PID]);
9449
9450 cpu_fprintf(f, "MMUCFG " TARGET_FMT_lx " TLB0CFG " TARGET_FMT_lx
9451 " TLB1CFG " TARGET_FMT_lx "\n",
9452 env->spr[SPR_MMUCFG], env->spr[SPR_BOOKE_TLB0CFG],
9453 env->spr[SPR_BOOKE_TLB1CFG]);
9454 break;
9455 default:
9456 break;
9457 }
f2e63a42 9458#endif
79aceca5 9459
3fc6c082
FB
9460#undef RGPL
9461#undef RFPL
79aceca5
FB
9462}
9463
1328c2bf 9464void cpu_dump_statistics (CPUPPCState *env, FILE*f, fprintf_function cpu_fprintf,
76a66253
JM
9465 int flags)
9466{
9467#if defined(DO_PPC_STATISTICS)
c227f099 9468 opc_handler_t **t1, **t2, **t3, *handler;
76a66253
JM
9469 int op1, op2, op3;
9470
9471 t1 = env->opcodes;
9472 for (op1 = 0; op1 < 64; op1++) {
9473 handler = t1[op1];
9474 if (is_indirect_opcode(handler)) {
9475 t2 = ind_table(handler);
9476 for (op2 = 0; op2 < 32; op2++) {
9477 handler = t2[op2];
9478 if (is_indirect_opcode(handler)) {
9479 t3 = ind_table(handler);
9480 for (op3 = 0; op3 < 32; op3++) {
9481 handler = t3[op3];
9482 if (handler->count == 0)
9483 continue;
9484 cpu_fprintf(f, "%02x %02x %02x (%02x %04d) %16s: "
0bfcd599 9485 "%016" PRIx64 " %" PRId64 "\n",
76a66253
JM
9486 op1, op2, op3, op1, (op3 << 5) | op2,
9487 handler->oname,
9488 handler->count, handler->count);
9489 }
9490 } else {
9491 if (handler->count == 0)
9492 continue;
9493 cpu_fprintf(f, "%02x %02x (%02x %04d) %16s: "
0bfcd599 9494 "%016" PRIx64 " %" PRId64 "\n",
76a66253
JM
9495 op1, op2, op1, op2, handler->oname,
9496 handler->count, handler->count);
9497 }
9498 }
9499 } else {
9500 if (handler->count == 0)
9501 continue;
0bfcd599
BS
9502 cpu_fprintf(f, "%02x (%02x ) %16s: %016" PRIx64
9503 " %" PRId64 "\n",
76a66253
JM
9504 op1, op1, handler->oname,
9505 handler->count, handler->count);
9506 }
9507 }
9508#endif
9509}
9510
9a64fbe4 9511/*****************************************************************************/
1328c2bf 9512static inline void gen_intermediate_code_internal(CPUPPCState *env,
636aa200
BS
9513 TranslationBlock *tb,
9514 int search_pc)
79aceca5 9515{
9fddaa0c 9516 DisasContext ctx, *ctxp = &ctx;
c227f099 9517 opc_handler_t **table, *handler;
0fa85d43 9518 target_ulong pc_start;
79aceca5 9519 uint16_t *gen_opc_end;
a1d1bb31 9520 CPUBreakpoint *bp;
79aceca5 9521 int j, lj = -1;
2e70f6ef
PB
9522 int num_insns;
9523 int max_insns;
79aceca5
FB
9524
9525 pc_start = tb->pc;
79aceca5 9526 gen_opc_end = gen_opc_buf + OPC_MAX_SIZE;
046d6672 9527 ctx.nip = pc_start;
79aceca5 9528 ctx.tb = tb;
e1833e1f 9529 ctx.exception = POWERPC_EXCP_NONE;
3fc6c082 9530 ctx.spr_cb = env->spr_cb;
76db3ba4
AJ
9531 ctx.mem_idx = env->mmu_idx;
9532 ctx.access_type = -1;
9533 ctx.le_mode = env->hflags & (1 << MSR_LE) ? 1 : 0;
d9bce9d9
JM
9534#if defined(TARGET_PPC64)
9535 ctx.sf_mode = msr_sf;
697ab892 9536 ctx.has_cfar = !!(env->flags & POWERPC_FLAG_CFAR);
9a64fbe4 9537#endif
3cc62370 9538 ctx.fpu_enabled = msr_fp;
a9d9eb8f 9539 if ((env->flags & POWERPC_FLAG_SPE) && msr_spe)
d26bfc9a
JM
9540 ctx.spe_enabled = msr_spe;
9541 else
9542 ctx.spe_enabled = 0;
a9d9eb8f
JM
9543 if ((env->flags & POWERPC_FLAG_VRE) && msr_vr)
9544 ctx.altivec_enabled = msr_vr;
9545 else
9546 ctx.altivec_enabled = 0;
d26bfc9a 9547 if ((env->flags & POWERPC_FLAG_SE) && msr_se)
8cbcb4fa 9548 ctx.singlestep_enabled = CPU_SINGLE_STEP;
d26bfc9a 9549 else
8cbcb4fa 9550 ctx.singlestep_enabled = 0;
d26bfc9a 9551 if ((env->flags & POWERPC_FLAG_BE) && msr_be)
8cbcb4fa
AJ
9552 ctx.singlestep_enabled |= CPU_BRANCH_STEP;
9553 if (unlikely(env->singlestep_enabled))
9554 ctx.singlestep_enabled |= GDBSTUB_SINGLE_STEP;
3fc6c082 9555#if defined (DO_SINGLE_STEP) && 0
9a64fbe4
FB
9556 /* Single step trace mode */
9557 msr_se = 1;
9558#endif
2e70f6ef
PB
9559 num_insns = 0;
9560 max_insns = tb->cflags & CF_COUNT_MASK;
9561 if (max_insns == 0)
9562 max_insns = CF_COUNT_MASK;
9563
9564 gen_icount_start();
9a64fbe4 9565 /* Set env in case of segfault during code fetch */
e1833e1f 9566 while (ctx.exception == POWERPC_EXCP_NONE && gen_opc_ptr < gen_opc_end) {
72cf2d4f
BS
9567 if (unlikely(!QTAILQ_EMPTY(&env->breakpoints))) {
9568 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
a1d1bb31 9569 if (bp->pc == ctx.nip) {
e06fcd75 9570 gen_debug_exception(ctxp);
ea4e754f
FB
9571 break;
9572 }
9573 }
9574 }
76a66253 9575 if (unlikely(search_pc)) {
79aceca5
FB
9576 j = gen_opc_ptr - gen_opc_buf;
9577 if (lj < j) {
9578 lj++;
9579 while (lj < j)
9580 gen_opc_instr_start[lj++] = 0;
79aceca5 9581 }
af4b6c54
AJ
9582 gen_opc_pc[lj] = ctx.nip;
9583 gen_opc_instr_start[lj] = 1;
9584 gen_opc_icount[lj] = num_insns;
79aceca5 9585 }
d12d51d5 9586 LOG_DISAS("----------------\n");
90e189ec 9587 LOG_DISAS("nip=" TARGET_FMT_lx " super=%d ir=%d\n",
d12d51d5 9588 ctx.nip, ctx.mem_idx, (int)msr_ir);
2e70f6ef
PB
9589 if (num_insns + 1 == max_insns && (tb->cflags & CF_LAST_IO))
9590 gen_io_start();
76db3ba4 9591 if (unlikely(ctx.le_mode)) {
056401ea
JM
9592 ctx.opcode = bswap32(ldl_code(ctx.nip));
9593 } else {
9594 ctx.opcode = ldl_code(ctx.nip);
111bfab3 9595 }
d12d51d5 9596 LOG_DISAS("translate opcode %08x (%02x %02x %02x) (%s)\n",
9a64fbe4 9597 ctx.opcode, opc1(ctx.opcode), opc2(ctx.opcode),
056401ea 9598 opc3(ctx.opcode), little_endian ? "little" : "big");
731c54f8
AJ
9599 if (unlikely(qemu_loglevel_mask(CPU_LOG_TB_OP)))
9600 tcg_gen_debug_insn_start(ctx.nip);
046d6672 9601 ctx.nip += 4;
3fc6c082 9602 table = env->opcodes;
2e70f6ef 9603 num_insns++;
79aceca5
FB
9604 handler = table[opc1(ctx.opcode)];
9605 if (is_indirect_opcode(handler)) {
9606 table = ind_table(handler);
9607 handler = table[opc2(ctx.opcode)];
9608 if (is_indirect_opcode(handler)) {
9609 table = ind_table(handler);
9610 handler = table[opc3(ctx.opcode)];
9611 }
9612 }
9613 /* Is opcode *REALLY* valid ? */
76a66253 9614 if (unlikely(handler->handler == &gen_invalid)) {
93fcfe39
AL
9615 if (qemu_log_enabled()) {
9616 qemu_log("invalid/unsupported opcode: "
90e189ec
BS
9617 "%02x - %02x - %02x (%08x) " TARGET_FMT_lx " %d\n",
9618 opc1(ctx.opcode), opc2(ctx.opcode),
9619 opc3(ctx.opcode), ctx.opcode, ctx.nip - 4, (int)msr_ir);
4b3686fa 9620 }
76a66253 9621 } else {
70560da7
FC
9622 uint32_t inval;
9623
9624 if (unlikely(handler->type & (PPC_SPE | PPC_SPE_SINGLE | PPC_SPE_DOUBLE) && Rc(ctx.opcode))) {
9625 inval = handler->inval2;
9626 } else {
9627 inval = handler->inval1;
9628 }
9629
9630 if (unlikely((ctx.opcode & inval) != 0)) {
93fcfe39
AL
9631 if (qemu_log_enabled()) {
9632 qemu_log("invalid bits: %08x for opcode: "
90e189ec 9633 "%02x - %02x - %02x (%08x) " TARGET_FMT_lx "\n",
70560da7 9634 ctx.opcode & inval, opc1(ctx.opcode),
90e189ec
BS
9635 opc2(ctx.opcode), opc3(ctx.opcode),
9636 ctx.opcode, ctx.nip - 4);
76a66253 9637 }
e06fcd75 9638 gen_inval_exception(ctxp, POWERPC_EXCP_INVAL_INVAL);
4b3686fa 9639 break;
79aceca5 9640 }
79aceca5 9641 }
4b3686fa 9642 (*(handler->handler))(&ctx);
76a66253
JM
9643#if defined(DO_PPC_STATISTICS)
9644 handler->count++;
9645#endif
9a64fbe4 9646 /* Check trace mode exceptions */
8cbcb4fa
AJ
9647 if (unlikely(ctx.singlestep_enabled & CPU_SINGLE_STEP &&
9648 (ctx.nip <= 0x100 || ctx.nip > 0xF00) &&
9649 ctx.exception != POWERPC_SYSCALL &&
9650 ctx.exception != POWERPC_EXCP_TRAP &&
9651 ctx.exception != POWERPC_EXCP_BRANCH)) {
e06fcd75 9652 gen_exception(ctxp, POWERPC_EXCP_TRACE);
d26bfc9a 9653 } else if (unlikely(((ctx.nip & (TARGET_PAGE_SIZE - 1)) == 0) ||
2e70f6ef 9654 (env->singlestep_enabled) ||
1b530a6d 9655 singlestep ||
2e70f6ef 9656 num_insns >= max_insns)) {
d26bfc9a
JM
9657 /* if we reach a page boundary or are single stepping, stop
9658 * generation
9659 */
8dd4983c 9660 break;
76a66253 9661 }
3fc6c082 9662 }
2e70f6ef
PB
9663 if (tb->cflags & CF_LAST_IO)
9664 gen_io_end();
e1833e1f 9665 if (ctx.exception == POWERPC_EXCP_NONE) {
c1942362 9666 gen_goto_tb(&ctx, 0, ctx.nip);
e1833e1f 9667 } else if (ctx.exception != POWERPC_EXCP_BRANCH) {
8cbcb4fa 9668 if (unlikely(env->singlestep_enabled)) {
e06fcd75 9669 gen_debug_exception(ctxp);
8cbcb4fa 9670 }
76a66253 9671 /* Generate the return instruction */
57fec1fe 9672 tcg_gen_exit_tb(0);
9a64fbe4 9673 }
2e70f6ef 9674 gen_icount_end(tb, num_insns);
79aceca5 9675 *gen_opc_ptr = INDEX_op_end;
76a66253 9676 if (unlikely(search_pc)) {
9a64fbe4
FB
9677 j = gen_opc_ptr - gen_opc_buf;
9678 lj++;
9679 while (lj <= j)
9680 gen_opc_instr_start[lj++] = 0;
9a64fbe4 9681 } else {
046d6672 9682 tb->size = ctx.nip - pc_start;
2e70f6ef 9683 tb->icount = num_insns;
9a64fbe4 9684 }
d9bce9d9 9685#if defined(DEBUG_DISAS)
8fec2b8c 9686 if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)) {
76a66253 9687 int flags;
237c0af0 9688 flags = env->bfd_mach;
76db3ba4 9689 flags |= ctx.le_mode << 16;
93fcfe39
AL
9690 qemu_log("IN: %s\n", lookup_symbol(pc_start));
9691 log_target_disas(pc_start, ctx.nip - pc_start, flags);
9692 qemu_log("\n");
9fddaa0c 9693 }
79aceca5 9694#endif
79aceca5
FB
9695}
9696
1328c2bf 9697void gen_intermediate_code (CPUPPCState *env, struct TranslationBlock *tb)
79aceca5 9698{
2cfc5f17 9699 gen_intermediate_code_internal(env, tb, 0);
79aceca5
FB
9700}
9701
1328c2bf 9702void gen_intermediate_code_pc (CPUPPCState *env, struct TranslationBlock *tb)
79aceca5 9703{
2cfc5f17 9704 gen_intermediate_code_internal(env, tb, 1);
79aceca5 9705}
d2856f1a 9706
1328c2bf 9707void restore_state_to_opc(CPUPPCState *env, TranslationBlock *tb, int pc_pos)
d2856f1a 9708{
d2856f1a 9709 env->nip = gen_opc_pc[pc_pos];
d2856f1a 9710}