]> git.proxmox.com Git - qemu.git/blame - target-ppc/translate.c
pc-bios: update linuxboot.bin and multiboot.bin
[qemu.git] / target-ppc / translate.c
CommitLineData
79aceca5 1/*
3fc6c082 2 * PowerPC emulation for qemu: main translation routines.
5fafdf24 3 *
76a66253 4 * Copyright (c) 2003-2007 Jocelyn Mayer
79aceca5
FB
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
79aceca5 18 */
c6a1c22b
FB
19#include <stdarg.h>
20#include <stdlib.h>
21#include <stdio.h>
22#include <string.h>
23#include <inttypes.h>
24
79aceca5 25#include "cpu.h"
c6a1c22b 26#include "exec-all.h"
79aceca5 27#include "disas.h"
57fec1fe 28#include "tcg-op.h"
ca10f867 29#include "qemu-common.h"
0cfe11ea 30#include "host-utils.h"
79aceca5 31
a7812ae4
PB
32#include "helper.h"
33#define GEN_HELPER 1
34#include "helper.h"
35
8cbcb4fa
AJ
36#define CPU_SINGLE_STEP 0x1
37#define CPU_BRANCH_STEP 0x2
38#define GDBSTUB_SINGLE_STEP 0x4
39
a750fc0b 40/* Include definitions for instructions classes and implementations flags */
9fddaa0c 41//#define PPC_DEBUG_DISAS
76a66253 42//#define DO_PPC_STATISTICS
79aceca5 43
d12d51d5 44#ifdef PPC_DEBUG_DISAS
93fcfe39 45# define LOG_DISAS(...) qemu_log_mask(CPU_LOG_TB_IN_ASM, ## __VA_ARGS__)
d12d51d5
AL
46#else
47# define LOG_DISAS(...) do { } while (0)
48#endif
a750fc0b
JM
49/*****************************************************************************/
50/* Code translation helpers */
c53be334 51
f78fb44e 52/* global register indexes */
a7812ae4 53static TCGv_ptr cpu_env;
1d542695 54static char cpu_reg_names[10*3 + 22*4 /* GPR */
f78fb44e 55#if !defined(TARGET_PPC64)
1d542695 56 + 10*4 + 22*5 /* SPE GPRh */
f78fb44e 57#endif
a5e26afa 58 + 10*4 + 22*5 /* FPR */
47e4661c
AJ
59 + 2*(10*6 + 22*7) /* AVRh, AVRl */
60 + 8*5 /* CRF */];
f78fb44e
AJ
61static TCGv cpu_gpr[32];
62#if !defined(TARGET_PPC64)
63static TCGv cpu_gprh[32];
64#endif
a7812ae4
PB
65static TCGv_i64 cpu_fpr[32];
66static TCGv_i64 cpu_avrh[32], cpu_avrl[32];
67static TCGv_i32 cpu_crf[8];
bd568f18 68static TCGv cpu_nip;
6527f6ea 69static TCGv cpu_msr;
cfdcd37a
AJ
70static TCGv cpu_ctr;
71static TCGv cpu_lr;
3d7b417e 72static TCGv cpu_xer;
cf360a32 73static TCGv cpu_reserve;
a7812ae4 74static TCGv_i32 cpu_fpscr;
a7859e89 75static TCGv_i32 cpu_access_type;
f78fb44e 76
2e70f6ef
PB
77#include "gen-icount.h"
78
79void ppc_translate_init(void)
80{
f78fb44e
AJ
81 int i;
82 char* p;
2dc766da 83 size_t cpu_reg_names_size;
b2437bf2 84 static int done_init = 0;
f78fb44e 85
2e70f6ef
PB
86 if (done_init)
87 return;
f78fb44e 88
a7812ae4 89 cpu_env = tcg_global_reg_new_ptr(TCG_AREG0, "env");
a7812ae4 90
f78fb44e 91 p = cpu_reg_names;
2dc766da 92 cpu_reg_names_size = sizeof(cpu_reg_names);
47e4661c
AJ
93
94 for (i = 0; i < 8; i++) {
2dc766da 95 snprintf(p, cpu_reg_names_size, "crf%d", i);
a7812ae4
PB
96 cpu_crf[i] = tcg_global_mem_new_i32(TCG_AREG0,
97 offsetof(CPUState, crf[i]), p);
47e4661c 98 p += 5;
2dc766da 99 cpu_reg_names_size -= 5;
47e4661c
AJ
100 }
101
f78fb44e 102 for (i = 0; i < 32; i++) {
2dc766da 103 snprintf(p, cpu_reg_names_size, "r%d", i);
a7812ae4 104 cpu_gpr[i] = tcg_global_mem_new(TCG_AREG0,
f78fb44e
AJ
105 offsetof(CPUState, gpr[i]), p);
106 p += (i < 10) ? 3 : 4;
2dc766da 107 cpu_reg_names_size -= (i < 10) ? 3 : 4;
f78fb44e 108#if !defined(TARGET_PPC64)
2dc766da 109 snprintf(p, cpu_reg_names_size, "r%dH", i);
a7812ae4
PB
110 cpu_gprh[i] = tcg_global_mem_new_i32(TCG_AREG0,
111 offsetof(CPUState, gprh[i]), p);
f78fb44e 112 p += (i < 10) ? 4 : 5;
2dc766da 113 cpu_reg_names_size -= (i < 10) ? 4 : 5;
f78fb44e 114#endif
1d542695 115
2dc766da 116 snprintf(p, cpu_reg_names_size, "fp%d", i);
a7812ae4
PB
117 cpu_fpr[i] = tcg_global_mem_new_i64(TCG_AREG0,
118 offsetof(CPUState, fpr[i]), p);
ec1ac72d 119 p += (i < 10) ? 4 : 5;
2dc766da 120 cpu_reg_names_size -= (i < 10) ? 4 : 5;
a5e26afa 121
2dc766da 122 snprintf(p, cpu_reg_names_size, "avr%dH", i);
e2542fe2 123#ifdef HOST_WORDS_BIGENDIAN
fe1e5c53
AJ
124 cpu_avrh[i] = tcg_global_mem_new_i64(TCG_AREG0,
125 offsetof(CPUState, avr[i].u64[0]), p);
126#else
a7812ae4 127 cpu_avrh[i] = tcg_global_mem_new_i64(TCG_AREG0,
fe1e5c53
AJ
128 offsetof(CPUState, avr[i].u64[1]), p);
129#endif
1d542695 130 p += (i < 10) ? 6 : 7;
2dc766da 131 cpu_reg_names_size -= (i < 10) ? 6 : 7;
ec1ac72d 132
2dc766da 133 snprintf(p, cpu_reg_names_size, "avr%dL", i);
e2542fe2 134#ifdef HOST_WORDS_BIGENDIAN
fe1e5c53
AJ
135 cpu_avrl[i] = tcg_global_mem_new_i64(TCG_AREG0,
136 offsetof(CPUState, avr[i].u64[1]), p);
137#else
a7812ae4 138 cpu_avrl[i] = tcg_global_mem_new_i64(TCG_AREG0,
fe1e5c53
AJ
139 offsetof(CPUState, avr[i].u64[0]), p);
140#endif
1d542695 141 p += (i < 10) ? 6 : 7;
2dc766da 142 cpu_reg_names_size -= (i < 10) ? 6 : 7;
f78fb44e 143 }
f10dc08e 144
a7812ae4 145 cpu_nip = tcg_global_mem_new(TCG_AREG0,
bd568f18
AJ
146 offsetof(CPUState, nip), "nip");
147
6527f6ea
AJ
148 cpu_msr = tcg_global_mem_new(TCG_AREG0,
149 offsetof(CPUState, msr), "msr");
150
a7812ae4 151 cpu_ctr = tcg_global_mem_new(TCG_AREG0,
cfdcd37a
AJ
152 offsetof(CPUState, ctr), "ctr");
153
a7812ae4 154 cpu_lr = tcg_global_mem_new(TCG_AREG0,
cfdcd37a
AJ
155 offsetof(CPUState, lr), "lr");
156
a7812ae4 157 cpu_xer = tcg_global_mem_new(TCG_AREG0,
3d7b417e
AJ
158 offsetof(CPUState, xer), "xer");
159
cf360a32 160 cpu_reserve = tcg_global_mem_new(TCG_AREG0,
18b21a2f
NF
161 offsetof(CPUState, reserve_addr),
162 "reserve_addr");
cf360a32 163
a7812ae4
PB
164 cpu_fpscr = tcg_global_mem_new_i32(TCG_AREG0,
165 offsetof(CPUState, fpscr), "fpscr");
e1571908 166
a7859e89
AJ
167 cpu_access_type = tcg_global_mem_new_i32(TCG_AREG0,
168 offsetof(CPUState, access_type), "access_type");
169
f10dc08e 170 /* register helpers */
a7812ae4 171#define GEN_HELPER 2
f10dc08e
AJ
172#include "helper.h"
173
2e70f6ef
PB
174 done_init = 1;
175}
176
79aceca5
FB
177/* internal defines */
178typedef struct DisasContext {
179 struct TranslationBlock *tb;
0fa85d43 180 target_ulong nip;
79aceca5 181 uint32_t opcode;
9a64fbe4 182 uint32_t exception;
3cc62370
FB
183 /* Routine used to access memory */
184 int mem_idx;
76db3ba4 185 int access_type;
3cc62370 186 /* Translation flags */
76db3ba4 187 int le_mode;
d9bce9d9
JM
188#if defined(TARGET_PPC64)
189 int sf_mode;
9a64fbe4 190#endif
3cc62370 191 int fpu_enabled;
a9d9eb8f 192 int altivec_enabled;
0487d6a8 193 int spe_enabled;
c227f099 194 ppc_spr_t *spr_cb; /* Needed to check rights for mfspr/mtspr */
ea4e754f 195 int singlestep_enabled;
79aceca5
FB
196} DisasContext;
197
c227f099 198struct opc_handler_t {
79aceca5
FB
199 /* invalid bits */
200 uint32_t inval;
9a64fbe4 201 /* instruction type */
0487d6a8 202 uint64_t type;
79aceca5
FB
203 /* handler */
204 void (*handler)(DisasContext *ctx);
a750fc0b 205#if defined(DO_PPC_STATISTICS) || defined(PPC_DUMP_CPU)
b55266b5 206 const char *oname;
a750fc0b
JM
207#endif
208#if defined(DO_PPC_STATISTICS)
76a66253
JM
209 uint64_t count;
210#endif
3fc6c082 211};
79aceca5 212
636aa200 213static inline void gen_reset_fpstatus(void)
7c58044c
JM
214{
215#ifdef CONFIG_SOFTFLOAT
a44d2ce1 216 gen_helper_reset_fpstatus();
7c58044c
JM
217#endif
218}
219
636aa200 220static inline void gen_compute_fprf(TCGv_i64 arg, int set_fprf, int set_rc)
7c58044c 221{
0f2f39c2 222 TCGv_i32 t0 = tcg_temp_new_i32();
af12906f 223
7c58044c
JM
224 if (set_fprf != 0) {
225 /* This case might be optimized later */
0f2f39c2 226 tcg_gen_movi_i32(t0, 1);
af12906f 227 gen_helper_compute_fprf(t0, arg, t0);
a7812ae4 228 if (unlikely(set_rc)) {
0f2f39c2 229 tcg_gen_mov_i32(cpu_crf[1], t0);
a7812ae4 230 }
af12906f 231 gen_helper_float_check_status();
7c58044c
JM
232 } else if (unlikely(set_rc)) {
233 /* We always need to compute fpcc */
0f2f39c2 234 tcg_gen_movi_i32(t0, 0);
af12906f 235 gen_helper_compute_fprf(t0, arg, t0);
0f2f39c2 236 tcg_gen_mov_i32(cpu_crf[1], t0);
7c58044c 237 }
af12906f 238
0f2f39c2 239 tcg_temp_free_i32(t0);
7c58044c
JM
240}
241
636aa200 242static inline void gen_set_access_type(DisasContext *ctx, int access_type)
a7859e89 243{
76db3ba4
AJ
244 if (ctx->access_type != access_type) {
245 tcg_gen_movi_i32(cpu_access_type, access_type);
246 ctx->access_type = access_type;
247 }
a7859e89
AJ
248}
249
636aa200 250static inline void gen_update_nip(DisasContext *ctx, target_ulong nip)
d9bce9d9
JM
251{
252#if defined(TARGET_PPC64)
253 if (ctx->sf_mode)
bd568f18 254 tcg_gen_movi_tl(cpu_nip, nip);
d9bce9d9
JM
255 else
256#endif
bd568f18 257 tcg_gen_movi_tl(cpu_nip, (uint32_t)nip);
d9bce9d9
JM
258}
259
636aa200 260static inline void gen_exception_err(DisasContext *ctx, uint32_t excp, uint32_t error)
e06fcd75
AJ
261{
262 TCGv_i32 t0, t1;
263 if (ctx->exception == POWERPC_EXCP_NONE) {
264 gen_update_nip(ctx, ctx->nip);
265 }
266 t0 = tcg_const_i32(excp);
267 t1 = tcg_const_i32(error);
268 gen_helper_raise_exception_err(t0, t1);
269 tcg_temp_free_i32(t0);
270 tcg_temp_free_i32(t1);
271 ctx->exception = (excp);
272}
e1833e1f 273
636aa200 274static inline void gen_exception(DisasContext *ctx, uint32_t excp)
e06fcd75
AJ
275{
276 TCGv_i32 t0;
277 if (ctx->exception == POWERPC_EXCP_NONE) {
278 gen_update_nip(ctx, ctx->nip);
279 }
280 t0 = tcg_const_i32(excp);
281 gen_helper_raise_exception(t0);
282 tcg_temp_free_i32(t0);
283 ctx->exception = (excp);
284}
e1833e1f 285
636aa200 286static inline void gen_debug_exception(DisasContext *ctx)
e06fcd75
AJ
287{
288 TCGv_i32 t0;
5518f3a6
BS
289
290 if (ctx->exception != POWERPC_EXCP_BRANCH)
291 gen_update_nip(ctx, ctx->nip);
e06fcd75
AJ
292 t0 = tcg_const_i32(EXCP_DEBUG);
293 gen_helper_raise_exception(t0);
294 tcg_temp_free_i32(t0);
295}
9a64fbe4 296
636aa200 297static inline void gen_inval_exception(DisasContext *ctx, uint32_t error)
e06fcd75
AJ
298{
299 gen_exception_err(ctx, POWERPC_EXCP_PROGRAM, POWERPC_EXCP_INVAL | error);
300}
a9d9eb8f 301
f24e5695 302/* Stop translation */
636aa200 303static inline void gen_stop_exception(DisasContext *ctx)
3fc6c082 304{
d9bce9d9 305 gen_update_nip(ctx, ctx->nip);
e1833e1f 306 ctx->exception = POWERPC_EXCP_STOP;
3fc6c082
FB
307}
308
f24e5695 309/* No need to update nip here, as execution flow will change */
636aa200 310static inline void gen_sync_exception(DisasContext *ctx)
2be0071f 311{
e1833e1f 312 ctx->exception = POWERPC_EXCP_SYNC;
2be0071f
FB
313}
314
79aceca5 315#define GEN_HANDLER(name, opc1, opc2, opc3, inval, type) \
5c55ff99 316GEN_OPCODE(name, opc1, opc2, opc3, inval, type)
79aceca5 317
c7697e1f 318#define GEN_HANDLER2(name, onam, opc1, opc2, opc3, inval, type) \
5c55ff99 319GEN_OPCODE2(name, onam, opc1, opc2, opc3, inval, type)
c7697e1f 320
c227f099 321typedef struct opcode_t {
79aceca5 322 unsigned char opc1, opc2, opc3;
1235fc06 323#if HOST_LONG_BITS == 64 /* Explicitly align to 64 bits */
18fba28c
FB
324 unsigned char pad[5];
325#else
326 unsigned char pad[1];
327#endif
c227f099 328 opc_handler_t handler;
b55266b5 329 const char *oname;
c227f099 330} opcode_t;
79aceca5 331
a750fc0b 332/*****************************************************************************/
79aceca5
FB
333/*** Instruction decoding ***/
334#define EXTRACT_HELPER(name, shift, nb) \
636aa200 335static inline uint32_t name(uint32_t opcode) \
79aceca5
FB
336{ \
337 return (opcode >> (shift)) & ((1 << (nb)) - 1); \
338}
339
340#define EXTRACT_SHELPER(name, shift, nb) \
636aa200 341static inline int32_t name(uint32_t opcode) \
79aceca5 342{ \
18fba28c 343 return (int16_t)((opcode >> (shift)) & ((1 << (nb)) - 1)); \
79aceca5
FB
344}
345
346/* Opcode part 1 */
347EXTRACT_HELPER(opc1, 26, 6);
348/* Opcode part 2 */
349EXTRACT_HELPER(opc2, 1, 5);
350/* Opcode part 3 */
351EXTRACT_HELPER(opc3, 6, 5);
352/* Update Cr0 flags */
353EXTRACT_HELPER(Rc, 0, 1);
354/* Destination */
355EXTRACT_HELPER(rD, 21, 5);
356/* Source */
357EXTRACT_HELPER(rS, 21, 5);
358/* First operand */
359EXTRACT_HELPER(rA, 16, 5);
360/* Second operand */
361EXTRACT_HELPER(rB, 11, 5);
362/* Third operand */
363EXTRACT_HELPER(rC, 6, 5);
364/*** Get CRn ***/
365EXTRACT_HELPER(crfD, 23, 3);
366EXTRACT_HELPER(crfS, 18, 3);
367EXTRACT_HELPER(crbD, 21, 5);
368EXTRACT_HELPER(crbA, 16, 5);
369EXTRACT_HELPER(crbB, 11, 5);
370/* SPR / TBL */
3fc6c082 371EXTRACT_HELPER(_SPR, 11, 10);
636aa200 372static inline uint32_t SPR(uint32_t opcode)
3fc6c082
FB
373{
374 uint32_t sprn = _SPR(opcode);
375
376 return ((sprn >> 5) & 0x1F) | ((sprn & 0x1F) << 5);
377}
79aceca5
FB
378/*** Get constants ***/
379EXTRACT_HELPER(IMM, 12, 8);
380/* 16 bits signed immediate value */
381EXTRACT_SHELPER(SIMM, 0, 16);
382/* 16 bits unsigned immediate value */
383EXTRACT_HELPER(UIMM, 0, 16);
21d21583
AJ
384/* 5 bits signed immediate value */
385EXTRACT_HELPER(SIMM5, 16, 5);
27a4edb3
AJ
386/* 5 bits signed immediate value */
387EXTRACT_HELPER(UIMM5, 16, 5);
79aceca5
FB
388/* Bit count */
389EXTRACT_HELPER(NB, 11, 5);
390/* Shift count */
391EXTRACT_HELPER(SH, 11, 5);
cd633b10
AJ
392/* Vector shift count */
393EXTRACT_HELPER(VSH, 6, 4);
79aceca5
FB
394/* Mask start */
395EXTRACT_HELPER(MB, 6, 5);
396/* Mask end */
397EXTRACT_HELPER(ME, 1, 5);
fb0eaffc
FB
398/* Trap operand */
399EXTRACT_HELPER(TO, 21, 5);
79aceca5
FB
400
401EXTRACT_HELPER(CRM, 12, 8);
402EXTRACT_HELPER(FM, 17, 8);
403EXTRACT_HELPER(SR, 16, 4);
e4bb997e 404EXTRACT_HELPER(FPIMM, 12, 4);
fb0eaffc 405
79aceca5
FB
406/*** Jump target decoding ***/
407/* Displacement */
408EXTRACT_SHELPER(d, 0, 16);
409/* Immediate address */
636aa200 410static inline target_ulong LI(uint32_t opcode)
79aceca5
FB
411{
412 return (opcode >> 0) & 0x03FFFFFC;
413}
414
636aa200 415static inline uint32_t BD(uint32_t opcode)
79aceca5
FB
416{
417 return (opcode >> 0) & 0xFFFC;
418}
419
420EXTRACT_HELPER(BO, 21, 5);
421EXTRACT_HELPER(BI, 16, 5);
422/* Absolute/relative address */
423EXTRACT_HELPER(AA, 1, 1);
424/* Link */
425EXTRACT_HELPER(LK, 0, 1);
426
427/* Create a mask between <start> and <end> bits */
636aa200 428static inline target_ulong MASK(uint32_t start, uint32_t end)
79aceca5 429{
76a66253 430 target_ulong ret;
79aceca5 431
76a66253
JM
432#if defined(TARGET_PPC64)
433 if (likely(start == 0)) {
6f2d8978 434 ret = UINT64_MAX << (63 - end);
76a66253 435 } else if (likely(end == 63)) {
6f2d8978 436 ret = UINT64_MAX >> start;
76a66253
JM
437 }
438#else
439 if (likely(start == 0)) {
6f2d8978 440 ret = UINT32_MAX << (31 - end);
76a66253 441 } else if (likely(end == 31)) {
6f2d8978 442 ret = UINT32_MAX >> start;
76a66253
JM
443 }
444#endif
445 else {
446 ret = (((target_ulong)(-1ULL)) >> (start)) ^
447 (((target_ulong)(-1ULL) >> (end)) >> 1);
448 if (unlikely(start > end))
449 return ~ret;
450 }
79aceca5
FB
451
452 return ret;
453}
454
a750fc0b 455/*****************************************************************************/
a750fc0b 456/* PowerPC instructions table */
933dc6eb 457
76a66253 458#if defined(DO_PPC_STATISTICS)
79aceca5 459#define GEN_OPCODE(name, op1, op2, op3, invl, _typ) \
5c55ff99 460{ \
79aceca5
FB
461 .opc1 = op1, \
462 .opc2 = op2, \
463 .opc3 = op3, \
18fba28c 464 .pad = { 0, }, \
79aceca5
FB
465 .handler = { \
466 .inval = invl, \
9a64fbe4 467 .type = _typ, \
79aceca5 468 .handler = &gen_##name, \
76a66253 469 .oname = stringify(name), \
79aceca5 470 }, \
3fc6c082 471 .oname = stringify(name), \
79aceca5 472}
c7697e1f 473#define GEN_OPCODE2(name, onam, op1, op2, op3, invl, _typ) \
5c55ff99 474{ \
c7697e1f
JM
475 .opc1 = op1, \
476 .opc2 = op2, \
477 .opc3 = op3, \
478 .pad = { 0, }, \
479 .handler = { \
480 .inval = invl, \
481 .type = _typ, \
482 .handler = &gen_##name, \
483 .oname = onam, \
484 }, \
485 .oname = onam, \
486}
76a66253
JM
487#else
488#define GEN_OPCODE(name, op1, op2, op3, invl, _typ) \
5c55ff99 489{ \
c7697e1f
JM
490 .opc1 = op1, \
491 .opc2 = op2, \
492 .opc3 = op3, \
493 .pad = { 0, }, \
494 .handler = { \
495 .inval = invl, \
496 .type = _typ, \
497 .handler = &gen_##name, \
5c55ff99
BS
498 }, \
499 .oname = stringify(name), \
500}
501#define GEN_OPCODE2(name, onam, op1, op2, op3, invl, _typ) \
502{ \
503 .opc1 = op1, \
504 .opc2 = op2, \
505 .opc3 = op3, \
506 .pad = { 0, }, \
507 .handler = { \
508 .inval = invl, \
509 .type = _typ, \
510 .handler = &gen_##name, \
511 }, \
512 .oname = onam, \
513}
514#endif
2e610050 515
5c55ff99 516/* SPR load/store helpers */
636aa200 517static inline void gen_load_spr(TCGv t, int reg)
5c55ff99
BS
518{
519 tcg_gen_ld_tl(t, cpu_env, offsetof(CPUState, spr[reg]));
520}
2e610050 521
636aa200 522static inline void gen_store_spr(int reg, TCGv t)
5c55ff99
BS
523{
524 tcg_gen_st_tl(t, cpu_env, offsetof(CPUState, spr[reg]));
525}
2e610050 526
54623277 527/* Invalid instruction */
99e300ef 528static void gen_invalid(DisasContext *ctx)
9a64fbe4 529{
e06fcd75 530 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
9a64fbe4
FB
531}
532
c227f099 533static opc_handler_t invalid_handler = {
79aceca5 534 .inval = 0xFFFFFFFF,
9a64fbe4 535 .type = PPC_NONE,
79aceca5
FB
536 .handler = gen_invalid,
537};
538
e1571908
AJ
539/*** Integer comparison ***/
540
636aa200 541static inline void gen_op_cmp(TCGv arg0, TCGv arg1, int s, int crf)
e1571908
AJ
542{
543 int l1, l2, l3;
544
269f3e95
AJ
545 tcg_gen_trunc_tl_i32(cpu_crf[crf], cpu_xer);
546 tcg_gen_shri_i32(cpu_crf[crf], cpu_crf[crf], XER_SO);
e1571908
AJ
547 tcg_gen_andi_i32(cpu_crf[crf], cpu_crf[crf], 1);
548
549 l1 = gen_new_label();
550 l2 = gen_new_label();
551 l3 = gen_new_label();
552 if (s) {
ea363694
AJ
553 tcg_gen_brcond_tl(TCG_COND_LT, arg0, arg1, l1);
554 tcg_gen_brcond_tl(TCG_COND_GT, arg0, arg1, l2);
e1571908 555 } else {
ea363694
AJ
556 tcg_gen_brcond_tl(TCG_COND_LTU, arg0, arg1, l1);
557 tcg_gen_brcond_tl(TCG_COND_GTU, arg0, arg1, l2);
e1571908
AJ
558 }
559 tcg_gen_ori_i32(cpu_crf[crf], cpu_crf[crf], 1 << CRF_EQ);
560 tcg_gen_br(l3);
561 gen_set_label(l1);
562 tcg_gen_ori_i32(cpu_crf[crf], cpu_crf[crf], 1 << CRF_LT);
563 tcg_gen_br(l3);
564 gen_set_label(l2);
565 tcg_gen_ori_i32(cpu_crf[crf], cpu_crf[crf], 1 << CRF_GT);
566 gen_set_label(l3);
567}
568
636aa200 569static inline void gen_op_cmpi(TCGv arg0, target_ulong arg1, int s, int crf)
e1571908 570{
ea363694
AJ
571 TCGv t0 = tcg_const_local_tl(arg1);
572 gen_op_cmp(arg0, t0, s, crf);
573 tcg_temp_free(t0);
e1571908
AJ
574}
575
576#if defined(TARGET_PPC64)
636aa200 577static inline void gen_op_cmp32(TCGv arg0, TCGv arg1, int s, int crf)
e1571908 578{
ea363694 579 TCGv t0, t1;
a7812ae4
PB
580 t0 = tcg_temp_local_new();
581 t1 = tcg_temp_local_new();
e1571908 582 if (s) {
ea363694
AJ
583 tcg_gen_ext32s_tl(t0, arg0);
584 tcg_gen_ext32s_tl(t1, arg1);
e1571908 585 } else {
ea363694
AJ
586 tcg_gen_ext32u_tl(t0, arg0);
587 tcg_gen_ext32u_tl(t1, arg1);
e1571908 588 }
ea363694
AJ
589 gen_op_cmp(t0, t1, s, crf);
590 tcg_temp_free(t1);
591 tcg_temp_free(t0);
e1571908
AJ
592}
593
636aa200 594static inline void gen_op_cmpi32(TCGv arg0, target_ulong arg1, int s, int crf)
e1571908 595{
ea363694
AJ
596 TCGv t0 = tcg_const_local_tl(arg1);
597 gen_op_cmp32(arg0, t0, s, crf);
598 tcg_temp_free(t0);
e1571908
AJ
599}
600#endif
601
636aa200 602static inline void gen_set_Rc0(DisasContext *ctx, TCGv reg)
e1571908
AJ
603{
604#if defined(TARGET_PPC64)
605 if (!(ctx->sf_mode))
606 gen_op_cmpi32(reg, 0, 1, 0);
607 else
608#endif
609 gen_op_cmpi(reg, 0, 1, 0);
610}
611
612/* cmp */
99e300ef 613static void gen_cmp(DisasContext *ctx)
e1571908
AJ
614{
615#if defined(TARGET_PPC64)
616 if (!(ctx->sf_mode && (ctx->opcode & 0x00200000)))
617 gen_op_cmp32(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
618 1, crfD(ctx->opcode));
619 else
620#endif
621 gen_op_cmp(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
622 1, crfD(ctx->opcode));
623}
624
625/* cmpi */
99e300ef 626static void gen_cmpi(DisasContext *ctx)
e1571908
AJ
627{
628#if defined(TARGET_PPC64)
629 if (!(ctx->sf_mode && (ctx->opcode & 0x00200000)))
630 gen_op_cmpi32(cpu_gpr[rA(ctx->opcode)], SIMM(ctx->opcode),
631 1, crfD(ctx->opcode));
632 else
633#endif
634 gen_op_cmpi(cpu_gpr[rA(ctx->opcode)], SIMM(ctx->opcode),
635 1, crfD(ctx->opcode));
636}
637
638/* cmpl */
99e300ef 639static void gen_cmpl(DisasContext *ctx)
e1571908
AJ
640{
641#if defined(TARGET_PPC64)
642 if (!(ctx->sf_mode && (ctx->opcode & 0x00200000)))
643 gen_op_cmp32(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
644 0, crfD(ctx->opcode));
645 else
646#endif
647 gen_op_cmp(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
648 0, crfD(ctx->opcode));
649}
650
651/* cmpli */
99e300ef 652static void gen_cmpli(DisasContext *ctx)
e1571908
AJ
653{
654#if defined(TARGET_PPC64)
655 if (!(ctx->sf_mode && (ctx->opcode & 0x00200000)))
656 gen_op_cmpi32(cpu_gpr[rA(ctx->opcode)], UIMM(ctx->opcode),
657 0, crfD(ctx->opcode));
658 else
659#endif
660 gen_op_cmpi(cpu_gpr[rA(ctx->opcode)], UIMM(ctx->opcode),
661 0, crfD(ctx->opcode));
662}
663
664/* isel (PowerPC 2.03 specification) */
99e300ef 665static void gen_isel(DisasContext *ctx)
e1571908
AJ
666{
667 int l1, l2;
668 uint32_t bi = rC(ctx->opcode);
669 uint32_t mask;
a7812ae4 670 TCGv_i32 t0;
e1571908
AJ
671
672 l1 = gen_new_label();
673 l2 = gen_new_label();
674
675 mask = 1 << (3 - (bi & 0x03));
a7812ae4 676 t0 = tcg_temp_new_i32();
fea0c503
AJ
677 tcg_gen_andi_i32(t0, cpu_crf[bi >> 2], mask);
678 tcg_gen_brcondi_i32(TCG_COND_EQ, t0, 0, l1);
e1571908
AJ
679 if (rA(ctx->opcode) == 0)
680 tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], 0);
681 else
682 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
683 tcg_gen_br(l2);
684 gen_set_label(l1);
685 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
686 gen_set_label(l2);
a7812ae4 687 tcg_temp_free_i32(t0);
e1571908
AJ
688}
689
79aceca5 690/*** Integer arithmetic ***/
79aceca5 691
636aa200
BS
692static inline void gen_op_arith_compute_ov(DisasContext *ctx, TCGv arg0,
693 TCGv arg1, TCGv arg2, int sub)
74637406
AJ
694{
695 int l1;
696 TCGv t0;
79aceca5 697
74637406
AJ
698 l1 = gen_new_label();
699 /* Start with XER OV disabled, the most likely case */
700 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
a7812ae4 701 t0 = tcg_temp_local_new();
74637406
AJ
702 tcg_gen_xor_tl(t0, arg0, arg1);
703#if defined(TARGET_PPC64)
704 if (!ctx->sf_mode)
705 tcg_gen_ext32s_tl(t0, t0);
706#endif
707 if (sub)
708 tcg_gen_brcondi_tl(TCG_COND_LT, t0, 0, l1);
709 else
710 tcg_gen_brcondi_tl(TCG_COND_GE, t0, 0, l1);
711 tcg_gen_xor_tl(t0, arg1, arg2);
712#if defined(TARGET_PPC64)
713 if (!ctx->sf_mode)
714 tcg_gen_ext32s_tl(t0, t0);
715#endif
716 if (sub)
717 tcg_gen_brcondi_tl(TCG_COND_GE, t0, 0, l1);
718 else
719 tcg_gen_brcondi_tl(TCG_COND_LT, t0, 0, l1);
720 tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
721 gen_set_label(l1);
722 tcg_temp_free(t0);
79aceca5
FB
723}
724
636aa200
BS
725static inline void gen_op_arith_compute_ca(DisasContext *ctx, TCGv arg1,
726 TCGv arg2, int sub)
74637406
AJ
727{
728 int l1 = gen_new_label();
d9bce9d9
JM
729
730#if defined(TARGET_PPC64)
74637406
AJ
731 if (!(ctx->sf_mode)) {
732 TCGv t0, t1;
a7812ae4
PB
733 t0 = tcg_temp_new();
734 t1 = tcg_temp_new();
d9bce9d9 735
74637406
AJ
736 tcg_gen_ext32u_tl(t0, arg1);
737 tcg_gen_ext32u_tl(t1, arg2);
738 if (sub) {
739 tcg_gen_brcond_tl(TCG_COND_GTU, t0, t1, l1);
bdc4e053 740 } else {
74637406
AJ
741 tcg_gen_brcond_tl(TCG_COND_GEU, t0, t1, l1);
742 }
a9730017
AJ
743 tcg_gen_ori_tl(cpu_xer, cpu_xer, 1 << XER_CA);
744 gen_set_label(l1);
745 tcg_temp_free(t0);
746 tcg_temp_free(t1);
74637406
AJ
747 } else
748#endif
a9730017
AJ
749 {
750 if (sub) {
751 tcg_gen_brcond_tl(TCG_COND_GTU, arg1, arg2, l1);
752 } else {
753 tcg_gen_brcond_tl(TCG_COND_GEU, arg1, arg2, l1);
754 }
755 tcg_gen_ori_tl(cpu_xer, cpu_xer, 1 << XER_CA);
756 gen_set_label(l1);
74637406 757 }
d9bce9d9
JM
758}
759
74637406 760/* Common add function */
636aa200
BS
761static inline void gen_op_arith_add(DisasContext *ctx, TCGv ret, TCGv arg1,
762 TCGv arg2, int add_ca, int compute_ca,
763 int compute_ov)
74637406
AJ
764{
765 TCGv t0, t1;
d9bce9d9 766
74637406 767 if ((!compute_ca && !compute_ov) ||
a7812ae4 768 (!TCGV_EQUAL(ret,arg1) && !TCGV_EQUAL(ret, arg2))) {
74637406
AJ
769 t0 = ret;
770 } else {
a7812ae4 771 t0 = tcg_temp_local_new();
74637406 772 }
79aceca5 773
74637406 774 if (add_ca) {
a7812ae4 775 t1 = tcg_temp_local_new();
74637406
AJ
776 tcg_gen_andi_tl(t1, cpu_xer, (1 << XER_CA));
777 tcg_gen_shri_tl(t1, t1, XER_CA);
d2e9fd8f 778 } else {
779 TCGV_UNUSED(t1);
74637406 780 }
79aceca5 781
74637406
AJ
782 if (compute_ca && compute_ov) {
783 /* Start with XER CA and OV disabled, the most likely case */
784 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~((1 << XER_CA) | (1 << XER_OV)));
785 } else if (compute_ca) {
786 /* Start with XER CA disabled, the most likely case */
787 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
788 } else if (compute_ov) {
789 /* Start with XER OV disabled, the most likely case */
790 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
791 }
79aceca5 792
74637406
AJ
793 tcg_gen_add_tl(t0, arg1, arg2);
794
795 if (compute_ca) {
796 gen_op_arith_compute_ca(ctx, t0, arg1, 0);
797 }
798 if (add_ca) {
799 tcg_gen_add_tl(t0, t0, t1);
800 gen_op_arith_compute_ca(ctx, t0, t1, 0);
801 tcg_temp_free(t1);
802 }
803 if (compute_ov) {
804 gen_op_arith_compute_ov(ctx, t0, arg1, arg2, 0);
805 }
806
807 if (unlikely(Rc(ctx->opcode) != 0))
808 gen_set_Rc0(ctx, t0);
809
a7812ae4 810 if (!TCGV_EQUAL(t0, ret)) {
74637406
AJ
811 tcg_gen_mov_tl(ret, t0);
812 tcg_temp_free(t0);
813 }
39dd32ee 814}
74637406
AJ
815/* Add functions with two operands */
816#define GEN_INT_ARITH_ADD(name, opc3, add_ca, compute_ca, compute_ov) \
99e300ef 817static void glue(gen_, name)(DisasContext *ctx) \
74637406
AJ
818{ \
819 gen_op_arith_add(ctx, cpu_gpr[rD(ctx->opcode)], \
820 cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], \
821 add_ca, compute_ca, compute_ov); \
822}
823/* Add functions with one operand and one immediate */
824#define GEN_INT_ARITH_ADD_CONST(name, opc3, const_val, \
825 add_ca, compute_ca, compute_ov) \
99e300ef 826static void glue(gen_, name)(DisasContext *ctx) \
74637406
AJ
827{ \
828 TCGv t0 = tcg_const_local_tl(const_val); \
829 gen_op_arith_add(ctx, cpu_gpr[rD(ctx->opcode)], \
830 cpu_gpr[rA(ctx->opcode)], t0, \
831 add_ca, compute_ca, compute_ov); \
832 tcg_temp_free(t0); \
833}
834
835/* add add. addo addo. */
836GEN_INT_ARITH_ADD(add, 0x08, 0, 0, 0)
837GEN_INT_ARITH_ADD(addo, 0x18, 0, 0, 1)
838/* addc addc. addco addco. */
839GEN_INT_ARITH_ADD(addc, 0x00, 0, 1, 0)
840GEN_INT_ARITH_ADD(addco, 0x10, 0, 1, 1)
841/* adde adde. addeo addeo. */
842GEN_INT_ARITH_ADD(adde, 0x04, 1, 1, 0)
843GEN_INT_ARITH_ADD(addeo, 0x14, 1, 1, 1)
844/* addme addme. addmeo addmeo. */
845GEN_INT_ARITH_ADD_CONST(addme, 0x07, -1LL, 1, 1, 0)
846GEN_INT_ARITH_ADD_CONST(addmeo, 0x17, -1LL, 1, 1, 1)
847/* addze addze. addzeo addzeo.*/
848GEN_INT_ARITH_ADD_CONST(addze, 0x06, 0, 1, 1, 0)
849GEN_INT_ARITH_ADD_CONST(addzeo, 0x16, 0, 1, 1, 1)
850/* addi */
99e300ef 851static void gen_addi(DisasContext *ctx)
d9bce9d9 852{
74637406
AJ
853 target_long simm = SIMM(ctx->opcode);
854
855 if (rA(ctx->opcode) == 0) {
856 /* li case */
857 tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], simm);
858 } else {
859 tcg_gen_addi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], simm);
860 }
d9bce9d9 861}
74637406 862/* addic addic.*/
636aa200
BS
863static inline void gen_op_addic(DisasContext *ctx, TCGv ret, TCGv arg1,
864 int compute_Rc0)
d9bce9d9 865{
74637406
AJ
866 target_long simm = SIMM(ctx->opcode);
867
868 /* Start with XER CA and OV disabled, the most likely case */
869 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
870
871 if (likely(simm != 0)) {
a7812ae4 872 TCGv t0 = tcg_temp_local_new();
74637406
AJ
873 tcg_gen_addi_tl(t0, arg1, simm);
874 gen_op_arith_compute_ca(ctx, t0, arg1, 0);
875 tcg_gen_mov_tl(ret, t0);
876 tcg_temp_free(t0);
877 } else {
878 tcg_gen_mov_tl(ret, arg1);
879 }
880 if (compute_Rc0) {
881 gen_set_Rc0(ctx, ret);
882 }
d9bce9d9 883}
99e300ef
BS
884
885static void gen_addic(DisasContext *ctx)
d9bce9d9 886{
74637406 887 gen_op_addic(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0);
d9bce9d9 888}
e8eaa2c0
BS
889
890static void gen_addic_(DisasContext *ctx)
d9bce9d9 891{
74637406 892 gen_op_addic(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 1);
d9bce9d9 893}
99e300ef 894
54623277 895/* addis */
99e300ef 896static void gen_addis(DisasContext *ctx)
d9bce9d9 897{
74637406
AJ
898 target_long simm = SIMM(ctx->opcode);
899
900 if (rA(ctx->opcode) == 0) {
901 /* lis case */
902 tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], simm << 16);
903 } else {
904 tcg_gen_addi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], simm << 16);
905 }
d9bce9d9 906}
74637406 907
636aa200
BS
908static inline void gen_op_arith_divw(DisasContext *ctx, TCGv ret, TCGv arg1,
909 TCGv arg2, int sign, int compute_ov)
d9bce9d9 910{
2ef1b120
AJ
911 int l1 = gen_new_label();
912 int l2 = gen_new_label();
a7812ae4
PB
913 TCGv_i32 t0 = tcg_temp_local_new_i32();
914 TCGv_i32 t1 = tcg_temp_local_new_i32();
74637406 915
2ef1b120
AJ
916 tcg_gen_trunc_tl_i32(t0, arg1);
917 tcg_gen_trunc_tl_i32(t1, arg2);
918 tcg_gen_brcondi_i32(TCG_COND_EQ, t1, 0, l1);
74637406 919 if (sign) {
2ef1b120
AJ
920 int l3 = gen_new_label();
921 tcg_gen_brcondi_i32(TCG_COND_NE, t1, -1, l3);
922 tcg_gen_brcondi_i32(TCG_COND_EQ, t0, INT32_MIN, l1);
74637406 923 gen_set_label(l3);
2ef1b120 924 tcg_gen_div_i32(t0, t0, t1);
74637406 925 } else {
2ef1b120 926 tcg_gen_divu_i32(t0, t0, t1);
74637406
AJ
927 }
928 if (compute_ov) {
929 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
930 }
931 tcg_gen_br(l2);
932 gen_set_label(l1);
933 if (sign) {
2ef1b120 934 tcg_gen_sari_i32(t0, t0, 31);
74637406
AJ
935 } else {
936 tcg_gen_movi_i32(t0, 0);
937 }
938 if (compute_ov) {
939 tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
940 }
941 gen_set_label(l2);
2ef1b120 942 tcg_gen_extu_i32_tl(ret, t0);
a7812ae4
PB
943 tcg_temp_free_i32(t0);
944 tcg_temp_free_i32(t1);
74637406
AJ
945 if (unlikely(Rc(ctx->opcode) != 0))
946 gen_set_Rc0(ctx, ret);
d9bce9d9 947}
74637406
AJ
948/* Div functions */
949#define GEN_INT_ARITH_DIVW(name, opc3, sign, compute_ov) \
99e300ef 950static void glue(gen_, name)(DisasContext *ctx) \
74637406
AJ
951{ \
952 gen_op_arith_divw(ctx, cpu_gpr[rD(ctx->opcode)], \
953 cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], \
954 sign, compute_ov); \
955}
956/* divwu divwu. divwuo divwuo. */
957GEN_INT_ARITH_DIVW(divwu, 0x0E, 0, 0);
958GEN_INT_ARITH_DIVW(divwuo, 0x1E, 0, 1);
959/* divw divw. divwo divwo. */
960GEN_INT_ARITH_DIVW(divw, 0x0F, 1, 0);
961GEN_INT_ARITH_DIVW(divwo, 0x1F, 1, 1);
d9bce9d9 962#if defined(TARGET_PPC64)
636aa200
BS
963static inline void gen_op_arith_divd(DisasContext *ctx, TCGv ret, TCGv arg1,
964 TCGv arg2, int sign, int compute_ov)
d9bce9d9 965{
2ef1b120
AJ
966 int l1 = gen_new_label();
967 int l2 = gen_new_label();
74637406
AJ
968
969 tcg_gen_brcondi_i64(TCG_COND_EQ, arg2, 0, l1);
970 if (sign) {
2ef1b120 971 int l3 = gen_new_label();
74637406
AJ
972 tcg_gen_brcondi_i64(TCG_COND_NE, arg2, -1, l3);
973 tcg_gen_brcondi_i64(TCG_COND_EQ, arg1, INT64_MIN, l1);
974 gen_set_label(l3);
74637406
AJ
975 tcg_gen_div_i64(ret, arg1, arg2);
976 } else {
977 tcg_gen_divu_i64(ret, arg1, arg2);
978 }
979 if (compute_ov) {
980 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
981 }
982 tcg_gen_br(l2);
983 gen_set_label(l1);
984 if (sign) {
985 tcg_gen_sari_i64(ret, arg1, 63);
986 } else {
987 tcg_gen_movi_i64(ret, 0);
988 }
989 if (compute_ov) {
990 tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
991 }
992 gen_set_label(l2);
993 if (unlikely(Rc(ctx->opcode) != 0))
994 gen_set_Rc0(ctx, ret);
d9bce9d9 995}
74637406 996#define GEN_INT_ARITH_DIVD(name, opc3, sign, compute_ov) \
99e300ef 997static void glue(gen_, name)(DisasContext *ctx) \
74637406 998{ \
2ef1b120
AJ
999 gen_op_arith_divd(ctx, cpu_gpr[rD(ctx->opcode)], \
1000 cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], \
1001 sign, compute_ov); \
74637406
AJ
1002}
1003/* divwu divwu. divwuo divwuo. */
1004GEN_INT_ARITH_DIVD(divdu, 0x0E, 0, 0);
1005GEN_INT_ARITH_DIVD(divduo, 0x1E, 0, 1);
1006/* divw divw. divwo divwo. */
1007GEN_INT_ARITH_DIVD(divd, 0x0F, 1, 0);
1008GEN_INT_ARITH_DIVD(divdo, 0x1F, 1, 1);
d9bce9d9 1009#endif
74637406
AJ
1010
1011/* mulhw mulhw. */
99e300ef 1012static void gen_mulhw(DisasContext *ctx)
d9bce9d9 1013{
a7812ae4 1014 TCGv_i64 t0, t1;
74637406 1015
a7812ae4
PB
1016 t0 = tcg_temp_new_i64();
1017 t1 = tcg_temp_new_i64();
74637406
AJ
1018#if defined(TARGET_PPC64)
1019 tcg_gen_ext32s_tl(t0, cpu_gpr[rA(ctx->opcode)]);
1020 tcg_gen_ext32s_tl(t1, cpu_gpr[rB(ctx->opcode)]);
1021 tcg_gen_mul_i64(t0, t0, t1);
1022 tcg_gen_shri_i64(cpu_gpr[rD(ctx->opcode)], t0, 32);
1023#else
1024 tcg_gen_ext_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
1025 tcg_gen_ext_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
1026 tcg_gen_mul_i64(t0, t0, t1);
1027 tcg_gen_shri_i64(t0, t0, 32);
1028 tcg_gen_trunc_i64_tl(cpu_gpr[rD(ctx->opcode)], t0);
1029#endif
a7812ae4
PB
1030 tcg_temp_free_i64(t0);
1031 tcg_temp_free_i64(t1);
74637406
AJ
1032 if (unlikely(Rc(ctx->opcode) != 0))
1033 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
d9bce9d9 1034}
99e300ef 1035
54623277 1036/* mulhwu mulhwu. */
99e300ef 1037static void gen_mulhwu(DisasContext *ctx)
d9bce9d9 1038{
a7812ae4 1039 TCGv_i64 t0, t1;
74637406 1040
a7812ae4
PB
1041 t0 = tcg_temp_new_i64();
1042 t1 = tcg_temp_new_i64();
d9bce9d9 1043#if defined(TARGET_PPC64)
74637406
AJ
1044 tcg_gen_ext32u_i64(t0, cpu_gpr[rA(ctx->opcode)]);
1045 tcg_gen_ext32u_i64(t1, cpu_gpr[rB(ctx->opcode)]);
1046 tcg_gen_mul_i64(t0, t0, t1);
1047 tcg_gen_shri_i64(cpu_gpr[rD(ctx->opcode)], t0, 32);
1048#else
1049 tcg_gen_extu_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
1050 tcg_gen_extu_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
1051 tcg_gen_mul_i64(t0, t0, t1);
1052 tcg_gen_shri_i64(t0, t0, 32);
1053 tcg_gen_trunc_i64_tl(cpu_gpr[rD(ctx->opcode)], t0);
1054#endif
a7812ae4
PB
1055 tcg_temp_free_i64(t0);
1056 tcg_temp_free_i64(t1);
74637406
AJ
1057 if (unlikely(Rc(ctx->opcode) != 0))
1058 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
d9bce9d9 1059}
99e300ef 1060
54623277 1061/* mullw mullw. */
99e300ef 1062static void gen_mullw(DisasContext *ctx)
d9bce9d9 1063{
74637406
AJ
1064 tcg_gen_mul_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
1065 cpu_gpr[rB(ctx->opcode)]);
1e4c090f 1066 tcg_gen_ext32s_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)]);
74637406
AJ
1067 if (unlikely(Rc(ctx->opcode) != 0))
1068 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
d9bce9d9 1069}
99e300ef 1070
54623277 1071/* mullwo mullwo. */
99e300ef 1072static void gen_mullwo(DisasContext *ctx)
d9bce9d9 1073{
74637406 1074 int l1;
a7812ae4 1075 TCGv_i64 t0, t1;
74637406 1076
a7812ae4
PB
1077 t0 = tcg_temp_new_i64();
1078 t1 = tcg_temp_new_i64();
74637406
AJ
1079 l1 = gen_new_label();
1080 /* Start with XER OV disabled, the most likely case */
1081 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
1082#if defined(TARGET_PPC64)
1083 tcg_gen_ext32s_i64(t0, cpu_gpr[rA(ctx->opcode)]);
1084 tcg_gen_ext32s_i64(t1, cpu_gpr[rB(ctx->opcode)]);
1085#else
1086 tcg_gen_ext_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
1087 tcg_gen_ext_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
d9bce9d9 1088#endif
74637406
AJ
1089 tcg_gen_mul_i64(t0, t0, t1);
1090#if defined(TARGET_PPC64)
1091 tcg_gen_ext32s_i64(cpu_gpr[rD(ctx->opcode)], t0);
1092 tcg_gen_brcond_i64(TCG_COND_EQ, t0, cpu_gpr[rD(ctx->opcode)], l1);
1093#else
1094 tcg_gen_trunc_i64_tl(cpu_gpr[rD(ctx->opcode)], t0);
1095 tcg_gen_ext32s_i64(t1, t0);
1096 tcg_gen_brcond_i64(TCG_COND_EQ, t0, t1, l1);
1097#endif
1098 tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
1099 gen_set_label(l1);
a7812ae4
PB
1100 tcg_temp_free_i64(t0);
1101 tcg_temp_free_i64(t1);
74637406
AJ
1102 if (unlikely(Rc(ctx->opcode) != 0))
1103 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
d9bce9d9 1104}
99e300ef 1105
54623277 1106/* mulli */
99e300ef 1107static void gen_mulli(DisasContext *ctx)
d9bce9d9 1108{
74637406
AJ
1109 tcg_gen_muli_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
1110 SIMM(ctx->opcode));
d9bce9d9
JM
1111}
1112#if defined(TARGET_PPC64)
74637406 1113#define GEN_INT_ARITH_MUL_HELPER(name, opc3) \
99e300ef 1114static void glue(gen_, name)(DisasContext *ctx) \
74637406 1115{ \
a7812ae4 1116 gen_helper_##name (cpu_gpr[rD(ctx->opcode)], \
74637406
AJ
1117 cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); \
1118 if (unlikely(Rc(ctx->opcode) != 0)) \
1119 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); \
d9bce9d9 1120}
74637406
AJ
1121/* mulhd mulhd. */
1122GEN_INT_ARITH_MUL_HELPER(mulhdu, 0x00);
1123/* mulhdu mulhdu. */
1124GEN_INT_ARITH_MUL_HELPER(mulhd, 0x02);
99e300ef 1125
54623277 1126/* mulld mulld. */
99e300ef 1127static void gen_mulld(DisasContext *ctx)
d9bce9d9 1128{
74637406
AJ
1129 tcg_gen_mul_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
1130 cpu_gpr[rB(ctx->opcode)]);
1131 if (unlikely(Rc(ctx->opcode) != 0))
1132 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
d9bce9d9 1133}
74637406
AJ
1134/* mulldo mulldo. */
1135GEN_INT_ARITH_MUL_HELPER(mulldo, 0x17);
d9bce9d9 1136#endif
74637406
AJ
1137
1138/* neg neg. nego nego. */
636aa200
BS
1139static inline void gen_op_arith_neg(DisasContext *ctx, TCGv ret, TCGv arg1,
1140 int ov_check)
d9bce9d9 1141{
ec6469a3
AJ
1142 int l1 = gen_new_label();
1143 int l2 = gen_new_label();
a7812ae4 1144 TCGv t0 = tcg_temp_local_new();
d9bce9d9 1145#if defined(TARGET_PPC64)
74637406 1146 if (ctx->sf_mode) {
741a7444 1147 tcg_gen_mov_tl(t0, arg1);
ec6469a3
AJ
1148 tcg_gen_brcondi_tl(TCG_COND_EQ, t0, INT64_MIN, l1);
1149 } else
1150#endif
1151 {
1152 tcg_gen_ext32s_tl(t0, arg1);
74637406
AJ
1153 tcg_gen_brcondi_tl(TCG_COND_EQ, t0, INT32_MIN, l1);
1154 }
74637406
AJ
1155 tcg_gen_neg_tl(ret, arg1);
1156 if (ov_check) {
1157 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
1158 }
1159 tcg_gen_br(l2);
1160 gen_set_label(l1);
ec6469a3 1161 tcg_gen_mov_tl(ret, t0);
74637406
AJ
1162 if (ov_check) {
1163 tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
1164 }
1165 gen_set_label(l2);
ec6469a3 1166 tcg_temp_free(t0);
74637406
AJ
1167 if (unlikely(Rc(ctx->opcode) != 0))
1168 gen_set_Rc0(ctx, ret);
1169}
99e300ef
BS
1170
1171static void gen_neg(DisasContext *ctx)
d9bce9d9 1172{
ec6469a3 1173 gen_op_arith_neg(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0);
d9bce9d9 1174}
99e300ef
BS
1175
1176static void gen_nego(DisasContext *ctx)
79aceca5 1177{
ec6469a3 1178 gen_op_arith_neg(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 1);
79aceca5 1179}
74637406
AJ
1180
1181/* Common subf function */
636aa200
BS
1182static inline void gen_op_arith_subf(DisasContext *ctx, TCGv ret, TCGv arg1,
1183 TCGv arg2, int add_ca, int compute_ca,
1184 int compute_ov)
79aceca5 1185{
74637406 1186 TCGv t0, t1;
76a66253 1187
74637406 1188 if ((!compute_ca && !compute_ov) ||
a7812ae4 1189 (!TCGV_EQUAL(ret, arg1) && !TCGV_EQUAL(ret, arg2))) {
74637406 1190 t0 = ret;
e864cabd 1191 } else {
a7812ae4 1192 t0 = tcg_temp_local_new();
d9bce9d9 1193 }
76a66253 1194
74637406 1195 if (add_ca) {
a7812ae4 1196 t1 = tcg_temp_local_new();
74637406
AJ
1197 tcg_gen_andi_tl(t1, cpu_xer, (1 << XER_CA));
1198 tcg_gen_shri_tl(t1, t1, XER_CA);
d2e9fd8f 1199 } else {
1200 TCGV_UNUSED(t1);
d9bce9d9 1201 }
79aceca5 1202
74637406
AJ
1203 if (compute_ca && compute_ov) {
1204 /* Start with XER CA and OV disabled, the most likely case */
1205 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~((1 << XER_CA) | (1 << XER_OV)));
1206 } else if (compute_ca) {
1207 /* Start with XER CA disabled, the most likely case */
1208 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
1209 } else if (compute_ov) {
1210 /* Start with XER OV disabled, the most likely case */
1211 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
1212 }
1213
1214 if (add_ca) {
1215 tcg_gen_not_tl(t0, arg1);
1216 tcg_gen_add_tl(t0, t0, arg2);
1217 gen_op_arith_compute_ca(ctx, t0, arg2, 0);
1218 tcg_gen_add_tl(t0, t0, t1);
1219 gen_op_arith_compute_ca(ctx, t0, t1, 0);
1220 tcg_temp_free(t1);
79aceca5 1221 } else {
74637406
AJ
1222 tcg_gen_sub_tl(t0, arg2, arg1);
1223 if (compute_ca) {
1224 gen_op_arith_compute_ca(ctx, t0, arg2, 1);
1225 }
1226 }
1227 if (compute_ov) {
1228 gen_op_arith_compute_ov(ctx, t0, arg1, arg2, 1);
1229 }
1230
1231 if (unlikely(Rc(ctx->opcode) != 0))
1232 gen_set_Rc0(ctx, t0);
1233
a7812ae4 1234 if (!TCGV_EQUAL(t0, ret)) {
74637406
AJ
1235 tcg_gen_mov_tl(ret, t0);
1236 tcg_temp_free(t0);
79aceca5 1237 }
79aceca5 1238}
74637406
AJ
1239/* Sub functions with Two operands functions */
1240#define GEN_INT_ARITH_SUBF(name, opc3, add_ca, compute_ca, compute_ov) \
99e300ef 1241static void glue(gen_, name)(DisasContext *ctx) \
74637406
AJ
1242{ \
1243 gen_op_arith_subf(ctx, cpu_gpr[rD(ctx->opcode)], \
1244 cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], \
1245 add_ca, compute_ca, compute_ov); \
1246}
1247/* Sub functions with one operand and one immediate */
1248#define GEN_INT_ARITH_SUBF_CONST(name, opc3, const_val, \
1249 add_ca, compute_ca, compute_ov) \
99e300ef 1250static void glue(gen_, name)(DisasContext *ctx) \
74637406
AJ
1251{ \
1252 TCGv t0 = tcg_const_local_tl(const_val); \
1253 gen_op_arith_subf(ctx, cpu_gpr[rD(ctx->opcode)], \
1254 cpu_gpr[rA(ctx->opcode)], t0, \
1255 add_ca, compute_ca, compute_ov); \
1256 tcg_temp_free(t0); \
1257}
1258/* subf subf. subfo subfo. */
1259GEN_INT_ARITH_SUBF(subf, 0x01, 0, 0, 0)
1260GEN_INT_ARITH_SUBF(subfo, 0x11, 0, 0, 1)
1261/* subfc subfc. subfco subfco. */
1262GEN_INT_ARITH_SUBF(subfc, 0x00, 0, 1, 0)
1263GEN_INT_ARITH_SUBF(subfco, 0x10, 0, 1, 1)
1264/* subfe subfe. subfeo subfo. */
1265GEN_INT_ARITH_SUBF(subfe, 0x04, 1, 1, 0)
1266GEN_INT_ARITH_SUBF(subfeo, 0x14, 1, 1, 1)
1267/* subfme subfme. subfmeo subfmeo. */
1268GEN_INT_ARITH_SUBF_CONST(subfme, 0x07, -1LL, 1, 1, 0)
1269GEN_INT_ARITH_SUBF_CONST(subfmeo, 0x17, -1LL, 1, 1, 1)
1270/* subfze subfze. subfzeo subfzeo.*/
1271GEN_INT_ARITH_SUBF_CONST(subfze, 0x06, 0, 1, 1, 0)
1272GEN_INT_ARITH_SUBF_CONST(subfzeo, 0x16, 0, 1, 1, 1)
99e300ef 1273
54623277 1274/* subfic */
99e300ef 1275static void gen_subfic(DisasContext *ctx)
79aceca5 1276{
74637406
AJ
1277 /* Start with XER CA and OV disabled, the most likely case */
1278 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
a7812ae4 1279 TCGv t0 = tcg_temp_local_new();
74637406
AJ
1280 TCGv t1 = tcg_const_local_tl(SIMM(ctx->opcode));
1281 tcg_gen_sub_tl(t0, t1, cpu_gpr[rA(ctx->opcode)]);
1282 gen_op_arith_compute_ca(ctx, t0, t1, 1);
1283 tcg_temp_free(t1);
1284 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
1285 tcg_temp_free(t0);
79aceca5
FB
1286}
1287
79aceca5 1288/*** Integer logical ***/
26d67362 1289#define GEN_LOGICAL2(name, tcg_op, opc, type) \
99e300ef 1290static void glue(gen_, name)(DisasContext *ctx) \
79aceca5 1291{ \
26d67362
AJ
1292 tcg_op(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], \
1293 cpu_gpr[rB(ctx->opcode)]); \
76a66253 1294 if (unlikely(Rc(ctx->opcode) != 0)) \
26d67362 1295 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); \
79aceca5 1296}
79aceca5 1297
26d67362 1298#define GEN_LOGICAL1(name, tcg_op, opc, type) \
99e300ef 1299static void glue(gen_, name)(DisasContext *ctx) \
79aceca5 1300{ \
26d67362 1301 tcg_op(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]); \
76a66253 1302 if (unlikely(Rc(ctx->opcode) != 0)) \
26d67362 1303 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); \
79aceca5
FB
1304}
1305
1306/* and & and. */
26d67362 1307GEN_LOGICAL2(and, tcg_gen_and_tl, 0x00, PPC_INTEGER);
79aceca5 1308/* andc & andc. */
26d67362 1309GEN_LOGICAL2(andc, tcg_gen_andc_tl, 0x01, PPC_INTEGER);
e8eaa2c0 1310
54623277 1311/* andi. */
e8eaa2c0 1312static void gen_andi_(DisasContext *ctx)
79aceca5 1313{
26d67362
AJ
1314 tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], UIMM(ctx->opcode));
1315 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
79aceca5 1316}
e8eaa2c0 1317
54623277 1318/* andis. */
e8eaa2c0 1319static void gen_andis_(DisasContext *ctx)
79aceca5 1320{
26d67362
AJ
1321 tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], UIMM(ctx->opcode) << 16);
1322 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
79aceca5 1323}
99e300ef 1324
54623277 1325/* cntlzw */
99e300ef 1326static void gen_cntlzw(DisasContext *ctx)
26d67362 1327{
a7812ae4 1328 gen_helper_cntlzw(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
26d67362 1329 if (unlikely(Rc(ctx->opcode) != 0))
2e31f5d3 1330 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
26d67362 1331}
79aceca5 1332/* eqv & eqv. */
26d67362 1333GEN_LOGICAL2(eqv, tcg_gen_eqv_tl, 0x08, PPC_INTEGER);
79aceca5 1334/* extsb & extsb. */
26d67362 1335GEN_LOGICAL1(extsb, tcg_gen_ext8s_tl, 0x1D, PPC_INTEGER);
79aceca5 1336/* extsh & extsh. */
26d67362 1337GEN_LOGICAL1(extsh, tcg_gen_ext16s_tl, 0x1C, PPC_INTEGER);
79aceca5 1338/* nand & nand. */
26d67362 1339GEN_LOGICAL2(nand, tcg_gen_nand_tl, 0x0E, PPC_INTEGER);
79aceca5 1340/* nor & nor. */
26d67362 1341GEN_LOGICAL2(nor, tcg_gen_nor_tl, 0x03, PPC_INTEGER);
99e300ef 1342
54623277 1343/* or & or. */
99e300ef 1344static void gen_or(DisasContext *ctx)
9a64fbe4 1345{
76a66253
JM
1346 int rs, ra, rb;
1347
1348 rs = rS(ctx->opcode);
1349 ra = rA(ctx->opcode);
1350 rb = rB(ctx->opcode);
1351 /* Optimisation for mr. ri case */
1352 if (rs != ra || rs != rb) {
26d67362
AJ
1353 if (rs != rb)
1354 tcg_gen_or_tl(cpu_gpr[ra], cpu_gpr[rs], cpu_gpr[rb]);
1355 else
1356 tcg_gen_mov_tl(cpu_gpr[ra], cpu_gpr[rs]);
76a66253 1357 if (unlikely(Rc(ctx->opcode) != 0))
26d67362 1358 gen_set_Rc0(ctx, cpu_gpr[ra]);
76a66253 1359 } else if (unlikely(Rc(ctx->opcode) != 0)) {
26d67362 1360 gen_set_Rc0(ctx, cpu_gpr[rs]);
c80f84e3
JM
1361#if defined(TARGET_PPC64)
1362 } else {
26d67362
AJ
1363 int prio = 0;
1364
c80f84e3
JM
1365 switch (rs) {
1366 case 1:
1367 /* Set process priority to low */
26d67362 1368 prio = 2;
c80f84e3
JM
1369 break;
1370 case 6:
1371 /* Set process priority to medium-low */
26d67362 1372 prio = 3;
c80f84e3
JM
1373 break;
1374 case 2:
1375 /* Set process priority to normal */
26d67362 1376 prio = 4;
c80f84e3 1377 break;
be147d08
JM
1378#if !defined(CONFIG_USER_ONLY)
1379 case 31:
76db3ba4 1380 if (ctx->mem_idx > 0) {
be147d08 1381 /* Set process priority to very low */
26d67362 1382 prio = 1;
be147d08
JM
1383 }
1384 break;
1385 case 5:
76db3ba4 1386 if (ctx->mem_idx > 0) {
be147d08 1387 /* Set process priority to medium-hight */
26d67362 1388 prio = 5;
be147d08
JM
1389 }
1390 break;
1391 case 3:
76db3ba4 1392 if (ctx->mem_idx > 0) {
be147d08 1393 /* Set process priority to high */
26d67362 1394 prio = 6;
be147d08
JM
1395 }
1396 break;
be147d08 1397 case 7:
76db3ba4 1398 if (ctx->mem_idx > 1) {
be147d08 1399 /* Set process priority to very high */
26d67362 1400 prio = 7;
be147d08
JM
1401 }
1402 break;
be147d08 1403#endif
c80f84e3
JM
1404 default:
1405 /* nop */
1406 break;
1407 }
26d67362 1408 if (prio) {
a7812ae4 1409 TCGv t0 = tcg_temp_new();
54cdcae6 1410 gen_load_spr(t0, SPR_PPR);
ea363694
AJ
1411 tcg_gen_andi_tl(t0, t0, ~0x001C000000000000ULL);
1412 tcg_gen_ori_tl(t0, t0, ((uint64_t)prio) << 50);
54cdcae6 1413 gen_store_spr(SPR_PPR, t0);
ea363694 1414 tcg_temp_free(t0);
26d67362 1415 }
c80f84e3 1416#endif
9a64fbe4 1417 }
9a64fbe4 1418}
79aceca5 1419/* orc & orc. */
26d67362 1420GEN_LOGICAL2(orc, tcg_gen_orc_tl, 0x0C, PPC_INTEGER);
99e300ef 1421
54623277 1422/* xor & xor. */
99e300ef 1423static void gen_xor(DisasContext *ctx)
9a64fbe4 1424{
9a64fbe4 1425 /* Optimisation for "set to zero" case */
26d67362 1426 if (rS(ctx->opcode) != rB(ctx->opcode))
312179c4 1427 tcg_gen_xor_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
26d67362
AJ
1428 else
1429 tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
76a66253 1430 if (unlikely(Rc(ctx->opcode) != 0))
26d67362 1431 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
9a64fbe4 1432}
99e300ef 1433
54623277 1434/* ori */
99e300ef 1435static void gen_ori(DisasContext *ctx)
79aceca5 1436{
76a66253 1437 target_ulong uimm = UIMM(ctx->opcode);
79aceca5 1438
9a64fbe4
FB
1439 if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
1440 /* NOP */
76a66253 1441 /* XXX: should handle special NOPs for POWER series */
9a64fbe4 1442 return;
76a66253 1443 }
26d67362 1444 tcg_gen_ori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm);
79aceca5 1445}
99e300ef 1446
54623277 1447/* oris */
99e300ef 1448static void gen_oris(DisasContext *ctx)
79aceca5 1449{
76a66253 1450 target_ulong uimm = UIMM(ctx->opcode);
79aceca5 1451
9a64fbe4
FB
1452 if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
1453 /* NOP */
1454 return;
76a66253 1455 }
26d67362 1456 tcg_gen_ori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm << 16);
79aceca5 1457}
99e300ef 1458
54623277 1459/* xori */
99e300ef 1460static void gen_xori(DisasContext *ctx)
79aceca5 1461{
76a66253 1462 target_ulong uimm = UIMM(ctx->opcode);
9a64fbe4
FB
1463
1464 if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
1465 /* NOP */
1466 return;
1467 }
26d67362 1468 tcg_gen_xori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm);
79aceca5 1469}
99e300ef 1470
54623277 1471/* xoris */
99e300ef 1472static void gen_xoris(DisasContext *ctx)
79aceca5 1473{
76a66253 1474 target_ulong uimm = UIMM(ctx->opcode);
9a64fbe4
FB
1475
1476 if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
1477 /* NOP */
1478 return;
1479 }
26d67362 1480 tcg_gen_xori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm << 16);
79aceca5 1481}
99e300ef 1482
54623277 1483/* popcntb : PowerPC 2.03 specification */
99e300ef 1484static void gen_popcntb(DisasContext *ctx)
d9bce9d9 1485{
d9bce9d9
JM
1486#if defined(TARGET_PPC64)
1487 if (ctx->sf_mode)
a7812ae4 1488 gen_helper_popcntb_64(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
d9bce9d9
JM
1489 else
1490#endif
a7812ae4 1491 gen_helper_popcntb(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
d9bce9d9
JM
1492}
1493
1494#if defined(TARGET_PPC64)
1495/* extsw & extsw. */
26d67362 1496GEN_LOGICAL1(extsw, tcg_gen_ext32s_tl, 0x1E, PPC_64B);
99e300ef 1497
54623277 1498/* cntlzd */
99e300ef 1499static void gen_cntlzd(DisasContext *ctx)
26d67362 1500{
a7812ae4 1501 gen_helper_cntlzd(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
26d67362
AJ
1502 if (unlikely(Rc(ctx->opcode) != 0))
1503 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
1504}
d9bce9d9
JM
1505#endif
1506
79aceca5 1507/*** Integer rotate ***/
99e300ef 1508
54623277 1509/* rlwimi & rlwimi. */
99e300ef 1510static void gen_rlwimi(DisasContext *ctx)
79aceca5 1511{
76a66253 1512 uint32_t mb, me, sh;
79aceca5
FB
1513
1514 mb = MB(ctx->opcode);
1515 me = ME(ctx->opcode);
76a66253 1516 sh = SH(ctx->opcode);
d03ef511
AJ
1517 if (likely(sh == 0 && mb == 0 && me == 31)) {
1518 tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
1519 } else {
d03ef511 1520 target_ulong mask;
a7812ae4
PB
1521 TCGv t1;
1522 TCGv t0 = tcg_temp_new();
54843a58 1523#if defined(TARGET_PPC64)
a7812ae4
PB
1524 TCGv_i32 t2 = tcg_temp_new_i32();
1525 tcg_gen_trunc_i64_i32(t2, cpu_gpr[rS(ctx->opcode)]);
1526 tcg_gen_rotli_i32(t2, t2, sh);
1527 tcg_gen_extu_i32_i64(t0, t2);
1528 tcg_temp_free_i32(t2);
54843a58
AJ
1529#else
1530 tcg_gen_rotli_i32(t0, cpu_gpr[rS(ctx->opcode)], sh);
1531#endif
76a66253 1532#if defined(TARGET_PPC64)
d03ef511
AJ
1533 mb += 32;
1534 me += 32;
76a66253 1535#endif
d03ef511 1536 mask = MASK(mb, me);
a7812ae4 1537 t1 = tcg_temp_new();
d03ef511
AJ
1538 tcg_gen_andi_tl(t0, t0, mask);
1539 tcg_gen_andi_tl(t1, cpu_gpr[rA(ctx->opcode)], ~mask);
1540 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
1541 tcg_temp_free(t0);
1542 tcg_temp_free(t1);
1543 }
76a66253 1544 if (unlikely(Rc(ctx->opcode) != 0))
d03ef511 1545 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
79aceca5 1546}
99e300ef 1547
54623277 1548/* rlwinm & rlwinm. */
99e300ef 1549static void gen_rlwinm(DisasContext *ctx)
79aceca5
FB
1550{
1551 uint32_t mb, me, sh;
3b46e624 1552
79aceca5
FB
1553 sh = SH(ctx->opcode);
1554 mb = MB(ctx->opcode);
1555 me = ME(ctx->opcode);
d03ef511
AJ
1556
1557 if (likely(mb == 0 && me == (31 - sh))) {
1558 if (likely(sh == 0)) {
1559 tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
1560 } else {
a7812ae4 1561 TCGv t0 = tcg_temp_new();
d03ef511
AJ
1562 tcg_gen_ext32u_tl(t0, cpu_gpr[rS(ctx->opcode)]);
1563 tcg_gen_shli_tl(t0, t0, sh);
1564 tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], t0);
1565 tcg_temp_free(t0);
79aceca5 1566 }
d03ef511 1567 } else if (likely(sh != 0 && me == 31 && sh == (32 - mb))) {
a7812ae4 1568 TCGv t0 = tcg_temp_new();
d03ef511
AJ
1569 tcg_gen_ext32u_tl(t0, cpu_gpr[rS(ctx->opcode)]);
1570 tcg_gen_shri_tl(t0, t0, mb);
1571 tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], t0);
1572 tcg_temp_free(t0);
1573 } else {
a7812ae4 1574 TCGv t0 = tcg_temp_new();
54843a58 1575#if defined(TARGET_PPC64)
a7812ae4 1576 TCGv_i32 t1 = tcg_temp_new_i32();
54843a58
AJ
1577 tcg_gen_trunc_i64_i32(t1, cpu_gpr[rS(ctx->opcode)]);
1578 tcg_gen_rotli_i32(t1, t1, sh);
1579 tcg_gen_extu_i32_i64(t0, t1);
a7812ae4 1580 tcg_temp_free_i32(t1);
54843a58
AJ
1581#else
1582 tcg_gen_rotli_i32(t0, cpu_gpr[rS(ctx->opcode)], sh);
1583#endif
76a66253 1584#if defined(TARGET_PPC64)
d03ef511
AJ
1585 mb += 32;
1586 me += 32;
76a66253 1587#endif
d03ef511
AJ
1588 tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], t0, MASK(mb, me));
1589 tcg_temp_free(t0);
1590 }
76a66253 1591 if (unlikely(Rc(ctx->opcode) != 0))
d03ef511 1592 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
79aceca5 1593}
99e300ef 1594
54623277 1595/* rlwnm & rlwnm. */
99e300ef 1596static void gen_rlwnm(DisasContext *ctx)
79aceca5
FB
1597{
1598 uint32_t mb, me;
54843a58
AJ
1599 TCGv t0;
1600#if defined(TARGET_PPC64)
a7812ae4 1601 TCGv_i32 t1, t2;
54843a58 1602#endif
79aceca5
FB
1603
1604 mb = MB(ctx->opcode);
1605 me = ME(ctx->opcode);
a7812ae4 1606 t0 = tcg_temp_new();
d03ef511 1607 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1f);
54843a58 1608#if defined(TARGET_PPC64)
a7812ae4
PB
1609 t1 = tcg_temp_new_i32();
1610 t2 = tcg_temp_new_i32();
54843a58
AJ
1611 tcg_gen_trunc_i64_i32(t1, cpu_gpr[rS(ctx->opcode)]);
1612 tcg_gen_trunc_i64_i32(t2, t0);
1613 tcg_gen_rotl_i32(t1, t1, t2);
1614 tcg_gen_extu_i32_i64(t0, t1);
a7812ae4
PB
1615 tcg_temp_free_i32(t1);
1616 tcg_temp_free_i32(t2);
54843a58
AJ
1617#else
1618 tcg_gen_rotl_i32(t0, cpu_gpr[rS(ctx->opcode)], t0);
1619#endif
76a66253
JM
1620 if (unlikely(mb != 0 || me != 31)) {
1621#if defined(TARGET_PPC64)
1622 mb += 32;
1623 me += 32;
1624#endif
54843a58 1625 tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], t0, MASK(mb, me));
d03ef511 1626 } else {
54843a58 1627 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
79aceca5 1628 }
54843a58 1629 tcg_temp_free(t0);
76a66253 1630 if (unlikely(Rc(ctx->opcode) != 0))
d03ef511 1631 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
79aceca5
FB
1632}
1633
d9bce9d9
JM
1634#if defined(TARGET_PPC64)
1635#define GEN_PPC64_R2(name, opc1, opc2) \
e8eaa2c0 1636static void glue(gen_, name##0)(DisasContext *ctx) \
d9bce9d9
JM
1637{ \
1638 gen_##name(ctx, 0); \
1639} \
e8eaa2c0
BS
1640 \
1641static void glue(gen_, name##1)(DisasContext *ctx) \
d9bce9d9
JM
1642{ \
1643 gen_##name(ctx, 1); \
1644}
1645#define GEN_PPC64_R4(name, opc1, opc2) \
e8eaa2c0 1646static void glue(gen_, name##0)(DisasContext *ctx) \
d9bce9d9
JM
1647{ \
1648 gen_##name(ctx, 0, 0); \
1649} \
e8eaa2c0
BS
1650 \
1651static void glue(gen_, name##1)(DisasContext *ctx) \
d9bce9d9
JM
1652{ \
1653 gen_##name(ctx, 0, 1); \
1654} \
e8eaa2c0
BS
1655 \
1656static void glue(gen_, name##2)(DisasContext *ctx) \
d9bce9d9
JM
1657{ \
1658 gen_##name(ctx, 1, 0); \
1659} \
e8eaa2c0
BS
1660 \
1661static void glue(gen_, name##3)(DisasContext *ctx) \
d9bce9d9
JM
1662{ \
1663 gen_##name(ctx, 1, 1); \
1664}
51789c41 1665
636aa200
BS
1666static inline void gen_rldinm(DisasContext *ctx, uint32_t mb, uint32_t me,
1667 uint32_t sh)
51789c41 1668{
d03ef511
AJ
1669 if (likely(sh != 0 && mb == 0 && me == (63 - sh))) {
1670 tcg_gen_shli_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], sh);
1671 } else if (likely(sh != 0 && me == 63 && sh == (64 - mb))) {
1672 tcg_gen_shri_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], mb);
1673 } else {
a7812ae4 1674 TCGv t0 = tcg_temp_new();
54843a58 1675 tcg_gen_rotli_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
d03ef511 1676 if (likely(mb == 0 && me == 63)) {
54843a58 1677 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
d03ef511
AJ
1678 } else {
1679 tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], t0, MASK(mb, me));
51789c41 1680 }
d03ef511 1681 tcg_temp_free(t0);
51789c41 1682 }
51789c41 1683 if (unlikely(Rc(ctx->opcode) != 0))
d03ef511 1684 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
51789c41 1685}
d9bce9d9 1686/* rldicl - rldicl. */
636aa200 1687static inline void gen_rldicl(DisasContext *ctx, int mbn, int shn)
d9bce9d9 1688{
51789c41 1689 uint32_t sh, mb;
d9bce9d9 1690
9d53c753
JM
1691 sh = SH(ctx->opcode) | (shn << 5);
1692 mb = MB(ctx->opcode) | (mbn << 5);
51789c41 1693 gen_rldinm(ctx, mb, 63, sh);
d9bce9d9 1694}
51789c41 1695GEN_PPC64_R4(rldicl, 0x1E, 0x00);
d9bce9d9 1696/* rldicr - rldicr. */
636aa200 1697static inline void gen_rldicr(DisasContext *ctx, int men, int shn)
d9bce9d9 1698{
51789c41 1699 uint32_t sh, me;
d9bce9d9 1700
9d53c753
JM
1701 sh = SH(ctx->opcode) | (shn << 5);
1702 me = MB(ctx->opcode) | (men << 5);
51789c41 1703 gen_rldinm(ctx, 0, me, sh);
d9bce9d9 1704}
51789c41 1705GEN_PPC64_R4(rldicr, 0x1E, 0x02);
d9bce9d9 1706/* rldic - rldic. */
636aa200 1707static inline void gen_rldic(DisasContext *ctx, int mbn, int shn)
d9bce9d9 1708{
51789c41 1709 uint32_t sh, mb;
d9bce9d9 1710
9d53c753
JM
1711 sh = SH(ctx->opcode) | (shn << 5);
1712 mb = MB(ctx->opcode) | (mbn << 5);
51789c41
JM
1713 gen_rldinm(ctx, mb, 63 - sh, sh);
1714}
1715GEN_PPC64_R4(rldic, 0x1E, 0x04);
1716
636aa200 1717static inline void gen_rldnm(DisasContext *ctx, uint32_t mb, uint32_t me)
51789c41 1718{
54843a58 1719 TCGv t0;
d03ef511
AJ
1720
1721 mb = MB(ctx->opcode);
1722 me = ME(ctx->opcode);
a7812ae4 1723 t0 = tcg_temp_new();
d03ef511 1724 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x3f);
54843a58 1725 tcg_gen_rotl_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
51789c41 1726 if (unlikely(mb != 0 || me != 63)) {
54843a58
AJ
1727 tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], t0, MASK(mb, me));
1728 } else {
1729 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
1730 }
1731 tcg_temp_free(t0);
51789c41 1732 if (unlikely(Rc(ctx->opcode) != 0))
d03ef511 1733 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
d9bce9d9 1734}
51789c41 1735
d9bce9d9 1736/* rldcl - rldcl. */
636aa200 1737static inline void gen_rldcl(DisasContext *ctx, int mbn)
d9bce9d9 1738{
51789c41 1739 uint32_t mb;
d9bce9d9 1740
9d53c753 1741 mb = MB(ctx->opcode) | (mbn << 5);
51789c41 1742 gen_rldnm(ctx, mb, 63);
d9bce9d9 1743}
36081602 1744GEN_PPC64_R2(rldcl, 0x1E, 0x08);
d9bce9d9 1745/* rldcr - rldcr. */
636aa200 1746static inline void gen_rldcr(DisasContext *ctx, int men)
d9bce9d9 1747{
51789c41 1748 uint32_t me;
d9bce9d9 1749
9d53c753 1750 me = MB(ctx->opcode) | (men << 5);
51789c41 1751 gen_rldnm(ctx, 0, me);
d9bce9d9 1752}
36081602 1753GEN_PPC64_R2(rldcr, 0x1E, 0x09);
d9bce9d9 1754/* rldimi - rldimi. */
636aa200 1755static inline void gen_rldimi(DisasContext *ctx, int mbn, int shn)
d9bce9d9 1756{
271a916e 1757 uint32_t sh, mb, me;
d9bce9d9 1758
9d53c753
JM
1759 sh = SH(ctx->opcode) | (shn << 5);
1760 mb = MB(ctx->opcode) | (mbn << 5);
271a916e 1761 me = 63 - sh;
d03ef511
AJ
1762 if (unlikely(sh == 0 && mb == 0)) {
1763 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
1764 } else {
1765 TCGv t0, t1;
1766 target_ulong mask;
1767
a7812ae4 1768 t0 = tcg_temp_new();
54843a58 1769 tcg_gen_rotli_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
a7812ae4 1770 t1 = tcg_temp_new();
d03ef511
AJ
1771 mask = MASK(mb, me);
1772 tcg_gen_andi_tl(t0, t0, mask);
1773 tcg_gen_andi_tl(t1, cpu_gpr[rA(ctx->opcode)], ~mask);
1774 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
1775 tcg_temp_free(t0);
1776 tcg_temp_free(t1);
51789c41 1777 }
51789c41 1778 if (unlikely(Rc(ctx->opcode) != 0))
d03ef511 1779 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
d9bce9d9 1780}
36081602 1781GEN_PPC64_R4(rldimi, 0x1E, 0x06);
d9bce9d9
JM
1782#endif
1783
79aceca5 1784/*** Integer shift ***/
99e300ef 1785
54623277 1786/* slw & slw. */
99e300ef 1787static void gen_slw(DisasContext *ctx)
26d67362 1788{
7fd6bf7d 1789 TCGv t0, t1;
26d67362 1790
7fd6bf7d
AJ
1791 t0 = tcg_temp_new();
1792 /* AND rS with a mask that is 0 when rB >= 0x20 */
1793#if defined(TARGET_PPC64)
1794 tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x3a);
1795 tcg_gen_sari_tl(t0, t0, 0x3f);
1796#else
1797 tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1a);
1798 tcg_gen_sari_tl(t0, t0, 0x1f);
1799#endif
1800 tcg_gen_andc_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
1801 t1 = tcg_temp_new();
1802 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1f);
1803 tcg_gen_shl_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
1804 tcg_temp_free(t1);
fea0c503 1805 tcg_temp_free(t0);
7fd6bf7d 1806 tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
26d67362
AJ
1807 if (unlikely(Rc(ctx->opcode) != 0))
1808 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
1809}
99e300ef 1810
54623277 1811/* sraw & sraw. */
99e300ef 1812static void gen_sraw(DisasContext *ctx)
26d67362 1813{
a7812ae4
PB
1814 gen_helper_sraw(cpu_gpr[rA(ctx->opcode)],
1815 cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
26d67362
AJ
1816 if (unlikely(Rc(ctx->opcode) != 0))
1817 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
1818}
99e300ef 1819
54623277 1820/* srawi & srawi. */
99e300ef 1821static void gen_srawi(DisasContext *ctx)
79aceca5 1822{
26d67362
AJ
1823 int sh = SH(ctx->opcode);
1824 if (sh != 0) {
1825 int l1, l2;
fea0c503 1826 TCGv t0;
26d67362
AJ
1827 l1 = gen_new_label();
1828 l2 = gen_new_label();
a7812ae4 1829 t0 = tcg_temp_local_new();
fea0c503
AJ
1830 tcg_gen_ext32s_tl(t0, cpu_gpr[rS(ctx->opcode)]);
1831 tcg_gen_brcondi_tl(TCG_COND_GE, t0, 0, l1);
1832 tcg_gen_andi_tl(t0, cpu_gpr[rS(ctx->opcode)], (1ULL << sh) - 1);
1833 tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
269f3e95 1834 tcg_gen_ori_tl(cpu_xer, cpu_xer, 1 << XER_CA);
26d67362
AJ
1835 tcg_gen_br(l2);
1836 gen_set_label(l1);
269f3e95 1837 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
26d67362 1838 gen_set_label(l2);
fea0c503
AJ
1839 tcg_gen_ext32s_tl(t0, cpu_gpr[rS(ctx->opcode)]);
1840 tcg_gen_sari_tl(cpu_gpr[rA(ctx->opcode)], t0, sh);
1841 tcg_temp_free(t0);
26d67362
AJ
1842 } else {
1843 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
269f3e95 1844 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
d9bce9d9 1845 }
76a66253 1846 if (unlikely(Rc(ctx->opcode) != 0))
26d67362 1847 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
79aceca5 1848}
99e300ef 1849
54623277 1850/* srw & srw. */
99e300ef 1851static void gen_srw(DisasContext *ctx)
26d67362 1852{
fea0c503 1853 TCGv t0, t1;
d9bce9d9 1854
7fd6bf7d
AJ
1855 t0 = tcg_temp_new();
1856 /* AND rS with a mask that is 0 when rB >= 0x20 */
1857#if defined(TARGET_PPC64)
1858 tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x3a);
1859 tcg_gen_sari_tl(t0, t0, 0x3f);
1860#else
1861 tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1a);
1862 tcg_gen_sari_tl(t0, t0, 0x1f);
1863#endif
1864 tcg_gen_andc_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
1865 tcg_gen_ext32u_tl(t0, t0);
a7812ae4 1866 t1 = tcg_temp_new();
7fd6bf7d
AJ
1867 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1f);
1868 tcg_gen_shr_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
fea0c503 1869 tcg_temp_free(t1);
fea0c503 1870 tcg_temp_free(t0);
26d67362
AJ
1871 if (unlikely(Rc(ctx->opcode) != 0))
1872 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
1873}
54623277 1874
d9bce9d9
JM
1875#if defined(TARGET_PPC64)
1876/* sld & sld. */
99e300ef 1877static void gen_sld(DisasContext *ctx)
26d67362 1878{
7fd6bf7d 1879 TCGv t0, t1;
26d67362 1880
7fd6bf7d
AJ
1881 t0 = tcg_temp_new();
1882 /* AND rS with a mask that is 0 when rB >= 0x40 */
1883 tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x39);
1884 tcg_gen_sari_tl(t0, t0, 0x3f);
1885 tcg_gen_andc_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
1886 t1 = tcg_temp_new();
1887 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x3f);
1888 tcg_gen_shl_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
1889 tcg_temp_free(t1);
fea0c503 1890 tcg_temp_free(t0);
26d67362
AJ
1891 if (unlikely(Rc(ctx->opcode) != 0))
1892 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
1893}
99e300ef 1894
54623277 1895/* srad & srad. */
99e300ef 1896static void gen_srad(DisasContext *ctx)
26d67362 1897{
a7812ae4
PB
1898 gen_helper_srad(cpu_gpr[rA(ctx->opcode)],
1899 cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
26d67362
AJ
1900 if (unlikely(Rc(ctx->opcode) != 0))
1901 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
1902}
d9bce9d9 1903/* sradi & sradi. */
636aa200 1904static inline void gen_sradi(DisasContext *ctx, int n)
d9bce9d9 1905{
26d67362 1906 int sh = SH(ctx->opcode) + (n << 5);
d9bce9d9 1907 if (sh != 0) {
26d67362 1908 int l1, l2;
fea0c503 1909 TCGv t0;
26d67362
AJ
1910 l1 = gen_new_label();
1911 l2 = gen_new_label();
a7812ae4 1912 t0 = tcg_temp_local_new();
26d67362 1913 tcg_gen_brcondi_tl(TCG_COND_GE, cpu_gpr[rS(ctx->opcode)], 0, l1);
fea0c503
AJ
1914 tcg_gen_andi_tl(t0, cpu_gpr[rS(ctx->opcode)], (1ULL << sh) - 1);
1915 tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
269f3e95 1916 tcg_gen_ori_tl(cpu_xer, cpu_xer, 1 << XER_CA);
26d67362
AJ
1917 tcg_gen_br(l2);
1918 gen_set_label(l1);
269f3e95 1919 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
26d67362 1920 gen_set_label(l2);
a9730017 1921 tcg_temp_free(t0);
26d67362
AJ
1922 tcg_gen_sari_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], sh);
1923 } else {
1924 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
269f3e95 1925 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
d9bce9d9 1926 }
d9bce9d9 1927 if (unlikely(Rc(ctx->opcode) != 0))
26d67362 1928 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
d9bce9d9 1929}
e8eaa2c0
BS
1930
1931static void gen_sradi0(DisasContext *ctx)
d9bce9d9
JM
1932{
1933 gen_sradi(ctx, 0);
1934}
e8eaa2c0
BS
1935
1936static void gen_sradi1(DisasContext *ctx)
d9bce9d9
JM
1937{
1938 gen_sradi(ctx, 1);
1939}
99e300ef 1940
54623277 1941/* srd & srd. */
99e300ef 1942static void gen_srd(DisasContext *ctx)
26d67362 1943{
7fd6bf7d 1944 TCGv t0, t1;
26d67362 1945
7fd6bf7d
AJ
1946 t0 = tcg_temp_new();
1947 /* AND rS with a mask that is 0 when rB >= 0x40 */
1948 tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x39);
1949 tcg_gen_sari_tl(t0, t0, 0x3f);
1950 tcg_gen_andc_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
1951 t1 = tcg_temp_new();
1952 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x3f);
1953 tcg_gen_shr_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
1954 tcg_temp_free(t1);
fea0c503 1955 tcg_temp_free(t0);
26d67362
AJ
1956 if (unlikely(Rc(ctx->opcode) != 0))
1957 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
1958}
d9bce9d9 1959#endif
79aceca5
FB
1960
1961/*** Floating-Point arithmetic ***/
7c58044c 1962#define _GEN_FLOAT_ACB(name, op, op1, op2, isfloat, set_fprf, type) \
99e300ef 1963static void gen_f##name(DisasContext *ctx) \
9a64fbe4 1964{ \
76a66253 1965 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 1966 gen_exception(ctx, POWERPC_EXCP_FPU); \
3cc62370
FB
1967 return; \
1968 } \
eb44b959
AJ
1969 /* NIP cannot be restored if the memory exception comes from an helper */ \
1970 gen_update_nip(ctx, ctx->nip - 4); \
7c58044c 1971 gen_reset_fpstatus(); \
af12906f
AJ
1972 gen_helper_f##op(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rA(ctx->opcode)], \
1973 cpu_fpr[rC(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]); \
4ecc3190 1974 if (isfloat) { \
af12906f 1975 gen_helper_frsp(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rD(ctx->opcode)]); \
4ecc3190 1976 } \
af12906f
AJ
1977 gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], set_fprf, \
1978 Rc(ctx->opcode) != 0); \
9a64fbe4
FB
1979}
1980
7c58044c
JM
1981#define GEN_FLOAT_ACB(name, op2, set_fprf, type) \
1982_GEN_FLOAT_ACB(name, name, 0x3F, op2, 0, set_fprf, type); \
1983_GEN_FLOAT_ACB(name##s, name, 0x3B, op2, 1, set_fprf, type);
9a64fbe4 1984
7c58044c 1985#define _GEN_FLOAT_AB(name, op, op1, op2, inval, isfloat, set_fprf, type) \
99e300ef 1986static void gen_f##name(DisasContext *ctx) \
9a64fbe4 1987{ \
76a66253 1988 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 1989 gen_exception(ctx, POWERPC_EXCP_FPU); \
3cc62370
FB
1990 return; \
1991 } \
eb44b959
AJ
1992 /* NIP cannot be restored if the memory exception comes from an helper */ \
1993 gen_update_nip(ctx, ctx->nip - 4); \
7c58044c 1994 gen_reset_fpstatus(); \
af12906f
AJ
1995 gen_helper_f##op(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rA(ctx->opcode)], \
1996 cpu_fpr[rB(ctx->opcode)]); \
4ecc3190 1997 if (isfloat) { \
af12906f 1998 gen_helper_frsp(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rD(ctx->opcode)]); \
4ecc3190 1999 } \
af12906f
AJ
2000 gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], \
2001 set_fprf, Rc(ctx->opcode) != 0); \
9a64fbe4 2002}
7c58044c
JM
2003#define GEN_FLOAT_AB(name, op2, inval, set_fprf, type) \
2004_GEN_FLOAT_AB(name, name, 0x3F, op2, inval, 0, set_fprf, type); \
2005_GEN_FLOAT_AB(name##s, name, 0x3B, op2, inval, 1, set_fprf, type);
9a64fbe4 2006
7c58044c 2007#define _GEN_FLOAT_AC(name, op, op1, op2, inval, isfloat, set_fprf, type) \
99e300ef 2008static void gen_f##name(DisasContext *ctx) \
9a64fbe4 2009{ \
76a66253 2010 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 2011 gen_exception(ctx, POWERPC_EXCP_FPU); \
3cc62370
FB
2012 return; \
2013 } \
eb44b959
AJ
2014 /* NIP cannot be restored if the memory exception comes from an helper */ \
2015 gen_update_nip(ctx, ctx->nip - 4); \
7c58044c 2016 gen_reset_fpstatus(); \
af12906f
AJ
2017 gen_helper_f##op(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rA(ctx->opcode)], \
2018 cpu_fpr[rC(ctx->opcode)]); \
4ecc3190 2019 if (isfloat) { \
af12906f 2020 gen_helper_frsp(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rD(ctx->opcode)]); \
4ecc3190 2021 } \
af12906f
AJ
2022 gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], \
2023 set_fprf, Rc(ctx->opcode) != 0); \
9a64fbe4 2024}
7c58044c
JM
2025#define GEN_FLOAT_AC(name, op2, inval, set_fprf, type) \
2026_GEN_FLOAT_AC(name, name, 0x3F, op2, inval, 0, set_fprf, type); \
2027_GEN_FLOAT_AC(name##s, name, 0x3B, op2, inval, 1, set_fprf, type);
9a64fbe4 2028
7c58044c 2029#define GEN_FLOAT_B(name, op2, op3, set_fprf, type) \
99e300ef 2030static void gen_f##name(DisasContext *ctx) \
9a64fbe4 2031{ \
76a66253 2032 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 2033 gen_exception(ctx, POWERPC_EXCP_FPU); \
3cc62370
FB
2034 return; \
2035 } \
eb44b959
AJ
2036 /* NIP cannot be restored if the memory exception comes from an helper */ \
2037 gen_update_nip(ctx, ctx->nip - 4); \
7c58044c 2038 gen_reset_fpstatus(); \
af12906f
AJ
2039 gen_helper_f##name(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]); \
2040 gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], \
2041 set_fprf, Rc(ctx->opcode) != 0); \
79aceca5
FB
2042}
2043
7c58044c 2044#define GEN_FLOAT_BS(name, op1, op2, set_fprf, type) \
99e300ef 2045static void gen_f##name(DisasContext *ctx) \
9a64fbe4 2046{ \
76a66253 2047 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 2048 gen_exception(ctx, POWERPC_EXCP_FPU); \
3cc62370
FB
2049 return; \
2050 } \
eb44b959
AJ
2051 /* NIP cannot be restored if the memory exception comes from an helper */ \
2052 gen_update_nip(ctx, ctx->nip - 4); \
7c58044c 2053 gen_reset_fpstatus(); \
af12906f
AJ
2054 gen_helper_f##name(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]); \
2055 gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], \
2056 set_fprf, Rc(ctx->opcode) != 0); \
79aceca5
FB
2057}
2058
9a64fbe4 2059/* fadd - fadds */
7c58044c 2060GEN_FLOAT_AB(add, 0x15, 0x000007C0, 1, PPC_FLOAT);
4ecc3190 2061/* fdiv - fdivs */
7c58044c 2062GEN_FLOAT_AB(div, 0x12, 0x000007C0, 1, PPC_FLOAT);
4ecc3190 2063/* fmul - fmuls */
7c58044c 2064GEN_FLOAT_AC(mul, 0x19, 0x0000F800, 1, PPC_FLOAT);
79aceca5 2065
d7e4b87e 2066/* fre */
7c58044c 2067GEN_FLOAT_BS(re, 0x3F, 0x18, 1, PPC_FLOAT_EXT);
d7e4b87e 2068
a750fc0b 2069/* fres */
7c58044c 2070GEN_FLOAT_BS(res, 0x3B, 0x18, 1, PPC_FLOAT_FRES);
79aceca5 2071
a750fc0b 2072/* frsqrte */
7c58044c
JM
2073GEN_FLOAT_BS(rsqrte, 0x3F, 0x1A, 1, PPC_FLOAT_FRSQRTE);
2074
2075/* frsqrtes */
99e300ef 2076static void gen_frsqrtes(DisasContext *ctx)
7c58044c 2077{
af12906f 2078 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2079 gen_exception(ctx, POWERPC_EXCP_FPU);
af12906f
AJ
2080 return;
2081 }
eb44b959
AJ
2082 /* NIP cannot be restored if the memory exception comes from an helper */
2083 gen_update_nip(ctx, ctx->nip - 4);
af12906f
AJ
2084 gen_reset_fpstatus();
2085 gen_helper_frsqrte(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]);
2086 gen_helper_frsp(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rD(ctx->opcode)]);
2087 gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], 1, Rc(ctx->opcode) != 0);
7c58044c 2088}
79aceca5 2089
a750fc0b 2090/* fsel */
7c58044c 2091_GEN_FLOAT_ACB(sel, sel, 0x3F, 0x17, 0, 0, PPC_FLOAT_FSEL);
4ecc3190 2092/* fsub - fsubs */
7c58044c 2093GEN_FLOAT_AB(sub, 0x14, 0x000007C0, 1, PPC_FLOAT);
79aceca5 2094/* Optional: */
99e300ef 2095
54623277 2096/* fsqrt */
99e300ef 2097static void gen_fsqrt(DisasContext *ctx)
c7d344af 2098{
76a66253 2099 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2100 gen_exception(ctx, POWERPC_EXCP_FPU);
c7d344af
FB
2101 return;
2102 }
eb44b959
AJ
2103 /* NIP cannot be restored if the memory exception comes from an helper */
2104 gen_update_nip(ctx, ctx->nip - 4);
7c58044c 2105 gen_reset_fpstatus();
af12906f
AJ
2106 gen_helper_fsqrt(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]);
2107 gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], 1, Rc(ctx->opcode) != 0);
c7d344af 2108}
79aceca5 2109
99e300ef 2110static void gen_fsqrts(DisasContext *ctx)
79aceca5 2111{
76a66253 2112 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2113 gen_exception(ctx, POWERPC_EXCP_FPU);
3cc62370
FB
2114 return;
2115 }
eb44b959
AJ
2116 /* NIP cannot be restored if the memory exception comes from an helper */
2117 gen_update_nip(ctx, ctx->nip - 4);
7c58044c 2118 gen_reset_fpstatus();
af12906f
AJ
2119 gen_helper_fsqrt(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]);
2120 gen_helper_frsp(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rD(ctx->opcode)]);
2121 gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], 1, Rc(ctx->opcode) != 0);
79aceca5
FB
2122}
2123
2124/*** Floating-Point multiply-and-add ***/
4ecc3190 2125/* fmadd - fmadds */
7c58044c 2126GEN_FLOAT_ACB(madd, 0x1D, 1, PPC_FLOAT);
4ecc3190 2127/* fmsub - fmsubs */
7c58044c 2128GEN_FLOAT_ACB(msub, 0x1C, 1, PPC_FLOAT);
4ecc3190 2129/* fnmadd - fnmadds */
7c58044c 2130GEN_FLOAT_ACB(nmadd, 0x1F, 1, PPC_FLOAT);
4ecc3190 2131/* fnmsub - fnmsubs */
7c58044c 2132GEN_FLOAT_ACB(nmsub, 0x1E, 1, PPC_FLOAT);
79aceca5
FB
2133
2134/*** Floating-Point round & convert ***/
2135/* fctiw */
7c58044c 2136GEN_FLOAT_B(ctiw, 0x0E, 0x00, 0, PPC_FLOAT);
79aceca5 2137/* fctiwz */
7c58044c 2138GEN_FLOAT_B(ctiwz, 0x0F, 0x00, 0, PPC_FLOAT);
79aceca5 2139/* frsp */
7c58044c 2140GEN_FLOAT_B(rsp, 0x0C, 0x00, 1, PPC_FLOAT);
426613db
JM
2141#if defined(TARGET_PPC64)
2142/* fcfid */
7c58044c 2143GEN_FLOAT_B(cfid, 0x0E, 0x1A, 1, PPC_64B);
426613db 2144/* fctid */
7c58044c 2145GEN_FLOAT_B(ctid, 0x0E, 0x19, 0, PPC_64B);
426613db 2146/* fctidz */
7c58044c 2147GEN_FLOAT_B(ctidz, 0x0F, 0x19, 0, PPC_64B);
426613db 2148#endif
79aceca5 2149
d7e4b87e 2150/* frin */
7c58044c 2151GEN_FLOAT_B(rin, 0x08, 0x0C, 1, PPC_FLOAT_EXT);
d7e4b87e 2152/* friz */
7c58044c 2153GEN_FLOAT_B(riz, 0x08, 0x0D, 1, PPC_FLOAT_EXT);
d7e4b87e 2154/* frip */
7c58044c 2155GEN_FLOAT_B(rip, 0x08, 0x0E, 1, PPC_FLOAT_EXT);
d7e4b87e 2156/* frim */
7c58044c 2157GEN_FLOAT_B(rim, 0x08, 0x0F, 1, PPC_FLOAT_EXT);
d7e4b87e 2158
79aceca5 2159/*** Floating-Point compare ***/
99e300ef 2160
54623277 2161/* fcmpo */
99e300ef 2162static void gen_fcmpo(DisasContext *ctx)
79aceca5 2163{
330c483b 2164 TCGv_i32 crf;
76a66253 2165 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2166 gen_exception(ctx, POWERPC_EXCP_FPU);
3cc62370
FB
2167 return;
2168 }
eb44b959
AJ
2169 /* NIP cannot be restored if the memory exception comes from an helper */
2170 gen_update_nip(ctx, ctx->nip - 4);
7c58044c 2171 gen_reset_fpstatus();
9a819377
AJ
2172 crf = tcg_const_i32(crfD(ctx->opcode));
2173 gen_helper_fcmpo(cpu_fpr[rA(ctx->opcode)], cpu_fpr[rB(ctx->opcode)], crf);
330c483b 2174 tcg_temp_free_i32(crf);
af12906f 2175 gen_helper_float_check_status();
79aceca5
FB
2176}
2177
2178/* fcmpu */
99e300ef 2179static void gen_fcmpu(DisasContext *ctx)
79aceca5 2180{
330c483b 2181 TCGv_i32 crf;
76a66253 2182 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2183 gen_exception(ctx, POWERPC_EXCP_FPU);
3cc62370
FB
2184 return;
2185 }
eb44b959
AJ
2186 /* NIP cannot be restored if the memory exception comes from an helper */
2187 gen_update_nip(ctx, ctx->nip - 4);
7c58044c 2188 gen_reset_fpstatus();
9a819377
AJ
2189 crf = tcg_const_i32(crfD(ctx->opcode));
2190 gen_helper_fcmpu(cpu_fpr[rA(ctx->opcode)], cpu_fpr[rB(ctx->opcode)], crf);
330c483b 2191 tcg_temp_free_i32(crf);
af12906f 2192 gen_helper_float_check_status();
79aceca5
FB
2193}
2194
9a64fbe4
FB
2195/*** Floating-point move ***/
2196/* fabs */
7c58044c
JM
2197/* XXX: beware that fabs never checks for NaNs nor update FPSCR */
2198GEN_FLOAT_B(abs, 0x08, 0x08, 0, PPC_FLOAT);
9a64fbe4
FB
2199
2200/* fmr - fmr. */
7c58044c 2201/* XXX: beware that fmr never checks for NaNs nor update FPSCR */
99e300ef 2202static void gen_fmr(DisasContext *ctx)
9a64fbe4 2203{
76a66253 2204 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2205 gen_exception(ctx, POWERPC_EXCP_FPU);
3cc62370
FB
2206 return;
2207 }
af12906f
AJ
2208 tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]);
2209 gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], 0, Rc(ctx->opcode) != 0);
9a64fbe4
FB
2210}
2211
2212/* fnabs */
7c58044c
JM
2213/* XXX: beware that fnabs never checks for NaNs nor update FPSCR */
2214GEN_FLOAT_B(nabs, 0x08, 0x04, 0, PPC_FLOAT);
9a64fbe4 2215/* fneg */
7c58044c
JM
2216/* XXX: beware that fneg never checks for NaNs nor update FPSCR */
2217GEN_FLOAT_B(neg, 0x08, 0x01, 0, PPC_FLOAT);
9a64fbe4 2218
79aceca5 2219/*** Floating-Point status & ctrl register ***/
99e300ef 2220
54623277 2221/* mcrfs */
99e300ef 2222static void gen_mcrfs(DisasContext *ctx)
79aceca5 2223{
7c58044c
JM
2224 int bfa;
2225
76a66253 2226 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2227 gen_exception(ctx, POWERPC_EXCP_FPU);
3cc62370
FB
2228 return;
2229 }
7c58044c 2230 bfa = 4 * (7 - crfS(ctx->opcode));
e1571908
AJ
2231 tcg_gen_shri_i32(cpu_crf[crfD(ctx->opcode)], cpu_fpscr, bfa);
2232 tcg_gen_andi_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)], 0xf);
af12906f 2233 tcg_gen_andi_i32(cpu_fpscr, cpu_fpscr, ~(0xF << bfa));
79aceca5
FB
2234}
2235
2236/* mffs */
99e300ef 2237static void gen_mffs(DisasContext *ctx)
79aceca5 2238{
76a66253 2239 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2240 gen_exception(ctx, POWERPC_EXCP_FPU);
3cc62370
FB
2241 return;
2242 }
7c58044c 2243 gen_reset_fpstatus();
af12906f
AJ
2244 tcg_gen_extu_i32_i64(cpu_fpr[rD(ctx->opcode)], cpu_fpscr);
2245 gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], 0, Rc(ctx->opcode) != 0);
79aceca5
FB
2246}
2247
2248/* mtfsb0 */
99e300ef 2249static void gen_mtfsb0(DisasContext *ctx)
79aceca5 2250{
fb0eaffc 2251 uint8_t crb;
3b46e624 2252
76a66253 2253 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2254 gen_exception(ctx, POWERPC_EXCP_FPU);
3cc62370
FB
2255 return;
2256 }
6e35d524 2257 crb = 31 - crbD(ctx->opcode);
7c58044c 2258 gen_reset_fpstatus();
6e35d524 2259 if (likely(crb != FPSCR_FEX && crb != FPSCR_VX)) {
eb44b959
AJ
2260 TCGv_i32 t0;
2261 /* NIP cannot be restored if the memory exception comes from an helper */
2262 gen_update_nip(ctx, ctx->nip - 4);
2263 t0 = tcg_const_i32(crb);
6e35d524
AJ
2264 gen_helper_fpscr_clrbit(t0);
2265 tcg_temp_free_i32(t0);
2266 }
7c58044c 2267 if (unlikely(Rc(ctx->opcode) != 0)) {
e1571908 2268 tcg_gen_shri_i32(cpu_crf[1], cpu_fpscr, FPSCR_OX);
7c58044c 2269 }
79aceca5
FB
2270}
2271
2272/* mtfsb1 */
99e300ef 2273static void gen_mtfsb1(DisasContext *ctx)
79aceca5 2274{
fb0eaffc 2275 uint8_t crb;
3b46e624 2276
76a66253 2277 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2278 gen_exception(ctx, POWERPC_EXCP_FPU);
3cc62370
FB
2279 return;
2280 }
6e35d524 2281 crb = 31 - crbD(ctx->opcode);
7c58044c
JM
2282 gen_reset_fpstatus();
2283 /* XXX: we pretend we can only do IEEE floating-point computations */
af12906f 2284 if (likely(crb != FPSCR_FEX && crb != FPSCR_VX && crb != FPSCR_NI)) {
eb44b959
AJ
2285 TCGv_i32 t0;
2286 /* NIP cannot be restored if the memory exception comes from an helper */
2287 gen_update_nip(ctx, ctx->nip - 4);
2288 t0 = tcg_const_i32(crb);
af12906f 2289 gen_helper_fpscr_setbit(t0);
0f2f39c2 2290 tcg_temp_free_i32(t0);
af12906f 2291 }
7c58044c 2292 if (unlikely(Rc(ctx->opcode) != 0)) {
e1571908 2293 tcg_gen_shri_i32(cpu_crf[1], cpu_fpscr, FPSCR_OX);
7c58044c
JM
2294 }
2295 /* We can raise a differed exception */
af12906f 2296 gen_helper_float_check_status();
79aceca5
FB
2297}
2298
2299/* mtfsf */
99e300ef 2300static void gen_mtfsf(DisasContext *ctx)
79aceca5 2301{
0f2f39c2 2302 TCGv_i32 t0;
4911012d 2303 int L = ctx->opcode & 0x02000000;
af12906f 2304
76a66253 2305 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2306 gen_exception(ctx, POWERPC_EXCP_FPU);
3cc62370
FB
2307 return;
2308 }
eb44b959
AJ
2309 /* NIP cannot be restored if the memory exception comes from an helper */
2310 gen_update_nip(ctx, ctx->nip - 4);
7c58044c 2311 gen_reset_fpstatus();
4911012d
BS
2312 if (L)
2313 t0 = tcg_const_i32(0xff);
2314 else
2315 t0 = tcg_const_i32(FM(ctx->opcode));
af12906f 2316 gen_helper_store_fpscr(cpu_fpr[rB(ctx->opcode)], t0);
0f2f39c2 2317 tcg_temp_free_i32(t0);
7c58044c 2318 if (unlikely(Rc(ctx->opcode) != 0)) {
e1571908 2319 tcg_gen_shri_i32(cpu_crf[1], cpu_fpscr, FPSCR_OX);
7c58044c
JM
2320 }
2321 /* We can raise a differed exception */
af12906f 2322 gen_helper_float_check_status();
79aceca5
FB
2323}
2324
2325/* mtfsfi */
99e300ef 2326static void gen_mtfsfi(DisasContext *ctx)
79aceca5 2327{
7c58044c 2328 int bf, sh;
0f2f39c2
AJ
2329 TCGv_i64 t0;
2330 TCGv_i32 t1;
7c58044c 2331
76a66253 2332 if (unlikely(!ctx->fpu_enabled)) {
e06fcd75 2333 gen_exception(ctx, POWERPC_EXCP_FPU);
3cc62370
FB
2334 return;
2335 }
7c58044c
JM
2336 bf = crbD(ctx->opcode) >> 2;
2337 sh = 7 - bf;
eb44b959
AJ
2338 /* NIP cannot be restored if the memory exception comes from an helper */
2339 gen_update_nip(ctx, ctx->nip - 4);
7c58044c 2340 gen_reset_fpstatus();
0f2f39c2 2341 t0 = tcg_const_i64(FPIMM(ctx->opcode) << (4 * sh));
af12906f
AJ
2342 t1 = tcg_const_i32(1 << sh);
2343 gen_helper_store_fpscr(t0, t1);
0f2f39c2
AJ
2344 tcg_temp_free_i64(t0);
2345 tcg_temp_free_i32(t1);
7c58044c 2346 if (unlikely(Rc(ctx->opcode) != 0)) {
e1571908 2347 tcg_gen_shri_i32(cpu_crf[1], cpu_fpscr, FPSCR_OX);
7c58044c
JM
2348 }
2349 /* We can raise a differed exception */
af12906f 2350 gen_helper_float_check_status();
79aceca5
FB
2351}
2352
76a66253
JM
2353/*** Addressing modes ***/
2354/* Register indirect with immediate index : EA = (rA|0) + SIMM */
636aa200
BS
2355static inline void gen_addr_imm_index(DisasContext *ctx, TCGv EA,
2356 target_long maskl)
76a66253
JM
2357{
2358 target_long simm = SIMM(ctx->opcode);
2359
be147d08 2360 simm &= ~maskl;
76db3ba4
AJ
2361 if (rA(ctx->opcode) == 0) {
2362#if defined(TARGET_PPC64)
2363 if (!ctx->sf_mode) {
2364 tcg_gen_movi_tl(EA, (uint32_t)simm);
2365 } else
2366#endif
e2be8d8d 2367 tcg_gen_movi_tl(EA, simm);
76db3ba4 2368 } else if (likely(simm != 0)) {
e2be8d8d 2369 tcg_gen_addi_tl(EA, cpu_gpr[rA(ctx->opcode)], simm);
76db3ba4
AJ
2370#if defined(TARGET_PPC64)
2371 if (!ctx->sf_mode) {
2372 tcg_gen_ext32u_tl(EA, EA);
2373 }
2374#endif
2375 } else {
2376#if defined(TARGET_PPC64)
2377 if (!ctx->sf_mode) {
2378 tcg_gen_ext32u_tl(EA, cpu_gpr[rA(ctx->opcode)]);
2379 } else
2380#endif
e2be8d8d 2381 tcg_gen_mov_tl(EA, cpu_gpr[rA(ctx->opcode)]);
76db3ba4 2382 }
76a66253
JM
2383}
2384
636aa200 2385static inline void gen_addr_reg_index(DisasContext *ctx, TCGv EA)
76a66253 2386{
76db3ba4
AJ
2387 if (rA(ctx->opcode) == 0) {
2388#if defined(TARGET_PPC64)
2389 if (!ctx->sf_mode) {
2390 tcg_gen_ext32u_tl(EA, cpu_gpr[rB(ctx->opcode)]);
2391 } else
2392#endif
e2be8d8d 2393 tcg_gen_mov_tl(EA, cpu_gpr[rB(ctx->opcode)]);
76db3ba4 2394 } else {
e2be8d8d 2395 tcg_gen_add_tl(EA, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
76db3ba4
AJ
2396#if defined(TARGET_PPC64)
2397 if (!ctx->sf_mode) {
2398 tcg_gen_ext32u_tl(EA, EA);
2399 }
2400#endif
2401 }
76a66253
JM
2402}
2403
636aa200 2404static inline void gen_addr_register(DisasContext *ctx, TCGv EA)
76a66253 2405{
76db3ba4 2406 if (rA(ctx->opcode) == 0) {
e2be8d8d 2407 tcg_gen_movi_tl(EA, 0);
76db3ba4
AJ
2408 } else {
2409#if defined(TARGET_PPC64)
2410 if (!ctx->sf_mode) {
2411 tcg_gen_ext32u_tl(EA, cpu_gpr[rA(ctx->opcode)]);
2412 } else
2413#endif
2414 tcg_gen_mov_tl(EA, cpu_gpr[rA(ctx->opcode)]);
2415 }
2416}
2417
636aa200
BS
2418static inline void gen_addr_add(DisasContext *ctx, TCGv ret, TCGv arg1,
2419 target_long val)
76db3ba4
AJ
2420{
2421 tcg_gen_addi_tl(ret, arg1, val);
2422#if defined(TARGET_PPC64)
2423 if (!ctx->sf_mode) {
2424 tcg_gen_ext32u_tl(ret, ret);
2425 }
2426#endif
76a66253
JM
2427}
2428
636aa200 2429static inline void gen_check_align(DisasContext *ctx, TCGv EA, int mask)
cf360a32
AJ
2430{
2431 int l1 = gen_new_label();
2432 TCGv t0 = tcg_temp_new();
2433 TCGv_i32 t1, t2;
2434 /* NIP cannot be restored if the memory exception comes from an helper */
2435 gen_update_nip(ctx, ctx->nip - 4);
2436 tcg_gen_andi_tl(t0, EA, mask);
2437 tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
2438 t1 = tcg_const_i32(POWERPC_EXCP_ALIGN);
2439 t2 = tcg_const_i32(0);
2440 gen_helper_raise_exception_err(t1, t2);
2441 tcg_temp_free_i32(t1);
2442 tcg_temp_free_i32(t2);
2443 gen_set_label(l1);
2444 tcg_temp_free(t0);
2445}
2446
7863667f 2447/*** Integer load ***/
636aa200 2448static inline void gen_qemu_ld8u(DisasContext *ctx, TCGv arg1, TCGv arg2)
76db3ba4
AJ
2449{
2450 tcg_gen_qemu_ld8u(arg1, arg2, ctx->mem_idx);
2451}
2452
636aa200 2453static inline void gen_qemu_ld8s(DisasContext *ctx, TCGv arg1, TCGv arg2)
76db3ba4
AJ
2454{
2455 tcg_gen_qemu_ld8s(arg1, arg2, ctx->mem_idx);
2456}
2457
636aa200 2458static inline void gen_qemu_ld16u(DisasContext *ctx, TCGv arg1, TCGv arg2)
76db3ba4
AJ
2459{
2460 tcg_gen_qemu_ld16u(arg1, arg2, ctx->mem_idx);
2461 if (unlikely(ctx->le_mode)) {
fa3966a3 2462 tcg_gen_bswap16_tl(arg1, arg1);
76db3ba4 2463 }
b61f2753
AJ
2464}
2465
636aa200 2466static inline void gen_qemu_ld16s(DisasContext *ctx, TCGv arg1, TCGv arg2)
b61f2753 2467{
76db3ba4 2468 if (unlikely(ctx->le_mode)) {
76db3ba4 2469 tcg_gen_qemu_ld16u(arg1, arg2, ctx->mem_idx);
fa3966a3 2470 tcg_gen_bswap16_tl(arg1, arg1);
76db3ba4 2471 tcg_gen_ext16s_tl(arg1, arg1);
76db3ba4
AJ
2472 } else {
2473 tcg_gen_qemu_ld16s(arg1, arg2, ctx->mem_idx);
2474 }
b61f2753
AJ
2475}
2476
636aa200 2477static inline void gen_qemu_ld32u(DisasContext *ctx, TCGv arg1, TCGv arg2)
b61f2753 2478{
76db3ba4
AJ
2479 tcg_gen_qemu_ld32u(arg1, arg2, ctx->mem_idx);
2480 if (unlikely(ctx->le_mode)) {
fa3966a3 2481 tcg_gen_bswap32_tl(arg1, arg1);
76db3ba4 2482 }
b61f2753
AJ
2483}
2484
76db3ba4 2485#if defined(TARGET_PPC64)
636aa200 2486static inline void gen_qemu_ld32s(DisasContext *ctx, TCGv arg1, TCGv arg2)
b61f2753 2487{
a457e7ee 2488 if (unlikely(ctx->le_mode)) {
76db3ba4 2489 tcg_gen_qemu_ld32u(arg1, arg2, ctx->mem_idx);
fa3966a3
AJ
2490 tcg_gen_bswap32_tl(arg1, arg1);
2491 tcg_gen_ext32s_tl(arg1, arg1);
b61f2753 2492 } else
76db3ba4 2493 tcg_gen_qemu_ld32s(arg1, arg2, ctx->mem_idx);
b61f2753 2494}
76db3ba4 2495#endif
b61f2753 2496
636aa200 2497static inline void gen_qemu_ld64(DisasContext *ctx, TCGv_i64 arg1, TCGv arg2)
b61f2753 2498{
76db3ba4
AJ
2499 tcg_gen_qemu_ld64(arg1, arg2, ctx->mem_idx);
2500 if (unlikely(ctx->le_mode)) {
66896cb8 2501 tcg_gen_bswap64_i64(arg1, arg1);
76db3ba4 2502 }
b61f2753
AJ
2503}
2504
636aa200 2505static inline void gen_qemu_st8(DisasContext *ctx, TCGv arg1, TCGv arg2)
b61f2753 2506{
76db3ba4 2507 tcg_gen_qemu_st8(arg1, arg2, ctx->mem_idx);
b61f2753
AJ
2508}
2509
636aa200 2510static inline void gen_qemu_st16(DisasContext *ctx, TCGv arg1, TCGv arg2)
b61f2753 2511{
76db3ba4 2512 if (unlikely(ctx->le_mode)) {
76db3ba4
AJ
2513 TCGv t0 = tcg_temp_new();
2514 tcg_gen_ext16u_tl(t0, arg1);
fa3966a3 2515 tcg_gen_bswap16_tl(t0, t0);
76db3ba4
AJ
2516 tcg_gen_qemu_st16(t0, arg2, ctx->mem_idx);
2517 tcg_temp_free(t0);
76db3ba4
AJ
2518 } else {
2519 tcg_gen_qemu_st16(arg1, arg2, ctx->mem_idx);
2520 }
b61f2753
AJ
2521}
2522
636aa200 2523static inline void gen_qemu_st32(DisasContext *ctx, TCGv arg1, TCGv arg2)
b61f2753 2524{
76db3ba4 2525 if (unlikely(ctx->le_mode)) {
fa3966a3
AJ
2526 TCGv t0 = tcg_temp_new();
2527 tcg_gen_ext32u_tl(t0, arg1);
2528 tcg_gen_bswap32_tl(t0, t0);
76db3ba4
AJ
2529 tcg_gen_qemu_st32(t0, arg2, ctx->mem_idx);
2530 tcg_temp_free(t0);
76db3ba4
AJ
2531 } else {
2532 tcg_gen_qemu_st32(arg1, arg2, ctx->mem_idx);
2533 }
b61f2753
AJ
2534}
2535
636aa200 2536static inline void gen_qemu_st64(DisasContext *ctx, TCGv_i64 arg1, TCGv arg2)
b61f2753 2537{
76db3ba4 2538 if (unlikely(ctx->le_mode)) {
a7812ae4 2539 TCGv_i64 t0 = tcg_temp_new_i64();
66896cb8 2540 tcg_gen_bswap64_i64(t0, arg1);
76db3ba4 2541 tcg_gen_qemu_st64(t0, arg2, ctx->mem_idx);
a7812ae4 2542 tcg_temp_free_i64(t0);
b61f2753 2543 } else
76db3ba4 2544 tcg_gen_qemu_st64(arg1, arg2, ctx->mem_idx);
b61f2753
AJ
2545}
2546
0c8aacd4 2547#define GEN_LD(name, ldop, opc, type) \
99e300ef 2548static void glue(gen_, name)(DisasContext *ctx) \
79aceca5 2549{ \
76db3ba4
AJ
2550 TCGv EA; \
2551 gen_set_access_type(ctx, ACCESS_INT); \
2552 EA = tcg_temp_new(); \
2553 gen_addr_imm_index(ctx, EA, 0); \
2554 gen_qemu_##ldop(ctx, cpu_gpr[rD(ctx->opcode)], EA); \
b61f2753 2555 tcg_temp_free(EA); \
79aceca5
FB
2556}
2557
0c8aacd4 2558#define GEN_LDU(name, ldop, opc, type) \
99e300ef 2559static void glue(gen_, name##u)(DisasContext *ctx) \
79aceca5 2560{ \
b61f2753 2561 TCGv EA; \
76a66253
JM
2562 if (unlikely(rA(ctx->opcode) == 0 || \
2563 rA(ctx->opcode) == rD(ctx->opcode))) { \
e06fcd75 2564 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \
9fddaa0c 2565 return; \
9a64fbe4 2566 } \
76db3ba4 2567 gen_set_access_type(ctx, ACCESS_INT); \
0c8aacd4 2568 EA = tcg_temp_new(); \
9d53c753 2569 if (type == PPC_64B) \
76db3ba4 2570 gen_addr_imm_index(ctx, EA, 0x03); \
9d53c753 2571 else \
76db3ba4
AJ
2572 gen_addr_imm_index(ctx, EA, 0); \
2573 gen_qemu_##ldop(ctx, cpu_gpr[rD(ctx->opcode)], EA); \
b61f2753
AJ
2574 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); \
2575 tcg_temp_free(EA); \
79aceca5
FB
2576}
2577
0c8aacd4 2578#define GEN_LDUX(name, ldop, opc2, opc3, type) \
99e300ef 2579static void glue(gen_, name##ux)(DisasContext *ctx) \
79aceca5 2580{ \
b61f2753 2581 TCGv EA; \
76a66253
JM
2582 if (unlikely(rA(ctx->opcode) == 0 || \
2583 rA(ctx->opcode) == rD(ctx->opcode))) { \
e06fcd75 2584 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \
9fddaa0c 2585 return; \
9a64fbe4 2586 } \
76db3ba4 2587 gen_set_access_type(ctx, ACCESS_INT); \
0c8aacd4 2588 EA = tcg_temp_new(); \
76db3ba4
AJ
2589 gen_addr_reg_index(ctx, EA); \
2590 gen_qemu_##ldop(ctx, cpu_gpr[rD(ctx->opcode)], EA); \
b61f2753
AJ
2591 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); \
2592 tcg_temp_free(EA); \
79aceca5
FB
2593}
2594
0c8aacd4 2595#define GEN_LDX(name, ldop, opc2, opc3, type) \
99e300ef 2596static void glue(gen_, name##x)(DisasContext *ctx) \
79aceca5 2597{ \
76db3ba4
AJ
2598 TCGv EA; \
2599 gen_set_access_type(ctx, ACCESS_INT); \
2600 EA = tcg_temp_new(); \
2601 gen_addr_reg_index(ctx, EA); \
2602 gen_qemu_##ldop(ctx, cpu_gpr[rD(ctx->opcode)], EA); \
b61f2753 2603 tcg_temp_free(EA); \
79aceca5
FB
2604}
2605
0c8aacd4
AJ
2606#define GEN_LDS(name, ldop, op, type) \
2607GEN_LD(name, ldop, op | 0x20, type); \
2608GEN_LDU(name, ldop, op | 0x21, type); \
2609GEN_LDUX(name, ldop, 0x17, op | 0x01, type); \
2610GEN_LDX(name, ldop, 0x17, op | 0x00, type)
79aceca5
FB
2611
2612/* lbz lbzu lbzux lbzx */
0c8aacd4 2613GEN_LDS(lbz, ld8u, 0x02, PPC_INTEGER);
79aceca5 2614/* lha lhau lhaux lhax */
0c8aacd4 2615GEN_LDS(lha, ld16s, 0x0A, PPC_INTEGER);
79aceca5 2616/* lhz lhzu lhzux lhzx */
0c8aacd4 2617GEN_LDS(lhz, ld16u, 0x08, PPC_INTEGER);
79aceca5 2618/* lwz lwzu lwzux lwzx */
0c8aacd4 2619GEN_LDS(lwz, ld32u, 0x00, PPC_INTEGER);
d9bce9d9 2620#if defined(TARGET_PPC64)
d9bce9d9 2621/* lwaux */
0c8aacd4 2622GEN_LDUX(lwa, ld32s, 0x15, 0x0B, PPC_64B);
d9bce9d9 2623/* lwax */
0c8aacd4 2624GEN_LDX(lwa, ld32s, 0x15, 0x0A, PPC_64B);
d9bce9d9 2625/* ldux */
0c8aacd4 2626GEN_LDUX(ld, ld64, 0x15, 0x01, PPC_64B);
d9bce9d9 2627/* ldx */
0c8aacd4 2628GEN_LDX(ld, ld64, 0x15, 0x00, PPC_64B);
99e300ef
BS
2629
2630static void gen_ld(DisasContext *ctx)
d9bce9d9 2631{
b61f2753 2632 TCGv EA;
d9bce9d9
JM
2633 if (Rc(ctx->opcode)) {
2634 if (unlikely(rA(ctx->opcode) == 0 ||
2635 rA(ctx->opcode) == rD(ctx->opcode))) {
e06fcd75 2636 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
d9bce9d9
JM
2637 return;
2638 }
2639 }
76db3ba4 2640 gen_set_access_type(ctx, ACCESS_INT);
a7812ae4 2641 EA = tcg_temp_new();
76db3ba4 2642 gen_addr_imm_index(ctx, EA, 0x03);
d9bce9d9
JM
2643 if (ctx->opcode & 0x02) {
2644 /* lwa (lwau is undefined) */
76db3ba4 2645 gen_qemu_ld32s(ctx, cpu_gpr[rD(ctx->opcode)], EA);
d9bce9d9
JM
2646 } else {
2647 /* ld - ldu */
76db3ba4 2648 gen_qemu_ld64(ctx, cpu_gpr[rD(ctx->opcode)], EA);
d9bce9d9 2649 }
d9bce9d9 2650 if (Rc(ctx->opcode))
b61f2753
AJ
2651 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);
2652 tcg_temp_free(EA);
d9bce9d9 2653}
99e300ef 2654
54623277 2655/* lq */
99e300ef 2656static void gen_lq(DisasContext *ctx)
be147d08
JM
2657{
2658#if defined(CONFIG_USER_ONLY)
e06fcd75 2659 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
be147d08
JM
2660#else
2661 int ra, rd;
b61f2753 2662 TCGv EA;
be147d08
JM
2663
2664 /* Restore CPU state */
76db3ba4 2665 if (unlikely(ctx->mem_idx == 0)) {
e06fcd75 2666 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
be147d08
JM
2667 return;
2668 }
2669 ra = rA(ctx->opcode);
2670 rd = rD(ctx->opcode);
2671 if (unlikely((rd & 1) || rd == ra)) {
e06fcd75 2672 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
be147d08
JM
2673 return;
2674 }
76db3ba4 2675 if (unlikely(ctx->le_mode)) {
be147d08 2676 /* Little-endian mode is not handled */
e06fcd75 2677 gen_exception_err(ctx, POWERPC_EXCP_ALIGN, POWERPC_EXCP_ALIGN_LE);
be147d08
JM
2678 return;
2679 }
76db3ba4 2680 gen_set_access_type(ctx, ACCESS_INT);
a7812ae4 2681 EA = tcg_temp_new();
76db3ba4
AJ
2682 gen_addr_imm_index(ctx, EA, 0x0F);
2683 gen_qemu_ld64(ctx, cpu_gpr[rd], EA);
2684 gen_addr_add(ctx, EA, EA, 8);
2685 gen_qemu_ld64(ctx, cpu_gpr[rd+1], EA);
b61f2753 2686 tcg_temp_free(EA);
be147d08
JM
2687#endif
2688}
d9bce9d9 2689#endif
79aceca5
FB
2690
2691/*** Integer store ***/
0c8aacd4 2692#define GEN_ST(name, stop, opc, type) \
99e300ef 2693static void glue(gen_, name)(DisasContext *ctx) \
79aceca5 2694{ \
76db3ba4
AJ
2695 TCGv EA; \
2696 gen_set_access_type(ctx, ACCESS_INT); \
2697 EA = tcg_temp_new(); \
2698 gen_addr_imm_index(ctx, EA, 0); \
2699 gen_qemu_##stop(ctx, cpu_gpr[rS(ctx->opcode)], EA); \
b61f2753 2700 tcg_temp_free(EA); \
79aceca5
FB
2701}
2702
0c8aacd4 2703#define GEN_STU(name, stop, opc, type) \
99e300ef 2704static void glue(gen_, stop##u)(DisasContext *ctx) \
79aceca5 2705{ \
b61f2753 2706 TCGv EA; \
76a66253 2707 if (unlikely(rA(ctx->opcode) == 0)) { \
e06fcd75 2708 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \
9fddaa0c 2709 return; \
9a64fbe4 2710 } \
76db3ba4 2711 gen_set_access_type(ctx, ACCESS_INT); \
0c8aacd4 2712 EA = tcg_temp_new(); \
9d53c753 2713 if (type == PPC_64B) \
76db3ba4 2714 gen_addr_imm_index(ctx, EA, 0x03); \
9d53c753 2715 else \
76db3ba4
AJ
2716 gen_addr_imm_index(ctx, EA, 0); \
2717 gen_qemu_##stop(ctx, cpu_gpr[rS(ctx->opcode)], EA); \
b61f2753
AJ
2718 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); \
2719 tcg_temp_free(EA); \
79aceca5
FB
2720}
2721
0c8aacd4 2722#define GEN_STUX(name, stop, opc2, opc3, type) \
99e300ef 2723static void glue(gen_, name##ux)(DisasContext *ctx) \
79aceca5 2724{ \
b61f2753 2725 TCGv EA; \
76a66253 2726 if (unlikely(rA(ctx->opcode) == 0)) { \
e06fcd75 2727 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \
9fddaa0c 2728 return; \
9a64fbe4 2729 } \
76db3ba4 2730 gen_set_access_type(ctx, ACCESS_INT); \
0c8aacd4 2731 EA = tcg_temp_new(); \
76db3ba4
AJ
2732 gen_addr_reg_index(ctx, EA); \
2733 gen_qemu_##stop(ctx, cpu_gpr[rS(ctx->opcode)], EA); \
b61f2753
AJ
2734 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); \
2735 tcg_temp_free(EA); \
79aceca5
FB
2736}
2737
0c8aacd4 2738#define GEN_STX(name, stop, opc2, opc3, type) \
99e300ef 2739static void glue(gen_, name##x)(DisasContext *ctx) \
79aceca5 2740{ \
76db3ba4
AJ
2741 TCGv EA; \
2742 gen_set_access_type(ctx, ACCESS_INT); \
2743 EA = tcg_temp_new(); \
2744 gen_addr_reg_index(ctx, EA); \
2745 gen_qemu_##stop(ctx, cpu_gpr[rS(ctx->opcode)], EA); \
b61f2753 2746 tcg_temp_free(EA); \
79aceca5
FB
2747}
2748
0c8aacd4
AJ
2749#define GEN_STS(name, stop, op, type) \
2750GEN_ST(name, stop, op | 0x20, type); \
2751GEN_STU(name, stop, op | 0x21, type); \
2752GEN_STUX(name, stop, 0x17, op | 0x01, type); \
2753GEN_STX(name, stop, 0x17, op | 0x00, type)
79aceca5
FB
2754
2755/* stb stbu stbux stbx */
0c8aacd4 2756GEN_STS(stb, st8, 0x06, PPC_INTEGER);
79aceca5 2757/* sth sthu sthux sthx */
0c8aacd4 2758GEN_STS(sth, st16, 0x0C, PPC_INTEGER);
79aceca5 2759/* stw stwu stwux stwx */
0c8aacd4 2760GEN_STS(stw, st32, 0x04, PPC_INTEGER);
d9bce9d9 2761#if defined(TARGET_PPC64)
0c8aacd4
AJ
2762GEN_STUX(std, st64, 0x15, 0x05, PPC_64B);
2763GEN_STX(std, st64, 0x15, 0x04, PPC_64B);
99e300ef
BS
2764
2765static void gen_std(DisasContext *ctx)
d9bce9d9 2766{
be147d08 2767 int rs;
b61f2753 2768 TCGv EA;
be147d08
JM
2769
2770 rs = rS(ctx->opcode);
2771 if ((ctx->opcode & 0x3) == 0x2) {
2772#if defined(CONFIG_USER_ONLY)
e06fcd75 2773 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
be147d08
JM
2774#else
2775 /* stq */
76db3ba4 2776 if (unlikely(ctx->mem_idx == 0)) {
e06fcd75 2777 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
be147d08
JM
2778 return;
2779 }
2780 if (unlikely(rs & 1)) {
e06fcd75 2781 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
d9bce9d9
JM
2782 return;
2783 }
76db3ba4 2784 if (unlikely(ctx->le_mode)) {
be147d08 2785 /* Little-endian mode is not handled */
e06fcd75 2786 gen_exception_err(ctx, POWERPC_EXCP_ALIGN, POWERPC_EXCP_ALIGN_LE);
be147d08
JM
2787 return;
2788 }
76db3ba4 2789 gen_set_access_type(ctx, ACCESS_INT);
a7812ae4 2790 EA = tcg_temp_new();
76db3ba4
AJ
2791 gen_addr_imm_index(ctx, EA, 0x03);
2792 gen_qemu_st64(ctx, cpu_gpr[rs], EA);
2793 gen_addr_add(ctx, EA, EA, 8);
2794 gen_qemu_st64(ctx, cpu_gpr[rs+1], EA);
b61f2753 2795 tcg_temp_free(EA);
be147d08
JM
2796#endif
2797 } else {
2798 /* std / stdu */
2799 if (Rc(ctx->opcode)) {
2800 if (unlikely(rA(ctx->opcode) == 0)) {
e06fcd75 2801 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
be147d08
JM
2802 return;
2803 }
2804 }
76db3ba4 2805 gen_set_access_type(ctx, ACCESS_INT);
a7812ae4 2806 EA = tcg_temp_new();
76db3ba4
AJ
2807 gen_addr_imm_index(ctx, EA, 0x03);
2808 gen_qemu_st64(ctx, cpu_gpr[rs], EA);
be147d08 2809 if (Rc(ctx->opcode))
b61f2753
AJ
2810 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);
2811 tcg_temp_free(EA);
d9bce9d9 2812 }
d9bce9d9
JM
2813}
2814#endif
79aceca5
FB
2815/*** Integer load and store with byte reverse ***/
2816/* lhbrx */
86178a57 2817static inline void gen_qemu_ld16ur(DisasContext *ctx, TCGv arg1, TCGv arg2)
b61f2753 2818{
76db3ba4
AJ
2819 tcg_gen_qemu_ld16u(arg1, arg2, ctx->mem_idx);
2820 if (likely(!ctx->le_mode)) {
fa3966a3 2821 tcg_gen_bswap16_tl(arg1, arg1);
76db3ba4 2822 }
b61f2753 2823}
0c8aacd4 2824GEN_LDX(lhbr, ld16ur, 0x16, 0x18, PPC_INTEGER);
b61f2753 2825
79aceca5 2826/* lwbrx */
86178a57 2827static inline void gen_qemu_ld32ur(DisasContext *ctx, TCGv arg1, TCGv arg2)
b61f2753 2828{
76db3ba4
AJ
2829 tcg_gen_qemu_ld32u(arg1, arg2, ctx->mem_idx);
2830 if (likely(!ctx->le_mode)) {
fa3966a3 2831 tcg_gen_bswap32_tl(arg1, arg1);
76db3ba4 2832 }
b61f2753 2833}
0c8aacd4 2834GEN_LDX(lwbr, ld32ur, 0x16, 0x10, PPC_INTEGER);
b61f2753 2835
79aceca5 2836/* sthbrx */
86178a57 2837static inline void gen_qemu_st16r(DisasContext *ctx, TCGv arg1, TCGv arg2)
b61f2753 2838{
76db3ba4 2839 if (likely(!ctx->le_mode)) {
76db3ba4
AJ
2840 TCGv t0 = tcg_temp_new();
2841 tcg_gen_ext16u_tl(t0, arg1);
fa3966a3 2842 tcg_gen_bswap16_tl(t0, t0);
76db3ba4
AJ
2843 tcg_gen_qemu_st16(t0, arg2, ctx->mem_idx);
2844 tcg_temp_free(t0);
76db3ba4
AJ
2845 } else {
2846 tcg_gen_qemu_st16(arg1, arg2, ctx->mem_idx);
2847 }
b61f2753 2848}
0c8aacd4 2849GEN_STX(sthbr, st16r, 0x16, 0x1C, PPC_INTEGER);
b61f2753 2850
79aceca5 2851/* stwbrx */
86178a57 2852static inline void gen_qemu_st32r(DisasContext *ctx, TCGv arg1, TCGv arg2)
b61f2753 2853{
76db3ba4 2854 if (likely(!ctx->le_mode)) {
fa3966a3
AJ
2855 TCGv t0 = tcg_temp_new();
2856 tcg_gen_ext32u_tl(t0, arg1);
2857 tcg_gen_bswap32_tl(t0, t0);
76db3ba4
AJ
2858 tcg_gen_qemu_st32(t0, arg2, ctx->mem_idx);
2859 tcg_temp_free(t0);
76db3ba4
AJ
2860 } else {
2861 tcg_gen_qemu_st32(arg1, arg2, ctx->mem_idx);
2862 }
b61f2753 2863}
0c8aacd4 2864GEN_STX(stwbr, st32r, 0x16, 0x14, PPC_INTEGER);
79aceca5
FB
2865
2866/*** Integer load and store multiple ***/
99e300ef 2867
54623277 2868/* lmw */
99e300ef 2869static void gen_lmw(DisasContext *ctx)
79aceca5 2870{
76db3ba4
AJ
2871 TCGv t0;
2872 TCGv_i32 t1;
2873 gen_set_access_type(ctx, ACCESS_INT);
76a66253 2874 /* NIP cannot be restored if the memory exception comes from an helper */
d9bce9d9 2875 gen_update_nip(ctx, ctx->nip - 4);
76db3ba4
AJ
2876 t0 = tcg_temp_new();
2877 t1 = tcg_const_i32(rD(ctx->opcode));
2878 gen_addr_imm_index(ctx, t0, 0);
ff4a62cd
AJ
2879 gen_helper_lmw(t0, t1);
2880 tcg_temp_free(t0);
2881 tcg_temp_free_i32(t1);
79aceca5
FB
2882}
2883
2884/* stmw */
99e300ef 2885static void gen_stmw(DisasContext *ctx)
79aceca5 2886{
76db3ba4
AJ
2887 TCGv t0;
2888 TCGv_i32 t1;
2889 gen_set_access_type(ctx, ACCESS_INT);
76a66253 2890 /* NIP cannot be restored if the memory exception comes from an helper */
d9bce9d9 2891 gen_update_nip(ctx, ctx->nip - 4);
76db3ba4
AJ
2892 t0 = tcg_temp_new();
2893 t1 = tcg_const_i32(rS(ctx->opcode));
2894 gen_addr_imm_index(ctx, t0, 0);
ff4a62cd
AJ
2895 gen_helper_stmw(t0, t1);
2896 tcg_temp_free(t0);
2897 tcg_temp_free_i32(t1);
79aceca5
FB
2898}
2899
2900/*** Integer load and store strings ***/
54623277 2901
79aceca5 2902/* lswi */
3fc6c082 2903/* PowerPC32 specification says we must generate an exception if
9a64fbe4
FB
2904 * rA is in the range of registers to be loaded.
2905 * In an other hand, IBM says this is valid, but rA won't be loaded.
2906 * For now, I'll follow the spec...
2907 */
99e300ef 2908static void gen_lswi(DisasContext *ctx)
79aceca5 2909{
dfbc799d
AJ
2910 TCGv t0;
2911 TCGv_i32 t1, t2;
79aceca5
FB
2912 int nb = NB(ctx->opcode);
2913 int start = rD(ctx->opcode);
9a64fbe4 2914 int ra = rA(ctx->opcode);
79aceca5
FB
2915 int nr;
2916
2917 if (nb == 0)
2918 nb = 32;
2919 nr = nb / 4;
76a66253
JM
2920 if (unlikely(((start + nr) > 32 &&
2921 start <= ra && (start + nr - 32) > ra) ||
2922 ((start + nr) <= 32 && start <= ra && (start + nr) > ra))) {
e06fcd75 2923 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_LSWX);
9fddaa0c 2924 return;
297d8e62 2925 }
76db3ba4 2926 gen_set_access_type(ctx, ACCESS_INT);
8dd4983c 2927 /* NIP cannot be restored if the memory exception comes from an helper */
d9bce9d9 2928 gen_update_nip(ctx, ctx->nip - 4);
dfbc799d 2929 t0 = tcg_temp_new();
76db3ba4 2930 gen_addr_register(ctx, t0);
dfbc799d
AJ
2931 t1 = tcg_const_i32(nb);
2932 t2 = tcg_const_i32(start);
2933 gen_helper_lsw(t0, t1, t2);
2934 tcg_temp_free(t0);
2935 tcg_temp_free_i32(t1);
2936 tcg_temp_free_i32(t2);
79aceca5
FB
2937}
2938
2939/* lswx */
99e300ef 2940static void gen_lswx(DisasContext *ctx)
79aceca5 2941{
76db3ba4
AJ
2942 TCGv t0;
2943 TCGv_i32 t1, t2, t3;
2944 gen_set_access_type(ctx, ACCESS_INT);
76a66253 2945 /* NIP cannot be restored if the memory exception comes from an helper */
d9bce9d9 2946 gen_update_nip(ctx, ctx->nip - 4);
76db3ba4
AJ
2947 t0 = tcg_temp_new();
2948 gen_addr_reg_index(ctx, t0);
2949 t1 = tcg_const_i32(rD(ctx->opcode));
2950 t2 = tcg_const_i32(rA(ctx->opcode));
2951 t3 = tcg_const_i32(rB(ctx->opcode));
dfbc799d
AJ
2952 gen_helper_lswx(t0, t1, t2, t3);
2953 tcg_temp_free(t0);
2954 tcg_temp_free_i32(t1);
2955 tcg_temp_free_i32(t2);
2956 tcg_temp_free_i32(t3);
79aceca5
FB
2957}
2958
2959/* stswi */
99e300ef 2960static void gen_stswi(DisasContext *ctx)
79aceca5 2961{
76db3ba4
AJ
2962 TCGv t0;
2963 TCGv_i32 t1, t2;
4b3686fa 2964 int nb = NB(ctx->opcode);
76db3ba4 2965 gen_set_access_type(ctx, ACCESS_INT);
76a66253 2966 /* NIP cannot be restored if the memory exception comes from an helper */
d9bce9d9 2967 gen_update_nip(ctx, ctx->nip - 4);
76db3ba4
AJ
2968 t0 = tcg_temp_new();
2969 gen_addr_register(ctx, t0);
4b3686fa
FB
2970 if (nb == 0)
2971 nb = 32;
dfbc799d 2972 t1 = tcg_const_i32(nb);
76db3ba4 2973 t2 = tcg_const_i32(rS(ctx->opcode));
dfbc799d
AJ
2974 gen_helper_stsw(t0, t1, t2);
2975 tcg_temp_free(t0);
2976 tcg_temp_free_i32(t1);
2977 tcg_temp_free_i32(t2);
79aceca5
FB
2978}
2979
2980/* stswx */
99e300ef 2981static void gen_stswx(DisasContext *ctx)
79aceca5 2982{
76db3ba4
AJ
2983 TCGv t0;
2984 TCGv_i32 t1, t2;
2985 gen_set_access_type(ctx, ACCESS_INT);
8dd4983c 2986 /* NIP cannot be restored if the memory exception comes from an helper */
5fafdf24 2987 gen_update_nip(ctx, ctx->nip - 4);
76db3ba4
AJ
2988 t0 = tcg_temp_new();
2989 gen_addr_reg_index(ctx, t0);
2990 t1 = tcg_temp_new_i32();
dfbc799d
AJ
2991 tcg_gen_trunc_tl_i32(t1, cpu_xer);
2992 tcg_gen_andi_i32(t1, t1, 0x7F);
76db3ba4 2993 t2 = tcg_const_i32(rS(ctx->opcode));
dfbc799d
AJ
2994 gen_helper_stsw(t0, t1, t2);
2995 tcg_temp_free(t0);
2996 tcg_temp_free_i32(t1);
2997 tcg_temp_free_i32(t2);
79aceca5
FB
2998}
2999
3000/*** Memory synchronisation ***/
3001/* eieio */
99e300ef 3002static void gen_eieio(DisasContext *ctx)
79aceca5 3003{
79aceca5
FB
3004}
3005
3006/* isync */
99e300ef 3007static void gen_isync(DisasContext *ctx)
79aceca5 3008{
e06fcd75 3009 gen_stop_exception(ctx);
79aceca5
FB
3010}
3011
111bfab3 3012/* lwarx */
99e300ef 3013static void gen_lwarx(DisasContext *ctx)
79aceca5 3014{
76db3ba4 3015 TCGv t0;
18b21a2f 3016 TCGv gpr = cpu_gpr[rD(ctx->opcode)];
76db3ba4
AJ
3017 gen_set_access_type(ctx, ACCESS_RES);
3018 t0 = tcg_temp_local_new();
3019 gen_addr_reg_index(ctx, t0);
cf360a32 3020 gen_check_align(ctx, t0, 0x03);
18b21a2f 3021 gen_qemu_ld32u(ctx, gpr, t0);
cf360a32 3022 tcg_gen_mov_tl(cpu_reserve, t0);
18b21a2f 3023 tcg_gen_st_tl(gpr, cpu_env, offsetof(CPUState, reserve_val));
cf360a32 3024 tcg_temp_free(t0);
79aceca5
FB
3025}
3026
4425265b
NF
3027#if defined(CONFIG_USER_ONLY)
3028static void gen_conditional_store (DisasContext *ctx, TCGv EA,
3029 int reg, int size)
3030{
3031 TCGv t0 = tcg_temp_new();
3032 uint32_t save_exception = ctx->exception;
3033
3034 tcg_gen_st_tl(EA, cpu_env, offsetof(CPUState, reserve_ea));
3035 tcg_gen_movi_tl(t0, (size << 5) | reg);
3036 tcg_gen_st_tl(t0, cpu_env, offsetof(CPUState, reserve_info));
3037 tcg_temp_free(t0);
3038 gen_update_nip(ctx, ctx->nip-4);
3039 ctx->exception = POWERPC_EXCP_BRANCH;
3040 gen_exception(ctx, POWERPC_EXCP_STCX);
3041 ctx->exception = save_exception;
3042}
3043#endif
3044
79aceca5 3045/* stwcx. */
e8eaa2c0 3046static void gen_stwcx_(DisasContext *ctx)
79aceca5 3047{
76db3ba4
AJ
3048 TCGv t0;
3049 gen_set_access_type(ctx, ACCESS_RES);
3050 t0 = tcg_temp_local_new();
3051 gen_addr_reg_index(ctx, t0);
cf360a32 3052 gen_check_align(ctx, t0, 0x03);
4425265b
NF
3053#if defined(CONFIG_USER_ONLY)
3054 gen_conditional_store(ctx, t0, rS(ctx->opcode), 4);
3055#else
3056 {
3057 int l1;
3058
3059 tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_xer);
3060 tcg_gen_shri_i32(cpu_crf[0], cpu_crf[0], XER_SO);
3061 tcg_gen_andi_i32(cpu_crf[0], cpu_crf[0], 1);
3062 l1 = gen_new_label();
3063 tcg_gen_brcond_tl(TCG_COND_NE, t0, cpu_reserve, l1);
3064 tcg_gen_ori_i32(cpu_crf[0], cpu_crf[0], 1 << CRF_EQ);
3065 gen_qemu_st32(ctx, cpu_gpr[rS(ctx->opcode)], t0);
3066 gen_set_label(l1);
3067 tcg_gen_movi_tl(cpu_reserve, -1);
3068 }
3069#endif
cf360a32 3070 tcg_temp_free(t0);
79aceca5
FB
3071}
3072
426613db 3073#if defined(TARGET_PPC64)
426613db 3074/* ldarx */
99e300ef 3075static void gen_ldarx(DisasContext *ctx)
426613db 3076{
76db3ba4 3077 TCGv t0;
18b21a2f 3078 TCGv gpr = cpu_gpr[rD(ctx->opcode)];
76db3ba4
AJ
3079 gen_set_access_type(ctx, ACCESS_RES);
3080 t0 = tcg_temp_local_new();
3081 gen_addr_reg_index(ctx, t0);
cf360a32 3082 gen_check_align(ctx, t0, 0x07);
18b21a2f 3083 gen_qemu_ld64(ctx, gpr, t0);
cf360a32 3084 tcg_gen_mov_tl(cpu_reserve, t0);
18b21a2f 3085 tcg_gen_st_tl(gpr, cpu_env, offsetof(CPUState, reserve_val));
cf360a32 3086 tcg_temp_free(t0);
426613db
JM
3087}
3088
3089/* stdcx. */
e8eaa2c0 3090static void gen_stdcx_(DisasContext *ctx)
426613db 3091{
76db3ba4
AJ
3092 TCGv t0;
3093 gen_set_access_type(ctx, ACCESS_RES);
3094 t0 = tcg_temp_local_new();
3095 gen_addr_reg_index(ctx, t0);
cf360a32 3096 gen_check_align(ctx, t0, 0x07);
4425265b
NF
3097#if defined(CONFIG_USER_ONLY)
3098 gen_conditional_store(ctx, t0, rS(ctx->opcode), 8);
3099#else
3100 {
3101 int l1;
3102 tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_xer);
3103 tcg_gen_shri_i32(cpu_crf[0], cpu_crf[0], XER_SO);
3104 tcg_gen_andi_i32(cpu_crf[0], cpu_crf[0], 1);
3105 l1 = gen_new_label();
3106 tcg_gen_brcond_tl(TCG_COND_NE, t0, cpu_reserve, l1);
3107 tcg_gen_ori_i32(cpu_crf[0], cpu_crf[0], 1 << CRF_EQ);
3108 gen_qemu_st64(ctx, cpu_gpr[rS(ctx->opcode)], t0);
3109 gen_set_label(l1);
3110 tcg_gen_movi_tl(cpu_reserve, -1);
3111 }
3112#endif
cf360a32 3113 tcg_temp_free(t0);
426613db
JM
3114}
3115#endif /* defined(TARGET_PPC64) */
3116
79aceca5 3117/* sync */
99e300ef 3118static void gen_sync(DisasContext *ctx)
79aceca5 3119{
79aceca5
FB
3120}
3121
0db1b20e 3122/* wait */
99e300ef 3123static void gen_wait(DisasContext *ctx)
0db1b20e 3124{
931ff272
AJ
3125 TCGv_i32 t0 = tcg_temp_new_i32();
3126 tcg_gen_st_i32(t0, cpu_env, offsetof(CPUState, halted));
3127 tcg_temp_free_i32(t0);
0db1b20e 3128 /* Stop translation, as the CPU is supposed to sleep from now */
e06fcd75 3129 gen_exception_err(ctx, EXCP_HLT, 1);
0db1b20e
JM
3130}
3131
79aceca5 3132/*** Floating-point load ***/
a0d7d5a7 3133#define GEN_LDF(name, ldop, opc, type) \
99e300ef 3134static void glue(gen_, name)(DisasContext *ctx) \
79aceca5 3135{ \
a0d7d5a7 3136 TCGv EA; \
76a66253 3137 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 3138 gen_exception(ctx, POWERPC_EXCP_FPU); \
4ecc3190
FB
3139 return; \
3140 } \
76db3ba4 3141 gen_set_access_type(ctx, ACCESS_FLOAT); \
a0d7d5a7 3142 EA = tcg_temp_new(); \
76db3ba4
AJ
3143 gen_addr_imm_index(ctx, EA, 0); \
3144 gen_qemu_##ldop(ctx, cpu_fpr[rD(ctx->opcode)], EA); \
a0d7d5a7 3145 tcg_temp_free(EA); \
79aceca5
FB
3146}
3147
a0d7d5a7 3148#define GEN_LDUF(name, ldop, opc, type) \
99e300ef 3149static void glue(gen_, name##u)(DisasContext *ctx) \
79aceca5 3150{ \
a0d7d5a7 3151 TCGv EA; \
76a66253 3152 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 3153 gen_exception(ctx, POWERPC_EXCP_FPU); \
4ecc3190
FB
3154 return; \
3155 } \
76a66253 3156 if (unlikely(rA(ctx->opcode) == 0)) { \
e06fcd75 3157 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \
9fddaa0c 3158 return; \
9a64fbe4 3159 } \
76db3ba4 3160 gen_set_access_type(ctx, ACCESS_FLOAT); \
a0d7d5a7 3161 EA = tcg_temp_new(); \
76db3ba4
AJ
3162 gen_addr_imm_index(ctx, EA, 0); \
3163 gen_qemu_##ldop(ctx, cpu_fpr[rD(ctx->opcode)], EA); \
a0d7d5a7
AJ
3164 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); \
3165 tcg_temp_free(EA); \
79aceca5
FB
3166}
3167
a0d7d5a7 3168#define GEN_LDUXF(name, ldop, opc, type) \
99e300ef 3169static void glue(gen_, name##ux)(DisasContext *ctx) \
79aceca5 3170{ \
a0d7d5a7 3171 TCGv EA; \
76a66253 3172 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 3173 gen_exception(ctx, POWERPC_EXCP_FPU); \
4ecc3190
FB
3174 return; \
3175 } \
76a66253 3176 if (unlikely(rA(ctx->opcode) == 0)) { \
e06fcd75 3177 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \
9fddaa0c 3178 return; \
9a64fbe4 3179 } \
76db3ba4 3180 gen_set_access_type(ctx, ACCESS_FLOAT); \
a0d7d5a7 3181 EA = tcg_temp_new(); \
76db3ba4
AJ
3182 gen_addr_reg_index(ctx, EA); \
3183 gen_qemu_##ldop(ctx, cpu_fpr[rD(ctx->opcode)], EA); \
a0d7d5a7
AJ
3184 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); \
3185 tcg_temp_free(EA); \
79aceca5
FB
3186}
3187
a0d7d5a7 3188#define GEN_LDXF(name, ldop, opc2, opc3, type) \
99e300ef 3189static void glue(gen_, name##x)(DisasContext *ctx) \
79aceca5 3190{ \
a0d7d5a7 3191 TCGv EA; \
76a66253 3192 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 3193 gen_exception(ctx, POWERPC_EXCP_FPU); \
4ecc3190
FB
3194 return; \
3195 } \
76db3ba4 3196 gen_set_access_type(ctx, ACCESS_FLOAT); \
a0d7d5a7 3197 EA = tcg_temp_new(); \
76db3ba4
AJ
3198 gen_addr_reg_index(ctx, EA); \
3199 gen_qemu_##ldop(ctx, cpu_fpr[rD(ctx->opcode)], EA); \
a0d7d5a7 3200 tcg_temp_free(EA); \
79aceca5
FB
3201}
3202
a0d7d5a7
AJ
3203#define GEN_LDFS(name, ldop, op, type) \
3204GEN_LDF(name, ldop, op | 0x20, type); \
3205GEN_LDUF(name, ldop, op | 0x21, type); \
3206GEN_LDUXF(name, ldop, op | 0x01, type); \
3207GEN_LDXF(name, ldop, 0x17, op | 0x00, type)
3208
636aa200 3209static inline void gen_qemu_ld32fs(DisasContext *ctx, TCGv_i64 arg1, TCGv arg2)
a0d7d5a7
AJ
3210{
3211 TCGv t0 = tcg_temp_new();
3212 TCGv_i32 t1 = tcg_temp_new_i32();
76db3ba4 3213 gen_qemu_ld32u(ctx, t0, arg2);
a0d7d5a7
AJ
3214 tcg_gen_trunc_tl_i32(t1, t0);
3215 tcg_temp_free(t0);
3216 gen_helper_float32_to_float64(arg1, t1);
3217 tcg_temp_free_i32(t1);
3218}
79aceca5 3219
a0d7d5a7
AJ
3220 /* lfd lfdu lfdux lfdx */
3221GEN_LDFS(lfd, ld64, 0x12, PPC_FLOAT);
3222 /* lfs lfsu lfsux lfsx */
3223GEN_LDFS(lfs, ld32fs, 0x10, PPC_FLOAT);
79aceca5
FB
3224
3225/*** Floating-point store ***/
a0d7d5a7 3226#define GEN_STF(name, stop, opc, type) \
99e300ef 3227static void glue(gen_, name)(DisasContext *ctx) \
79aceca5 3228{ \
a0d7d5a7 3229 TCGv EA; \
76a66253 3230 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 3231 gen_exception(ctx, POWERPC_EXCP_FPU); \
4ecc3190
FB
3232 return; \
3233 } \
76db3ba4 3234 gen_set_access_type(ctx, ACCESS_FLOAT); \
a0d7d5a7 3235 EA = tcg_temp_new(); \
76db3ba4
AJ
3236 gen_addr_imm_index(ctx, EA, 0); \
3237 gen_qemu_##stop(ctx, cpu_fpr[rS(ctx->opcode)], EA); \
a0d7d5a7 3238 tcg_temp_free(EA); \
79aceca5
FB
3239}
3240
a0d7d5a7 3241#define GEN_STUF(name, stop, opc, type) \
99e300ef 3242static void glue(gen_, name##u)(DisasContext *ctx) \
79aceca5 3243{ \
a0d7d5a7 3244 TCGv EA; \
76a66253 3245 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 3246 gen_exception(ctx, POWERPC_EXCP_FPU); \
4ecc3190
FB
3247 return; \
3248 } \
76a66253 3249 if (unlikely(rA(ctx->opcode) == 0)) { \
e06fcd75 3250 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \
9fddaa0c 3251 return; \
9a64fbe4 3252 } \
76db3ba4 3253 gen_set_access_type(ctx, ACCESS_FLOAT); \
a0d7d5a7 3254 EA = tcg_temp_new(); \
76db3ba4
AJ
3255 gen_addr_imm_index(ctx, EA, 0); \
3256 gen_qemu_##stop(ctx, cpu_fpr[rS(ctx->opcode)], EA); \
a0d7d5a7
AJ
3257 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); \
3258 tcg_temp_free(EA); \
79aceca5
FB
3259}
3260
a0d7d5a7 3261#define GEN_STUXF(name, stop, opc, type) \
99e300ef 3262static void glue(gen_, name##ux)(DisasContext *ctx) \
79aceca5 3263{ \
a0d7d5a7 3264 TCGv EA; \
76a66253 3265 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 3266 gen_exception(ctx, POWERPC_EXCP_FPU); \
4ecc3190
FB
3267 return; \
3268 } \
76a66253 3269 if (unlikely(rA(ctx->opcode) == 0)) { \
e06fcd75 3270 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \
9fddaa0c 3271 return; \
9a64fbe4 3272 } \
76db3ba4 3273 gen_set_access_type(ctx, ACCESS_FLOAT); \
a0d7d5a7 3274 EA = tcg_temp_new(); \
76db3ba4
AJ
3275 gen_addr_reg_index(ctx, EA); \
3276 gen_qemu_##stop(ctx, cpu_fpr[rS(ctx->opcode)], EA); \
a0d7d5a7
AJ
3277 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); \
3278 tcg_temp_free(EA); \
79aceca5
FB
3279}
3280
a0d7d5a7 3281#define GEN_STXF(name, stop, opc2, opc3, type) \
99e300ef 3282static void glue(gen_, name##x)(DisasContext *ctx) \
79aceca5 3283{ \
a0d7d5a7 3284 TCGv EA; \
76a66253 3285 if (unlikely(!ctx->fpu_enabled)) { \
e06fcd75 3286 gen_exception(ctx, POWERPC_EXCP_FPU); \
4ecc3190
FB
3287 return; \
3288 } \
76db3ba4 3289 gen_set_access_type(ctx, ACCESS_FLOAT); \
a0d7d5a7 3290 EA = tcg_temp_new(); \
76db3ba4
AJ
3291 gen_addr_reg_index(ctx, EA); \
3292 gen_qemu_##stop(ctx, cpu_fpr[rS(ctx->opcode)], EA); \
a0d7d5a7 3293 tcg_temp_free(EA); \
79aceca5
FB
3294}
3295
a0d7d5a7
AJ
3296#define GEN_STFS(name, stop, op, type) \
3297GEN_STF(name, stop, op | 0x20, type); \
3298GEN_STUF(name, stop, op | 0x21, type); \
3299GEN_STUXF(name, stop, op | 0x01, type); \
3300GEN_STXF(name, stop, 0x17, op | 0x00, type)
3301
636aa200 3302static inline void gen_qemu_st32fs(DisasContext *ctx, TCGv_i64 arg1, TCGv arg2)
a0d7d5a7
AJ
3303{
3304 TCGv_i32 t0 = tcg_temp_new_i32();
3305 TCGv t1 = tcg_temp_new();
3306 gen_helper_float64_to_float32(t0, arg1);
3307 tcg_gen_extu_i32_tl(t1, t0);
3308 tcg_temp_free_i32(t0);
76db3ba4 3309 gen_qemu_st32(ctx, t1, arg2);
a0d7d5a7
AJ
3310 tcg_temp_free(t1);
3311}
79aceca5
FB
3312
3313/* stfd stfdu stfdux stfdx */
a0d7d5a7 3314GEN_STFS(stfd, st64, 0x16, PPC_FLOAT);
79aceca5 3315/* stfs stfsu stfsux stfsx */
a0d7d5a7 3316GEN_STFS(stfs, st32fs, 0x14, PPC_FLOAT);
79aceca5
FB
3317
3318/* Optional: */
636aa200 3319static inline void gen_qemu_st32fiw(DisasContext *ctx, TCGv_i64 arg1, TCGv arg2)
a0d7d5a7
AJ
3320{
3321 TCGv t0 = tcg_temp_new();
3322 tcg_gen_trunc_i64_tl(t0, arg1),
76db3ba4 3323 gen_qemu_st32(ctx, t0, arg2);
a0d7d5a7
AJ
3324 tcg_temp_free(t0);
3325}
79aceca5 3326/* stfiwx */
a0d7d5a7 3327GEN_STXF(stfiw, st32fiw, 0x17, 0x1E, PPC_FLOAT_STFIWX);
79aceca5
FB
3328
3329/*** Branch ***/
636aa200 3330static inline void gen_goto_tb(DisasContext *ctx, int n, target_ulong dest)
c1942362
FB
3331{
3332 TranslationBlock *tb;
3333 tb = ctx->tb;
a2ffb812
AJ
3334#if defined(TARGET_PPC64)
3335 if (!ctx->sf_mode)
3336 dest = (uint32_t) dest;
3337#endif
57fec1fe 3338 if ((tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK) &&
8cbcb4fa 3339 likely(!ctx->singlestep_enabled)) {
57fec1fe 3340 tcg_gen_goto_tb(n);
a2ffb812 3341 tcg_gen_movi_tl(cpu_nip, dest & ~3);
57fec1fe 3342 tcg_gen_exit_tb((long)tb + n);
c1942362 3343 } else {
a2ffb812 3344 tcg_gen_movi_tl(cpu_nip, dest & ~3);
8cbcb4fa
AJ
3345 if (unlikely(ctx->singlestep_enabled)) {
3346 if ((ctx->singlestep_enabled &
bdc4e053 3347 (CPU_BRANCH_STEP | CPU_SINGLE_STEP)) &&
8cbcb4fa
AJ
3348 ctx->exception == POWERPC_EXCP_BRANCH) {
3349 target_ulong tmp = ctx->nip;
3350 ctx->nip = dest;
e06fcd75 3351 gen_exception(ctx, POWERPC_EXCP_TRACE);
8cbcb4fa
AJ
3352 ctx->nip = tmp;
3353 }
3354 if (ctx->singlestep_enabled & GDBSTUB_SINGLE_STEP) {
e06fcd75 3355 gen_debug_exception(ctx);
8cbcb4fa
AJ
3356 }
3357 }
57fec1fe 3358 tcg_gen_exit_tb(0);
c1942362 3359 }
c53be334
FB
3360}
3361
636aa200 3362static inline void gen_setlr(DisasContext *ctx, target_ulong nip)
e1833e1f
JM
3363{
3364#if defined(TARGET_PPC64)
a2ffb812
AJ
3365 if (ctx->sf_mode == 0)
3366 tcg_gen_movi_tl(cpu_lr, (uint32_t)nip);
e1833e1f
JM
3367 else
3368#endif
a2ffb812 3369 tcg_gen_movi_tl(cpu_lr, nip);
e1833e1f
JM
3370}
3371
79aceca5 3372/* b ba bl bla */
99e300ef 3373static void gen_b(DisasContext *ctx)
79aceca5 3374{
76a66253 3375 target_ulong li, target;
38a64f9d 3376
8cbcb4fa 3377 ctx->exception = POWERPC_EXCP_BRANCH;
38a64f9d 3378 /* sign extend LI */
76a66253 3379#if defined(TARGET_PPC64)
d9bce9d9
JM
3380 if (ctx->sf_mode)
3381 li = ((int64_t)LI(ctx->opcode) << 38) >> 38;
3382 else
76a66253 3383#endif
d9bce9d9 3384 li = ((int32_t)LI(ctx->opcode) << 6) >> 6;
76a66253 3385 if (likely(AA(ctx->opcode) == 0))
046d6672 3386 target = ctx->nip + li - 4;
79aceca5 3387 else
9a64fbe4 3388 target = li;
e1833e1f
JM
3389 if (LK(ctx->opcode))
3390 gen_setlr(ctx, ctx->nip);
c1942362 3391 gen_goto_tb(ctx, 0, target);
79aceca5
FB
3392}
3393
e98a6e40
FB
3394#define BCOND_IM 0
3395#define BCOND_LR 1
3396#define BCOND_CTR 2
3397
636aa200 3398static inline void gen_bcond(DisasContext *ctx, int type)
d9bce9d9 3399{
d9bce9d9 3400 uint32_t bo = BO(ctx->opcode);
05f92404 3401 int l1;
a2ffb812 3402 TCGv target;
e98a6e40 3403
8cbcb4fa 3404 ctx->exception = POWERPC_EXCP_BRANCH;
a2ffb812 3405 if (type == BCOND_LR || type == BCOND_CTR) {
a7812ae4 3406 target = tcg_temp_local_new();
a2ffb812
AJ
3407 if (type == BCOND_CTR)
3408 tcg_gen_mov_tl(target, cpu_ctr);
3409 else
3410 tcg_gen_mov_tl(target, cpu_lr);
d2e9fd8f 3411 } else {
3412 TCGV_UNUSED(target);
e98a6e40 3413 }
e1833e1f
JM
3414 if (LK(ctx->opcode))
3415 gen_setlr(ctx, ctx->nip);
a2ffb812
AJ
3416 l1 = gen_new_label();
3417 if ((bo & 0x4) == 0) {
3418 /* Decrement and test CTR */
a7812ae4 3419 TCGv temp = tcg_temp_new();
a2ffb812 3420 if (unlikely(type == BCOND_CTR)) {
e06fcd75 3421 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
a2ffb812
AJ
3422 return;
3423 }
3424 tcg_gen_subi_tl(cpu_ctr, cpu_ctr, 1);
d9bce9d9 3425#if defined(TARGET_PPC64)
a2ffb812
AJ
3426 if (!ctx->sf_mode)
3427 tcg_gen_ext32u_tl(temp, cpu_ctr);
3428 else
d9bce9d9 3429#endif
a2ffb812
AJ
3430 tcg_gen_mov_tl(temp, cpu_ctr);
3431 if (bo & 0x2) {
3432 tcg_gen_brcondi_tl(TCG_COND_NE, temp, 0, l1);
3433 } else {
3434 tcg_gen_brcondi_tl(TCG_COND_EQ, temp, 0, l1);
e98a6e40 3435 }
a7812ae4 3436 tcg_temp_free(temp);
a2ffb812
AJ
3437 }
3438 if ((bo & 0x10) == 0) {
3439 /* Test CR */
3440 uint32_t bi = BI(ctx->opcode);
3441 uint32_t mask = 1 << (3 - (bi & 0x03));
a7812ae4 3442 TCGv_i32 temp = tcg_temp_new_i32();
a2ffb812 3443
d9bce9d9 3444 if (bo & 0x8) {
a2ffb812
AJ
3445 tcg_gen_andi_i32(temp, cpu_crf[bi >> 2], mask);
3446 tcg_gen_brcondi_i32(TCG_COND_EQ, temp, 0, l1);
d9bce9d9 3447 } else {
a2ffb812
AJ
3448 tcg_gen_andi_i32(temp, cpu_crf[bi >> 2], mask);
3449 tcg_gen_brcondi_i32(TCG_COND_NE, temp, 0, l1);
d9bce9d9 3450 }
a7812ae4 3451 tcg_temp_free_i32(temp);
d9bce9d9 3452 }
e98a6e40 3453 if (type == BCOND_IM) {
a2ffb812
AJ
3454 target_ulong li = (target_long)((int16_t)(BD(ctx->opcode)));
3455 if (likely(AA(ctx->opcode) == 0)) {
3456 gen_goto_tb(ctx, 0, ctx->nip + li - 4);
3457 } else {
3458 gen_goto_tb(ctx, 0, li);
3459 }
c53be334 3460 gen_set_label(l1);
c1942362 3461 gen_goto_tb(ctx, 1, ctx->nip);
e98a6e40 3462 } else {
d9bce9d9 3463#if defined(TARGET_PPC64)
a2ffb812
AJ
3464 if (!(ctx->sf_mode))
3465 tcg_gen_andi_tl(cpu_nip, target, (uint32_t)~3);
3466 else
3467#endif
3468 tcg_gen_andi_tl(cpu_nip, target, ~3);
3469 tcg_gen_exit_tb(0);
3470 gen_set_label(l1);
3471#if defined(TARGET_PPC64)
3472 if (!(ctx->sf_mode))
3473 tcg_gen_movi_tl(cpu_nip, (uint32_t)ctx->nip);
d9bce9d9
JM
3474 else
3475#endif
a2ffb812 3476 tcg_gen_movi_tl(cpu_nip, ctx->nip);
57fec1fe 3477 tcg_gen_exit_tb(0);
08e46e54 3478 }
e98a6e40
FB
3479}
3480
99e300ef 3481static void gen_bc(DisasContext *ctx)
3b46e624 3482{
e98a6e40
FB
3483 gen_bcond(ctx, BCOND_IM);
3484}
3485
99e300ef 3486static void gen_bcctr(DisasContext *ctx)
3b46e624 3487{
e98a6e40
FB
3488 gen_bcond(ctx, BCOND_CTR);
3489}
3490
99e300ef 3491static void gen_bclr(DisasContext *ctx)
3b46e624 3492{
e98a6e40
FB
3493 gen_bcond(ctx, BCOND_LR);
3494}
79aceca5
FB
3495
3496/*** Condition register logical ***/
e1571908 3497#define GEN_CRLOGIC(name, tcg_op, opc) \
99e300ef 3498static void glue(gen_, name)(DisasContext *ctx) \
79aceca5 3499{ \
fc0d441e
JM
3500 uint8_t bitmask; \
3501 int sh; \
a7812ae4 3502 TCGv_i32 t0, t1; \
fc0d441e 3503 sh = (crbD(ctx->opcode) & 0x03) - (crbA(ctx->opcode) & 0x03); \
a7812ae4 3504 t0 = tcg_temp_new_i32(); \
fc0d441e 3505 if (sh > 0) \
fea0c503 3506 tcg_gen_shri_i32(t0, cpu_crf[crbA(ctx->opcode) >> 2], sh); \
fc0d441e 3507 else if (sh < 0) \
fea0c503 3508 tcg_gen_shli_i32(t0, cpu_crf[crbA(ctx->opcode) >> 2], -sh); \
e1571908 3509 else \
fea0c503 3510 tcg_gen_mov_i32(t0, cpu_crf[crbA(ctx->opcode) >> 2]); \
a7812ae4 3511 t1 = tcg_temp_new_i32(); \
fc0d441e
JM
3512 sh = (crbD(ctx->opcode) & 0x03) - (crbB(ctx->opcode) & 0x03); \
3513 if (sh > 0) \
fea0c503 3514 tcg_gen_shri_i32(t1, cpu_crf[crbB(ctx->opcode) >> 2], sh); \
fc0d441e 3515 else if (sh < 0) \
fea0c503 3516 tcg_gen_shli_i32(t1, cpu_crf[crbB(ctx->opcode) >> 2], -sh); \
e1571908 3517 else \
fea0c503
AJ
3518 tcg_gen_mov_i32(t1, cpu_crf[crbB(ctx->opcode) >> 2]); \
3519 tcg_op(t0, t0, t1); \
fc0d441e 3520 bitmask = 1 << (3 - (crbD(ctx->opcode) & 0x03)); \
fea0c503
AJ
3521 tcg_gen_andi_i32(t0, t0, bitmask); \
3522 tcg_gen_andi_i32(t1, cpu_crf[crbD(ctx->opcode) >> 2], ~bitmask); \
3523 tcg_gen_or_i32(cpu_crf[crbD(ctx->opcode) >> 2], t0, t1); \
a7812ae4
PB
3524 tcg_temp_free_i32(t0); \
3525 tcg_temp_free_i32(t1); \
79aceca5
FB
3526}
3527
3528/* crand */
e1571908 3529GEN_CRLOGIC(crand, tcg_gen_and_i32, 0x08);
79aceca5 3530/* crandc */
e1571908 3531GEN_CRLOGIC(crandc, tcg_gen_andc_i32, 0x04);
79aceca5 3532/* creqv */
e1571908 3533GEN_CRLOGIC(creqv, tcg_gen_eqv_i32, 0x09);
79aceca5 3534/* crnand */
e1571908 3535GEN_CRLOGIC(crnand, tcg_gen_nand_i32, 0x07);
79aceca5 3536/* crnor */
e1571908 3537GEN_CRLOGIC(crnor, tcg_gen_nor_i32, 0x01);
79aceca5 3538/* cror */
e1571908 3539GEN_CRLOGIC(cror, tcg_gen_or_i32, 0x0E);
79aceca5 3540/* crorc */
e1571908 3541GEN_CRLOGIC(crorc, tcg_gen_orc_i32, 0x0D);
79aceca5 3542/* crxor */
e1571908 3543GEN_CRLOGIC(crxor, tcg_gen_xor_i32, 0x06);
99e300ef 3544
54623277 3545/* mcrf */
99e300ef 3546static void gen_mcrf(DisasContext *ctx)
79aceca5 3547{
47e4661c 3548 tcg_gen_mov_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfS(ctx->opcode)]);
79aceca5
FB
3549}
3550
3551/*** System linkage ***/
99e300ef 3552
54623277 3553/* rfi (mem_idx only) */
99e300ef 3554static void gen_rfi(DisasContext *ctx)
79aceca5 3555{
9a64fbe4 3556#if defined(CONFIG_USER_ONLY)
e06fcd75 3557 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
9a64fbe4
FB
3558#else
3559 /* Restore CPU state */
76db3ba4 3560 if (unlikely(!ctx->mem_idx)) {
e06fcd75 3561 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
9fddaa0c 3562 return;
9a64fbe4 3563 }
d72a19f7 3564 gen_helper_rfi();
e06fcd75 3565 gen_sync_exception(ctx);
9a64fbe4 3566#endif
79aceca5
FB
3567}
3568
426613db 3569#if defined(TARGET_PPC64)
99e300ef 3570static void gen_rfid(DisasContext *ctx)
426613db
JM
3571{
3572#if defined(CONFIG_USER_ONLY)
e06fcd75 3573 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
426613db
JM
3574#else
3575 /* Restore CPU state */
76db3ba4 3576 if (unlikely(!ctx->mem_idx)) {
e06fcd75 3577 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
426613db
JM
3578 return;
3579 }
d72a19f7 3580 gen_helper_rfid();
e06fcd75 3581 gen_sync_exception(ctx);
426613db
JM
3582#endif
3583}
426613db 3584
99e300ef 3585static void gen_hrfid(DisasContext *ctx)
be147d08
JM
3586{
3587#if defined(CONFIG_USER_ONLY)
e06fcd75 3588 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
be147d08
JM
3589#else
3590 /* Restore CPU state */
76db3ba4 3591 if (unlikely(ctx->mem_idx <= 1)) {
e06fcd75 3592 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
be147d08
JM
3593 return;
3594 }
d72a19f7 3595 gen_helper_hrfid();
e06fcd75 3596 gen_sync_exception(ctx);
be147d08
JM
3597#endif
3598}
3599#endif
3600
79aceca5 3601/* sc */
417bf010
JM
3602#if defined(CONFIG_USER_ONLY)
3603#define POWERPC_SYSCALL POWERPC_EXCP_SYSCALL_USER
3604#else
3605#define POWERPC_SYSCALL POWERPC_EXCP_SYSCALL
3606#endif
99e300ef 3607static void gen_sc(DisasContext *ctx)
79aceca5 3608{
e1833e1f
JM
3609 uint32_t lev;
3610
3611 lev = (ctx->opcode >> 5) & 0x7F;
e06fcd75 3612 gen_exception_err(ctx, POWERPC_SYSCALL, lev);
79aceca5
FB
3613}
3614
3615/*** Trap ***/
99e300ef 3616
54623277 3617/* tw */
99e300ef 3618static void gen_tw(DisasContext *ctx)
79aceca5 3619{
cab3bee2 3620 TCGv_i32 t0 = tcg_const_i32(TO(ctx->opcode));
db9a231d
AJ
3621 /* Update the nip since this might generate a trap exception */
3622 gen_update_nip(ctx, ctx->nip);
cab3bee2
AJ
3623 gen_helper_tw(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], t0);
3624 tcg_temp_free_i32(t0);
79aceca5
FB
3625}
3626
3627/* twi */
99e300ef 3628static void gen_twi(DisasContext *ctx)
79aceca5 3629{
cab3bee2
AJ
3630 TCGv t0 = tcg_const_tl(SIMM(ctx->opcode));
3631 TCGv_i32 t1 = tcg_const_i32(TO(ctx->opcode));
db9a231d
AJ
3632 /* Update the nip since this might generate a trap exception */
3633 gen_update_nip(ctx, ctx->nip);
cab3bee2
AJ
3634 gen_helper_tw(cpu_gpr[rA(ctx->opcode)], t0, t1);
3635 tcg_temp_free(t0);
3636 tcg_temp_free_i32(t1);
79aceca5
FB
3637}
3638
d9bce9d9
JM
3639#if defined(TARGET_PPC64)
3640/* td */
99e300ef 3641static void gen_td(DisasContext *ctx)
d9bce9d9 3642{
cab3bee2 3643 TCGv_i32 t0 = tcg_const_i32(TO(ctx->opcode));
db9a231d
AJ
3644 /* Update the nip since this might generate a trap exception */
3645 gen_update_nip(ctx, ctx->nip);
cab3bee2
AJ
3646 gen_helper_td(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], t0);
3647 tcg_temp_free_i32(t0);
d9bce9d9
JM
3648}
3649
3650/* tdi */
99e300ef 3651static void gen_tdi(DisasContext *ctx)
d9bce9d9 3652{
cab3bee2
AJ
3653 TCGv t0 = tcg_const_tl(SIMM(ctx->opcode));
3654 TCGv_i32 t1 = tcg_const_i32(TO(ctx->opcode));
db9a231d
AJ
3655 /* Update the nip since this might generate a trap exception */
3656 gen_update_nip(ctx, ctx->nip);
cab3bee2
AJ
3657 gen_helper_td(cpu_gpr[rA(ctx->opcode)], t0, t1);
3658 tcg_temp_free(t0);
3659 tcg_temp_free_i32(t1);
d9bce9d9
JM
3660}
3661#endif
3662
79aceca5 3663/*** Processor control ***/
99e300ef 3664
54623277 3665/* mcrxr */
99e300ef 3666static void gen_mcrxr(DisasContext *ctx)
79aceca5 3667{
3d7b417e
AJ
3668 tcg_gen_trunc_tl_i32(cpu_crf[crfD(ctx->opcode)], cpu_xer);
3669 tcg_gen_shri_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)], XER_CA);
269f3e95 3670 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_SO | 1 << XER_OV | 1 << XER_CA));
79aceca5
FB
3671}
3672
0cfe11ea 3673/* mfcr mfocrf */
99e300ef 3674static void gen_mfcr(DisasContext *ctx)
79aceca5 3675{
76a66253 3676 uint32_t crm, crn;
3b46e624 3677
76a66253
JM
3678 if (likely(ctx->opcode & 0x00100000)) {
3679 crm = CRM(ctx->opcode);
8dd640e4 3680 if (likely(crm && ((crm & (crm - 1)) == 0))) {
0cfe11ea 3681 crn = ctz32 (crm);
e1571908 3682 tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], cpu_crf[7 - crn]);
0497d2f4
AJ
3683 tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)],
3684 cpu_gpr[rD(ctx->opcode)], crn * 4);
76a66253 3685 }
d9bce9d9 3686 } else {
651721b2
AJ
3687 TCGv_i32 t0 = tcg_temp_new_i32();
3688 tcg_gen_mov_i32(t0, cpu_crf[0]);
3689 tcg_gen_shli_i32(t0, t0, 4);
3690 tcg_gen_or_i32(t0, t0, cpu_crf[1]);
3691 tcg_gen_shli_i32(t0, t0, 4);
3692 tcg_gen_or_i32(t0, t0, cpu_crf[2]);
3693 tcg_gen_shli_i32(t0, t0, 4);
3694 tcg_gen_or_i32(t0, t0, cpu_crf[3]);
3695 tcg_gen_shli_i32(t0, t0, 4);
3696 tcg_gen_or_i32(t0, t0, cpu_crf[4]);
3697 tcg_gen_shli_i32(t0, t0, 4);
3698 tcg_gen_or_i32(t0, t0, cpu_crf[5]);
3699 tcg_gen_shli_i32(t0, t0, 4);
3700 tcg_gen_or_i32(t0, t0, cpu_crf[6]);
3701 tcg_gen_shli_i32(t0, t0, 4);
3702 tcg_gen_or_i32(t0, t0, cpu_crf[7]);
3703 tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], t0);
3704 tcg_temp_free_i32(t0);
d9bce9d9 3705 }
79aceca5
FB
3706}
3707
3708/* mfmsr */
99e300ef 3709static void gen_mfmsr(DisasContext *ctx)
79aceca5 3710{
9a64fbe4 3711#if defined(CONFIG_USER_ONLY)
e06fcd75 3712 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9a64fbe4 3713#else
76db3ba4 3714 if (unlikely(!ctx->mem_idx)) {
e06fcd75 3715 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9fddaa0c 3716 return;
9a64fbe4 3717 }
6527f6ea 3718 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_msr);
9a64fbe4 3719#endif
79aceca5
FB
3720}
3721
7b13448f 3722static void spr_noaccess(void *opaque, int gprn, int sprn)
3fc6c082 3723{
7b13448f 3724#if 0
3fc6c082
FB
3725 sprn = ((sprn >> 5) & 0x1F) | ((sprn & 0x1F) << 5);
3726 printf("ERROR: try to access SPR %d !\n", sprn);
7b13448f 3727#endif
3fc6c082
FB
3728}
3729#define SPR_NOACCESS (&spr_noaccess)
3fc6c082 3730
79aceca5 3731/* mfspr */
636aa200 3732static inline void gen_op_mfspr(DisasContext *ctx)
79aceca5 3733{
45d827d2 3734 void (*read_cb)(void *opaque, int gprn, int sprn);
79aceca5
FB
3735 uint32_t sprn = SPR(ctx->opcode);
3736
3fc6c082 3737#if !defined(CONFIG_USER_ONLY)
76db3ba4 3738 if (ctx->mem_idx == 2)
be147d08 3739 read_cb = ctx->spr_cb[sprn].hea_read;
76db3ba4 3740 else if (ctx->mem_idx)
3fc6c082
FB
3741 read_cb = ctx->spr_cb[sprn].oea_read;
3742 else
9a64fbe4 3743#endif
3fc6c082 3744 read_cb = ctx->spr_cb[sprn].uea_read;
76a66253
JM
3745 if (likely(read_cb != NULL)) {
3746 if (likely(read_cb != SPR_NOACCESS)) {
45d827d2 3747 (*read_cb)(ctx, rD(ctx->opcode), sprn);
3fc6c082
FB
3748 } else {
3749 /* Privilege exception */
9fceefa7
JM
3750 /* This is a hack to avoid warnings when running Linux:
3751 * this OS breaks the PowerPC virtualisation model,
3752 * allowing userland application to read the PVR
3753 */
3754 if (sprn != SPR_PVR) {
93fcfe39 3755 qemu_log("Trying to read privileged spr %d %03x at "
90e189ec
BS
3756 TARGET_FMT_lx "\n", sprn, sprn, ctx->nip);
3757 printf("Trying to read privileged spr %d %03x at "
3758 TARGET_FMT_lx "\n", sprn, sprn, ctx->nip);
f24e5695 3759 }
e06fcd75 3760 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
79aceca5 3761 }
3fc6c082
FB
3762 } else {
3763 /* Not defined */
93fcfe39 3764 qemu_log("Trying to read invalid spr %d %03x at "
90e189ec
BS
3765 TARGET_FMT_lx "\n", sprn, sprn, ctx->nip);
3766 printf("Trying to read invalid spr %d %03x at " TARGET_FMT_lx "\n",
077fc206 3767 sprn, sprn, ctx->nip);
e06fcd75 3768 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_SPR);
79aceca5 3769 }
79aceca5
FB
3770}
3771
99e300ef 3772static void gen_mfspr(DisasContext *ctx)
79aceca5 3773{
3fc6c082 3774 gen_op_mfspr(ctx);
76a66253 3775}
3fc6c082
FB
3776
3777/* mftb */
99e300ef 3778static void gen_mftb(DisasContext *ctx)
3fc6c082
FB
3779{
3780 gen_op_mfspr(ctx);
79aceca5
FB
3781}
3782
0cfe11ea 3783/* mtcrf mtocrf*/
99e300ef 3784static void gen_mtcrf(DisasContext *ctx)
79aceca5 3785{
76a66253 3786 uint32_t crm, crn;
3b46e624 3787
76a66253 3788 crm = CRM(ctx->opcode);
8dd640e4 3789 if (likely((ctx->opcode & 0x00100000))) {
3790 if (crm && ((crm & (crm - 1)) == 0)) {
3791 TCGv_i32 temp = tcg_temp_new_i32();
0cfe11ea 3792 crn = ctz32 (crm);
8dd640e4 3793 tcg_gen_trunc_tl_i32(temp, cpu_gpr[rS(ctx->opcode)]);
0cfe11ea
AJ
3794 tcg_gen_shri_i32(temp, temp, crn * 4);
3795 tcg_gen_andi_i32(cpu_crf[7 - crn], temp, 0xf);
8dd640e4 3796 tcg_temp_free_i32(temp);
3797 }
76a66253 3798 } else {
651721b2
AJ
3799 TCGv_i32 temp = tcg_temp_new_i32();
3800 tcg_gen_trunc_tl_i32(temp, cpu_gpr[rS(ctx->opcode)]);
3801 for (crn = 0 ; crn < 8 ; crn++) {
3802 if (crm & (1 << crn)) {
3803 tcg_gen_shri_i32(cpu_crf[7 - crn], temp, crn * 4);
3804 tcg_gen_andi_i32(cpu_crf[7 - crn], cpu_crf[7 - crn], 0xf);
3805 }
3806 }
a7812ae4 3807 tcg_temp_free_i32(temp);
76a66253 3808 }
79aceca5
FB
3809}
3810
3811/* mtmsr */
426613db 3812#if defined(TARGET_PPC64)
99e300ef 3813static void gen_mtmsrd(DisasContext *ctx)
426613db
JM
3814{
3815#if defined(CONFIG_USER_ONLY)
e06fcd75 3816 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
426613db 3817#else
76db3ba4 3818 if (unlikely(!ctx->mem_idx)) {
e06fcd75 3819 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
426613db
JM
3820 return;
3821 }
be147d08
JM
3822 if (ctx->opcode & 0x00010000) {
3823 /* Special form that does not need any synchronisation */
6527f6ea
AJ
3824 TCGv t0 = tcg_temp_new();
3825 tcg_gen_andi_tl(t0, cpu_gpr[rS(ctx->opcode)], (1 << MSR_RI) | (1 << MSR_EE));
3826 tcg_gen_andi_tl(cpu_msr, cpu_msr, ~((1 << MSR_RI) | (1 << MSR_EE)));
3827 tcg_gen_or_tl(cpu_msr, cpu_msr, t0);
3828 tcg_temp_free(t0);
be147d08 3829 } else {
056b05f8
JM
3830 /* XXX: we need to update nip before the store
3831 * if we enter power saving mode, we will exit the loop
3832 * directly from ppc_store_msr
3833 */
be147d08 3834 gen_update_nip(ctx, ctx->nip);
6527f6ea 3835 gen_helper_store_msr(cpu_gpr[rS(ctx->opcode)]);
be147d08
JM
3836 /* Must stop the translation as machine state (may have) changed */
3837 /* Note that mtmsr is not always defined as context-synchronizing */
e06fcd75 3838 gen_stop_exception(ctx);
be147d08 3839 }
426613db
JM
3840#endif
3841}
3842#endif
3843
99e300ef 3844static void gen_mtmsr(DisasContext *ctx)
79aceca5 3845{
9a64fbe4 3846#if defined(CONFIG_USER_ONLY)
e06fcd75 3847 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9a64fbe4 3848#else
76db3ba4 3849 if (unlikely(!ctx->mem_idx)) {
e06fcd75 3850 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9fddaa0c 3851 return;
9a64fbe4 3852 }
be147d08
JM
3853 if (ctx->opcode & 0x00010000) {
3854 /* Special form that does not need any synchronisation */
6527f6ea
AJ
3855 TCGv t0 = tcg_temp_new();
3856 tcg_gen_andi_tl(t0, cpu_gpr[rS(ctx->opcode)], (1 << MSR_RI) | (1 << MSR_EE));
3857 tcg_gen_andi_tl(cpu_msr, cpu_msr, ~((1 << MSR_RI) | (1 << MSR_EE)));
3858 tcg_gen_or_tl(cpu_msr, cpu_msr, t0);
3859 tcg_temp_free(t0);
be147d08 3860 } else {
056b05f8
JM
3861 /* XXX: we need to update nip before the store
3862 * if we enter power saving mode, we will exit the loop
3863 * directly from ppc_store_msr
3864 */
be147d08 3865 gen_update_nip(ctx, ctx->nip);
d9bce9d9 3866#if defined(TARGET_PPC64)
6527f6ea
AJ
3867 if (!ctx->sf_mode) {
3868 TCGv t0 = tcg_temp_new();
3869 TCGv t1 = tcg_temp_new();
3870 tcg_gen_andi_tl(t0, cpu_msr, 0xFFFFFFFF00000000ULL);
3871 tcg_gen_ext32u_tl(t1, cpu_gpr[rS(ctx->opcode)]);
3872 tcg_gen_or_tl(t0, t0, t1);
3873 tcg_temp_free(t1);
3874 gen_helper_store_msr(t0);
3875 tcg_temp_free(t0);
3876 } else
d9bce9d9 3877#endif
6527f6ea 3878 gen_helper_store_msr(cpu_gpr[rS(ctx->opcode)]);
be147d08 3879 /* Must stop the translation as machine state (may have) changed */
6527f6ea 3880 /* Note that mtmsr is not always defined as context-synchronizing */
e06fcd75 3881 gen_stop_exception(ctx);
be147d08 3882 }
9a64fbe4 3883#endif
79aceca5
FB
3884}
3885
3886/* mtspr */
99e300ef 3887static void gen_mtspr(DisasContext *ctx)
79aceca5 3888{
45d827d2 3889 void (*write_cb)(void *opaque, int sprn, int gprn);
79aceca5
FB
3890 uint32_t sprn = SPR(ctx->opcode);
3891
3fc6c082 3892#if !defined(CONFIG_USER_ONLY)
76db3ba4 3893 if (ctx->mem_idx == 2)
be147d08 3894 write_cb = ctx->spr_cb[sprn].hea_write;
76db3ba4 3895 else if (ctx->mem_idx)
3fc6c082
FB
3896 write_cb = ctx->spr_cb[sprn].oea_write;
3897 else
9a64fbe4 3898#endif
3fc6c082 3899 write_cb = ctx->spr_cb[sprn].uea_write;
76a66253
JM
3900 if (likely(write_cb != NULL)) {
3901 if (likely(write_cb != SPR_NOACCESS)) {
45d827d2 3902 (*write_cb)(ctx, sprn, rS(ctx->opcode));
3fc6c082
FB
3903 } else {
3904 /* Privilege exception */
93fcfe39 3905 qemu_log("Trying to write privileged spr %d %03x at "
90e189ec
BS
3906 TARGET_FMT_lx "\n", sprn, sprn, ctx->nip);
3907 printf("Trying to write privileged spr %d %03x at " TARGET_FMT_lx
3908 "\n", sprn, sprn, ctx->nip);
e06fcd75 3909 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
76a66253 3910 }
3fc6c082
FB
3911 } else {
3912 /* Not defined */
93fcfe39 3913 qemu_log("Trying to write invalid spr %d %03x at "
90e189ec
BS
3914 TARGET_FMT_lx "\n", sprn, sprn, ctx->nip);
3915 printf("Trying to write invalid spr %d %03x at " TARGET_FMT_lx "\n",
077fc206 3916 sprn, sprn, ctx->nip);
e06fcd75 3917 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_SPR);
79aceca5 3918 }
79aceca5
FB
3919}
3920
3921/*** Cache management ***/
99e300ef 3922
54623277 3923/* dcbf */
99e300ef 3924static void gen_dcbf(DisasContext *ctx)
79aceca5 3925{
dac454af 3926 /* XXX: specification says this is treated as a load by the MMU */
76db3ba4
AJ
3927 TCGv t0;
3928 gen_set_access_type(ctx, ACCESS_CACHE);
3929 t0 = tcg_temp_new();
3930 gen_addr_reg_index(ctx, t0);
3931 gen_qemu_ld8u(ctx, t0, t0);
fea0c503 3932 tcg_temp_free(t0);
79aceca5
FB
3933}
3934
3935/* dcbi (Supervisor only) */
99e300ef 3936static void gen_dcbi(DisasContext *ctx)
79aceca5 3937{
a541f297 3938#if defined(CONFIG_USER_ONLY)
e06fcd75 3939 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
a541f297 3940#else
b61f2753 3941 TCGv EA, val;
76db3ba4 3942 if (unlikely(!ctx->mem_idx)) {
e06fcd75 3943 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
9fddaa0c 3944 return;
9a64fbe4 3945 }
a7812ae4 3946 EA = tcg_temp_new();
76db3ba4
AJ
3947 gen_set_access_type(ctx, ACCESS_CACHE);
3948 gen_addr_reg_index(ctx, EA);
a7812ae4 3949 val = tcg_temp_new();
76a66253 3950 /* XXX: specification says this should be treated as a store by the MMU */
76db3ba4
AJ
3951 gen_qemu_ld8u(ctx, val, EA);
3952 gen_qemu_st8(ctx, val, EA);
b61f2753
AJ
3953 tcg_temp_free(val);
3954 tcg_temp_free(EA);
a541f297 3955#endif
79aceca5
FB
3956}
3957
3958/* dcdst */
99e300ef 3959static void gen_dcbst(DisasContext *ctx)
79aceca5 3960{
76a66253 3961 /* XXX: specification say this is treated as a load by the MMU */
76db3ba4
AJ
3962 TCGv t0;
3963 gen_set_access_type(ctx, ACCESS_CACHE);
3964 t0 = tcg_temp_new();
3965 gen_addr_reg_index(ctx, t0);
3966 gen_qemu_ld8u(ctx, t0, t0);
fea0c503 3967 tcg_temp_free(t0);
79aceca5
FB
3968}
3969
3970/* dcbt */
99e300ef 3971static void gen_dcbt(DisasContext *ctx)
79aceca5 3972{
0db1b20e 3973 /* interpreted as no-op */
76a66253
JM
3974 /* XXX: specification say this is treated as a load by the MMU
3975 * but does not generate any exception
3976 */
79aceca5
FB
3977}
3978
3979/* dcbtst */
99e300ef 3980static void gen_dcbtst(DisasContext *ctx)
79aceca5 3981{
0db1b20e 3982 /* interpreted as no-op */
76a66253
JM
3983 /* XXX: specification say this is treated as a load by the MMU
3984 * but does not generate any exception
3985 */
79aceca5
FB
3986}
3987
3988/* dcbz */
99e300ef 3989static void gen_dcbz(DisasContext *ctx)
79aceca5 3990{
76db3ba4
AJ
3991 TCGv t0;
3992 gen_set_access_type(ctx, ACCESS_CACHE);
799a8c8d
AJ
3993 /* NIP cannot be restored if the memory exception comes from an helper */
3994 gen_update_nip(ctx, ctx->nip - 4);
76db3ba4
AJ
3995 t0 = tcg_temp_new();
3996 gen_addr_reg_index(ctx, t0);
799a8c8d
AJ
3997 gen_helper_dcbz(t0);
3998 tcg_temp_free(t0);
d63001d1
JM
3999}
4000
e8eaa2c0 4001static void gen_dcbz_970(DisasContext *ctx)
d63001d1 4002{
76db3ba4
AJ
4003 TCGv t0;
4004 gen_set_access_type(ctx, ACCESS_CACHE);
799a8c8d
AJ
4005 /* NIP cannot be restored if the memory exception comes from an helper */
4006 gen_update_nip(ctx, ctx->nip - 4);
76db3ba4
AJ
4007 t0 = tcg_temp_new();
4008 gen_addr_reg_index(ctx, t0);
d63001d1 4009 if (ctx->opcode & 0x00200000)
799a8c8d 4010 gen_helper_dcbz(t0);
d63001d1 4011 else
799a8c8d
AJ
4012 gen_helper_dcbz_970(t0);
4013 tcg_temp_free(t0);
79aceca5
FB
4014}
4015
ae1c1a3d 4016/* dst / dstt */
99e300ef 4017static void gen_dst(DisasContext *ctx)
ae1c1a3d
AJ
4018{
4019 if (rA(ctx->opcode) == 0) {
4020 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_LSWX);
4021 } else {
4022 /* interpreted as no-op */
4023 }
4024}
4025
4026/* dstst /dststt */
99e300ef 4027static void gen_dstst(DisasContext *ctx)
ae1c1a3d
AJ
4028{
4029 if (rA(ctx->opcode) == 0) {
4030 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_LSWX);
4031 } else {
4032 /* interpreted as no-op */
4033 }
4034
4035}
4036
4037/* dss / dssall */
99e300ef 4038static void gen_dss(DisasContext *ctx)
ae1c1a3d
AJ
4039{
4040 /* interpreted as no-op */
4041}
4042
79aceca5 4043/* icbi */
99e300ef 4044static void gen_icbi(DisasContext *ctx)
79aceca5 4045{
76db3ba4
AJ
4046 TCGv t0;
4047 gen_set_access_type(ctx, ACCESS_CACHE);
30032c94
JM
4048 /* NIP cannot be restored if the memory exception comes from an helper */
4049 gen_update_nip(ctx, ctx->nip - 4);
76db3ba4
AJ
4050 t0 = tcg_temp_new();
4051 gen_addr_reg_index(ctx, t0);
37d269df
AJ
4052 gen_helper_icbi(t0);
4053 tcg_temp_free(t0);
79aceca5
FB
4054}
4055
4056/* Optional: */
4057/* dcba */
99e300ef 4058static void gen_dcba(DisasContext *ctx)
79aceca5 4059{
0db1b20e
JM
4060 /* interpreted as no-op */
4061 /* XXX: specification say this is treated as a store by the MMU
4062 * but does not generate any exception
4063 */
79aceca5
FB
4064}
4065
4066/*** Segment register manipulation ***/
4067/* Supervisor only: */
99e300ef 4068
54623277 4069/* mfsr */
99e300ef 4070static void gen_mfsr(DisasContext *ctx)
79aceca5 4071{
9a64fbe4 4072#if defined(CONFIG_USER_ONLY)
e06fcd75 4073 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9a64fbe4 4074#else
74d37793 4075 TCGv t0;
76db3ba4 4076 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4077 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9fddaa0c 4078 return;
9a64fbe4 4079 }
74d37793
AJ
4080 t0 = tcg_const_tl(SR(ctx->opcode));
4081 gen_helper_load_sr(cpu_gpr[rD(ctx->opcode)], t0);
4082 tcg_temp_free(t0);
9a64fbe4 4083#endif
79aceca5
FB
4084}
4085
4086/* mfsrin */
99e300ef 4087static void gen_mfsrin(DisasContext *ctx)
79aceca5 4088{
9a64fbe4 4089#if defined(CONFIG_USER_ONLY)
e06fcd75 4090 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9a64fbe4 4091#else
74d37793 4092 TCGv t0;
76db3ba4 4093 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4094 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9fddaa0c 4095 return;
9a64fbe4 4096 }
74d37793
AJ
4097 t0 = tcg_temp_new();
4098 tcg_gen_shri_tl(t0, cpu_gpr[rB(ctx->opcode)], 28);
4099 tcg_gen_andi_tl(t0, t0, 0xF);
4100 gen_helper_load_sr(cpu_gpr[rD(ctx->opcode)], t0);
4101 tcg_temp_free(t0);
9a64fbe4 4102#endif
79aceca5
FB
4103}
4104
4105/* mtsr */
99e300ef 4106static void gen_mtsr(DisasContext *ctx)
79aceca5 4107{
9a64fbe4 4108#if defined(CONFIG_USER_ONLY)
e06fcd75 4109 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9a64fbe4 4110#else
74d37793 4111 TCGv t0;
76db3ba4 4112 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4113 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9fddaa0c 4114 return;
9a64fbe4 4115 }
74d37793
AJ
4116 t0 = tcg_const_tl(SR(ctx->opcode));
4117 gen_helper_store_sr(t0, cpu_gpr[rS(ctx->opcode)]);
4118 tcg_temp_free(t0);
9a64fbe4 4119#endif
79aceca5
FB
4120}
4121
4122/* mtsrin */
99e300ef 4123static void gen_mtsrin(DisasContext *ctx)
79aceca5 4124{
9a64fbe4 4125#if defined(CONFIG_USER_ONLY)
e06fcd75 4126 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9a64fbe4 4127#else
74d37793 4128 TCGv t0;
76db3ba4 4129 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4130 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
9fddaa0c 4131 return;
9a64fbe4 4132 }
74d37793
AJ
4133 t0 = tcg_temp_new();
4134 tcg_gen_shri_tl(t0, cpu_gpr[rB(ctx->opcode)], 28);
4135 tcg_gen_andi_tl(t0, t0, 0xF);
4136 gen_helper_store_sr(t0, cpu_gpr[rD(ctx->opcode)]);
4137 tcg_temp_free(t0);
9a64fbe4 4138#endif
79aceca5
FB
4139}
4140
12de9a39
JM
4141#if defined(TARGET_PPC64)
4142/* Specific implementation for PowerPC 64 "bridge" emulation using SLB */
e8eaa2c0 4143
54623277 4144/* mfsr */
e8eaa2c0 4145static void gen_mfsr_64b(DisasContext *ctx)
12de9a39
JM
4146{
4147#if defined(CONFIG_USER_ONLY)
e06fcd75 4148 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
12de9a39 4149#else
74d37793 4150 TCGv t0;
76db3ba4 4151 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4152 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
12de9a39
JM
4153 return;
4154 }
74d37793 4155 t0 = tcg_const_tl(SR(ctx->opcode));
f6b868fc 4156 gen_helper_load_sr(cpu_gpr[rD(ctx->opcode)], t0);
74d37793 4157 tcg_temp_free(t0);
12de9a39
JM
4158#endif
4159}
4160
4161/* mfsrin */
e8eaa2c0 4162static void gen_mfsrin_64b(DisasContext *ctx)
12de9a39
JM
4163{
4164#if defined(CONFIG_USER_ONLY)
e06fcd75 4165 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
12de9a39 4166#else
74d37793 4167 TCGv t0;
76db3ba4 4168 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4169 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
12de9a39
JM
4170 return;
4171 }
74d37793
AJ
4172 t0 = tcg_temp_new();
4173 tcg_gen_shri_tl(t0, cpu_gpr[rB(ctx->opcode)], 28);
4174 tcg_gen_andi_tl(t0, t0, 0xF);
f6b868fc 4175 gen_helper_load_sr(cpu_gpr[rD(ctx->opcode)], t0);
74d37793 4176 tcg_temp_free(t0);
12de9a39
JM
4177#endif
4178}
4179
4180/* mtsr */
e8eaa2c0 4181static void gen_mtsr_64b(DisasContext *ctx)
12de9a39
JM
4182{
4183#if defined(CONFIG_USER_ONLY)
e06fcd75 4184 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
12de9a39 4185#else
74d37793 4186 TCGv t0;
76db3ba4 4187 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4188 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
12de9a39
JM
4189 return;
4190 }
74d37793 4191 t0 = tcg_const_tl(SR(ctx->opcode));
f6b868fc 4192 gen_helper_store_sr(t0, cpu_gpr[rS(ctx->opcode)]);
74d37793 4193 tcg_temp_free(t0);
12de9a39
JM
4194#endif
4195}
4196
4197/* mtsrin */
e8eaa2c0 4198static void gen_mtsrin_64b(DisasContext *ctx)
12de9a39
JM
4199{
4200#if defined(CONFIG_USER_ONLY)
e06fcd75 4201 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
12de9a39 4202#else
74d37793 4203 TCGv t0;
76db3ba4 4204 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4205 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
12de9a39
JM
4206 return;
4207 }
74d37793
AJ
4208 t0 = tcg_temp_new();
4209 tcg_gen_shri_tl(t0, cpu_gpr[rB(ctx->opcode)], 28);
4210 tcg_gen_andi_tl(t0, t0, 0xF);
f6b868fc 4211 gen_helper_store_sr(t0, cpu_gpr[rS(ctx->opcode)]);
74d37793 4212 tcg_temp_free(t0);
12de9a39
JM
4213#endif
4214}
f6b868fc
BS
4215
4216/* slbmte */
e8eaa2c0 4217static void gen_slbmte(DisasContext *ctx)
f6b868fc
BS
4218{
4219#if defined(CONFIG_USER_ONLY)
4220 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
4221#else
4222 if (unlikely(!ctx->mem_idx)) {
4223 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
4224 return;
4225 }
4226 gen_helper_store_slb(cpu_gpr[rB(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
4227#endif
4228}
4229
12de9a39
JM
4230#endif /* defined(TARGET_PPC64) */
4231
79aceca5 4232/*** Lookaside buffer management ***/
76db3ba4 4233/* Optional & mem_idx only: */
99e300ef 4234
54623277 4235/* tlbia */
99e300ef 4236static void gen_tlbia(DisasContext *ctx)
79aceca5 4237{
9a64fbe4 4238#if defined(CONFIG_USER_ONLY)
e06fcd75 4239 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
9a64fbe4 4240#else
76db3ba4 4241 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4242 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
9fddaa0c 4243 return;
9a64fbe4 4244 }
74d37793 4245 gen_helper_tlbia();
9a64fbe4 4246#endif
79aceca5
FB
4247}
4248
bf14b1ce 4249/* tlbiel */
99e300ef 4250static void gen_tlbiel(DisasContext *ctx)
bf14b1ce
BS
4251{
4252#if defined(CONFIG_USER_ONLY)
4253 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
4254#else
4255 if (unlikely(!ctx->mem_idx)) {
4256 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
4257 return;
4258 }
4259 gen_helper_tlbie(cpu_gpr[rB(ctx->opcode)]);
4260#endif
4261}
4262
79aceca5 4263/* tlbie */
99e300ef 4264static void gen_tlbie(DisasContext *ctx)
79aceca5 4265{
9a64fbe4 4266#if defined(CONFIG_USER_ONLY)
e06fcd75 4267 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
9a64fbe4 4268#else
76db3ba4 4269 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4270 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
9fddaa0c 4271 return;
9a64fbe4 4272 }
d9bce9d9 4273#if defined(TARGET_PPC64)
74d37793
AJ
4274 if (!ctx->sf_mode) {
4275 TCGv t0 = tcg_temp_new();
4276 tcg_gen_ext32u_tl(t0, cpu_gpr[rB(ctx->opcode)]);
4277 gen_helper_tlbie(t0);
4278 tcg_temp_free(t0);
4279 } else
d9bce9d9 4280#endif
74d37793 4281 gen_helper_tlbie(cpu_gpr[rB(ctx->opcode)]);
9a64fbe4 4282#endif
79aceca5
FB
4283}
4284
4285/* tlbsync */
99e300ef 4286static void gen_tlbsync(DisasContext *ctx)
79aceca5 4287{
9a64fbe4 4288#if defined(CONFIG_USER_ONLY)
e06fcd75 4289 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
9a64fbe4 4290#else
76db3ba4 4291 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4292 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
9fddaa0c 4293 return;
9a64fbe4
FB
4294 }
4295 /* This has no effect: it should ensure that all previous
4296 * tlbie have completed
4297 */
e06fcd75 4298 gen_stop_exception(ctx);
9a64fbe4 4299#endif
79aceca5
FB
4300}
4301
426613db
JM
4302#if defined(TARGET_PPC64)
4303/* slbia */
99e300ef 4304static void gen_slbia(DisasContext *ctx)
426613db
JM
4305{
4306#if defined(CONFIG_USER_ONLY)
e06fcd75 4307 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
426613db 4308#else
76db3ba4 4309 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4310 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
426613db
JM
4311 return;
4312 }
74d37793 4313 gen_helper_slbia();
426613db
JM
4314#endif
4315}
4316
4317/* slbie */
99e300ef 4318static void gen_slbie(DisasContext *ctx)
426613db
JM
4319{
4320#if defined(CONFIG_USER_ONLY)
e06fcd75 4321 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
426613db 4322#else
76db3ba4 4323 if (unlikely(!ctx->mem_idx)) {
e06fcd75 4324 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
426613db
JM
4325 return;
4326 }
74d37793 4327 gen_helper_slbie(cpu_gpr[rB(ctx->opcode)]);
426613db
JM
4328#endif
4329}
4330#endif
4331
79aceca5
FB
4332/*** External control ***/
4333/* Optional: */
99e300ef 4334
54623277 4335/* eciwx */
99e300ef 4336static void gen_eciwx(DisasContext *ctx)
79aceca5 4337{
76db3ba4 4338 TCGv t0;
fa407c03 4339 /* Should check EAR[E] ! */
76db3ba4
AJ
4340 gen_set_access_type(ctx, ACCESS_EXT);
4341 t0 = tcg_temp_new();
4342 gen_addr_reg_index(ctx, t0);
fa407c03 4343 gen_check_align(ctx, t0, 0x03);
76db3ba4 4344 gen_qemu_ld32u(ctx, cpu_gpr[rD(ctx->opcode)], t0);
fa407c03 4345 tcg_temp_free(t0);
76a66253
JM
4346}
4347
4348/* ecowx */
99e300ef 4349static void gen_ecowx(DisasContext *ctx)
76a66253 4350{
76db3ba4 4351 TCGv t0;
fa407c03 4352 /* Should check EAR[E] ! */
76db3ba4
AJ
4353 gen_set_access_type(ctx, ACCESS_EXT);
4354 t0 = tcg_temp_new();
4355 gen_addr_reg_index(ctx, t0);
fa407c03 4356 gen_check_align(ctx, t0, 0x03);
76db3ba4 4357 gen_qemu_st32(ctx, cpu_gpr[rD(ctx->opcode)], t0);
fa407c03 4358 tcg_temp_free(t0);
76a66253
JM
4359}
4360
4361/* PowerPC 601 specific instructions */
99e300ef 4362
54623277 4363/* abs - abs. */
99e300ef 4364static void gen_abs(DisasContext *ctx)
76a66253 4365{
22e0e173
AJ
4366 int l1 = gen_new_label();
4367 int l2 = gen_new_label();
4368 tcg_gen_brcondi_tl(TCG_COND_GE, cpu_gpr[rA(ctx->opcode)], 0, l1);
4369 tcg_gen_neg_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4370 tcg_gen_br(l2);
4371 gen_set_label(l1);
4372 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4373 gen_set_label(l2);
76a66253 4374 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4375 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4376}
4377
4378/* abso - abso. */
99e300ef 4379static void gen_abso(DisasContext *ctx)
76a66253 4380{
22e0e173
AJ
4381 int l1 = gen_new_label();
4382 int l2 = gen_new_label();
4383 int l3 = gen_new_label();
4384 /* Start with XER OV disabled, the most likely case */
4385 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
4386 tcg_gen_brcondi_tl(TCG_COND_GE, cpu_gpr[rA(ctx->opcode)], 0, l2);
4387 tcg_gen_brcondi_tl(TCG_COND_NE, cpu_gpr[rA(ctx->opcode)], 0x80000000, l1);
4388 tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
4389 tcg_gen_br(l2);
4390 gen_set_label(l1);
4391 tcg_gen_neg_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4392 tcg_gen_br(l3);
4393 gen_set_label(l2);
4394 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4395 gen_set_label(l3);
76a66253 4396 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4397 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4398}
4399
4400/* clcs */
99e300ef 4401static void gen_clcs(DisasContext *ctx)
76a66253 4402{
22e0e173
AJ
4403 TCGv_i32 t0 = tcg_const_i32(rA(ctx->opcode));
4404 gen_helper_clcs(cpu_gpr[rD(ctx->opcode)], t0);
4405 tcg_temp_free_i32(t0);
c7697e1f 4406 /* Rc=1 sets CR0 to an undefined state */
76a66253
JM
4407}
4408
4409/* div - div. */
99e300ef 4410static void gen_div(DisasContext *ctx)
76a66253 4411{
22e0e173 4412 gen_helper_div(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
76a66253 4413 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4414 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4415}
4416
4417/* divo - divo. */
99e300ef 4418static void gen_divo(DisasContext *ctx)
76a66253 4419{
22e0e173 4420 gen_helper_divo(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
76a66253 4421 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4422 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4423}
4424
4425/* divs - divs. */
99e300ef 4426static void gen_divs(DisasContext *ctx)
76a66253 4427{
22e0e173 4428 gen_helper_divs(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
76a66253 4429 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4430 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4431}
4432
4433/* divso - divso. */
99e300ef 4434static void gen_divso(DisasContext *ctx)
76a66253 4435{
22e0e173 4436 gen_helper_divso(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
76a66253 4437 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4438 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4439}
4440
4441/* doz - doz. */
99e300ef 4442static void gen_doz(DisasContext *ctx)
76a66253 4443{
22e0e173
AJ
4444 int l1 = gen_new_label();
4445 int l2 = gen_new_label();
4446 tcg_gen_brcond_tl(TCG_COND_GE, cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], l1);
4447 tcg_gen_sub_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4448 tcg_gen_br(l2);
4449 gen_set_label(l1);
4450 tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], 0);
4451 gen_set_label(l2);
76a66253 4452 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4453 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4454}
4455
4456/* dozo - dozo. */
99e300ef 4457static void gen_dozo(DisasContext *ctx)
76a66253 4458{
22e0e173
AJ
4459 int l1 = gen_new_label();
4460 int l2 = gen_new_label();
4461 TCGv t0 = tcg_temp_new();
4462 TCGv t1 = tcg_temp_new();
4463 TCGv t2 = tcg_temp_new();
4464 /* Start with XER OV disabled, the most likely case */
4465 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
4466 tcg_gen_brcond_tl(TCG_COND_GE, cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], l1);
4467 tcg_gen_sub_tl(t0, cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4468 tcg_gen_xor_tl(t1, cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4469 tcg_gen_xor_tl(t2, cpu_gpr[rA(ctx->opcode)], t0);
4470 tcg_gen_andc_tl(t1, t1, t2);
4471 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
4472 tcg_gen_brcondi_tl(TCG_COND_GE, t1, 0, l2);
4473 tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
4474 tcg_gen_br(l2);
4475 gen_set_label(l1);
4476 tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], 0);
4477 gen_set_label(l2);
4478 tcg_temp_free(t0);
4479 tcg_temp_free(t1);
4480 tcg_temp_free(t2);
76a66253 4481 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4482 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4483}
4484
4485/* dozi */
99e300ef 4486static void gen_dozi(DisasContext *ctx)
76a66253 4487{
22e0e173
AJ
4488 target_long simm = SIMM(ctx->opcode);
4489 int l1 = gen_new_label();
4490 int l2 = gen_new_label();
4491 tcg_gen_brcondi_tl(TCG_COND_LT, cpu_gpr[rA(ctx->opcode)], simm, l1);
4492 tcg_gen_subfi_tl(cpu_gpr[rD(ctx->opcode)], simm, cpu_gpr[rA(ctx->opcode)]);
4493 tcg_gen_br(l2);
4494 gen_set_label(l1);
4495 tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], 0);
4496 gen_set_label(l2);
4497 if (unlikely(Rc(ctx->opcode) != 0))
4498 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4499}
4500
76a66253 4501/* lscbx - lscbx. */
99e300ef 4502static void gen_lscbx(DisasContext *ctx)
76a66253 4503{
bdb4b689
AJ
4504 TCGv t0 = tcg_temp_new();
4505 TCGv_i32 t1 = tcg_const_i32(rD(ctx->opcode));
4506 TCGv_i32 t2 = tcg_const_i32(rA(ctx->opcode));
4507 TCGv_i32 t3 = tcg_const_i32(rB(ctx->opcode));
76a66253 4508
76db3ba4 4509 gen_addr_reg_index(ctx, t0);
76a66253 4510 /* NIP cannot be restored if the memory exception comes from an helper */
d9bce9d9 4511 gen_update_nip(ctx, ctx->nip - 4);
bdb4b689
AJ
4512 gen_helper_lscbx(t0, t0, t1, t2, t3);
4513 tcg_temp_free_i32(t1);
4514 tcg_temp_free_i32(t2);
4515 tcg_temp_free_i32(t3);
3d7b417e 4516 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~0x7F);
bdb4b689 4517 tcg_gen_or_tl(cpu_xer, cpu_xer, t0);
76a66253 4518 if (unlikely(Rc(ctx->opcode) != 0))
bdb4b689
AJ
4519 gen_set_Rc0(ctx, t0);
4520 tcg_temp_free(t0);
76a66253
JM
4521}
4522
4523/* maskg - maskg. */
99e300ef 4524static void gen_maskg(DisasContext *ctx)
76a66253 4525{
22e0e173
AJ
4526 int l1 = gen_new_label();
4527 TCGv t0 = tcg_temp_new();
4528 TCGv t1 = tcg_temp_new();
4529 TCGv t2 = tcg_temp_new();
4530 TCGv t3 = tcg_temp_new();
4531 tcg_gen_movi_tl(t3, 0xFFFFFFFF);
4532 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F);
4533 tcg_gen_andi_tl(t1, cpu_gpr[rS(ctx->opcode)], 0x1F);
4534 tcg_gen_addi_tl(t2, t0, 1);
4535 tcg_gen_shr_tl(t2, t3, t2);
4536 tcg_gen_shr_tl(t3, t3, t1);
4537 tcg_gen_xor_tl(cpu_gpr[rA(ctx->opcode)], t2, t3);
4538 tcg_gen_brcond_tl(TCG_COND_GE, t0, t1, l1);
4539 tcg_gen_neg_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4540 gen_set_label(l1);
4541 tcg_temp_free(t0);
4542 tcg_temp_free(t1);
4543 tcg_temp_free(t2);
4544 tcg_temp_free(t3);
76a66253 4545 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4546 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4547}
4548
4549/* maskir - maskir. */
99e300ef 4550static void gen_maskir(DisasContext *ctx)
76a66253 4551{
22e0e173
AJ
4552 TCGv t0 = tcg_temp_new();
4553 TCGv t1 = tcg_temp_new();
4554 tcg_gen_and_tl(t0, cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
4555 tcg_gen_andc_tl(t1, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
4556 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
4557 tcg_temp_free(t0);
4558 tcg_temp_free(t1);
76a66253 4559 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4560 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4561}
4562
4563/* mul - mul. */
99e300ef 4564static void gen_mul(DisasContext *ctx)
76a66253 4565{
22e0e173
AJ
4566 TCGv_i64 t0 = tcg_temp_new_i64();
4567 TCGv_i64 t1 = tcg_temp_new_i64();
4568 TCGv t2 = tcg_temp_new();
4569 tcg_gen_extu_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
4570 tcg_gen_extu_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
4571 tcg_gen_mul_i64(t0, t0, t1);
4572 tcg_gen_trunc_i64_tl(t2, t0);
4573 gen_store_spr(SPR_MQ, t2);
4574 tcg_gen_shri_i64(t1, t0, 32);
4575 tcg_gen_trunc_i64_tl(cpu_gpr[rD(ctx->opcode)], t1);
4576 tcg_temp_free_i64(t0);
4577 tcg_temp_free_i64(t1);
4578 tcg_temp_free(t2);
76a66253 4579 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4580 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4581}
4582
4583/* mulo - mulo. */
99e300ef 4584static void gen_mulo(DisasContext *ctx)
76a66253 4585{
22e0e173
AJ
4586 int l1 = gen_new_label();
4587 TCGv_i64 t0 = tcg_temp_new_i64();
4588 TCGv_i64 t1 = tcg_temp_new_i64();
4589 TCGv t2 = tcg_temp_new();
4590 /* Start with XER OV disabled, the most likely case */
4591 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
4592 tcg_gen_extu_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
4593 tcg_gen_extu_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
4594 tcg_gen_mul_i64(t0, t0, t1);
4595 tcg_gen_trunc_i64_tl(t2, t0);
4596 gen_store_spr(SPR_MQ, t2);
4597 tcg_gen_shri_i64(t1, t0, 32);
4598 tcg_gen_trunc_i64_tl(cpu_gpr[rD(ctx->opcode)], t1);
4599 tcg_gen_ext32s_i64(t1, t0);
4600 tcg_gen_brcond_i64(TCG_COND_EQ, t0, t1, l1);
4601 tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
4602 gen_set_label(l1);
4603 tcg_temp_free_i64(t0);
4604 tcg_temp_free_i64(t1);
4605 tcg_temp_free(t2);
76a66253 4606 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4607 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4608}
4609
4610/* nabs - nabs. */
99e300ef 4611static void gen_nabs(DisasContext *ctx)
76a66253 4612{
22e0e173
AJ
4613 int l1 = gen_new_label();
4614 int l2 = gen_new_label();
4615 tcg_gen_brcondi_tl(TCG_COND_GT, cpu_gpr[rA(ctx->opcode)], 0, l1);
4616 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4617 tcg_gen_br(l2);
4618 gen_set_label(l1);
4619 tcg_gen_neg_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4620 gen_set_label(l2);
76a66253 4621 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4622 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4623}
4624
4625/* nabso - nabso. */
99e300ef 4626static void gen_nabso(DisasContext *ctx)
76a66253 4627{
22e0e173
AJ
4628 int l1 = gen_new_label();
4629 int l2 = gen_new_label();
4630 tcg_gen_brcondi_tl(TCG_COND_GT, cpu_gpr[rA(ctx->opcode)], 0, l1);
4631 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4632 tcg_gen_br(l2);
4633 gen_set_label(l1);
4634 tcg_gen_neg_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4635 gen_set_label(l2);
4636 /* nabs never overflows */
4637 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
76a66253 4638 if (unlikely(Rc(ctx->opcode) != 0))
22e0e173 4639 gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
76a66253
JM
4640}
4641
4642/* rlmi - rlmi. */
99e300ef 4643static void gen_rlmi(DisasContext *ctx)
76a66253 4644{
7487953d
AJ
4645 uint32_t mb = MB(ctx->opcode);
4646 uint32_t me = ME(ctx->opcode);
4647 TCGv t0 = tcg_temp_new();
4648 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F);
4649 tcg_gen_rotl_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
4650 tcg_gen_andi_tl(t0, t0, MASK(mb, me));
4651 tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], ~MASK(mb, me));
4652 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], t0);
4653 tcg_temp_free(t0);
76a66253 4654 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 4655 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4656}
4657
4658/* rrib - rrib. */
99e300ef 4659static void gen_rrib(DisasContext *ctx)
76a66253 4660{
7487953d
AJ
4661 TCGv t0 = tcg_temp_new();
4662 TCGv t1 = tcg_temp_new();
4663 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F);
4664 tcg_gen_movi_tl(t1, 0x80000000);
4665 tcg_gen_shr_tl(t1, t1, t0);
4666 tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
4667 tcg_gen_and_tl(t0, t0, t1);
4668 tcg_gen_andc_tl(t1, cpu_gpr[rA(ctx->opcode)], t1);
4669 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
4670 tcg_temp_free(t0);
4671 tcg_temp_free(t1);
76a66253 4672 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 4673 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4674}
4675
4676/* sle - sle. */
99e300ef 4677static void gen_sle(DisasContext *ctx)
76a66253 4678{
7487953d
AJ
4679 TCGv t0 = tcg_temp_new();
4680 TCGv t1 = tcg_temp_new();
4681 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F);
4682 tcg_gen_shl_tl(t0, cpu_gpr[rS(ctx->opcode)], t1);
4683 tcg_gen_subfi_tl(t1, 32, t1);
4684 tcg_gen_shr_tl(t1, cpu_gpr[rS(ctx->opcode)], t1);
4685 tcg_gen_or_tl(t1, t0, t1);
4686 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
4687 gen_store_spr(SPR_MQ, t1);
4688 tcg_temp_free(t0);
4689 tcg_temp_free(t1);
76a66253 4690 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 4691 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4692}
4693
4694/* sleq - sleq. */
99e300ef 4695static void gen_sleq(DisasContext *ctx)
76a66253 4696{
7487953d
AJ
4697 TCGv t0 = tcg_temp_new();
4698 TCGv t1 = tcg_temp_new();
4699 TCGv t2 = tcg_temp_new();
4700 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F);
4701 tcg_gen_movi_tl(t2, 0xFFFFFFFF);
4702 tcg_gen_shl_tl(t2, t2, t0);
4703 tcg_gen_rotl_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
4704 gen_load_spr(t1, SPR_MQ);
4705 gen_store_spr(SPR_MQ, t0);
4706 tcg_gen_and_tl(t0, t0, t2);
4707 tcg_gen_andc_tl(t1, t1, t2);
4708 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
4709 tcg_temp_free(t0);
4710 tcg_temp_free(t1);
4711 tcg_temp_free(t2);
76a66253 4712 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 4713 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4714}
4715
4716/* sliq - sliq. */
99e300ef 4717static void gen_sliq(DisasContext *ctx)
76a66253 4718{
7487953d
AJ
4719 int sh = SH(ctx->opcode);
4720 TCGv t0 = tcg_temp_new();
4721 TCGv t1 = tcg_temp_new();
4722 tcg_gen_shli_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
4723 tcg_gen_shri_tl(t1, cpu_gpr[rS(ctx->opcode)], 32 - sh);
4724 tcg_gen_or_tl(t1, t0, t1);
4725 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
4726 gen_store_spr(SPR_MQ, t1);
4727 tcg_temp_free(t0);
4728 tcg_temp_free(t1);
76a66253 4729 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 4730 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4731}
4732
4733/* slliq - slliq. */
99e300ef 4734static void gen_slliq(DisasContext *ctx)
76a66253 4735{
7487953d
AJ
4736 int sh = SH(ctx->opcode);
4737 TCGv t0 = tcg_temp_new();
4738 TCGv t1 = tcg_temp_new();
4739 tcg_gen_rotli_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
4740 gen_load_spr(t1, SPR_MQ);
4741 gen_store_spr(SPR_MQ, t0);
4742 tcg_gen_andi_tl(t0, t0, (0xFFFFFFFFU << sh));
4743 tcg_gen_andi_tl(t1, t1, ~(0xFFFFFFFFU << sh));
4744 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
4745 tcg_temp_free(t0);
4746 tcg_temp_free(t1);
76a66253 4747 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 4748 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4749}
4750
4751/* sllq - sllq. */
99e300ef 4752static void gen_sllq(DisasContext *ctx)
76a66253 4753{
7487953d
AJ
4754 int l1 = gen_new_label();
4755 int l2 = gen_new_label();
4756 TCGv t0 = tcg_temp_local_new();
4757 TCGv t1 = tcg_temp_local_new();
4758 TCGv t2 = tcg_temp_local_new();
4759 tcg_gen_andi_tl(t2, cpu_gpr[rB(ctx->opcode)], 0x1F);
4760 tcg_gen_movi_tl(t1, 0xFFFFFFFF);
4761 tcg_gen_shl_tl(t1, t1, t2);
4762 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x20);
4763 tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
4764 gen_load_spr(t0, SPR_MQ);
4765 tcg_gen_and_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
4766 tcg_gen_br(l2);
4767 gen_set_label(l1);
4768 tcg_gen_shl_tl(t0, cpu_gpr[rS(ctx->opcode)], t2);
4769 gen_load_spr(t2, SPR_MQ);
4770 tcg_gen_andc_tl(t1, t2, t1);
4771 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
4772 gen_set_label(l2);
4773 tcg_temp_free(t0);
4774 tcg_temp_free(t1);
4775 tcg_temp_free(t2);
76a66253 4776 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 4777 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4778}
4779
4780/* slq - slq. */
99e300ef 4781static void gen_slq(DisasContext *ctx)
76a66253 4782{
7487953d
AJ
4783 int l1 = gen_new_label();
4784 TCGv t0 = tcg_temp_new();
4785 TCGv t1 = tcg_temp_new();
4786 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F);
4787 tcg_gen_shl_tl(t0, cpu_gpr[rS(ctx->opcode)], t1);
4788 tcg_gen_subfi_tl(t1, 32, t1);
4789 tcg_gen_shr_tl(t1, cpu_gpr[rS(ctx->opcode)], t1);
4790 tcg_gen_or_tl(t1, t0, t1);
4791 gen_store_spr(SPR_MQ, t1);
4792 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x20);
4793 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
4794 tcg_gen_brcondi_tl(TCG_COND_EQ, t1, 0, l1);
4795 tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
4796 gen_set_label(l1);
4797 tcg_temp_free(t0);
4798 tcg_temp_free(t1);
76a66253 4799 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 4800 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4801}
4802
d9bce9d9 4803/* sraiq - sraiq. */
99e300ef 4804static void gen_sraiq(DisasContext *ctx)
76a66253 4805{
7487953d
AJ
4806 int sh = SH(ctx->opcode);
4807 int l1 = gen_new_label();
4808 TCGv t0 = tcg_temp_new();
4809 TCGv t1 = tcg_temp_new();
4810 tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
4811 tcg_gen_shli_tl(t1, cpu_gpr[rS(ctx->opcode)], 32 - sh);
4812 tcg_gen_or_tl(t0, t0, t1);
4813 gen_store_spr(SPR_MQ, t0);
4814 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
4815 tcg_gen_brcondi_tl(TCG_COND_EQ, t1, 0, l1);
4816 tcg_gen_brcondi_tl(TCG_COND_GE, cpu_gpr[rS(ctx->opcode)], 0, l1);
4817 tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_CA));
4818 gen_set_label(l1);
4819 tcg_gen_sari_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], sh);
4820 tcg_temp_free(t0);
4821 tcg_temp_free(t1);
76a66253 4822 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 4823 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4824}
4825
4826/* sraq - sraq. */
99e300ef 4827static void gen_sraq(DisasContext *ctx)
76a66253 4828{
7487953d
AJ
4829 int l1 = gen_new_label();
4830 int l2 = gen_new_label();
4831 TCGv t0 = tcg_temp_new();
4832 TCGv t1 = tcg_temp_local_new();
4833 TCGv t2 = tcg_temp_local_new();
4834 tcg_gen_andi_tl(t2, cpu_gpr[rB(ctx->opcode)], 0x1F);
4835 tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t2);
4836 tcg_gen_sar_tl(t1, cpu_gpr[rS(ctx->opcode)], t2);
4837 tcg_gen_subfi_tl(t2, 32, t2);
4838 tcg_gen_shl_tl(t2, cpu_gpr[rS(ctx->opcode)], t2);
4839 tcg_gen_or_tl(t0, t0, t2);
4840 gen_store_spr(SPR_MQ, t0);
4841 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x20);
4842 tcg_gen_brcondi_tl(TCG_COND_EQ, t2, 0, l1);
4843 tcg_gen_mov_tl(t2, cpu_gpr[rS(ctx->opcode)]);
4844 tcg_gen_sari_tl(t1, cpu_gpr[rS(ctx->opcode)], 31);
4845 gen_set_label(l1);
4846 tcg_temp_free(t0);
4847 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t1);
4848 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
4849 tcg_gen_brcondi_tl(TCG_COND_GE, t1, 0, l2);
4850 tcg_gen_brcondi_tl(TCG_COND_EQ, t2, 0, l2);
4851 tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_CA));
4852 gen_set_label(l2);
4853 tcg_temp_free(t1);
4854 tcg_temp_free(t2);
76a66253 4855 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 4856 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4857}
4858
4859/* sre - sre. */
99e300ef 4860static void gen_sre(DisasContext *ctx)
76a66253 4861{
7487953d
AJ
4862 TCGv t0 = tcg_temp_new();
4863 TCGv t1 = tcg_temp_new();
4864 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F);
4865 tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t1);
4866 tcg_gen_subfi_tl(t1, 32, t1);
4867 tcg_gen_shl_tl(t1, cpu_gpr[rS(ctx->opcode)], t1);
4868 tcg_gen_or_tl(t1, t0, t1);
4869 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
4870 gen_store_spr(SPR_MQ, t1);
4871 tcg_temp_free(t0);
4872 tcg_temp_free(t1);
76a66253 4873 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 4874 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4875}
4876
4877/* srea - srea. */
99e300ef 4878static void gen_srea(DisasContext *ctx)
76a66253 4879{
7487953d
AJ
4880 TCGv t0 = tcg_temp_new();
4881 TCGv t1 = tcg_temp_new();
4882 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F);
4883 tcg_gen_rotr_tl(t0, cpu_gpr[rS(ctx->opcode)], t1);
4884 gen_store_spr(SPR_MQ, t0);
4885 tcg_gen_sar_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], t1);
4886 tcg_temp_free(t0);
4887 tcg_temp_free(t1);
76a66253 4888 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 4889 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4890}
4891
4892/* sreq */
99e300ef 4893static void gen_sreq(DisasContext *ctx)
76a66253 4894{
7487953d
AJ
4895 TCGv t0 = tcg_temp_new();
4896 TCGv t1 = tcg_temp_new();
4897 TCGv t2 = tcg_temp_new();
4898 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F);
4899 tcg_gen_movi_tl(t1, 0xFFFFFFFF);
4900 tcg_gen_shr_tl(t1, t1, t0);
4901 tcg_gen_rotr_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
4902 gen_load_spr(t2, SPR_MQ);
4903 gen_store_spr(SPR_MQ, t0);
4904 tcg_gen_and_tl(t0, t0, t1);
4905 tcg_gen_andc_tl(t2, t2, t1);
4906 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t2);
4907 tcg_temp_free(t0);
4908 tcg_temp_free(t1);
4909 tcg_temp_free(t2);
76a66253 4910 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 4911 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4912}
4913
4914/* sriq */
99e300ef 4915static void gen_sriq(DisasContext *ctx)
76a66253 4916{
7487953d
AJ
4917 int sh = SH(ctx->opcode);
4918 TCGv t0 = tcg_temp_new();
4919 TCGv t1 = tcg_temp_new();
4920 tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
4921 tcg_gen_shli_tl(t1, cpu_gpr[rS(ctx->opcode)], 32 - sh);
4922 tcg_gen_or_tl(t1, t0, t1);
4923 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
4924 gen_store_spr(SPR_MQ, t1);
4925 tcg_temp_free(t0);
4926 tcg_temp_free(t1);
76a66253 4927 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 4928 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4929}
4930
4931/* srliq */
99e300ef 4932static void gen_srliq(DisasContext *ctx)
76a66253 4933{
7487953d
AJ
4934 int sh = SH(ctx->opcode);
4935 TCGv t0 = tcg_temp_new();
4936 TCGv t1 = tcg_temp_new();
4937 tcg_gen_rotri_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
4938 gen_load_spr(t1, SPR_MQ);
4939 gen_store_spr(SPR_MQ, t0);
4940 tcg_gen_andi_tl(t0, t0, (0xFFFFFFFFU >> sh));
4941 tcg_gen_andi_tl(t1, t1, ~(0xFFFFFFFFU >> sh));
4942 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
4943 tcg_temp_free(t0);
4944 tcg_temp_free(t1);
76a66253 4945 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 4946 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4947}
4948
4949/* srlq */
99e300ef 4950static void gen_srlq(DisasContext *ctx)
76a66253 4951{
7487953d
AJ
4952 int l1 = gen_new_label();
4953 int l2 = gen_new_label();
4954 TCGv t0 = tcg_temp_local_new();
4955 TCGv t1 = tcg_temp_local_new();
4956 TCGv t2 = tcg_temp_local_new();
4957 tcg_gen_andi_tl(t2, cpu_gpr[rB(ctx->opcode)], 0x1F);
4958 tcg_gen_movi_tl(t1, 0xFFFFFFFF);
4959 tcg_gen_shr_tl(t2, t1, t2);
4960 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x20);
4961 tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
4962 gen_load_spr(t0, SPR_MQ);
4963 tcg_gen_and_tl(cpu_gpr[rA(ctx->opcode)], t0, t2);
4964 tcg_gen_br(l2);
4965 gen_set_label(l1);
4966 tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t2);
4967 tcg_gen_and_tl(t0, t0, t2);
4968 gen_load_spr(t1, SPR_MQ);
4969 tcg_gen_andc_tl(t1, t1, t2);
4970 tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
4971 gen_set_label(l2);
4972 tcg_temp_free(t0);
4973 tcg_temp_free(t1);
4974 tcg_temp_free(t2);
76a66253 4975 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 4976 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
4977}
4978
4979/* srq */
99e300ef 4980static void gen_srq(DisasContext *ctx)
76a66253 4981{
7487953d
AJ
4982 int l1 = gen_new_label();
4983 TCGv t0 = tcg_temp_new();
4984 TCGv t1 = tcg_temp_new();
4985 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F);
4986 tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t1);
4987 tcg_gen_subfi_tl(t1, 32, t1);
4988 tcg_gen_shl_tl(t1, cpu_gpr[rS(ctx->opcode)], t1);
4989 tcg_gen_or_tl(t1, t0, t1);
4990 gen_store_spr(SPR_MQ, t1);
4991 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x20);
4992 tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
4993 tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
4994 tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
4995 gen_set_label(l1);
4996 tcg_temp_free(t0);
4997 tcg_temp_free(t1);
76a66253 4998 if (unlikely(Rc(ctx->opcode) != 0))
7487953d 4999 gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5000}
5001
5002/* PowerPC 602 specific instructions */
99e300ef 5003
54623277 5004/* dsa */
99e300ef 5005static void gen_dsa(DisasContext *ctx)
76a66253
JM
5006{
5007 /* XXX: TODO */
e06fcd75 5008 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
76a66253
JM
5009}
5010
5011/* esa */
99e300ef 5012static void gen_esa(DisasContext *ctx)
76a66253
JM
5013{
5014 /* XXX: TODO */
e06fcd75 5015 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
76a66253
JM
5016}
5017
5018/* mfrom */
99e300ef 5019static void gen_mfrom(DisasContext *ctx)
76a66253
JM
5020{
5021#if defined(CONFIG_USER_ONLY)
e06fcd75 5022 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5023#else
76db3ba4 5024 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5025 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5026 return;
5027 }
cf02a65c 5028 gen_helper_602_mfrom(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5029#endif
5030}
5031
5032/* 602 - 603 - G2 TLB management */
e8eaa2c0 5033
54623277 5034/* tlbld */
e8eaa2c0 5035static void gen_tlbld_6xx(DisasContext *ctx)
76a66253
JM
5036{
5037#if defined(CONFIG_USER_ONLY)
e06fcd75 5038 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5039#else
76db3ba4 5040 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5041 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5042 return;
5043 }
74d37793 5044 gen_helper_6xx_tlbd(cpu_gpr[rB(ctx->opcode)]);
76a66253
JM
5045#endif
5046}
5047
5048/* tlbli */
e8eaa2c0 5049static void gen_tlbli_6xx(DisasContext *ctx)
76a66253
JM
5050{
5051#if defined(CONFIG_USER_ONLY)
e06fcd75 5052 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5053#else
76db3ba4 5054 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5055 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5056 return;
5057 }
74d37793 5058 gen_helper_6xx_tlbi(cpu_gpr[rB(ctx->opcode)]);
76a66253
JM
5059#endif
5060}
5061
7dbe11ac 5062/* 74xx TLB management */
e8eaa2c0 5063
54623277 5064/* tlbld */
e8eaa2c0 5065static void gen_tlbld_74xx(DisasContext *ctx)
7dbe11ac
JM
5066{
5067#if defined(CONFIG_USER_ONLY)
e06fcd75 5068 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
7dbe11ac 5069#else
76db3ba4 5070 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5071 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
7dbe11ac
JM
5072 return;
5073 }
74d37793 5074 gen_helper_74xx_tlbd(cpu_gpr[rB(ctx->opcode)]);
7dbe11ac
JM
5075#endif
5076}
5077
5078/* tlbli */
e8eaa2c0 5079static void gen_tlbli_74xx(DisasContext *ctx)
7dbe11ac
JM
5080{
5081#if defined(CONFIG_USER_ONLY)
e06fcd75 5082 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
7dbe11ac 5083#else
76db3ba4 5084 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5085 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
7dbe11ac
JM
5086 return;
5087 }
74d37793 5088 gen_helper_74xx_tlbi(cpu_gpr[rB(ctx->opcode)]);
7dbe11ac
JM
5089#endif
5090}
5091
76a66253 5092/* POWER instructions not in PowerPC 601 */
99e300ef 5093
54623277 5094/* clf */
99e300ef 5095static void gen_clf(DisasContext *ctx)
76a66253
JM
5096{
5097 /* Cache line flush: implemented as no-op */
5098}
5099
5100/* cli */
99e300ef 5101static void gen_cli(DisasContext *ctx)
76a66253 5102{
7f75ffd3 5103 /* Cache line invalidate: privileged and treated as no-op */
76a66253 5104#if defined(CONFIG_USER_ONLY)
e06fcd75 5105 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5106#else
76db3ba4 5107 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5108 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5109 return;
5110 }
5111#endif
5112}
5113
5114/* dclst */
99e300ef 5115static void gen_dclst(DisasContext *ctx)
76a66253
JM
5116{
5117 /* Data cache line store: treated as no-op */
5118}
5119
99e300ef 5120static void gen_mfsri(DisasContext *ctx)
76a66253
JM
5121{
5122#if defined(CONFIG_USER_ONLY)
e06fcd75 5123 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5124#else
74d37793
AJ
5125 int ra = rA(ctx->opcode);
5126 int rd = rD(ctx->opcode);
5127 TCGv t0;
76db3ba4 5128 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5129 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5130 return;
5131 }
74d37793 5132 t0 = tcg_temp_new();
76db3ba4 5133 gen_addr_reg_index(ctx, t0);
74d37793
AJ
5134 tcg_gen_shri_tl(t0, t0, 28);
5135 tcg_gen_andi_tl(t0, t0, 0xF);
5136 gen_helper_load_sr(cpu_gpr[rd], t0);
5137 tcg_temp_free(t0);
76a66253 5138 if (ra != 0 && ra != rd)
74d37793 5139 tcg_gen_mov_tl(cpu_gpr[ra], cpu_gpr[rd]);
76a66253
JM
5140#endif
5141}
5142
99e300ef 5143static void gen_rac(DisasContext *ctx)
76a66253
JM
5144{
5145#if defined(CONFIG_USER_ONLY)
e06fcd75 5146 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5147#else
22e0e173 5148 TCGv t0;
76db3ba4 5149 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5150 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5151 return;
5152 }
22e0e173 5153 t0 = tcg_temp_new();
76db3ba4 5154 gen_addr_reg_index(ctx, t0);
22e0e173
AJ
5155 gen_helper_rac(cpu_gpr[rD(ctx->opcode)], t0);
5156 tcg_temp_free(t0);
76a66253
JM
5157#endif
5158}
5159
99e300ef 5160static void gen_rfsvc(DisasContext *ctx)
76a66253
JM
5161{
5162#if defined(CONFIG_USER_ONLY)
e06fcd75 5163 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5164#else
76db3ba4 5165 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5166 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5167 return;
5168 }
d72a19f7 5169 gen_helper_rfsvc();
e06fcd75 5170 gen_sync_exception(ctx);
76a66253
JM
5171#endif
5172}
5173
5174/* svc is not implemented for now */
5175
5176/* POWER2 specific instructions */
5177/* Quad manipulation (load/store two floats at a time) */
76a66253
JM
5178
5179/* lfq */
99e300ef 5180static void gen_lfq(DisasContext *ctx)
76a66253 5181{
01a4afeb 5182 int rd = rD(ctx->opcode);
76db3ba4
AJ
5183 TCGv t0;
5184 gen_set_access_type(ctx, ACCESS_FLOAT);
5185 t0 = tcg_temp_new();
5186 gen_addr_imm_index(ctx, t0, 0);
5187 gen_qemu_ld64(ctx, cpu_fpr[rd], t0);
5188 gen_addr_add(ctx, t0, t0, 8);
5189 gen_qemu_ld64(ctx, cpu_fpr[(rd + 1) % 32], t0);
01a4afeb 5190 tcg_temp_free(t0);
76a66253
JM
5191}
5192
5193/* lfqu */
99e300ef 5194static void gen_lfqu(DisasContext *ctx)
76a66253
JM
5195{
5196 int ra = rA(ctx->opcode);
01a4afeb 5197 int rd = rD(ctx->opcode);
76db3ba4
AJ
5198 TCGv t0, t1;
5199 gen_set_access_type(ctx, ACCESS_FLOAT);
5200 t0 = tcg_temp_new();
5201 t1 = tcg_temp_new();
5202 gen_addr_imm_index(ctx, t0, 0);
5203 gen_qemu_ld64(ctx, cpu_fpr[rd], t0);
5204 gen_addr_add(ctx, t1, t0, 8);
5205 gen_qemu_ld64(ctx, cpu_fpr[(rd + 1) % 32], t1);
76a66253 5206 if (ra != 0)
01a4afeb
AJ
5207 tcg_gen_mov_tl(cpu_gpr[ra], t0);
5208 tcg_temp_free(t0);
5209 tcg_temp_free(t1);
76a66253
JM
5210}
5211
5212/* lfqux */
99e300ef 5213static void gen_lfqux(DisasContext *ctx)
76a66253
JM
5214{
5215 int ra = rA(ctx->opcode);
01a4afeb 5216 int rd = rD(ctx->opcode);
76db3ba4
AJ
5217 gen_set_access_type(ctx, ACCESS_FLOAT);
5218 TCGv t0, t1;
5219 t0 = tcg_temp_new();
5220 gen_addr_reg_index(ctx, t0);
5221 gen_qemu_ld64(ctx, cpu_fpr[rd], t0);
5222 t1 = tcg_temp_new();
5223 gen_addr_add(ctx, t1, t0, 8);
5224 gen_qemu_ld64(ctx, cpu_fpr[(rd + 1) % 32], t1);
5225 tcg_temp_free(t1);
76a66253 5226 if (ra != 0)
01a4afeb
AJ
5227 tcg_gen_mov_tl(cpu_gpr[ra], t0);
5228 tcg_temp_free(t0);
76a66253
JM
5229}
5230
5231/* lfqx */
99e300ef 5232static void gen_lfqx(DisasContext *ctx)
76a66253 5233{
01a4afeb 5234 int rd = rD(ctx->opcode);
76db3ba4
AJ
5235 TCGv t0;
5236 gen_set_access_type(ctx, ACCESS_FLOAT);
5237 t0 = tcg_temp_new();
5238 gen_addr_reg_index(ctx, t0);
5239 gen_qemu_ld64(ctx, cpu_fpr[rd], t0);
5240 gen_addr_add(ctx, t0, t0, 8);
5241 gen_qemu_ld64(ctx, cpu_fpr[(rd + 1) % 32], t0);
01a4afeb 5242 tcg_temp_free(t0);
76a66253
JM
5243}
5244
5245/* stfq */
99e300ef 5246static void gen_stfq(DisasContext *ctx)
76a66253 5247{
01a4afeb 5248 int rd = rD(ctx->opcode);
76db3ba4
AJ
5249 TCGv t0;
5250 gen_set_access_type(ctx, ACCESS_FLOAT);
5251 t0 = tcg_temp_new();
5252 gen_addr_imm_index(ctx, t0, 0);
5253 gen_qemu_st64(ctx, cpu_fpr[rd], t0);
5254 gen_addr_add(ctx, t0, t0, 8);
5255 gen_qemu_st64(ctx, cpu_fpr[(rd + 1) % 32], t0);
01a4afeb 5256 tcg_temp_free(t0);
76a66253
JM
5257}
5258
5259/* stfqu */
99e300ef 5260static void gen_stfqu(DisasContext *ctx)
76a66253
JM
5261{
5262 int ra = rA(ctx->opcode);
01a4afeb 5263 int rd = rD(ctx->opcode);
76db3ba4
AJ
5264 TCGv t0, t1;
5265 gen_set_access_type(ctx, ACCESS_FLOAT);
5266 t0 = tcg_temp_new();
5267 gen_addr_imm_index(ctx, t0, 0);
5268 gen_qemu_st64(ctx, cpu_fpr[rd], t0);
5269 t1 = tcg_temp_new();
5270 gen_addr_add(ctx, t1, t0, 8);
5271 gen_qemu_st64(ctx, cpu_fpr[(rd + 1) % 32], t1);
5272 tcg_temp_free(t1);
76a66253 5273 if (ra != 0)
01a4afeb
AJ
5274 tcg_gen_mov_tl(cpu_gpr[ra], t0);
5275 tcg_temp_free(t0);
76a66253
JM
5276}
5277
5278/* stfqux */
99e300ef 5279static void gen_stfqux(DisasContext *ctx)
76a66253
JM
5280{
5281 int ra = rA(ctx->opcode);
01a4afeb 5282 int rd = rD(ctx->opcode);
76db3ba4
AJ
5283 TCGv t0, t1;
5284 gen_set_access_type(ctx, ACCESS_FLOAT);
5285 t0 = tcg_temp_new();
5286 gen_addr_reg_index(ctx, t0);
5287 gen_qemu_st64(ctx, cpu_fpr[rd], t0);
5288 t1 = tcg_temp_new();
5289 gen_addr_add(ctx, t1, t0, 8);
5290 gen_qemu_st64(ctx, cpu_fpr[(rd + 1) % 32], t1);
5291 tcg_temp_free(t1);
76a66253 5292 if (ra != 0)
01a4afeb
AJ
5293 tcg_gen_mov_tl(cpu_gpr[ra], t0);
5294 tcg_temp_free(t0);
76a66253
JM
5295}
5296
5297/* stfqx */
99e300ef 5298static void gen_stfqx(DisasContext *ctx)
76a66253 5299{
01a4afeb 5300 int rd = rD(ctx->opcode);
76db3ba4
AJ
5301 TCGv t0;
5302 gen_set_access_type(ctx, ACCESS_FLOAT);
5303 t0 = tcg_temp_new();
5304 gen_addr_reg_index(ctx, t0);
5305 gen_qemu_st64(ctx, cpu_fpr[rd], t0);
5306 gen_addr_add(ctx, t0, t0, 8);
5307 gen_qemu_st64(ctx, cpu_fpr[(rd + 1) % 32], t0);
01a4afeb 5308 tcg_temp_free(t0);
76a66253
JM
5309}
5310
5311/* BookE specific instructions */
99e300ef 5312
54623277 5313/* XXX: not implemented on 440 ? */
99e300ef 5314static void gen_mfapidi(DisasContext *ctx)
76a66253
JM
5315{
5316 /* XXX: TODO */
e06fcd75 5317 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
76a66253
JM
5318}
5319
2662a059 5320/* XXX: not implemented on 440 ? */
99e300ef 5321static void gen_tlbiva(DisasContext *ctx)
76a66253
JM
5322{
5323#if defined(CONFIG_USER_ONLY)
e06fcd75 5324 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5325#else
74d37793 5326 TCGv t0;
76db3ba4 5327 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5328 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5329 return;
5330 }
ec72e276 5331 t0 = tcg_temp_new();
76db3ba4 5332 gen_addr_reg_index(ctx, t0);
74d37793
AJ
5333 gen_helper_tlbie(cpu_gpr[rB(ctx->opcode)]);
5334 tcg_temp_free(t0);
76a66253
JM
5335#endif
5336}
5337
5338/* All 405 MAC instructions are translated here */
636aa200
BS
5339static inline void gen_405_mulladd_insn(DisasContext *ctx, int opc2, int opc3,
5340 int ra, int rb, int rt, int Rc)
76a66253 5341{
182608d4
AJ
5342 TCGv t0, t1;
5343
a7812ae4
PB
5344 t0 = tcg_temp_local_new();
5345 t1 = tcg_temp_local_new();
182608d4 5346
76a66253
JM
5347 switch (opc3 & 0x0D) {
5348 case 0x05:
5349 /* macchw - macchw. - macchwo - macchwo. */
5350 /* macchws - macchws. - macchwso - macchwso. */
5351 /* nmacchw - nmacchw. - nmacchwo - nmacchwo. */
5352 /* nmacchws - nmacchws. - nmacchwso - nmacchwso. */
5353 /* mulchw - mulchw. */
182608d4
AJ
5354 tcg_gen_ext16s_tl(t0, cpu_gpr[ra]);
5355 tcg_gen_sari_tl(t1, cpu_gpr[rb], 16);
5356 tcg_gen_ext16s_tl(t1, t1);
76a66253
JM
5357 break;
5358 case 0x04:
5359 /* macchwu - macchwu. - macchwuo - macchwuo. */
5360 /* macchwsu - macchwsu. - macchwsuo - macchwsuo. */
5361 /* mulchwu - mulchwu. */
182608d4
AJ
5362 tcg_gen_ext16u_tl(t0, cpu_gpr[ra]);
5363 tcg_gen_shri_tl(t1, cpu_gpr[rb], 16);
5364 tcg_gen_ext16u_tl(t1, t1);
76a66253
JM
5365 break;
5366 case 0x01:
5367 /* machhw - machhw. - machhwo - machhwo. */
5368 /* machhws - machhws. - machhwso - machhwso. */
5369 /* nmachhw - nmachhw. - nmachhwo - nmachhwo. */
5370 /* nmachhws - nmachhws. - nmachhwso - nmachhwso. */
5371 /* mulhhw - mulhhw. */
182608d4
AJ
5372 tcg_gen_sari_tl(t0, cpu_gpr[ra], 16);
5373 tcg_gen_ext16s_tl(t0, t0);
5374 tcg_gen_sari_tl(t1, cpu_gpr[rb], 16);
5375 tcg_gen_ext16s_tl(t1, t1);
76a66253
JM
5376 break;
5377 case 0x00:
5378 /* machhwu - machhwu. - machhwuo - machhwuo. */
5379 /* machhwsu - machhwsu. - machhwsuo - machhwsuo. */
5380 /* mulhhwu - mulhhwu. */
182608d4
AJ
5381 tcg_gen_shri_tl(t0, cpu_gpr[ra], 16);
5382 tcg_gen_ext16u_tl(t0, t0);
5383 tcg_gen_shri_tl(t1, cpu_gpr[rb], 16);
5384 tcg_gen_ext16u_tl(t1, t1);
76a66253
JM
5385 break;
5386 case 0x0D:
5387 /* maclhw - maclhw. - maclhwo - maclhwo. */
5388 /* maclhws - maclhws. - maclhwso - maclhwso. */
5389 /* nmaclhw - nmaclhw. - nmaclhwo - nmaclhwo. */
5390 /* nmaclhws - nmaclhws. - nmaclhwso - nmaclhwso. */
5391 /* mullhw - mullhw. */
182608d4
AJ
5392 tcg_gen_ext16s_tl(t0, cpu_gpr[ra]);
5393 tcg_gen_ext16s_tl(t1, cpu_gpr[rb]);
76a66253
JM
5394 break;
5395 case 0x0C:
5396 /* maclhwu - maclhwu. - maclhwuo - maclhwuo. */
5397 /* maclhwsu - maclhwsu. - maclhwsuo - maclhwsuo. */
5398 /* mullhwu - mullhwu. */
182608d4
AJ
5399 tcg_gen_ext16u_tl(t0, cpu_gpr[ra]);
5400 tcg_gen_ext16u_tl(t1, cpu_gpr[rb]);
76a66253
JM
5401 break;
5402 }
76a66253 5403 if (opc2 & 0x04) {
182608d4
AJ
5404 /* (n)multiply-and-accumulate (0x0C / 0x0E) */
5405 tcg_gen_mul_tl(t1, t0, t1);
5406 if (opc2 & 0x02) {
5407 /* nmultiply-and-accumulate (0x0E) */
5408 tcg_gen_sub_tl(t0, cpu_gpr[rt], t1);
5409 } else {
5410 /* multiply-and-accumulate (0x0C) */
5411 tcg_gen_add_tl(t0, cpu_gpr[rt], t1);
5412 }
5413
5414 if (opc3 & 0x12) {
5415 /* Check overflow and/or saturate */
5416 int l1 = gen_new_label();
5417
5418 if (opc3 & 0x10) {
5419 /* Start with XER OV disabled, the most likely case */
5420 tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
5421 }
5422 if (opc3 & 0x01) {
5423 /* Signed */
5424 tcg_gen_xor_tl(t1, cpu_gpr[rt], t1);
5425 tcg_gen_brcondi_tl(TCG_COND_GE, t1, 0, l1);
5426 tcg_gen_xor_tl(t1, cpu_gpr[rt], t0);
5427 tcg_gen_brcondi_tl(TCG_COND_LT, t1, 0, l1);
bdc4e053 5428 if (opc3 & 0x02) {
182608d4
AJ
5429 /* Saturate */
5430 tcg_gen_sari_tl(t0, cpu_gpr[rt], 31);
5431 tcg_gen_xori_tl(t0, t0, 0x7fffffff);
5432 }
5433 } else {
5434 /* Unsigned */
5435 tcg_gen_brcond_tl(TCG_COND_GEU, t0, t1, l1);
bdc4e053 5436 if (opc3 & 0x02) {
182608d4
AJ
5437 /* Saturate */
5438 tcg_gen_movi_tl(t0, UINT32_MAX);
5439 }
5440 }
5441 if (opc3 & 0x10) {
5442 /* Check overflow */
5443 tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
5444 }
5445 gen_set_label(l1);
5446 tcg_gen_mov_tl(cpu_gpr[rt], t0);
5447 }
5448 } else {
5449 tcg_gen_mul_tl(cpu_gpr[rt], t0, t1);
76a66253 5450 }
182608d4
AJ
5451 tcg_temp_free(t0);
5452 tcg_temp_free(t1);
76a66253
JM
5453 if (unlikely(Rc) != 0) {
5454 /* Update Rc0 */
182608d4 5455 gen_set_Rc0(ctx, cpu_gpr[rt]);
76a66253
JM
5456 }
5457}
5458
a750fc0b 5459#define GEN_MAC_HANDLER(name, opc2, opc3) \
99e300ef 5460static void glue(gen_, name)(DisasContext *ctx) \
76a66253
JM
5461{ \
5462 gen_405_mulladd_insn(ctx, opc2, opc3, rA(ctx->opcode), rB(ctx->opcode), \
5463 rD(ctx->opcode), Rc(ctx->opcode)); \
5464}
5465
5466/* macchw - macchw. */
a750fc0b 5467GEN_MAC_HANDLER(macchw, 0x0C, 0x05);
76a66253 5468/* macchwo - macchwo. */
a750fc0b 5469GEN_MAC_HANDLER(macchwo, 0x0C, 0x15);
76a66253 5470/* macchws - macchws. */
a750fc0b 5471GEN_MAC_HANDLER(macchws, 0x0C, 0x07);
76a66253 5472/* macchwso - macchwso. */
a750fc0b 5473GEN_MAC_HANDLER(macchwso, 0x0C, 0x17);
76a66253 5474/* macchwsu - macchwsu. */
a750fc0b 5475GEN_MAC_HANDLER(macchwsu, 0x0C, 0x06);
76a66253 5476/* macchwsuo - macchwsuo. */
a750fc0b 5477GEN_MAC_HANDLER(macchwsuo, 0x0C, 0x16);
76a66253 5478/* macchwu - macchwu. */
a750fc0b 5479GEN_MAC_HANDLER(macchwu, 0x0C, 0x04);
76a66253 5480/* macchwuo - macchwuo. */
a750fc0b 5481GEN_MAC_HANDLER(macchwuo, 0x0C, 0x14);
76a66253 5482/* machhw - machhw. */
a750fc0b 5483GEN_MAC_HANDLER(machhw, 0x0C, 0x01);
76a66253 5484/* machhwo - machhwo. */
a750fc0b 5485GEN_MAC_HANDLER(machhwo, 0x0C, 0x11);
76a66253 5486/* machhws - machhws. */
a750fc0b 5487GEN_MAC_HANDLER(machhws, 0x0C, 0x03);
76a66253 5488/* machhwso - machhwso. */
a750fc0b 5489GEN_MAC_HANDLER(machhwso, 0x0C, 0x13);
76a66253 5490/* machhwsu - machhwsu. */
a750fc0b 5491GEN_MAC_HANDLER(machhwsu, 0x0C, 0x02);
76a66253 5492/* machhwsuo - machhwsuo. */
a750fc0b 5493GEN_MAC_HANDLER(machhwsuo, 0x0C, 0x12);
76a66253 5494/* machhwu - machhwu. */
a750fc0b 5495GEN_MAC_HANDLER(machhwu, 0x0C, 0x00);
76a66253 5496/* machhwuo - machhwuo. */
a750fc0b 5497GEN_MAC_HANDLER(machhwuo, 0x0C, 0x10);
76a66253 5498/* maclhw - maclhw. */
a750fc0b 5499GEN_MAC_HANDLER(maclhw, 0x0C, 0x0D);
76a66253 5500/* maclhwo - maclhwo. */
a750fc0b 5501GEN_MAC_HANDLER(maclhwo, 0x0C, 0x1D);
76a66253 5502/* maclhws - maclhws. */
a750fc0b 5503GEN_MAC_HANDLER(maclhws, 0x0C, 0x0F);
76a66253 5504/* maclhwso - maclhwso. */
a750fc0b 5505GEN_MAC_HANDLER(maclhwso, 0x0C, 0x1F);
76a66253 5506/* maclhwu - maclhwu. */
a750fc0b 5507GEN_MAC_HANDLER(maclhwu, 0x0C, 0x0C);
76a66253 5508/* maclhwuo - maclhwuo. */
a750fc0b 5509GEN_MAC_HANDLER(maclhwuo, 0x0C, 0x1C);
76a66253 5510/* maclhwsu - maclhwsu. */
a750fc0b 5511GEN_MAC_HANDLER(maclhwsu, 0x0C, 0x0E);
76a66253 5512/* maclhwsuo - maclhwsuo. */
a750fc0b 5513GEN_MAC_HANDLER(maclhwsuo, 0x0C, 0x1E);
76a66253 5514/* nmacchw - nmacchw. */
a750fc0b 5515GEN_MAC_HANDLER(nmacchw, 0x0E, 0x05);
76a66253 5516/* nmacchwo - nmacchwo. */
a750fc0b 5517GEN_MAC_HANDLER(nmacchwo, 0x0E, 0x15);
76a66253 5518/* nmacchws - nmacchws. */
a750fc0b 5519GEN_MAC_HANDLER(nmacchws, 0x0E, 0x07);
76a66253 5520/* nmacchwso - nmacchwso. */
a750fc0b 5521GEN_MAC_HANDLER(nmacchwso, 0x0E, 0x17);
76a66253 5522/* nmachhw - nmachhw. */
a750fc0b 5523GEN_MAC_HANDLER(nmachhw, 0x0E, 0x01);
76a66253 5524/* nmachhwo - nmachhwo. */
a750fc0b 5525GEN_MAC_HANDLER(nmachhwo, 0x0E, 0x11);
76a66253 5526/* nmachhws - nmachhws. */
a750fc0b 5527GEN_MAC_HANDLER(nmachhws, 0x0E, 0x03);
76a66253 5528/* nmachhwso - nmachhwso. */
a750fc0b 5529GEN_MAC_HANDLER(nmachhwso, 0x0E, 0x13);
76a66253 5530/* nmaclhw - nmaclhw. */
a750fc0b 5531GEN_MAC_HANDLER(nmaclhw, 0x0E, 0x0D);
76a66253 5532/* nmaclhwo - nmaclhwo. */
a750fc0b 5533GEN_MAC_HANDLER(nmaclhwo, 0x0E, 0x1D);
76a66253 5534/* nmaclhws - nmaclhws. */
a750fc0b 5535GEN_MAC_HANDLER(nmaclhws, 0x0E, 0x0F);
76a66253 5536/* nmaclhwso - nmaclhwso. */
a750fc0b 5537GEN_MAC_HANDLER(nmaclhwso, 0x0E, 0x1F);
76a66253
JM
5538
5539/* mulchw - mulchw. */
a750fc0b 5540GEN_MAC_HANDLER(mulchw, 0x08, 0x05);
76a66253 5541/* mulchwu - mulchwu. */
a750fc0b 5542GEN_MAC_HANDLER(mulchwu, 0x08, 0x04);
76a66253 5543/* mulhhw - mulhhw. */
a750fc0b 5544GEN_MAC_HANDLER(mulhhw, 0x08, 0x01);
76a66253 5545/* mulhhwu - mulhhwu. */
a750fc0b 5546GEN_MAC_HANDLER(mulhhwu, 0x08, 0x00);
76a66253 5547/* mullhw - mullhw. */
a750fc0b 5548GEN_MAC_HANDLER(mullhw, 0x08, 0x0D);
76a66253 5549/* mullhwu - mullhwu. */
a750fc0b 5550GEN_MAC_HANDLER(mullhwu, 0x08, 0x0C);
76a66253
JM
5551
5552/* mfdcr */
99e300ef 5553static void gen_mfdcr(DisasContext *ctx)
76a66253
JM
5554{
5555#if defined(CONFIG_USER_ONLY)
e06fcd75 5556 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
76a66253 5557#else
06dca6a7 5558 TCGv dcrn;
76db3ba4 5559 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5560 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
76a66253
JM
5561 return;
5562 }
06dca6a7
AJ
5563 /* NIP cannot be restored if the memory exception comes from an helper */
5564 gen_update_nip(ctx, ctx->nip - 4);
5565 dcrn = tcg_const_tl(SPR(ctx->opcode));
5566 gen_helper_load_dcr(cpu_gpr[rD(ctx->opcode)], dcrn);
5567 tcg_temp_free(dcrn);
76a66253
JM
5568#endif
5569}
5570
5571/* mtdcr */
99e300ef 5572static void gen_mtdcr(DisasContext *ctx)
76a66253
JM
5573{
5574#if defined(CONFIG_USER_ONLY)
e06fcd75 5575 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
76a66253 5576#else
06dca6a7 5577 TCGv dcrn;
76db3ba4 5578 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5579 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
76a66253
JM
5580 return;
5581 }
06dca6a7
AJ
5582 /* NIP cannot be restored if the memory exception comes from an helper */
5583 gen_update_nip(ctx, ctx->nip - 4);
5584 dcrn = tcg_const_tl(SPR(ctx->opcode));
5585 gen_helper_store_dcr(dcrn, cpu_gpr[rS(ctx->opcode)]);
5586 tcg_temp_free(dcrn);
a42bd6cc
JM
5587#endif
5588}
5589
5590/* mfdcrx */
2662a059 5591/* XXX: not implemented on 440 ? */
99e300ef 5592static void gen_mfdcrx(DisasContext *ctx)
a42bd6cc
JM
5593{
5594#if defined(CONFIG_USER_ONLY)
e06fcd75 5595 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
a42bd6cc 5596#else
76db3ba4 5597 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5598 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
a42bd6cc
JM
5599 return;
5600 }
06dca6a7
AJ
5601 /* NIP cannot be restored if the memory exception comes from an helper */
5602 gen_update_nip(ctx, ctx->nip - 4);
5603 gen_helper_load_dcr(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
a750fc0b 5604 /* Note: Rc update flag set leads to undefined state of Rc0 */
a42bd6cc
JM
5605#endif
5606}
5607
5608/* mtdcrx */
2662a059 5609/* XXX: not implemented on 440 ? */
99e300ef 5610static void gen_mtdcrx(DisasContext *ctx)
a42bd6cc
JM
5611{
5612#if defined(CONFIG_USER_ONLY)
e06fcd75 5613 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
a42bd6cc 5614#else
76db3ba4 5615 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5616 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
a42bd6cc
JM
5617 return;
5618 }
06dca6a7
AJ
5619 /* NIP cannot be restored if the memory exception comes from an helper */
5620 gen_update_nip(ctx, ctx->nip - 4);
5621 gen_helper_store_dcr(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
a750fc0b 5622 /* Note: Rc update flag set leads to undefined state of Rc0 */
76a66253
JM
5623#endif
5624}
5625
a750fc0b 5626/* mfdcrux (PPC 460) : user-mode access to DCR */
99e300ef 5627static void gen_mfdcrux(DisasContext *ctx)
a750fc0b 5628{
06dca6a7
AJ
5629 /* NIP cannot be restored if the memory exception comes from an helper */
5630 gen_update_nip(ctx, ctx->nip - 4);
5631 gen_helper_load_dcr(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
a750fc0b
JM
5632 /* Note: Rc update flag set leads to undefined state of Rc0 */
5633}
5634
5635/* mtdcrux (PPC 460) : user-mode access to DCR */
99e300ef 5636static void gen_mtdcrux(DisasContext *ctx)
a750fc0b 5637{
06dca6a7
AJ
5638 /* NIP cannot be restored if the memory exception comes from an helper */
5639 gen_update_nip(ctx, ctx->nip - 4);
5640 gen_helper_store_dcr(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
a750fc0b
JM
5641 /* Note: Rc update flag set leads to undefined state of Rc0 */
5642}
5643
76a66253 5644/* dccci */
99e300ef 5645static void gen_dccci(DisasContext *ctx)
76a66253
JM
5646{
5647#if defined(CONFIG_USER_ONLY)
e06fcd75 5648 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5649#else
76db3ba4 5650 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5651 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5652 return;
5653 }
5654 /* interpreted as no-op */
5655#endif
5656}
5657
5658/* dcread */
99e300ef 5659static void gen_dcread(DisasContext *ctx)
76a66253
JM
5660{
5661#if defined(CONFIG_USER_ONLY)
e06fcd75 5662 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5663#else
b61f2753 5664 TCGv EA, val;
76db3ba4 5665 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5666 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5667 return;
5668 }
76db3ba4 5669 gen_set_access_type(ctx, ACCESS_CACHE);
a7812ae4 5670 EA = tcg_temp_new();
76db3ba4 5671 gen_addr_reg_index(ctx, EA);
a7812ae4 5672 val = tcg_temp_new();
76db3ba4 5673 gen_qemu_ld32u(ctx, val, EA);
b61f2753
AJ
5674 tcg_temp_free(val);
5675 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], EA);
5676 tcg_temp_free(EA);
76a66253
JM
5677#endif
5678}
5679
5680/* icbt */
e8eaa2c0 5681static void gen_icbt_40x(DisasContext *ctx)
76a66253
JM
5682{
5683 /* interpreted as no-op */
5684 /* XXX: specification say this is treated as a load by the MMU
5685 * but does not generate any exception
5686 */
5687}
5688
5689/* iccci */
99e300ef 5690static void gen_iccci(DisasContext *ctx)
76a66253
JM
5691{
5692#if defined(CONFIG_USER_ONLY)
e06fcd75 5693 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5694#else
76db3ba4 5695 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5696 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5697 return;
5698 }
5699 /* interpreted as no-op */
5700#endif
5701}
5702
5703/* icread */
99e300ef 5704static void gen_icread(DisasContext *ctx)
76a66253
JM
5705{
5706#if defined(CONFIG_USER_ONLY)
e06fcd75 5707 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5708#else
76db3ba4 5709 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5710 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5711 return;
5712 }
5713 /* interpreted as no-op */
5714#endif
5715}
5716
76db3ba4 5717/* rfci (mem_idx only) */
e8eaa2c0 5718static void gen_rfci_40x(DisasContext *ctx)
a42bd6cc
JM
5719{
5720#if defined(CONFIG_USER_ONLY)
e06fcd75 5721 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
a42bd6cc 5722#else
76db3ba4 5723 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5724 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
a42bd6cc
JM
5725 return;
5726 }
5727 /* Restore CPU state */
d72a19f7 5728 gen_helper_40x_rfci();
e06fcd75 5729 gen_sync_exception(ctx);
a42bd6cc
JM
5730#endif
5731}
5732
99e300ef 5733static void gen_rfci(DisasContext *ctx)
a42bd6cc
JM
5734{
5735#if defined(CONFIG_USER_ONLY)
e06fcd75 5736 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
a42bd6cc 5737#else
76db3ba4 5738 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5739 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
a42bd6cc
JM
5740 return;
5741 }
5742 /* Restore CPU state */
d72a19f7 5743 gen_helper_rfci();
e06fcd75 5744 gen_sync_exception(ctx);
a42bd6cc
JM
5745#endif
5746}
5747
5748/* BookE specific */
99e300ef 5749
54623277 5750/* XXX: not implemented on 440 ? */
99e300ef 5751static void gen_rfdi(DisasContext *ctx)
76a66253
JM
5752{
5753#if defined(CONFIG_USER_ONLY)
e06fcd75 5754 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5755#else
76db3ba4 5756 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5757 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5758 return;
5759 }
5760 /* Restore CPU state */
d72a19f7 5761 gen_helper_rfdi();
e06fcd75 5762 gen_sync_exception(ctx);
76a66253
JM
5763#endif
5764}
5765
2662a059 5766/* XXX: not implemented on 440 ? */
99e300ef 5767static void gen_rfmci(DisasContext *ctx)
a42bd6cc
JM
5768{
5769#if defined(CONFIG_USER_ONLY)
e06fcd75 5770 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
a42bd6cc 5771#else
76db3ba4 5772 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5773 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
a42bd6cc
JM
5774 return;
5775 }
5776 /* Restore CPU state */
d72a19f7 5777 gen_helper_rfmci();
e06fcd75 5778 gen_sync_exception(ctx);
a42bd6cc
JM
5779#endif
5780}
5eb7995e 5781
d9bce9d9 5782/* TLB management - PowerPC 405 implementation */
e8eaa2c0 5783
54623277 5784/* tlbre */
e8eaa2c0 5785static void gen_tlbre_40x(DisasContext *ctx)
76a66253
JM
5786{
5787#if defined(CONFIG_USER_ONLY)
e06fcd75 5788 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5789#else
76db3ba4 5790 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5791 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5792 return;
5793 }
5794 switch (rB(ctx->opcode)) {
5795 case 0:
74d37793 5796 gen_helper_4xx_tlbre_hi(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5797 break;
5798 case 1:
74d37793 5799 gen_helper_4xx_tlbre_lo(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
76a66253
JM
5800 break;
5801 default:
e06fcd75 5802 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
76a66253 5803 break;
9a64fbe4 5804 }
76a66253
JM
5805#endif
5806}
5807
d9bce9d9 5808/* tlbsx - tlbsx. */
e8eaa2c0 5809static void gen_tlbsx_40x(DisasContext *ctx)
76a66253
JM
5810{
5811#if defined(CONFIG_USER_ONLY)
e06fcd75 5812 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5813#else
74d37793 5814 TCGv t0;
76db3ba4 5815 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5816 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5817 return;
5818 }
74d37793 5819 t0 = tcg_temp_new();
76db3ba4 5820 gen_addr_reg_index(ctx, t0);
74d37793
AJ
5821 gen_helper_4xx_tlbsx(cpu_gpr[rD(ctx->opcode)], t0);
5822 tcg_temp_free(t0);
5823 if (Rc(ctx->opcode)) {
5824 int l1 = gen_new_label();
5825 tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_xer);
5826 tcg_gen_shri_i32(cpu_crf[0], cpu_crf[0], XER_SO);
5827 tcg_gen_andi_i32(cpu_crf[0], cpu_crf[0], 1);
5828 tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_gpr[rD(ctx->opcode)], -1, l1);
5829 tcg_gen_ori_i32(cpu_crf[0], cpu_crf[0], 0x02);
5830 gen_set_label(l1);
5831 }
76a66253 5832#endif
79aceca5
FB
5833}
5834
76a66253 5835/* tlbwe */
e8eaa2c0 5836static void gen_tlbwe_40x(DisasContext *ctx)
79aceca5 5837{
76a66253 5838#if defined(CONFIG_USER_ONLY)
e06fcd75 5839 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5840#else
76db3ba4 5841 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5842 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5843 return;
5844 }
5845 switch (rB(ctx->opcode)) {
5846 case 0:
74d37793 5847 gen_helper_4xx_tlbwe_hi(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
76a66253
JM
5848 break;
5849 case 1:
74d37793 5850 gen_helper_4xx_tlbwe_lo(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
76a66253
JM
5851 break;
5852 default:
e06fcd75 5853 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
76a66253 5854 break;
9a64fbe4 5855 }
76a66253
JM
5856#endif
5857}
5858
a4bb6c3e 5859/* TLB management - PowerPC 440 implementation */
e8eaa2c0 5860
54623277 5861/* tlbre */
e8eaa2c0 5862static void gen_tlbre_440(DisasContext *ctx)
5eb7995e
JM
5863{
5864#if defined(CONFIG_USER_ONLY)
e06fcd75 5865 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5eb7995e 5866#else
76db3ba4 5867 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5868 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5eb7995e
JM
5869 return;
5870 }
5871 switch (rB(ctx->opcode)) {
5872 case 0:
5eb7995e 5873 case 1:
5eb7995e 5874 case 2:
74d37793
AJ
5875 {
5876 TCGv_i32 t0 = tcg_const_i32(rB(ctx->opcode));
5823947f 5877 gen_helper_440_tlbre(cpu_gpr[rD(ctx->opcode)], t0, cpu_gpr[rA(ctx->opcode)]);
74d37793
AJ
5878 tcg_temp_free_i32(t0);
5879 }
5eb7995e
JM
5880 break;
5881 default:
e06fcd75 5882 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
5eb7995e
JM
5883 break;
5884 }
5885#endif
5886}
5887
5888/* tlbsx - tlbsx. */
e8eaa2c0 5889static void gen_tlbsx_440(DisasContext *ctx)
5eb7995e
JM
5890{
5891#if defined(CONFIG_USER_ONLY)
e06fcd75 5892 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5eb7995e 5893#else
74d37793 5894 TCGv t0;
76db3ba4 5895 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5896 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5eb7995e
JM
5897 return;
5898 }
74d37793 5899 t0 = tcg_temp_new();
76db3ba4 5900 gen_addr_reg_index(ctx, t0);
74d37793
AJ
5901 gen_helper_440_tlbsx(cpu_gpr[rD(ctx->opcode)], t0);
5902 tcg_temp_free(t0);
5903 if (Rc(ctx->opcode)) {
5904 int l1 = gen_new_label();
5905 tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_xer);
5906 tcg_gen_shri_i32(cpu_crf[0], cpu_crf[0], XER_SO);
5907 tcg_gen_andi_i32(cpu_crf[0], cpu_crf[0], 1);
5908 tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_gpr[rD(ctx->opcode)], -1, l1);
5909 tcg_gen_ori_i32(cpu_crf[0], cpu_crf[0], 0x02);
5910 gen_set_label(l1);
5911 }
5eb7995e
JM
5912#endif
5913}
5914
5915/* tlbwe */
e8eaa2c0 5916static void gen_tlbwe_440(DisasContext *ctx)
5eb7995e
JM
5917{
5918#if defined(CONFIG_USER_ONLY)
e06fcd75 5919 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5eb7995e 5920#else
76db3ba4 5921 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5922 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5eb7995e
JM
5923 return;
5924 }
5925 switch (rB(ctx->opcode)) {
5926 case 0:
5eb7995e 5927 case 1:
5eb7995e 5928 case 2:
74d37793
AJ
5929 {
5930 TCGv_i32 t0 = tcg_const_i32(rB(ctx->opcode));
5931 gen_helper_440_tlbwe(t0, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
5932 tcg_temp_free_i32(t0);
5933 }
5eb7995e
JM
5934 break;
5935 default:
e06fcd75 5936 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
5eb7995e
JM
5937 break;
5938 }
5939#endif
5940}
5941
76a66253 5942/* wrtee */
99e300ef 5943static void gen_wrtee(DisasContext *ctx)
76a66253
JM
5944{
5945#if defined(CONFIG_USER_ONLY)
e06fcd75 5946 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5947#else
6527f6ea 5948 TCGv t0;
76db3ba4 5949 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5950 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5951 return;
5952 }
6527f6ea
AJ
5953 t0 = tcg_temp_new();
5954 tcg_gen_andi_tl(t0, cpu_gpr[rD(ctx->opcode)], (1 << MSR_EE));
5955 tcg_gen_andi_tl(cpu_msr, cpu_msr, ~(1 << MSR_EE));
5956 tcg_gen_or_tl(cpu_msr, cpu_msr, t0);
5957 tcg_temp_free(t0);
dee96f6c
JM
5958 /* Stop translation to have a chance to raise an exception
5959 * if we just set msr_ee to 1
5960 */
e06fcd75 5961 gen_stop_exception(ctx);
76a66253
JM
5962#endif
5963}
5964
5965/* wrteei */
99e300ef 5966static void gen_wrteei(DisasContext *ctx)
76a66253
JM
5967{
5968#if defined(CONFIG_USER_ONLY)
e06fcd75 5969 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253 5970#else
76db3ba4 5971 if (unlikely(!ctx->mem_idx)) {
e06fcd75 5972 gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
76a66253
JM
5973 return;
5974 }
fbe73008 5975 if (ctx->opcode & 0x00008000) {
6527f6ea
AJ
5976 tcg_gen_ori_tl(cpu_msr, cpu_msr, (1 << MSR_EE));
5977 /* Stop translation to have a chance to raise an exception */
e06fcd75 5978 gen_stop_exception(ctx);
6527f6ea 5979 } else {
1b6e5f99 5980 tcg_gen_andi_tl(cpu_msr, cpu_msr, ~(1 << MSR_EE));
6527f6ea 5981 }
76a66253
JM
5982#endif
5983}
5984
08e46e54 5985/* PowerPC 440 specific instructions */
99e300ef 5986
54623277 5987/* dlmzb */
99e300ef 5988static void gen_dlmzb(DisasContext *ctx)
76a66253 5989{
ef0d51af
AJ
5990 TCGv_i32 t0 = tcg_const_i32(Rc(ctx->opcode));
5991 gen_helper_dlmzb(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)],
5992 cpu_gpr[rB(ctx->opcode)], t0);
5993 tcg_temp_free_i32(t0);
76a66253
JM
5994}
5995
5996/* mbar replaces eieio on 440 */
99e300ef 5997static void gen_mbar(DisasContext *ctx)
76a66253
JM
5998{
5999 /* interpreted as no-op */
6000}
6001
6002/* msync replaces sync on 440 */
99e300ef 6003static void gen_msync(DisasContext *ctx)
76a66253
JM
6004{
6005 /* interpreted as no-op */
6006}
6007
6008/* icbt */
e8eaa2c0 6009static void gen_icbt_440(DisasContext *ctx)
76a66253
JM
6010{
6011 /* interpreted as no-op */
6012 /* XXX: specification say this is treated as a load by the MMU
6013 * but does not generate any exception
6014 */
79aceca5
FB
6015}
6016
a9d9eb8f
JM
6017/*** Altivec vector extension ***/
6018/* Altivec registers moves */
a9d9eb8f 6019
636aa200 6020static inline TCGv_ptr gen_avr_ptr(int reg)
564e571a 6021{
e4704b3b 6022 TCGv_ptr r = tcg_temp_new_ptr();
564e571a
AJ
6023 tcg_gen_addi_ptr(r, cpu_env, offsetof(CPUPPCState, avr[reg]));
6024 return r;
6025}
6026
a9d9eb8f 6027#define GEN_VR_LDX(name, opc2, opc3) \
99e300ef 6028static void glue(gen_, name)(DisasContext *ctx) \
a9d9eb8f 6029{ \
fe1e5c53 6030 TCGv EA; \
a9d9eb8f 6031 if (unlikely(!ctx->altivec_enabled)) { \
e06fcd75 6032 gen_exception(ctx, POWERPC_EXCP_VPU); \
a9d9eb8f
JM
6033 return; \
6034 } \
76db3ba4 6035 gen_set_access_type(ctx, ACCESS_INT); \
fe1e5c53 6036 EA = tcg_temp_new(); \
76db3ba4 6037 gen_addr_reg_index(ctx, EA); \
fe1e5c53 6038 tcg_gen_andi_tl(EA, EA, ~0xf); \
76db3ba4
AJ
6039 if (ctx->le_mode) { \
6040 gen_qemu_ld64(ctx, cpu_avrl[rD(ctx->opcode)], EA); \
fe1e5c53 6041 tcg_gen_addi_tl(EA, EA, 8); \
76db3ba4 6042 gen_qemu_ld64(ctx, cpu_avrh[rD(ctx->opcode)], EA); \
fe1e5c53 6043 } else { \
76db3ba4 6044 gen_qemu_ld64(ctx, cpu_avrh[rD(ctx->opcode)], EA); \
fe1e5c53 6045 tcg_gen_addi_tl(EA, EA, 8); \
76db3ba4 6046 gen_qemu_ld64(ctx, cpu_avrl[rD(ctx->opcode)], EA); \
fe1e5c53
AJ
6047 } \
6048 tcg_temp_free(EA); \
a9d9eb8f
JM
6049}
6050
6051#define GEN_VR_STX(name, opc2, opc3) \
99e300ef 6052static void gen_st##name(DisasContext *ctx) \
a9d9eb8f 6053{ \
fe1e5c53 6054 TCGv EA; \
a9d9eb8f 6055 if (unlikely(!ctx->altivec_enabled)) { \
e06fcd75 6056 gen_exception(ctx, POWERPC_EXCP_VPU); \
a9d9eb8f
JM
6057 return; \
6058 } \
76db3ba4 6059 gen_set_access_type(ctx, ACCESS_INT); \
fe1e5c53 6060 EA = tcg_temp_new(); \
76db3ba4 6061 gen_addr_reg_index(ctx, EA); \
fe1e5c53 6062 tcg_gen_andi_tl(EA, EA, ~0xf); \
76db3ba4
AJ
6063 if (ctx->le_mode) { \
6064 gen_qemu_st64(ctx, cpu_avrl[rD(ctx->opcode)], EA); \
fe1e5c53 6065 tcg_gen_addi_tl(EA, EA, 8); \
76db3ba4 6066 gen_qemu_st64(ctx, cpu_avrh[rD(ctx->opcode)], EA); \
fe1e5c53 6067 } else { \
76db3ba4 6068 gen_qemu_st64(ctx, cpu_avrh[rD(ctx->opcode)], EA); \
fe1e5c53 6069 tcg_gen_addi_tl(EA, EA, 8); \
76db3ba4 6070 gen_qemu_st64(ctx, cpu_avrl[rD(ctx->opcode)], EA); \
fe1e5c53
AJ
6071 } \
6072 tcg_temp_free(EA); \
a9d9eb8f
JM
6073}
6074
cbfb6ae9 6075#define GEN_VR_LVE(name, opc2, opc3) \
99e300ef 6076static void gen_lve##name(DisasContext *ctx) \
cbfb6ae9
AJ
6077 { \
6078 TCGv EA; \
6079 TCGv_ptr rs; \
6080 if (unlikely(!ctx->altivec_enabled)) { \
6081 gen_exception(ctx, POWERPC_EXCP_VPU); \
6082 return; \
6083 } \
6084 gen_set_access_type(ctx, ACCESS_INT); \
6085 EA = tcg_temp_new(); \
6086 gen_addr_reg_index(ctx, EA); \
6087 rs = gen_avr_ptr(rS(ctx->opcode)); \
6088 gen_helper_lve##name (rs, EA); \
6089 tcg_temp_free(EA); \
6090 tcg_temp_free_ptr(rs); \
6091 }
6092
6093#define GEN_VR_STVE(name, opc2, opc3) \
99e300ef 6094static void gen_stve##name(DisasContext *ctx) \
cbfb6ae9
AJ
6095 { \
6096 TCGv EA; \
6097 TCGv_ptr rs; \
6098 if (unlikely(!ctx->altivec_enabled)) { \
6099 gen_exception(ctx, POWERPC_EXCP_VPU); \
6100 return; \
6101 } \
6102 gen_set_access_type(ctx, ACCESS_INT); \
6103 EA = tcg_temp_new(); \
6104 gen_addr_reg_index(ctx, EA); \
6105 rs = gen_avr_ptr(rS(ctx->opcode)); \
6106 gen_helper_stve##name (rs, EA); \
6107 tcg_temp_free(EA); \
6108 tcg_temp_free_ptr(rs); \
6109 }
6110
fe1e5c53 6111GEN_VR_LDX(lvx, 0x07, 0x03);
a9d9eb8f 6112/* As we don't emulate the cache, lvxl is stricly equivalent to lvx */
fe1e5c53 6113GEN_VR_LDX(lvxl, 0x07, 0x0B);
a9d9eb8f 6114
cbfb6ae9
AJ
6115GEN_VR_LVE(bx, 0x07, 0x00);
6116GEN_VR_LVE(hx, 0x07, 0x01);
6117GEN_VR_LVE(wx, 0x07, 0x02);
6118
fe1e5c53 6119GEN_VR_STX(svx, 0x07, 0x07);
a9d9eb8f 6120/* As we don't emulate the cache, stvxl is stricly equivalent to stvx */
fe1e5c53 6121GEN_VR_STX(svxl, 0x07, 0x0F);
a9d9eb8f 6122
cbfb6ae9
AJ
6123GEN_VR_STVE(bx, 0x07, 0x04);
6124GEN_VR_STVE(hx, 0x07, 0x05);
6125GEN_VR_STVE(wx, 0x07, 0x06);
6126
99e300ef 6127static void gen_lvsl(DisasContext *ctx)
bf8d8ded
AJ
6128{
6129 TCGv_ptr rd;
6130 TCGv EA;
6131 if (unlikely(!ctx->altivec_enabled)) {
6132 gen_exception(ctx, POWERPC_EXCP_VPU);
6133 return;
6134 }
6135 EA = tcg_temp_new();
6136 gen_addr_reg_index(ctx, EA);
6137 rd = gen_avr_ptr(rD(ctx->opcode));
6138 gen_helper_lvsl(rd, EA);
6139 tcg_temp_free(EA);
6140 tcg_temp_free_ptr(rd);
6141}
6142
99e300ef 6143static void gen_lvsr(DisasContext *ctx)
bf8d8ded
AJ
6144{
6145 TCGv_ptr rd;
6146 TCGv EA;
6147 if (unlikely(!ctx->altivec_enabled)) {
6148 gen_exception(ctx, POWERPC_EXCP_VPU);
6149 return;
6150 }
6151 EA = tcg_temp_new();
6152 gen_addr_reg_index(ctx, EA);
6153 rd = gen_avr_ptr(rD(ctx->opcode));
6154 gen_helper_lvsr(rd, EA);
6155 tcg_temp_free(EA);
6156 tcg_temp_free_ptr(rd);
6157}
6158
99e300ef 6159static void gen_mfvscr(DisasContext *ctx)
785f451b
AJ
6160{
6161 TCGv_i32 t;
6162 if (unlikely(!ctx->altivec_enabled)) {
6163 gen_exception(ctx, POWERPC_EXCP_VPU);
6164 return;
6165 }
6166 tcg_gen_movi_i64(cpu_avrh[rD(ctx->opcode)], 0);
6167 t = tcg_temp_new_i32();
6168 tcg_gen_ld_i32(t, cpu_env, offsetof(CPUState, vscr));
6169 tcg_gen_extu_i32_i64(cpu_avrl[rD(ctx->opcode)], t);
fce5ecb7 6170 tcg_temp_free_i32(t);
785f451b
AJ
6171}
6172
99e300ef 6173static void gen_mtvscr(DisasContext *ctx)
785f451b 6174{
6e87b7c7 6175 TCGv_ptr p;
785f451b
AJ
6176 if (unlikely(!ctx->altivec_enabled)) {
6177 gen_exception(ctx, POWERPC_EXCP_VPU);
6178 return;
6179 }
6e87b7c7
AJ
6180 p = gen_avr_ptr(rD(ctx->opcode));
6181 gen_helper_mtvscr(p);
6182 tcg_temp_free_ptr(p);
785f451b
AJ
6183}
6184
7a9b96cf
AJ
6185/* Logical operations */
6186#define GEN_VX_LOGICAL(name, tcg_op, opc2, opc3) \
99e300ef 6187static void glue(gen_, name)(DisasContext *ctx) \
7a9b96cf
AJ
6188{ \
6189 if (unlikely(!ctx->altivec_enabled)) { \
6190 gen_exception(ctx, POWERPC_EXCP_VPU); \
6191 return; \
6192 } \
6193 tcg_op(cpu_avrh[rD(ctx->opcode)], cpu_avrh[rA(ctx->opcode)], cpu_avrh[rB(ctx->opcode)]); \
6194 tcg_op(cpu_avrl[rD(ctx->opcode)], cpu_avrl[rA(ctx->opcode)], cpu_avrl[rB(ctx->opcode)]); \
6195}
6196
6197GEN_VX_LOGICAL(vand, tcg_gen_and_i64, 2, 16);
6198GEN_VX_LOGICAL(vandc, tcg_gen_andc_i64, 2, 17);
6199GEN_VX_LOGICAL(vor, tcg_gen_or_i64, 2, 18);
6200GEN_VX_LOGICAL(vxor, tcg_gen_xor_i64, 2, 19);
6201GEN_VX_LOGICAL(vnor, tcg_gen_nor_i64, 2, 20);
6202
8e27dd6f 6203#define GEN_VXFORM(name, opc2, opc3) \
99e300ef 6204static void glue(gen_, name)(DisasContext *ctx) \
8e27dd6f
AJ
6205{ \
6206 TCGv_ptr ra, rb, rd; \
6207 if (unlikely(!ctx->altivec_enabled)) { \
6208 gen_exception(ctx, POWERPC_EXCP_VPU); \
6209 return; \
6210 } \
6211 ra = gen_avr_ptr(rA(ctx->opcode)); \
6212 rb = gen_avr_ptr(rB(ctx->opcode)); \
6213 rd = gen_avr_ptr(rD(ctx->opcode)); \
6214 gen_helper_##name (rd, ra, rb); \
6215 tcg_temp_free_ptr(ra); \
6216 tcg_temp_free_ptr(rb); \
6217 tcg_temp_free_ptr(rd); \
6218}
6219
7872c51c
AJ
6220GEN_VXFORM(vaddubm, 0, 0);
6221GEN_VXFORM(vadduhm, 0, 1);
6222GEN_VXFORM(vadduwm, 0, 2);
6223GEN_VXFORM(vsububm, 0, 16);
6224GEN_VXFORM(vsubuhm, 0, 17);
6225GEN_VXFORM(vsubuwm, 0, 18);
e4039339
AJ
6226GEN_VXFORM(vmaxub, 1, 0);
6227GEN_VXFORM(vmaxuh, 1, 1);
6228GEN_VXFORM(vmaxuw, 1, 2);
6229GEN_VXFORM(vmaxsb, 1, 4);
6230GEN_VXFORM(vmaxsh, 1, 5);
6231GEN_VXFORM(vmaxsw, 1, 6);
6232GEN_VXFORM(vminub, 1, 8);
6233GEN_VXFORM(vminuh, 1, 9);
6234GEN_VXFORM(vminuw, 1, 10);
6235GEN_VXFORM(vminsb, 1, 12);
6236GEN_VXFORM(vminsh, 1, 13);
6237GEN_VXFORM(vminsw, 1, 14);
fab3cbe9
AJ
6238GEN_VXFORM(vavgub, 1, 16);
6239GEN_VXFORM(vavguh, 1, 17);
6240GEN_VXFORM(vavguw, 1, 18);
6241GEN_VXFORM(vavgsb, 1, 20);
6242GEN_VXFORM(vavgsh, 1, 21);
6243GEN_VXFORM(vavgsw, 1, 22);
3b430048
AJ
6244GEN_VXFORM(vmrghb, 6, 0);
6245GEN_VXFORM(vmrghh, 6, 1);
6246GEN_VXFORM(vmrghw, 6, 2);
6247GEN_VXFORM(vmrglb, 6, 4);
6248GEN_VXFORM(vmrglh, 6, 5);
6249GEN_VXFORM(vmrglw, 6, 6);
2c277908
AJ
6250GEN_VXFORM(vmuloub, 4, 0);
6251GEN_VXFORM(vmulouh, 4, 1);
6252GEN_VXFORM(vmulosb, 4, 4);
6253GEN_VXFORM(vmulosh, 4, 5);
6254GEN_VXFORM(vmuleub, 4, 8);
6255GEN_VXFORM(vmuleuh, 4, 9);
6256GEN_VXFORM(vmulesb, 4, 12);
6257GEN_VXFORM(vmulesh, 4, 13);
d79f0809
AJ
6258GEN_VXFORM(vslb, 2, 4);
6259GEN_VXFORM(vslh, 2, 5);
6260GEN_VXFORM(vslw, 2, 6);
07ef34c3
AJ
6261GEN_VXFORM(vsrb, 2, 8);
6262GEN_VXFORM(vsrh, 2, 9);
6263GEN_VXFORM(vsrw, 2, 10);
6264GEN_VXFORM(vsrab, 2, 12);
6265GEN_VXFORM(vsrah, 2, 13);
6266GEN_VXFORM(vsraw, 2, 14);
7b239bec
AJ
6267GEN_VXFORM(vslo, 6, 16);
6268GEN_VXFORM(vsro, 6, 17);
e343da72
AJ
6269GEN_VXFORM(vaddcuw, 0, 6);
6270GEN_VXFORM(vsubcuw, 0, 22);
5ab09f33
AJ
6271GEN_VXFORM(vaddubs, 0, 8);
6272GEN_VXFORM(vadduhs, 0, 9);
6273GEN_VXFORM(vadduws, 0, 10);
6274GEN_VXFORM(vaddsbs, 0, 12);
6275GEN_VXFORM(vaddshs, 0, 13);
6276GEN_VXFORM(vaddsws, 0, 14);
6277GEN_VXFORM(vsububs, 0, 24);
6278GEN_VXFORM(vsubuhs, 0, 25);
6279GEN_VXFORM(vsubuws, 0, 26);
6280GEN_VXFORM(vsubsbs, 0, 28);
6281GEN_VXFORM(vsubshs, 0, 29);
6282GEN_VXFORM(vsubsws, 0, 30);
5e1d0985
AJ
6283GEN_VXFORM(vrlb, 2, 0);
6284GEN_VXFORM(vrlh, 2, 1);
6285GEN_VXFORM(vrlw, 2, 2);
d9430add
AJ
6286GEN_VXFORM(vsl, 2, 7);
6287GEN_VXFORM(vsr, 2, 11);
5335a145
AJ
6288GEN_VXFORM(vpkuhum, 7, 0);
6289GEN_VXFORM(vpkuwum, 7, 1);
6290GEN_VXFORM(vpkuhus, 7, 2);
6291GEN_VXFORM(vpkuwus, 7, 3);
6292GEN_VXFORM(vpkshus, 7, 4);
6293GEN_VXFORM(vpkswus, 7, 5);
6294GEN_VXFORM(vpkshss, 7, 6);
6295GEN_VXFORM(vpkswss, 7, 7);
1dd9ffb9 6296GEN_VXFORM(vpkpx, 7, 12);
8142cddd
AJ
6297GEN_VXFORM(vsum4ubs, 4, 24);
6298GEN_VXFORM(vsum4sbs, 4, 28);
6299GEN_VXFORM(vsum4shs, 4, 25);
6300GEN_VXFORM(vsum2sws, 4, 26);
6301GEN_VXFORM(vsumsws, 4, 30);
56fdd213
AJ
6302GEN_VXFORM(vaddfp, 5, 0);
6303GEN_VXFORM(vsubfp, 5, 1);
1536ff64
AJ
6304GEN_VXFORM(vmaxfp, 5, 16);
6305GEN_VXFORM(vminfp, 5, 17);
fab3cbe9 6306
0cbcd906 6307#define GEN_VXRFORM1(opname, name, str, opc2, opc3) \
e8eaa2c0 6308static void glue(gen_, name)(DisasContext *ctx) \
0cbcd906
AJ
6309 { \
6310 TCGv_ptr ra, rb, rd; \
6311 if (unlikely(!ctx->altivec_enabled)) { \
6312 gen_exception(ctx, POWERPC_EXCP_VPU); \
6313 return; \
6314 } \
6315 ra = gen_avr_ptr(rA(ctx->opcode)); \
6316 rb = gen_avr_ptr(rB(ctx->opcode)); \
6317 rd = gen_avr_ptr(rD(ctx->opcode)); \
6318 gen_helper_##opname (rd, ra, rb); \
6319 tcg_temp_free_ptr(ra); \
6320 tcg_temp_free_ptr(rb); \
6321 tcg_temp_free_ptr(rd); \
6322 }
6323
6324#define GEN_VXRFORM(name, opc2, opc3) \
6325 GEN_VXRFORM1(name, name, #name, opc2, opc3) \
6326 GEN_VXRFORM1(name##_dot, name##_, #name ".", opc2, (opc3 | (0x1 << 4)))
6327
1add6e23
AJ
6328GEN_VXRFORM(vcmpequb, 3, 0)
6329GEN_VXRFORM(vcmpequh, 3, 1)
6330GEN_VXRFORM(vcmpequw, 3, 2)
6331GEN_VXRFORM(vcmpgtsb, 3, 12)
6332GEN_VXRFORM(vcmpgtsh, 3, 13)
6333GEN_VXRFORM(vcmpgtsw, 3, 14)
6334GEN_VXRFORM(vcmpgtub, 3, 8)
6335GEN_VXRFORM(vcmpgtuh, 3, 9)
6336GEN_VXRFORM(vcmpgtuw, 3, 10)
819ca121
AJ
6337GEN_VXRFORM(vcmpeqfp, 3, 3)
6338GEN_VXRFORM(vcmpgefp, 3, 7)
6339GEN_VXRFORM(vcmpgtfp, 3, 11)
6340GEN_VXRFORM(vcmpbfp, 3, 15)
1add6e23 6341
c026766b 6342#define GEN_VXFORM_SIMM(name, opc2, opc3) \
99e300ef 6343static void glue(gen_, name)(DisasContext *ctx) \
c026766b
AJ
6344 { \
6345 TCGv_ptr rd; \
6346 TCGv_i32 simm; \
6347 if (unlikely(!ctx->altivec_enabled)) { \
6348 gen_exception(ctx, POWERPC_EXCP_VPU); \
6349 return; \
6350 } \
6351 simm = tcg_const_i32(SIMM5(ctx->opcode)); \
6352 rd = gen_avr_ptr(rD(ctx->opcode)); \
6353 gen_helper_##name (rd, simm); \
6354 tcg_temp_free_i32(simm); \
6355 tcg_temp_free_ptr(rd); \
6356 }
6357
6358GEN_VXFORM_SIMM(vspltisb, 6, 12);
6359GEN_VXFORM_SIMM(vspltish, 6, 13);
6360GEN_VXFORM_SIMM(vspltisw, 6, 14);
6361
de5f2484 6362#define GEN_VXFORM_NOA(name, opc2, opc3) \
99e300ef 6363static void glue(gen_, name)(DisasContext *ctx) \
de5f2484
AJ
6364 { \
6365 TCGv_ptr rb, rd; \
6366 if (unlikely(!ctx->altivec_enabled)) { \
6367 gen_exception(ctx, POWERPC_EXCP_VPU); \
6368 return; \
6369 } \
6370 rb = gen_avr_ptr(rB(ctx->opcode)); \
6371 rd = gen_avr_ptr(rD(ctx->opcode)); \
6372 gen_helper_##name (rd, rb); \
6373 tcg_temp_free_ptr(rb); \
6374 tcg_temp_free_ptr(rd); \
6375 }
6376
6cf1c6e5
AJ
6377GEN_VXFORM_NOA(vupkhsb, 7, 8);
6378GEN_VXFORM_NOA(vupkhsh, 7, 9);
6379GEN_VXFORM_NOA(vupklsb, 7, 10);
6380GEN_VXFORM_NOA(vupklsh, 7, 11);
79f85c3a
AJ
6381GEN_VXFORM_NOA(vupkhpx, 7, 13);
6382GEN_VXFORM_NOA(vupklpx, 7, 15);
bdfbac35 6383GEN_VXFORM_NOA(vrefp, 5, 4);
071fc3b1 6384GEN_VXFORM_NOA(vrsqrtefp, 5, 5);
0bffbc6c 6385GEN_VXFORM_NOA(vexptefp, 5, 6);
b580763f 6386GEN_VXFORM_NOA(vlogefp, 5, 7);
f6b19645
AJ
6387GEN_VXFORM_NOA(vrfim, 5, 8);
6388GEN_VXFORM_NOA(vrfin, 5, 9);
6389GEN_VXFORM_NOA(vrfip, 5, 10);
6390GEN_VXFORM_NOA(vrfiz, 5, 11);
79f85c3a 6391
21d21583 6392#define GEN_VXFORM_SIMM(name, opc2, opc3) \
99e300ef 6393static void glue(gen_, name)(DisasContext *ctx) \
21d21583
AJ
6394 { \
6395 TCGv_ptr rd; \
6396 TCGv_i32 simm; \
6397 if (unlikely(!ctx->altivec_enabled)) { \
6398 gen_exception(ctx, POWERPC_EXCP_VPU); \
6399 return; \
6400 } \
6401 simm = tcg_const_i32(SIMM5(ctx->opcode)); \
6402 rd = gen_avr_ptr(rD(ctx->opcode)); \
6403 gen_helper_##name (rd, simm); \
6404 tcg_temp_free_i32(simm); \
6405 tcg_temp_free_ptr(rd); \
6406 }
6407
27a4edb3 6408#define GEN_VXFORM_UIMM(name, opc2, opc3) \
99e300ef 6409static void glue(gen_, name)(DisasContext *ctx) \
27a4edb3
AJ
6410 { \
6411 TCGv_ptr rb, rd; \
6412 TCGv_i32 uimm; \
6413 if (unlikely(!ctx->altivec_enabled)) { \
6414 gen_exception(ctx, POWERPC_EXCP_VPU); \
6415 return; \
6416 } \
6417 uimm = tcg_const_i32(UIMM5(ctx->opcode)); \
6418 rb = gen_avr_ptr(rB(ctx->opcode)); \
6419 rd = gen_avr_ptr(rD(ctx->opcode)); \
6420 gen_helper_##name (rd, rb, uimm); \
6421 tcg_temp_free_i32(uimm); \
6422 tcg_temp_free_ptr(rb); \
6423 tcg_temp_free_ptr(rd); \
6424 }
6425
e4e6bee7
AJ
6426GEN_VXFORM_UIMM(vspltb, 6, 8);
6427GEN_VXFORM_UIMM(vsplth, 6, 9);
6428GEN_VXFORM_UIMM(vspltw, 6, 10);
e140632e
AJ
6429GEN_VXFORM_UIMM(vcfux, 5, 12);
6430GEN_VXFORM_UIMM(vcfsx, 5, 13);
875b31db
AJ
6431GEN_VXFORM_UIMM(vctuxs, 5, 14);
6432GEN_VXFORM_UIMM(vctsxs, 5, 15);
e4e6bee7 6433
99e300ef 6434static void gen_vsldoi(DisasContext *ctx)
cd633b10
AJ
6435{
6436 TCGv_ptr ra, rb, rd;
fce5ecb7 6437 TCGv_i32 sh;
cd633b10
AJ
6438 if (unlikely(!ctx->altivec_enabled)) {
6439 gen_exception(ctx, POWERPC_EXCP_VPU);
6440 return;
6441 }
6442 ra = gen_avr_ptr(rA(ctx->opcode));
6443 rb = gen_avr_ptr(rB(ctx->opcode));
6444 rd = gen_avr_ptr(rD(ctx->opcode));
6445 sh = tcg_const_i32(VSH(ctx->opcode));
6446 gen_helper_vsldoi (rd, ra, rb, sh);
6447 tcg_temp_free_ptr(ra);
6448 tcg_temp_free_ptr(rb);
6449 tcg_temp_free_ptr(rd);
fce5ecb7 6450 tcg_temp_free_i32(sh);
cd633b10
AJ
6451}
6452
707cec33 6453#define GEN_VAFORM_PAIRED(name0, name1, opc2) \
99e300ef 6454static void glue(gen_, name0##_##name1)(DisasContext *ctx) \
707cec33
AJ
6455 { \
6456 TCGv_ptr ra, rb, rc, rd; \
6457 if (unlikely(!ctx->altivec_enabled)) { \
6458 gen_exception(ctx, POWERPC_EXCP_VPU); \
6459 return; \
6460 } \
6461 ra = gen_avr_ptr(rA(ctx->opcode)); \
6462 rb = gen_avr_ptr(rB(ctx->opcode)); \
6463 rc = gen_avr_ptr(rC(ctx->opcode)); \
6464 rd = gen_avr_ptr(rD(ctx->opcode)); \
6465 if (Rc(ctx->opcode)) { \
6466 gen_helper_##name1 (rd, ra, rb, rc); \
6467 } else { \
6468 gen_helper_##name0 (rd, ra, rb, rc); \
6469 } \
6470 tcg_temp_free_ptr(ra); \
6471 tcg_temp_free_ptr(rb); \
6472 tcg_temp_free_ptr(rc); \
6473 tcg_temp_free_ptr(rd); \
6474 }
6475
b161ae27
AJ
6476GEN_VAFORM_PAIRED(vmhaddshs, vmhraddshs, 16)
6477
99e300ef 6478static void gen_vmladduhm(DisasContext *ctx)
bcd2ee23
AJ
6479{
6480 TCGv_ptr ra, rb, rc, rd;
6481 if (unlikely(!ctx->altivec_enabled)) {
6482 gen_exception(ctx, POWERPC_EXCP_VPU);
6483 return;
6484 }
6485 ra = gen_avr_ptr(rA(ctx->opcode));
6486 rb = gen_avr_ptr(rB(ctx->opcode));
6487 rc = gen_avr_ptr(rC(ctx->opcode));
6488 rd = gen_avr_ptr(rD(ctx->opcode));
6489 gen_helper_vmladduhm(rd, ra, rb, rc);
6490 tcg_temp_free_ptr(ra);
6491 tcg_temp_free_ptr(rb);
6492 tcg_temp_free_ptr(rc);
6493 tcg_temp_free_ptr(rd);
6494}
6495
b04ae981 6496GEN_VAFORM_PAIRED(vmsumubm, vmsummbm, 18)
4d9903b6 6497GEN_VAFORM_PAIRED(vmsumuhm, vmsumuhs, 19)
eae07261 6498GEN_VAFORM_PAIRED(vmsumshm, vmsumshs, 20)
d1258698 6499GEN_VAFORM_PAIRED(vsel, vperm, 21)
35cf7c7e 6500GEN_VAFORM_PAIRED(vmaddfp, vnmsubfp, 23)
b04ae981 6501
0487d6a8 6502/*** SPE extension ***/
0487d6a8 6503/* Register moves */
3cd7d1dd 6504
636aa200
BS
6505static inline void gen_load_gpr64(TCGv_i64 t, int reg)
6506{
f78fb44e
AJ
6507#if defined(TARGET_PPC64)
6508 tcg_gen_mov_i64(t, cpu_gpr[reg]);
6509#else
36aa55dc 6510 tcg_gen_concat_i32_i64(t, cpu_gpr[reg], cpu_gprh[reg]);
3cd7d1dd 6511#endif
f78fb44e 6512}
3cd7d1dd 6513
636aa200
BS
6514static inline void gen_store_gpr64(int reg, TCGv_i64 t)
6515{
f78fb44e
AJ
6516#if defined(TARGET_PPC64)
6517 tcg_gen_mov_i64(cpu_gpr[reg], t);
6518#else
a7812ae4 6519 TCGv_i64 tmp = tcg_temp_new_i64();
f78fb44e 6520 tcg_gen_trunc_i64_i32(cpu_gpr[reg], t);
f78fb44e
AJ
6521 tcg_gen_shri_i64(tmp, t, 32);
6522 tcg_gen_trunc_i64_i32(cpu_gprh[reg], tmp);
a7812ae4 6523 tcg_temp_free_i64(tmp);
3cd7d1dd 6524#endif
f78fb44e 6525}
3cd7d1dd 6526
0487d6a8 6527#define GEN_SPE(name0, name1, opc2, opc3, inval, type) \
99e300ef 6528static void glue(gen_, name0##_##name1)(DisasContext *ctx) \
0487d6a8
JM
6529{ \
6530 if (Rc(ctx->opcode)) \
6531 gen_##name1(ctx); \
6532 else \
6533 gen_##name0(ctx); \
6534}
6535
6536/* Handler for undefined SPE opcodes */
636aa200 6537static inline void gen_speundef(DisasContext *ctx)
0487d6a8 6538{
e06fcd75 6539 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
0487d6a8
JM
6540}
6541
57951c27
AJ
6542/* SPE logic */
6543#if defined(TARGET_PPC64)
6544#define GEN_SPEOP_LOGIC2(name, tcg_op) \
636aa200 6545static inline void gen_##name(DisasContext *ctx) \
0487d6a8
JM
6546{ \
6547 if (unlikely(!ctx->spe_enabled)) { \
e06fcd75 6548 gen_exception(ctx, POWERPC_EXCP_APU); \
0487d6a8
JM
6549 return; \
6550 } \
57951c27
AJ
6551 tcg_op(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], \
6552 cpu_gpr[rB(ctx->opcode)]); \
6553}
6554#else
6555#define GEN_SPEOP_LOGIC2(name, tcg_op) \
636aa200 6556static inline void gen_##name(DisasContext *ctx) \
57951c27
AJ
6557{ \
6558 if (unlikely(!ctx->spe_enabled)) { \
e06fcd75 6559 gen_exception(ctx, POWERPC_EXCP_APU); \
57951c27
AJ
6560 return; \
6561 } \
6562 tcg_op(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], \
6563 cpu_gpr[rB(ctx->opcode)]); \
6564 tcg_op(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], \
6565 cpu_gprh[rB(ctx->opcode)]); \
0487d6a8 6566}
57951c27
AJ
6567#endif
6568
6569GEN_SPEOP_LOGIC2(evand, tcg_gen_and_tl);
6570GEN_SPEOP_LOGIC2(evandc, tcg_gen_andc_tl);
6571GEN_SPEOP_LOGIC2(evxor, tcg_gen_xor_tl);
6572GEN_SPEOP_LOGIC2(evor, tcg_gen_or_tl);
6573GEN_SPEOP_LOGIC2(evnor, tcg_gen_nor_tl);
6574GEN_SPEOP_LOGIC2(eveqv, tcg_gen_eqv_tl);
6575GEN_SPEOP_LOGIC2(evorc, tcg_gen_orc_tl);
6576GEN_SPEOP_LOGIC2(evnand, tcg_gen_nand_tl);
0487d6a8 6577
57951c27
AJ
6578/* SPE logic immediate */
6579#if defined(TARGET_PPC64)
6580#define GEN_SPEOP_TCG_LOGIC_IMM2(name, tcg_opi) \
636aa200 6581static inline void gen_##name(DisasContext *ctx) \
3d3a6a0a
AJ
6582{ \
6583 if (unlikely(!ctx->spe_enabled)) { \
e06fcd75 6584 gen_exception(ctx, POWERPC_EXCP_APU); \
3d3a6a0a
AJ
6585 return; \
6586 } \
a7812ae4
PB
6587 TCGv_i32 t0 = tcg_temp_local_new_i32(); \
6588 TCGv_i32 t1 = tcg_temp_local_new_i32(); \
6589 TCGv_i64 t2 = tcg_temp_local_new_i64(); \
57951c27
AJ
6590 tcg_gen_trunc_i64_i32(t0, cpu_gpr[rA(ctx->opcode)]); \
6591 tcg_opi(t0, t0, rB(ctx->opcode)); \
6592 tcg_gen_shri_i64(t2, cpu_gpr[rA(ctx->opcode)], 32); \
6593 tcg_gen_trunc_i64_i32(t1, t2); \
a7812ae4 6594 tcg_temp_free_i64(t2); \
57951c27
AJ
6595 tcg_opi(t1, t1, rB(ctx->opcode)); \
6596 tcg_gen_concat_i32_i64(cpu_gpr[rD(ctx->opcode)], t0, t1); \
a7812ae4
PB
6597 tcg_temp_free_i32(t0); \
6598 tcg_temp_free_i32(t1); \
3d3a6a0a 6599}
57951c27
AJ
6600#else
6601#define GEN_SPEOP_TCG_LOGIC_IMM2(name, tcg_opi) \
636aa200 6602static inline void gen_##name(DisasContext *ctx) \
0487d6a8
JM
6603{ \
6604 if (unlikely(!ctx->spe_enabled)) { \
e06fcd75 6605 gen_exception(ctx, POWERPC_EXCP_APU); \
0487d6a8
JM
6606 return; \
6607 } \
57951c27
AJ
6608 tcg_opi(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], \
6609 rB(ctx->opcode)); \
6610 tcg_opi(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], \
6611 rB(ctx->opcode)); \
0487d6a8 6612}
57951c27
AJ
6613#endif
6614GEN_SPEOP_TCG_LOGIC_IMM2(evslwi, tcg_gen_shli_i32);
6615GEN_SPEOP_TCG_LOGIC_IMM2(evsrwiu, tcg_gen_shri_i32);
6616GEN_SPEOP_TCG_LOGIC_IMM2(evsrwis, tcg_gen_sari_i32);
6617GEN_SPEOP_TCG_LOGIC_IMM2(evrlwi, tcg_gen_rotli_i32);
0487d6a8 6618
57951c27
AJ
6619/* SPE arithmetic */
6620#if defined(TARGET_PPC64)
6621#define GEN_SPEOP_ARITH1(name, tcg_op) \
636aa200 6622static inline void gen_##name(DisasContext *ctx) \
0487d6a8
JM
6623{ \
6624 if (unlikely(!ctx->spe_enabled)) { \
e06fcd75 6625 gen_exception(ctx, POWERPC_EXCP_APU); \
0487d6a8
JM
6626 return; \
6627 } \
a7812ae4
PB
6628 TCGv_i32 t0 = tcg_temp_local_new_i32(); \
6629 TCGv_i32 t1 = tcg_temp_local_new_i32(); \
6630 TCGv_i64 t2 = tcg_temp_local_new_i64(); \
57951c27
AJ
6631 tcg_gen_trunc_i64_i32(t0, cpu_gpr[rA(ctx->opcode)]); \
6632 tcg_op(t0, t0); \
6633 tcg_gen_shri_i64(t2, cpu_gpr[rA(ctx->opcode)], 32); \
6634 tcg_gen_trunc_i64_i32(t1, t2); \
a7812ae4 6635 tcg_temp_free_i64(t2); \
57951c27
AJ
6636 tcg_op(t1, t1); \
6637 tcg_gen_concat_i32_i64(cpu_gpr[rD(ctx->opcode)], t0, t1); \
a7812ae4
PB
6638 tcg_temp_free_i32(t0); \
6639 tcg_temp_free_i32(t1); \
0487d6a8 6640}
57951c27 6641#else
a7812ae4 6642#define GEN_SPEOP_ARITH1(name, tcg_op) \
636aa200 6643static inline void gen_##name(DisasContext *ctx) \
57951c27
AJ
6644{ \
6645 if (unlikely(!ctx->spe_enabled)) { \
e06fcd75 6646 gen_exception(ctx, POWERPC_EXCP_APU); \
57951c27
AJ
6647 return; \
6648 } \
6649 tcg_op(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]); \
6650 tcg_op(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)]); \
6651}
6652#endif
0487d6a8 6653
636aa200 6654static inline void gen_op_evabs(TCGv_i32 ret, TCGv_i32 arg1)
57951c27
AJ
6655{
6656 int l1 = gen_new_label();
6657 int l2 = gen_new_label();
0487d6a8 6658
57951c27
AJ
6659 tcg_gen_brcondi_i32(TCG_COND_GE, arg1, 0, l1);
6660 tcg_gen_neg_i32(ret, arg1);
6661 tcg_gen_br(l2);
6662 gen_set_label(l1);
a7812ae4 6663 tcg_gen_mov_i32(ret, arg1);
57951c27
AJ
6664 gen_set_label(l2);
6665}
6666GEN_SPEOP_ARITH1(evabs, gen_op_evabs);
6667GEN_SPEOP_ARITH1(evneg, tcg_gen_neg_i32);
6668GEN_SPEOP_ARITH1(evextsb, tcg_gen_ext8s_i32);
6669GEN_SPEOP_ARITH1(evextsh, tcg_gen_ext16s_i32);
636aa200 6670static inline void gen_op_evrndw(TCGv_i32 ret, TCGv_i32 arg1)
0487d6a8 6671{
57951c27
AJ
6672 tcg_gen_addi_i32(ret, arg1, 0x8000);
6673 tcg_gen_ext16u_i32(ret, ret);
6674}
6675GEN_SPEOP_ARITH1(evrndw, gen_op_evrndw);
a7812ae4
PB
6676GEN_SPEOP_ARITH1(evcntlsw, gen_helper_cntlsw32);
6677GEN_SPEOP_ARITH1(evcntlzw, gen_helper_cntlzw32);
0487d6a8 6678
57951c27
AJ
6679#if defined(TARGET_PPC64)
6680#define GEN_SPEOP_ARITH2(name, tcg_op) \
636aa200 6681static inline void gen_##name(DisasContext *ctx) \
0487d6a8
JM
6682{ \
6683 if (unlikely(!ctx->spe_enabled)) { \
e06fcd75 6684 gen_exception(ctx, POWERPC_EXCP_APU); \
0487d6a8
JM
6685 return; \
6686 } \
a7812ae4
PB
6687 TCGv_i32 t0 = tcg_temp_local_new_i32(); \
6688 TCGv_i32 t1 = tcg_temp_local_new_i32(); \
6689 TCGv_i32 t2 = tcg_temp_local_new_i32(); \
501e23c4 6690 TCGv_i64 t3 = tcg_temp_local_new_i64(); \
57951c27
AJ
6691 tcg_gen_trunc_i64_i32(t0, cpu_gpr[rA(ctx->opcode)]); \
6692 tcg_gen_trunc_i64_i32(t2, cpu_gpr[rB(ctx->opcode)]); \
6693 tcg_op(t0, t0, t2); \
6694 tcg_gen_shri_i64(t3, cpu_gpr[rA(ctx->opcode)], 32); \
6695 tcg_gen_trunc_i64_i32(t1, t3); \
6696 tcg_gen_shri_i64(t3, cpu_gpr[rB(ctx->opcode)], 32); \
6697 tcg_gen_trunc_i64_i32(t2, t3); \
a7812ae4 6698 tcg_temp_free_i64(t3); \
57951c27 6699 tcg_op(t1, t1, t2); \
a7812ae4 6700 tcg_temp_free_i32(t2); \
57951c27 6701 tcg_gen_concat_i32_i64(cpu_gpr[rD(ctx->opcode)], t0, t1); \
a7812ae4
PB
6702 tcg_temp_free_i32(t0); \
6703 tcg_temp_free_i32(t1); \
0487d6a8 6704}
57951c27
AJ
6705#else
6706#define GEN_SPEOP_ARITH2(name, tcg_op) \
636aa200 6707static inline void gen_##name(DisasContext *ctx) \
0487d6a8
JM
6708{ \
6709 if (unlikely(!ctx->spe_enabled)) { \
e06fcd75 6710 gen_exception(ctx, POWERPC_EXCP_APU); \
0487d6a8
JM
6711 return; \
6712 } \
57951c27
AJ
6713 tcg_op(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], \
6714 cpu_gpr[rB(ctx->opcode)]); \
6715 tcg_op(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], \
6716 cpu_gprh[rB(ctx->opcode)]); \
0487d6a8 6717}
57951c27 6718#endif
0487d6a8 6719
636aa200 6720static inline void gen_op_evsrwu(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
57951c27 6721{
a7812ae4 6722 TCGv_i32 t0;
57951c27 6723 int l1, l2;
0487d6a8 6724
57951c27
AJ
6725 l1 = gen_new_label();
6726 l2 = gen_new_label();
a7812ae4 6727 t0 = tcg_temp_local_new_i32();
57951c27
AJ
6728 /* No error here: 6 bits are used */
6729 tcg_gen_andi_i32(t0, arg2, 0x3F);
6730 tcg_gen_brcondi_i32(TCG_COND_GE, t0, 32, l1);
6731 tcg_gen_shr_i32(ret, arg1, t0);
6732 tcg_gen_br(l2);
6733 gen_set_label(l1);
6734 tcg_gen_movi_i32(ret, 0);
0aef4261 6735 gen_set_label(l2);
a7812ae4 6736 tcg_temp_free_i32(t0);
57951c27
AJ
6737}
6738GEN_SPEOP_ARITH2(evsrwu, gen_op_evsrwu);
636aa200 6739static inline void gen_op_evsrws(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
57951c27 6740{
a7812ae4 6741 TCGv_i32 t0;
57951c27
AJ
6742 int l1, l2;
6743
6744 l1 = gen_new_label();
6745 l2 = gen_new_label();
a7812ae4 6746 t0 = tcg_temp_local_new_i32();
57951c27
AJ
6747 /* No error here: 6 bits are used */
6748 tcg_gen_andi_i32(t0, arg2, 0x3F);
6749 tcg_gen_brcondi_i32(TCG_COND_GE, t0, 32, l1);
6750 tcg_gen_sar_i32(ret, arg1, t0);
6751 tcg_gen_br(l2);
6752 gen_set_label(l1);
6753 tcg_gen_movi_i32(ret, 0);
0aef4261 6754 gen_set_label(l2);
a7812ae4 6755 tcg_temp_free_i32(t0);
57951c27
AJ
6756}
6757GEN_SPEOP_ARITH2(evsrws, gen_op_evsrws);
636aa200 6758static inline void gen_op_evslw(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
57951c27 6759{
a7812ae4 6760 TCGv_i32 t0;
57951c27
AJ
6761 int l1, l2;
6762
6763 l1 = gen_new_label();
6764 l2 = gen_new_label();
a7812ae4 6765 t0 = tcg_temp_local_new_i32();
57951c27
AJ
6766 /* No error here: 6 bits are used */
6767 tcg_gen_andi_i32(t0, arg2, 0x3F);
6768 tcg_gen_brcondi_i32(TCG_COND_GE, t0, 32, l1);
6769 tcg_gen_shl_i32(ret, arg1, t0);
6770 tcg_gen_br(l2);
6771 gen_set_label(l1);
6772 tcg_gen_movi_i32(ret, 0);
e29ef9fa 6773 gen_set_label(l2);
a7812ae4 6774 tcg_temp_free_i32(t0);
57951c27
AJ
6775}
6776GEN_SPEOP_ARITH2(evslw, gen_op_evslw);
636aa200 6777static inline void gen_op_evrlw(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
57951c27 6778{
a7812ae4 6779 TCGv_i32 t0 = tcg_temp_new_i32();
57951c27
AJ
6780 tcg_gen_andi_i32(t0, arg2, 0x1F);
6781 tcg_gen_rotl_i32(ret, arg1, t0);
a7812ae4 6782 tcg_temp_free_i32(t0);
57951c27
AJ
6783}
6784GEN_SPEOP_ARITH2(evrlw, gen_op_evrlw);
636aa200 6785static inline void gen_evmergehi(DisasContext *ctx)
57951c27
AJ
6786{
6787 if (unlikely(!ctx->spe_enabled)) {
e06fcd75 6788 gen_exception(ctx, POWERPC_EXCP_APU);
57951c27
AJ
6789 return;
6790 }
6791#if defined(TARGET_PPC64)
a7812ae4
PB
6792 TCGv t0 = tcg_temp_new();
6793 TCGv t1 = tcg_temp_new();
57951c27
AJ
6794 tcg_gen_shri_tl(t0, cpu_gpr[rB(ctx->opcode)], 32);
6795 tcg_gen_andi_tl(t1, cpu_gpr[rA(ctx->opcode)], 0xFFFFFFFF0000000ULL);
6796 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], t0, t1);
6797 tcg_temp_free(t0);
6798 tcg_temp_free(t1);
6799#else
6800 tcg_gen_mov_i32(cpu_gpr[rD(ctx->opcode)], cpu_gprh[rB(ctx->opcode)]);
6801 tcg_gen_mov_i32(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)]);
6802#endif
6803}
6804GEN_SPEOP_ARITH2(evaddw, tcg_gen_add_i32);
636aa200 6805static inline void gen_op_evsubf(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
0487d6a8 6806{
57951c27
AJ
6807 tcg_gen_sub_i32(ret, arg2, arg1);
6808}
6809GEN_SPEOP_ARITH2(evsubfw, gen_op_evsubf);
0487d6a8 6810
57951c27
AJ
6811/* SPE arithmetic immediate */
6812#if defined(TARGET_PPC64)
6813#define GEN_SPEOP_ARITH_IMM2(name, tcg_op) \
636aa200 6814static inline void gen_##name(DisasContext *ctx) \
57951c27
AJ
6815{ \
6816 if (unlikely(!ctx->spe_enabled)) { \
e06fcd75 6817 gen_exception(ctx, POWERPC_EXCP_APU); \
57951c27
AJ
6818 return; \
6819 } \
a7812ae4
PB
6820 TCGv_i32 t0 = tcg_temp_local_new_i32(); \
6821 TCGv_i32 t1 = tcg_temp_local_new_i32(); \
6822 TCGv_i64 t2 = tcg_temp_local_new_i64(); \
57951c27
AJ
6823 tcg_gen_trunc_i64_i32(t0, cpu_gpr[rB(ctx->opcode)]); \
6824 tcg_op(t0, t0, rA(ctx->opcode)); \
6825 tcg_gen_shri_i64(t2, cpu_gpr[rB(ctx->opcode)], 32); \
6826 tcg_gen_trunc_i64_i32(t1, t2); \
e06fcd75 6827 tcg_temp_free_i64(t2); \
57951c27
AJ
6828 tcg_op(t1, t1, rA(ctx->opcode)); \
6829 tcg_gen_concat_i32_i64(cpu_gpr[rD(ctx->opcode)], t0, t1); \
a7812ae4
PB
6830 tcg_temp_free_i32(t0); \
6831 tcg_temp_free_i32(t1); \
57951c27
AJ
6832}
6833#else
6834#define GEN_SPEOP_ARITH_IMM2(name, tcg_op) \
636aa200 6835static inline void gen_##name(DisasContext *ctx) \
57951c27
AJ
6836{ \
6837 if (unlikely(!ctx->spe_enabled)) { \
e06fcd75 6838 gen_exception(ctx, POWERPC_EXCP_APU); \
57951c27
AJ
6839 return; \
6840 } \
6841 tcg_op(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], \
6842 rA(ctx->opcode)); \
6843 tcg_op(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rB(ctx->opcode)], \
6844 rA(ctx->opcode)); \
6845}
6846#endif
6847GEN_SPEOP_ARITH_IMM2(evaddiw, tcg_gen_addi_i32);
6848GEN_SPEOP_ARITH_IMM2(evsubifw, tcg_gen_subi_i32);
6849
6850/* SPE comparison */
6851#if defined(TARGET_PPC64)
6852#define GEN_SPEOP_COMP(name, tcg_cond) \
636aa200 6853static inline void gen_##name(DisasContext *ctx) \
57951c27
AJ
6854{ \
6855 if (unlikely(!ctx->spe_enabled)) { \
e06fcd75 6856 gen_exception(ctx, POWERPC_EXCP_APU); \
57951c27
AJ
6857 return; \
6858 } \
6859 int l1 = gen_new_label(); \
6860 int l2 = gen_new_label(); \
6861 int l3 = gen_new_label(); \
6862 int l4 = gen_new_label(); \
a7812ae4
PB
6863 TCGv_i32 t0 = tcg_temp_local_new_i32(); \
6864 TCGv_i32 t1 = tcg_temp_local_new_i32(); \
6865 TCGv_i64 t2 = tcg_temp_local_new_i64(); \
57951c27
AJ
6866 tcg_gen_trunc_i64_i32(t0, cpu_gpr[rA(ctx->opcode)]); \
6867 tcg_gen_trunc_i64_i32(t1, cpu_gpr[rB(ctx->opcode)]); \
6868 tcg_gen_brcond_i32(tcg_cond, t0, t1, l1); \
a7812ae4 6869 tcg_gen_movi_i32(cpu_crf[crfD(ctx->opcode)], 0); \
57951c27
AJ
6870 tcg_gen_br(l2); \
6871 gen_set_label(l1); \
6872 tcg_gen_movi_i32(cpu_crf[crfD(ctx->opcode)], \
6873 CRF_CL | CRF_CH_OR_CL | CRF_CH_AND_CL); \
6874 gen_set_label(l2); \
6875 tcg_gen_shri_i64(t2, cpu_gpr[rA(ctx->opcode)], 32); \
6876 tcg_gen_trunc_i64_i32(t0, t2); \
6877 tcg_gen_shri_i64(t2, cpu_gpr[rB(ctx->opcode)], 32); \
6878 tcg_gen_trunc_i64_i32(t1, t2); \
a7812ae4 6879 tcg_temp_free_i64(t2); \
57951c27
AJ
6880 tcg_gen_brcond_i32(tcg_cond, t0, t1, l3); \
6881 tcg_gen_andi_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)], \
6882 ~(CRF_CH | CRF_CH_AND_CL)); \
6883 tcg_gen_br(l4); \
6884 gen_set_label(l3); \
6885 tcg_gen_ori_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)], \
6886 CRF_CH | CRF_CH_OR_CL); \
6887 gen_set_label(l4); \
a7812ae4
PB
6888 tcg_temp_free_i32(t0); \
6889 tcg_temp_free_i32(t1); \
57951c27
AJ
6890}
6891#else
6892#define GEN_SPEOP_COMP(name, tcg_cond) \
636aa200 6893static inline void gen_##name(DisasContext *ctx) \
57951c27
AJ
6894{ \
6895 if (unlikely(!ctx->spe_enabled)) { \
e06fcd75 6896 gen_exception(ctx, POWERPC_EXCP_APU); \
57951c27
AJ
6897 return; \
6898 } \
6899 int l1 = gen_new_label(); \
6900 int l2 = gen_new_label(); \
6901 int l3 = gen_new_label(); \
6902 int l4 = gen_new_label(); \
6903 \
6904 tcg_gen_brcond_i32(tcg_cond, cpu_gpr[rA(ctx->opcode)], \
6905 cpu_gpr[rB(ctx->opcode)], l1); \
6906 tcg_gen_movi_tl(cpu_crf[crfD(ctx->opcode)], 0); \
6907 tcg_gen_br(l2); \
6908 gen_set_label(l1); \
6909 tcg_gen_movi_i32(cpu_crf[crfD(ctx->opcode)], \
6910 CRF_CL | CRF_CH_OR_CL | CRF_CH_AND_CL); \
6911 gen_set_label(l2); \
6912 tcg_gen_brcond_i32(tcg_cond, cpu_gprh[rA(ctx->opcode)], \
6913 cpu_gprh[rB(ctx->opcode)], l3); \
6914 tcg_gen_andi_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)], \
6915 ~(CRF_CH | CRF_CH_AND_CL)); \
6916 tcg_gen_br(l4); \
6917 gen_set_label(l3); \
6918 tcg_gen_ori_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)], \
6919 CRF_CH | CRF_CH_OR_CL); \
6920 gen_set_label(l4); \
6921}
6922#endif
6923GEN_SPEOP_COMP(evcmpgtu, TCG_COND_GTU);
6924GEN_SPEOP_COMP(evcmpgts, TCG_COND_GT);
6925GEN_SPEOP_COMP(evcmpltu, TCG_COND_LTU);
6926GEN_SPEOP_COMP(evcmplts, TCG_COND_LT);
6927GEN_SPEOP_COMP(evcmpeq, TCG_COND_EQ);
6928
6929/* SPE misc */
636aa200 6930static inline void gen_brinc(DisasContext *ctx)
57951c27
AJ
6931{
6932 /* Note: brinc is usable even if SPE is disabled */
a7812ae4
PB
6933 gen_helper_brinc(cpu_gpr[rD(ctx->opcode)],
6934 cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
0487d6a8 6935}
636aa200 6936static inline void gen_evmergelo(DisasContext *ctx)
57951c27
AJ
6937{
6938 if (unlikely(!ctx->spe_enabled)) {
e06fcd75 6939 gen_exception(ctx, POWERPC_EXCP_APU);
57951c27
AJ
6940 return;
6941 }
6942#if defined(TARGET_PPC64)
a7812ae4
PB
6943 TCGv t0 = tcg_temp_new();
6944 TCGv t1 = tcg_temp_new();
57951c27
AJ
6945 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x00000000FFFFFFFFLL);
6946 tcg_gen_shli_tl(t1, cpu_gpr[rA(ctx->opcode)], 32);
6947 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], t0, t1);
6948 tcg_temp_free(t0);
6949 tcg_temp_free(t1);
6950#else
57951c27 6951 tcg_gen_mov_i32(cpu_gprh[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
33890b3e 6952 tcg_gen_mov_i32(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
57951c27
AJ
6953#endif
6954}
636aa200 6955static inline void gen_evmergehilo(DisasContext *ctx)
57951c27
AJ
6956{
6957 if (unlikely(!ctx->spe_enabled)) {
e06fcd75 6958 gen_exception(ctx, POWERPC_EXCP_APU);
57951c27
AJ
6959 return;
6960 }
6961#if defined(TARGET_PPC64)
a7812ae4
PB
6962 TCGv t0 = tcg_temp_new();
6963 TCGv t1 = tcg_temp_new();
57951c27
AJ
6964 tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x00000000FFFFFFFFLL);
6965 tcg_gen_andi_tl(t1, cpu_gpr[rA(ctx->opcode)], 0xFFFFFFFF0000000ULL);
6966 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], t0, t1);
6967 tcg_temp_free(t0);
6968 tcg_temp_free(t1);
6969#else
6970 tcg_gen_mov_i32(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
6971 tcg_gen_mov_i32(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)]);
6972#endif
6973}
636aa200 6974static inline void gen_evmergelohi(DisasContext *ctx)
57951c27
AJ
6975{
6976 if (unlikely(!ctx->spe_enabled)) {
e06fcd75 6977 gen_exception(ctx, POWERPC_EXCP_APU);
57951c27
AJ
6978 return;
6979 }
6980#if defined(TARGET_PPC64)
a7812ae4
PB
6981 TCGv t0 = tcg_temp_new();
6982 TCGv t1 = tcg_temp_new();
57951c27
AJ
6983 tcg_gen_shri_tl(t0, cpu_gpr[rB(ctx->opcode)], 32);
6984 tcg_gen_shli_tl(t1, cpu_gpr[rA(ctx->opcode)], 32);
6985 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], t0, t1);
6986 tcg_temp_free(t0);
6987 tcg_temp_free(t1);
6988#else
33890b3e
NF
6989 if (rD(ctx->opcode) == rA(ctx->opcode)) {
6990 TCGv_i32 tmp = tcg_temp_new_i32();
6991 tcg_gen_mov_i32(tmp, cpu_gpr[rA(ctx->opcode)]);
6992 tcg_gen_mov_i32(cpu_gpr[rD(ctx->opcode)], cpu_gprh[rB(ctx->opcode)]);
6993 tcg_gen_mov_i32(cpu_gprh[rD(ctx->opcode)], tmp);
6994 tcg_temp_free_i32(tmp);
6995 } else {
6996 tcg_gen_mov_i32(cpu_gpr[rD(ctx->opcode)], cpu_gprh[rB(ctx->opcode)]);
6997 tcg_gen_mov_i32(cpu_gprh[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
6998 }
57951c27
AJ
6999#endif
7000}
636aa200 7001static inline void gen_evsplati(DisasContext *ctx)
57951c27 7002{
ae01847f 7003 uint64_t imm = ((int32_t)(rA(ctx->opcode) << 27)) >> 27;
0487d6a8 7004
57951c27 7005#if defined(TARGET_PPC64)
38d14952 7006 tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], (imm << 32) | imm);
57951c27
AJ
7007#else
7008 tcg_gen_movi_i32(cpu_gpr[rD(ctx->opcode)], imm);
7009 tcg_gen_movi_i32(cpu_gprh[rD(ctx->opcode)], imm);
7010#endif
7011}
636aa200 7012static inline void gen_evsplatfi(DisasContext *ctx)
0487d6a8 7013{
ae01847f 7014 uint64_t imm = rA(ctx->opcode) << 27;
0487d6a8 7015
57951c27 7016#if defined(TARGET_PPC64)
38d14952 7017 tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], (imm << 32) | imm);
57951c27
AJ
7018#else
7019 tcg_gen_movi_i32(cpu_gpr[rD(ctx->opcode)], imm);
7020 tcg_gen_movi_i32(cpu_gprh[rD(ctx->opcode)], imm);
7021#endif
0487d6a8
JM
7022}
7023
636aa200 7024static inline void gen_evsel(DisasContext *ctx)
57951c27
AJ
7025{
7026 int l1 = gen_new_label();
7027 int l2 = gen_new_label();
7028 int l3 = gen_new_label();
7029 int l4 = gen_new_label();
a7812ae4 7030 TCGv_i32 t0 = tcg_temp_local_new_i32();
57951c27 7031#if defined(TARGET_PPC64)
a7812ae4
PB
7032 TCGv t1 = tcg_temp_local_new();
7033 TCGv t2 = tcg_temp_local_new();
57951c27
AJ
7034#endif
7035 tcg_gen_andi_i32(t0, cpu_crf[ctx->opcode & 0x07], 1 << 3);
7036 tcg_gen_brcondi_i32(TCG_COND_EQ, t0, 0, l1);
7037#if defined(TARGET_PPC64)
7038 tcg_gen_andi_tl(t1, cpu_gpr[rA(ctx->opcode)], 0xFFFFFFFF00000000ULL);
7039#else
7040 tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)]);
7041#endif
7042 tcg_gen_br(l2);
7043 gen_set_label(l1);
7044#if defined(TARGET_PPC64)
7045 tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0xFFFFFFFF00000000ULL);
7046#else
7047 tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rB(ctx->opcode)]);
7048#endif
7049 gen_set_label(l2);
7050 tcg_gen_andi_i32(t0, cpu_crf[ctx->opcode & 0x07], 1 << 2);
7051 tcg_gen_brcondi_i32(TCG_COND_EQ, t0, 0, l3);
7052#if defined(TARGET_PPC64)
7053 tcg_gen_andi_tl(t2, cpu_gpr[rA(ctx->opcode)], 0x00000000FFFFFFFFULL);
7054#else
7055 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
7056#endif
7057 tcg_gen_br(l4);
7058 gen_set_label(l3);
7059#if defined(TARGET_PPC64)
7060 tcg_gen_andi_tl(t2, cpu_gpr[rB(ctx->opcode)], 0x00000000FFFFFFFFULL);
7061#else
7062 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
7063#endif
7064 gen_set_label(l4);
a7812ae4 7065 tcg_temp_free_i32(t0);
57951c27
AJ
7066#if defined(TARGET_PPC64)
7067 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], t1, t2);
7068 tcg_temp_free(t1);
7069 tcg_temp_free(t2);
7070#endif
7071}
e8eaa2c0
BS
7072
7073static void gen_evsel0(DisasContext *ctx)
57951c27
AJ
7074{
7075 gen_evsel(ctx);
7076}
e8eaa2c0
BS
7077
7078static void gen_evsel1(DisasContext *ctx)
57951c27
AJ
7079{
7080 gen_evsel(ctx);
7081}
e8eaa2c0
BS
7082
7083static void gen_evsel2(DisasContext *ctx)
57951c27
AJ
7084{
7085 gen_evsel(ctx);
7086}
e8eaa2c0
BS
7087
7088static void gen_evsel3(DisasContext *ctx)
57951c27
AJ
7089{
7090 gen_evsel(ctx);
7091}
0487d6a8
JM
7092
7093GEN_SPE(evaddw, speundef, 0x00, 0x08, 0x00000000, PPC_SPE); ////
7094GEN_SPE(evaddiw, speundef, 0x01, 0x08, 0x00000000, PPC_SPE);
7095GEN_SPE(evsubfw, speundef, 0x02, 0x08, 0x00000000, PPC_SPE); ////
7096GEN_SPE(evsubifw, speundef, 0x03, 0x08, 0x00000000, PPC_SPE);
7097GEN_SPE(evabs, evneg, 0x04, 0x08, 0x0000F800, PPC_SPE); ////
7098GEN_SPE(evextsb, evextsh, 0x05, 0x08, 0x0000F800, PPC_SPE); ////
7099GEN_SPE(evrndw, evcntlzw, 0x06, 0x08, 0x0000F800, PPC_SPE); ////
7100GEN_SPE(evcntlsw, brinc, 0x07, 0x08, 0x00000000, PPC_SPE); //
7101GEN_SPE(speundef, evand, 0x08, 0x08, 0x00000000, PPC_SPE); ////
7102GEN_SPE(evandc, speundef, 0x09, 0x08, 0x00000000, PPC_SPE); ////
7103GEN_SPE(evxor, evor, 0x0B, 0x08, 0x00000000, PPC_SPE); ////
7104GEN_SPE(evnor, eveqv, 0x0C, 0x08, 0x00000000, PPC_SPE); ////
7105GEN_SPE(speundef, evorc, 0x0D, 0x08, 0x00000000, PPC_SPE); ////
7106GEN_SPE(evnand, speundef, 0x0F, 0x08, 0x00000000, PPC_SPE); ////
7107GEN_SPE(evsrwu, evsrws, 0x10, 0x08, 0x00000000, PPC_SPE); ////
7108GEN_SPE(evsrwiu, evsrwis, 0x11, 0x08, 0x00000000, PPC_SPE);
7109GEN_SPE(evslw, speundef, 0x12, 0x08, 0x00000000, PPC_SPE); ////
7110GEN_SPE(evslwi, speundef, 0x13, 0x08, 0x00000000, PPC_SPE);
7111GEN_SPE(evrlw, evsplati, 0x14, 0x08, 0x00000000, PPC_SPE); //
7112GEN_SPE(evrlwi, evsplatfi, 0x15, 0x08, 0x00000000, PPC_SPE);
7113GEN_SPE(evmergehi, evmergelo, 0x16, 0x08, 0x00000000, PPC_SPE); ////
7114GEN_SPE(evmergehilo, evmergelohi, 0x17, 0x08, 0x00000000, PPC_SPE); ////
7115GEN_SPE(evcmpgtu, evcmpgts, 0x18, 0x08, 0x00600000, PPC_SPE); ////
7116GEN_SPE(evcmpltu, evcmplts, 0x19, 0x08, 0x00600000, PPC_SPE); ////
7117GEN_SPE(evcmpeq, speundef, 0x1A, 0x08, 0x00600000, PPC_SPE); ////
7118
6a6ae23f 7119/* SPE load and stores */
636aa200 7120static inline void gen_addr_spe_imm_index(DisasContext *ctx, TCGv EA, int sh)
6a6ae23f
AJ
7121{
7122 target_ulong uimm = rB(ctx->opcode);
7123
76db3ba4 7124 if (rA(ctx->opcode) == 0) {
6a6ae23f 7125 tcg_gen_movi_tl(EA, uimm << sh);
76db3ba4 7126 } else {
6a6ae23f 7127 tcg_gen_addi_tl(EA, cpu_gpr[rA(ctx->opcode)], uimm << sh);
76db3ba4
AJ
7128#if defined(TARGET_PPC64)
7129 if (!ctx->sf_mode) {
7130 tcg_gen_ext32u_tl(EA, EA);
7131 }
7132#endif
7133 }
0487d6a8 7134}
6a6ae23f 7135
636aa200 7136static inline void gen_op_evldd(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7137{
7138#if defined(TARGET_PPC64)
76db3ba4 7139 gen_qemu_ld64(ctx, cpu_gpr[rD(ctx->opcode)], addr);
6a6ae23f
AJ
7140#else
7141 TCGv_i64 t0 = tcg_temp_new_i64();
76db3ba4 7142 gen_qemu_ld64(ctx, t0, addr);
6a6ae23f
AJ
7143 tcg_gen_trunc_i64_i32(cpu_gpr[rD(ctx->opcode)], t0);
7144 tcg_gen_shri_i64(t0, t0, 32);
7145 tcg_gen_trunc_i64_i32(cpu_gprh[rD(ctx->opcode)], t0);
7146 tcg_temp_free_i64(t0);
7147#endif
0487d6a8 7148}
6a6ae23f 7149
636aa200 7150static inline void gen_op_evldw(DisasContext *ctx, TCGv addr)
6a6ae23f 7151{
0487d6a8 7152#if defined(TARGET_PPC64)
6a6ae23f 7153 TCGv t0 = tcg_temp_new();
76db3ba4 7154 gen_qemu_ld32u(ctx, t0, addr);
6a6ae23f 7155 tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 32);
76db3ba4
AJ
7156 gen_addr_add(ctx, addr, addr, 4);
7157 gen_qemu_ld32u(ctx, t0, addr);
6a6ae23f
AJ
7158 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
7159 tcg_temp_free(t0);
7160#else
76db3ba4
AJ
7161 gen_qemu_ld32u(ctx, cpu_gprh[rD(ctx->opcode)], addr);
7162 gen_addr_add(ctx, addr, addr, 4);
7163 gen_qemu_ld32u(ctx, cpu_gpr[rD(ctx->opcode)], addr);
6a6ae23f 7164#endif
0487d6a8 7165}
6a6ae23f 7166
636aa200 7167static inline void gen_op_evldh(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7168{
7169 TCGv t0 = tcg_temp_new();
7170#if defined(TARGET_PPC64)
76db3ba4 7171 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f 7172 tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 48);
76db3ba4
AJ
7173 gen_addr_add(ctx, addr, addr, 2);
7174 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f
AJ
7175 tcg_gen_shli_tl(t0, t0, 32);
7176 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
76db3ba4
AJ
7177 gen_addr_add(ctx, addr, addr, 2);
7178 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f
AJ
7179 tcg_gen_shli_tl(t0, t0, 16);
7180 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
76db3ba4
AJ
7181 gen_addr_add(ctx, addr, addr, 2);
7182 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f 7183 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
0487d6a8 7184#else
76db3ba4 7185 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f 7186 tcg_gen_shli_tl(cpu_gprh[rD(ctx->opcode)], t0, 16);
76db3ba4
AJ
7187 gen_addr_add(ctx, addr, addr, 2);
7188 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f 7189 tcg_gen_or_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rD(ctx->opcode)], t0);
76db3ba4
AJ
7190 gen_addr_add(ctx, addr, addr, 2);
7191 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f 7192 tcg_gen_shli_tl(cpu_gprh[rD(ctx->opcode)], t0, 16);
76db3ba4
AJ
7193 gen_addr_add(ctx, addr, addr, 2);
7194 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f 7195 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
0487d6a8 7196#endif
6a6ae23f 7197 tcg_temp_free(t0);
0487d6a8
JM
7198}
7199
636aa200 7200static inline void gen_op_evlhhesplat(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7201{
7202 TCGv t0 = tcg_temp_new();
76db3ba4 7203 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f
AJ
7204#if defined(TARGET_PPC64)
7205 tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 48);
7206 tcg_gen_shli_tl(t0, t0, 16);
7207 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
7208#else
7209 tcg_gen_shli_tl(t0, t0, 16);
7210 tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], t0);
7211 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
7212#endif
7213 tcg_temp_free(t0);
0487d6a8
JM
7214}
7215
636aa200 7216static inline void gen_op_evlhhousplat(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7217{
7218 TCGv t0 = tcg_temp_new();
76db3ba4 7219 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f
AJ
7220#if defined(TARGET_PPC64)
7221 tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 32);
7222 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
7223#else
7224 tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], t0);
7225 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
7226#endif
7227 tcg_temp_free(t0);
0487d6a8
JM
7228}
7229
636aa200 7230static inline void gen_op_evlhhossplat(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7231{
7232 TCGv t0 = tcg_temp_new();
76db3ba4 7233 gen_qemu_ld16s(ctx, t0, addr);
6a6ae23f
AJ
7234#if defined(TARGET_PPC64)
7235 tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 32);
7236 tcg_gen_ext32u_tl(t0, t0);
7237 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
7238#else
7239 tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], t0);
7240 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
7241#endif
7242 tcg_temp_free(t0);
7243}
7244
636aa200 7245static inline void gen_op_evlwhe(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7246{
7247 TCGv t0 = tcg_temp_new();
7248#if defined(TARGET_PPC64)
76db3ba4 7249 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f 7250 tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 48);
76db3ba4
AJ
7251 gen_addr_add(ctx, addr, addr, 2);
7252 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f
AJ
7253 tcg_gen_shli_tl(t0, t0, 16);
7254 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
7255#else
76db3ba4 7256 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f 7257 tcg_gen_shli_tl(cpu_gprh[rD(ctx->opcode)], t0, 16);
76db3ba4
AJ
7258 gen_addr_add(ctx, addr, addr, 2);
7259 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f
AJ
7260 tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 16);
7261#endif
7262 tcg_temp_free(t0);
7263}
7264
636aa200 7265static inline void gen_op_evlwhou(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7266{
7267#if defined(TARGET_PPC64)
7268 TCGv t0 = tcg_temp_new();
76db3ba4
AJ
7269 gen_qemu_ld16u(ctx, cpu_gpr[rD(ctx->opcode)], addr);
7270 gen_addr_add(ctx, addr, addr, 2);
7271 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f
AJ
7272 tcg_gen_shli_tl(t0, t0, 32);
7273 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
7274 tcg_temp_free(t0);
7275#else
76db3ba4
AJ
7276 gen_qemu_ld16u(ctx, cpu_gprh[rD(ctx->opcode)], addr);
7277 gen_addr_add(ctx, addr, addr, 2);
7278 gen_qemu_ld16u(ctx, cpu_gpr[rD(ctx->opcode)], addr);
6a6ae23f
AJ
7279#endif
7280}
7281
636aa200 7282static inline void gen_op_evlwhos(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7283{
7284#if defined(TARGET_PPC64)
7285 TCGv t0 = tcg_temp_new();
76db3ba4 7286 gen_qemu_ld16s(ctx, t0, addr);
6a6ae23f 7287 tcg_gen_ext32u_tl(cpu_gpr[rD(ctx->opcode)], t0);
76db3ba4
AJ
7288 gen_addr_add(ctx, addr, addr, 2);
7289 gen_qemu_ld16s(ctx, t0, addr);
6a6ae23f
AJ
7290 tcg_gen_shli_tl(t0, t0, 32);
7291 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
7292 tcg_temp_free(t0);
7293#else
76db3ba4
AJ
7294 gen_qemu_ld16s(ctx, cpu_gprh[rD(ctx->opcode)], addr);
7295 gen_addr_add(ctx, addr, addr, 2);
7296 gen_qemu_ld16s(ctx, cpu_gpr[rD(ctx->opcode)], addr);
6a6ae23f
AJ
7297#endif
7298}
7299
636aa200 7300static inline void gen_op_evlwwsplat(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7301{
7302 TCGv t0 = tcg_temp_new();
76db3ba4 7303 gen_qemu_ld32u(ctx, t0, addr);
0487d6a8 7304#if defined(TARGET_PPC64)
6a6ae23f
AJ
7305 tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 32);
7306 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
7307#else
7308 tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], t0);
7309 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
7310#endif
7311 tcg_temp_free(t0);
7312}
7313
636aa200 7314static inline void gen_op_evlwhsplat(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7315{
7316 TCGv t0 = tcg_temp_new();
7317#if defined(TARGET_PPC64)
76db3ba4 7318 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f
AJ
7319 tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 48);
7320 tcg_gen_shli_tl(t0, t0, 32);
7321 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
76db3ba4
AJ
7322 gen_addr_add(ctx, addr, addr, 2);
7323 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f
AJ
7324 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
7325 tcg_gen_shli_tl(t0, t0, 16);
7326 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
7327#else
76db3ba4 7328 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f
AJ
7329 tcg_gen_shli_tl(cpu_gprh[rD(ctx->opcode)], t0, 16);
7330 tcg_gen_or_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rD(ctx->opcode)], t0);
76db3ba4
AJ
7331 gen_addr_add(ctx, addr, addr, 2);
7332 gen_qemu_ld16u(ctx, t0, addr);
6a6ae23f
AJ
7333 tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 16);
7334 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gprh[rD(ctx->opcode)], t0);
0487d6a8 7335#endif
6a6ae23f
AJ
7336 tcg_temp_free(t0);
7337}
7338
636aa200 7339static inline void gen_op_evstdd(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7340{
7341#if defined(TARGET_PPC64)
76db3ba4 7342 gen_qemu_st64(ctx, cpu_gpr[rS(ctx->opcode)], addr);
0487d6a8 7343#else
6a6ae23f
AJ
7344 TCGv_i64 t0 = tcg_temp_new_i64();
7345 tcg_gen_concat_i32_i64(t0, cpu_gpr[rS(ctx->opcode)], cpu_gprh[rS(ctx->opcode)]);
76db3ba4 7346 gen_qemu_st64(ctx, t0, addr);
6a6ae23f
AJ
7347 tcg_temp_free_i64(t0);
7348#endif
7349}
7350
636aa200 7351static inline void gen_op_evstdw(DisasContext *ctx, TCGv addr)
6a6ae23f 7352{
0487d6a8 7353#if defined(TARGET_PPC64)
6a6ae23f
AJ
7354 TCGv t0 = tcg_temp_new();
7355 tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 32);
76db3ba4 7356 gen_qemu_st32(ctx, t0, addr);
6a6ae23f
AJ
7357 tcg_temp_free(t0);
7358#else
76db3ba4 7359 gen_qemu_st32(ctx, cpu_gprh[rS(ctx->opcode)], addr);
6a6ae23f 7360#endif
76db3ba4
AJ
7361 gen_addr_add(ctx, addr, addr, 4);
7362 gen_qemu_st32(ctx, cpu_gpr[rS(ctx->opcode)], addr);
6a6ae23f
AJ
7363}
7364
636aa200 7365static inline void gen_op_evstdh(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7366{
7367 TCGv t0 = tcg_temp_new();
7368#if defined(TARGET_PPC64)
7369 tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 48);
7370#else
7371 tcg_gen_shri_tl(t0, cpu_gprh[rS(ctx->opcode)], 16);
7372#endif
76db3ba4
AJ
7373 gen_qemu_st16(ctx, t0, addr);
7374 gen_addr_add(ctx, addr, addr, 2);
6a6ae23f
AJ
7375#if defined(TARGET_PPC64)
7376 tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 32);
76db3ba4 7377 gen_qemu_st16(ctx, t0, addr);
6a6ae23f 7378#else
76db3ba4 7379 gen_qemu_st16(ctx, cpu_gprh[rS(ctx->opcode)], addr);
6a6ae23f 7380#endif
76db3ba4 7381 gen_addr_add(ctx, addr, addr, 2);
6a6ae23f 7382 tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 16);
76db3ba4 7383 gen_qemu_st16(ctx, t0, addr);
6a6ae23f 7384 tcg_temp_free(t0);
76db3ba4
AJ
7385 gen_addr_add(ctx, addr, addr, 2);
7386 gen_qemu_st16(ctx, cpu_gpr[rS(ctx->opcode)], addr);
6a6ae23f
AJ
7387}
7388
636aa200 7389static inline void gen_op_evstwhe(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7390{
7391 TCGv t0 = tcg_temp_new();
7392#if defined(TARGET_PPC64)
7393 tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 48);
7394#else
7395 tcg_gen_shri_tl(t0, cpu_gprh[rS(ctx->opcode)], 16);
7396#endif
76db3ba4
AJ
7397 gen_qemu_st16(ctx, t0, addr);
7398 gen_addr_add(ctx, addr, addr, 2);
6a6ae23f 7399 tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 16);
76db3ba4 7400 gen_qemu_st16(ctx, t0, addr);
6a6ae23f
AJ
7401 tcg_temp_free(t0);
7402}
7403
636aa200 7404static inline void gen_op_evstwho(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7405{
7406#if defined(TARGET_PPC64)
7407 TCGv t0 = tcg_temp_new();
7408 tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 32);
76db3ba4 7409 gen_qemu_st16(ctx, t0, addr);
6a6ae23f
AJ
7410 tcg_temp_free(t0);
7411#else
76db3ba4 7412 gen_qemu_st16(ctx, cpu_gprh[rS(ctx->opcode)], addr);
6a6ae23f 7413#endif
76db3ba4
AJ
7414 gen_addr_add(ctx, addr, addr, 2);
7415 gen_qemu_st16(ctx, cpu_gpr[rS(ctx->opcode)], addr);
6a6ae23f
AJ
7416}
7417
636aa200 7418static inline void gen_op_evstwwe(DisasContext *ctx, TCGv addr)
6a6ae23f
AJ
7419{
7420#if defined(TARGET_PPC64)
7421 TCGv t0 = tcg_temp_new();
7422 tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 32);
76db3ba4 7423 gen_qemu_st32(ctx, t0, addr);
6a6ae23f
AJ
7424 tcg_temp_free(t0);
7425#else
76db3ba4 7426 gen_qemu_st32(ctx, cpu_gprh[rS(ctx->opcode)], addr);
6a6ae23f
AJ
7427#endif
7428}
7429
636aa200 7430static inline void gen_op_evstwwo(DisasContext *ctx, TCGv addr)
6a6ae23f 7431{
76db3ba4 7432 gen_qemu_st32(ctx, cpu_gpr[rS(ctx->opcode)], addr);
6a6ae23f
AJ
7433}
7434
7435#define GEN_SPEOP_LDST(name, opc2, sh) \
99e300ef 7436static void glue(gen_, name)(DisasContext *ctx) \
6a6ae23f
AJ
7437{ \
7438 TCGv t0; \
7439 if (unlikely(!ctx->spe_enabled)) { \
e06fcd75 7440 gen_exception(ctx, POWERPC_EXCP_APU); \
6a6ae23f
AJ
7441 return; \
7442 } \
76db3ba4 7443 gen_set_access_type(ctx, ACCESS_INT); \
6a6ae23f
AJ
7444 t0 = tcg_temp_new(); \
7445 if (Rc(ctx->opcode)) { \
76db3ba4 7446 gen_addr_spe_imm_index(ctx, t0, sh); \
6a6ae23f 7447 } else { \
76db3ba4 7448 gen_addr_reg_index(ctx, t0); \
6a6ae23f
AJ
7449 } \
7450 gen_op_##name(ctx, t0); \
7451 tcg_temp_free(t0); \
7452}
7453
7454GEN_SPEOP_LDST(evldd, 0x00, 3);
7455GEN_SPEOP_LDST(evldw, 0x01, 3);
7456GEN_SPEOP_LDST(evldh, 0x02, 3);
7457GEN_SPEOP_LDST(evlhhesplat, 0x04, 1);
7458GEN_SPEOP_LDST(evlhhousplat, 0x06, 1);
7459GEN_SPEOP_LDST(evlhhossplat, 0x07, 1);
7460GEN_SPEOP_LDST(evlwhe, 0x08, 2);
7461GEN_SPEOP_LDST(evlwhou, 0x0A, 2);
7462GEN_SPEOP_LDST(evlwhos, 0x0B, 2);
7463GEN_SPEOP_LDST(evlwwsplat, 0x0C, 2);
7464GEN_SPEOP_LDST(evlwhsplat, 0x0E, 2);
7465
7466GEN_SPEOP_LDST(evstdd, 0x10, 3);
7467GEN_SPEOP_LDST(evstdw, 0x11, 3);
7468GEN_SPEOP_LDST(evstdh, 0x12, 3);
7469GEN_SPEOP_LDST(evstwhe, 0x18, 2);
7470GEN_SPEOP_LDST(evstwho, 0x1A, 2);
7471GEN_SPEOP_LDST(evstwwe, 0x1C, 2);
7472GEN_SPEOP_LDST(evstwwo, 0x1E, 2);
0487d6a8
JM
7473
7474/* Multiply and add - TODO */
7475#if 0
7476GEN_SPE(speundef, evmhessf, 0x01, 0x10, 0x00000000, PPC_SPE);
7477GEN_SPE(speundef, evmhossf, 0x03, 0x10, 0x00000000, PPC_SPE);
7478GEN_SPE(evmheumi, evmhesmi, 0x04, 0x10, 0x00000000, PPC_SPE);
7479GEN_SPE(speundef, evmhesmf, 0x05, 0x10, 0x00000000, PPC_SPE);
7480GEN_SPE(evmhoumi, evmhosmi, 0x06, 0x10, 0x00000000, PPC_SPE);
7481GEN_SPE(speundef, evmhosmf, 0x07, 0x10, 0x00000000, PPC_SPE);
7482GEN_SPE(speundef, evmhessfa, 0x11, 0x10, 0x00000000, PPC_SPE);
7483GEN_SPE(speundef, evmhossfa, 0x13, 0x10, 0x00000000, PPC_SPE);
7484GEN_SPE(evmheumia, evmhesmia, 0x14, 0x10, 0x00000000, PPC_SPE);
7485GEN_SPE(speundef, evmhesmfa, 0x15, 0x10, 0x00000000, PPC_SPE);
7486GEN_SPE(evmhoumia, evmhosmia, 0x16, 0x10, 0x00000000, PPC_SPE);
7487GEN_SPE(speundef, evmhosmfa, 0x17, 0x10, 0x00000000, PPC_SPE);
7488
7489GEN_SPE(speundef, evmwhssf, 0x03, 0x11, 0x00000000, PPC_SPE);
7490GEN_SPE(evmwlumi, speundef, 0x04, 0x11, 0x00000000, PPC_SPE);
7491GEN_SPE(evmwhumi, evmwhsmi, 0x06, 0x11, 0x00000000, PPC_SPE);
7492GEN_SPE(speundef, evmwhsmf, 0x07, 0x11, 0x00000000, PPC_SPE);
7493GEN_SPE(speundef, evmwssf, 0x09, 0x11, 0x00000000, PPC_SPE);
7494GEN_SPE(evmwumi, evmwsmi, 0x0C, 0x11, 0x00000000, PPC_SPE);
7495GEN_SPE(speundef, evmwsmf, 0x0D, 0x11, 0x00000000, PPC_SPE);
7496GEN_SPE(speundef, evmwhssfa, 0x13, 0x11, 0x00000000, PPC_SPE);
7497GEN_SPE(evmwlumia, speundef, 0x14, 0x11, 0x00000000, PPC_SPE);
7498GEN_SPE(evmwhumia, evmwhsmia, 0x16, 0x11, 0x00000000, PPC_SPE);
7499GEN_SPE(speundef, evmwhsmfa, 0x17, 0x11, 0x00000000, PPC_SPE);
7500GEN_SPE(speundef, evmwssfa, 0x19, 0x11, 0x00000000, PPC_SPE);
7501GEN_SPE(evmwumia, evmwsmia, 0x1C, 0x11, 0x00000000, PPC_SPE);
7502GEN_SPE(speundef, evmwsmfa, 0x1D, 0x11, 0x00000000, PPC_SPE);
7503
7504GEN_SPE(evadduiaaw, evaddsiaaw, 0x00, 0x13, 0x0000F800, PPC_SPE);
7505GEN_SPE(evsubfusiaaw, evsubfssiaaw, 0x01, 0x13, 0x0000F800, PPC_SPE);
7506GEN_SPE(evaddumiaaw, evaddsmiaaw, 0x04, 0x13, 0x0000F800, PPC_SPE);
7507GEN_SPE(evsubfumiaaw, evsubfsmiaaw, 0x05, 0x13, 0x0000F800, PPC_SPE);
7508GEN_SPE(evdivws, evdivwu, 0x06, 0x13, 0x00000000, PPC_SPE);
7509GEN_SPE(evmra, speundef, 0x07, 0x13, 0x0000F800, PPC_SPE);
7510
7511GEN_SPE(evmheusiaaw, evmhessiaaw, 0x00, 0x14, 0x00000000, PPC_SPE);
7512GEN_SPE(speundef, evmhessfaaw, 0x01, 0x14, 0x00000000, PPC_SPE);
7513GEN_SPE(evmhousiaaw, evmhossiaaw, 0x02, 0x14, 0x00000000, PPC_SPE);
7514GEN_SPE(speundef, evmhossfaaw, 0x03, 0x14, 0x00000000, PPC_SPE);
7515GEN_SPE(evmheumiaaw, evmhesmiaaw, 0x04, 0x14, 0x00000000, PPC_SPE);
7516GEN_SPE(speundef, evmhesmfaaw, 0x05, 0x14, 0x00000000, PPC_SPE);
7517GEN_SPE(evmhoumiaaw, evmhosmiaaw, 0x06, 0x14, 0x00000000, PPC_SPE);
7518GEN_SPE(speundef, evmhosmfaaw, 0x07, 0x14, 0x00000000, PPC_SPE);
7519GEN_SPE(evmhegumiaa, evmhegsmiaa, 0x14, 0x14, 0x00000000, PPC_SPE);
7520GEN_SPE(speundef, evmhegsmfaa, 0x15, 0x14, 0x00000000, PPC_SPE);
7521GEN_SPE(evmhogumiaa, evmhogsmiaa, 0x16, 0x14, 0x00000000, PPC_SPE);
7522GEN_SPE(speundef, evmhogsmfaa, 0x17, 0x14, 0x00000000, PPC_SPE);
7523
7524GEN_SPE(evmwlusiaaw, evmwlssiaaw, 0x00, 0x15, 0x00000000, PPC_SPE);
7525GEN_SPE(evmwlumiaaw, evmwlsmiaaw, 0x04, 0x15, 0x00000000, PPC_SPE);
7526GEN_SPE(speundef, evmwssfaa, 0x09, 0x15, 0x00000000, PPC_SPE);
7527GEN_SPE(evmwumiaa, evmwsmiaa, 0x0C, 0x15, 0x00000000, PPC_SPE);
7528GEN_SPE(speundef, evmwsmfaa, 0x0D, 0x15, 0x00000000, PPC_SPE);
7529
7530GEN_SPE(evmheusianw, evmhessianw, 0x00, 0x16, 0x00000000, PPC_SPE);
7531GEN_SPE(speundef, evmhessfanw, 0x01, 0x16, 0x00000000, PPC_SPE);
7532GEN_SPE(evmhousianw, evmhossianw, 0x02, 0x16, 0x00000000, PPC_SPE);
7533GEN_SPE(speundef, evmhossfanw, 0x03, 0x16, 0x00000000, PPC_SPE);
7534GEN_SPE(evmheumianw, evmhesmianw, 0x04, 0x16, 0x00000000, PPC_SPE);
7535GEN_SPE(speundef, evmhesmfanw, 0x05, 0x16, 0x00000000, PPC_SPE);
7536GEN_SPE(evmhoumianw, evmhosmianw, 0x06, 0x16, 0x00000000, PPC_SPE);
7537GEN_SPE(speundef, evmhosmfanw, 0x07, 0x16, 0x00000000, PPC_SPE);
7538GEN_SPE(evmhegumian, evmhegsmian, 0x14, 0x16, 0x00000000, PPC_SPE);
7539GEN_SPE(speundef, evmhegsmfan, 0x15, 0x16, 0x00000000, PPC_SPE);
7540GEN_SPE(evmhigumian, evmhigsmian, 0x16, 0x16, 0x00000000, PPC_SPE);
7541GEN_SPE(speundef, evmhogsmfan, 0x17, 0x16, 0x00000000, PPC_SPE);
7542
7543GEN_SPE(evmwlusianw, evmwlssianw, 0x00, 0x17, 0x00000000, PPC_SPE);
7544GEN_SPE(evmwlumianw, evmwlsmianw, 0x04, 0x17, 0x00000000, PPC_SPE);
7545GEN_SPE(speundef, evmwssfan, 0x09, 0x17, 0x00000000, PPC_SPE);
7546GEN_SPE(evmwumian, evmwsmian, 0x0C, 0x17, 0x00000000, PPC_SPE);
7547GEN_SPE(speundef, evmwsmfan, 0x0D, 0x17, 0x00000000, PPC_SPE);
7548#endif
7549
7550/*** SPE floating-point extension ***/
1c97856d
AJ
7551#if defined(TARGET_PPC64)
7552#define GEN_SPEFPUOP_CONV_32_32(name) \
636aa200 7553static inline void gen_##name(DisasContext *ctx) \
0487d6a8 7554{ \
1c97856d
AJ
7555 TCGv_i32 t0; \
7556 TCGv t1; \
7557 t0 = tcg_temp_new_i32(); \
7558 tcg_gen_trunc_tl_i32(t0, cpu_gpr[rB(ctx->opcode)]); \
7559 gen_helper_##name(t0, t0); \
7560 t1 = tcg_temp_new(); \
7561 tcg_gen_extu_i32_tl(t1, t0); \
7562 tcg_temp_free_i32(t0); \
7563 tcg_gen_andi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], \
7564 0xFFFFFFFF00000000ULL); \
7565 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t1); \
7566 tcg_temp_free(t1); \
0487d6a8 7567}
1c97856d 7568#define GEN_SPEFPUOP_CONV_32_64(name) \
636aa200 7569static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
7570{ \
7571 TCGv_i32 t0; \
7572 TCGv t1; \
7573 t0 = tcg_temp_new_i32(); \
7574 gen_helper_##name(t0, cpu_gpr[rB(ctx->opcode)]); \
7575 t1 = tcg_temp_new(); \
7576 tcg_gen_extu_i32_tl(t1, t0); \
7577 tcg_temp_free_i32(t0); \
7578 tcg_gen_andi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], \
7579 0xFFFFFFFF00000000ULL); \
7580 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t1); \
7581 tcg_temp_free(t1); \
7582}
7583#define GEN_SPEFPUOP_CONV_64_32(name) \
636aa200 7584static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
7585{ \
7586 TCGv_i32 t0 = tcg_temp_new_i32(); \
7587 tcg_gen_trunc_tl_i32(t0, cpu_gpr[rB(ctx->opcode)]); \
7588 gen_helper_##name(cpu_gpr[rD(ctx->opcode)], t0); \
7589 tcg_temp_free_i32(t0); \
7590}
7591#define GEN_SPEFPUOP_CONV_64_64(name) \
636aa200 7592static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
7593{ \
7594 gen_helper_##name(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); \
7595}
7596#define GEN_SPEFPUOP_ARITH2_32_32(name) \
636aa200 7597static inline void gen_##name(DisasContext *ctx) \
57951c27 7598{ \
1c97856d
AJ
7599 TCGv_i32 t0, t1; \
7600 TCGv_i64 t2; \
57951c27 7601 if (unlikely(!ctx->spe_enabled)) { \
e06fcd75 7602 gen_exception(ctx, POWERPC_EXCP_APU); \
57951c27
AJ
7603 return; \
7604 } \
1c97856d
AJ
7605 t0 = tcg_temp_new_i32(); \
7606 t1 = tcg_temp_new_i32(); \
7607 tcg_gen_trunc_tl_i32(t0, cpu_gpr[rA(ctx->opcode)]); \
7608 tcg_gen_trunc_tl_i32(t1, cpu_gpr[rB(ctx->opcode)]); \
7609 gen_helper_##name(t0, t0, t1); \
7610 tcg_temp_free_i32(t1); \
7611 t2 = tcg_temp_new(); \
7612 tcg_gen_extu_i32_tl(t2, t0); \
7613 tcg_temp_free_i32(t0); \
7614 tcg_gen_andi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], \
7615 0xFFFFFFFF00000000ULL); \
7616 tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t2); \
7617 tcg_temp_free(t2); \
57951c27 7618}
1c97856d 7619#define GEN_SPEFPUOP_ARITH2_64_64(name) \
636aa200 7620static inline void gen_##name(DisasContext *ctx) \
57951c27
AJ
7621{ \
7622 if (unlikely(!ctx->spe_enabled)) { \
e06fcd75 7623 gen_exception(ctx, POWERPC_EXCP_APU); \
57951c27
AJ
7624 return; \
7625 } \
1c97856d
AJ
7626 gen_helper_##name(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], \
7627 cpu_gpr[rB(ctx->opcode)]); \
57951c27 7628}
1c97856d 7629#define GEN_SPEFPUOP_COMP_32(name) \
636aa200 7630static inline void gen_##name(DisasContext *ctx) \
57951c27 7631{ \
1c97856d 7632 TCGv_i32 t0, t1; \
57951c27 7633 if (unlikely(!ctx->spe_enabled)) { \
e06fcd75 7634 gen_exception(ctx, POWERPC_EXCP_APU); \
57951c27
AJ
7635 return; \
7636 } \
1c97856d
AJ
7637 t0 = tcg_temp_new_i32(); \
7638 t1 = tcg_temp_new_i32(); \
7639 tcg_gen_trunc_tl_i32(t0, cpu_gpr[rA(ctx->opcode)]); \
7640 tcg_gen_trunc_tl_i32(t1, cpu_gpr[rB(ctx->opcode)]); \
7641 gen_helper_##name(cpu_crf[crfD(ctx->opcode)], t0, t1); \
7642 tcg_temp_free_i32(t0); \
7643 tcg_temp_free_i32(t1); \
7644}
7645#define GEN_SPEFPUOP_COMP_64(name) \
636aa200 7646static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
7647{ \
7648 if (unlikely(!ctx->spe_enabled)) { \
e06fcd75 7649 gen_exception(ctx, POWERPC_EXCP_APU); \
1c97856d
AJ
7650 return; \
7651 } \
7652 gen_helper_##name(cpu_crf[crfD(ctx->opcode)], \
7653 cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); \
7654}
7655#else
7656#define GEN_SPEFPUOP_CONV_32_32(name) \
636aa200 7657static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
7658{ \
7659 gen_helper_##name(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); \
57951c27 7660}
1c97856d 7661#define GEN_SPEFPUOP_CONV_32_64(name) \
636aa200 7662static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
7663{ \
7664 TCGv_i64 t0 = tcg_temp_new_i64(); \
7665 gen_load_gpr64(t0, rB(ctx->opcode)); \
7666 gen_helper_##name(cpu_gpr[rD(ctx->opcode)], t0); \
7667 tcg_temp_free_i64(t0); \
7668}
7669#define GEN_SPEFPUOP_CONV_64_32(name) \
636aa200 7670static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
7671{ \
7672 TCGv_i64 t0 = tcg_temp_new_i64(); \
7673 gen_helper_##name(t0, cpu_gpr[rB(ctx->opcode)]); \
7674 gen_store_gpr64(rD(ctx->opcode), t0); \
7675 tcg_temp_free_i64(t0); \
7676}
7677#define GEN_SPEFPUOP_CONV_64_64(name) \
636aa200 7678static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
7679{ \
7680 TCGv_i64 t0 = tcg_temp_new_i64(); \
7681 gen_load_gpr64(t0, rB(ctx->opcode)); \
7682 gen_helper_##name(t0, t0); \
7683 gen_store_gpr64(rD(ctx->opcode), t0); \
7684 tcg_temp_free_i64(t0); \
7685}
7686#define GEN_SPEFPUOP_ARITH2_32_32(name) \
636aa200 7687static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
7688{ \
7689 if (unlikely(!ctx->spe_enabled)) { \
e06fcd75 7690 gen_exception(ctx, POWERPC_EXCP_APU); \
1c97856d
AJ
7691 return; \
7692 } \
7693 gen_helper_##name(cpu_gpr[rD(ctx->opcode)], \
7694 cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); \
7695}
7696#define GEN_SPEFPUOP_ARITH2_64_64(name) \
636aa200 7697static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
7698{ \
7699 TCGv_i64 t0, t1; \
7700 if (unlikely(!ctx->spe_enabled)) { \
e06fcd75 7701 gen_exception(ctx, POWERPC_EXCP_APU); \
1c97856d
AJ
7702 return; \
7703 } \
7704 t0 = tcg_temp_new_i64(); \
7705 t1 = tcg_temp_new_i64(); \
7706 gen_load_gpr64(t0, rA(ctx->opcode)); \
7707 gen_load_gpr64(t1, rB(ctx->opcode)); \
7708 gen_helper_##name(t0, t0, t1); \
7709 gen_store_gpr64(rD(ctx->opcode), t0); \
7710 tcg_temp_free_i64(t0); \
7711 tcg_temp_free_i64(t1); \
7712}
7713#define GEN_SPEFPUOP_COMP_32(name) \
636aa200 7714static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
7715{ \
7716 if (unlikely(!ctx->spe_enabled)) { \
e06fcd75 7717 gen_exception(ctx, POWERPC_EXCP_APU); \
1c97856d
AJ
7718 return; \
7719 } \
7720 gen_helper_##name(cpu_crf[crfD(ctx->opcode)], \
7721 cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); \
7722}
7723#define GEN_SPEFPUOP_COMP_64(name) \
636aa200 7724static inline void gen_##name(DisasContext *ctx) \
1c97856d
AJ
7725{ \
7726 TCGv_i64 t0, t1; \
7727 if (unlikely(!ctx->spe_enabled)) { \
e06fcd75 7728 gen_exception(ctx, POWERPC_EXCP_APU); \
1c97856d
AJ
7729 return; \
7730 } \
7731 t0 = tcg_temp_new_i64(); \
7732 t1 = tcg_temp_new_i64(); \
7733 gen_load_gpr64(t0, rA(ctx->opcode)); \
7734 gen_load_gpr64(t1, rB(ctx->opcode)); \
7735 gen_helper_##name(cpu_crf[crfD(ctx->opcode)], t0, t1); \
7736 tcg_temp_free_i64(t0); \
7737 tcg_temp_free_i64(t1); \
7738}
7739#endif
57951c27 7740
0487d6a8
JM
7741/* Single precision floating-point vectors operations */
7742/* Arithmetic */
1c97856d
AJ
7743GEN_SPEFPUOP_ARITH2_64_64(evfsadd);
7744GEN_SPEFPUOP_ARITH2_64_64(evfssub);
7745GEN_SPEFPUOP_ARITH2_64_64(evfsmul);
7746GEN_SPEFPUOP_ARITH2_64_64(evfsdiv);
636aa200 7747static inline void gen_evfsabs(DisasContext *ctx)
1c97856d
AJ
7748{
7749 if (unlikely(!ctx->spe_enabled)) {
e06fcd75 7750 gen_exception(ctx, POWERPC_EXCP_APU);
1c97856d
AJ
7751 return;
7752 }
7753#if defined(TARGET_PPC64)
6d5c34fa 7754 tcg_gen_andi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], ~0x8000000080000000LL);
1c97856d 7755#else
6d5c34fa
MP
7756 tcg_gen_andi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], ~0x80000000);
7757 tcg_gen_andi_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], ~0x80000000);
1c97856d
AJ
7758#endif
7759}
636aa200 7760static inline void gen_evfsnabs(DisasContext *ctx)
1c97856d
AJ
7761{
7762 if (unlikely(!ctx->spe_enabled)) {
e06fcd75 7763 gen_exception(ctx, POWERPC_EXCP_APU);
1c97856d
AJ
7764 return;
7765 }
7766#if defined(TARGET_PPC64)
6d5c34fa 7767 tcg_gen_ori_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x8000000080000000LL);
1c97856d 7768#else
6d5c34fa
MP
7769 tcg_gen_ori_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x80000000);
7770 tcg_gen_ori_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], 0x80000000);
1c97856d
AJ
7771#endif
7772}
636aa200 7773static inline void gen_evfsneg(DisasContext *ctx)
1c97856d
AJ
7774{
7775 if (unlikely(!ctx->spe_enabled)) {
e06fcd75 7776 gen_exception(ctx, POWERPC_EXCP_APU);
1c97856d
AJ
7777 return;
7778 }
7779#if defined(TARGET_PPC64)
6d5c34fa 7780 tcg_gen_xori_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x8000000080000000LL);
1c97856d 7781#else
6d5c34fa
MP
7782 tcg_gen_xori_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x80000000);
7783 tcg_gen_xori_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], 0x80000000);
1c97856d
AJ
7784#endif
7785}
7786
0487d6a8 7787/* Conversion */
1c97856d
AJ
7788GEN_SPEFPUOP_CONV_64_64(evfscfui);
7789GEN_SPEFPUOP_CONV_64_64(evfscfsi);
7790GEN_SPEFPUOP_CONV_64_64(evfscfuf);
7791GEN_SPEFPUOP_CONV_64_64(evfscfsf);
7792GEN_SPEFPUOP_CONV_64_64(evfsctui);
7793GEN_SPEFPUOP_CONV_64_64(evfsctsi);
7794GEN_SPEFPUOP_CONV_64_64(evfsctuf);
7795GEN_SPEFPUOP_CONV_64_64(evfsctsf);
7796GEN_SPEFPUOP_CONV_64_64(evfsctuiz);
7797GEN_SPEFPUOP_CONV_64_64(evfsctsiz);
7798
0487d6a8 7799/* Comparison */
1c97856d
AJ
7800GEN_SPEFPUOP_COMP_64(evfscmpgt);
7801GEN_SPEFPUOP_COMP_64(evfscmplt);
7802GEN_SPEFPUOP_COMP_64(evfscmpeq);
7803GEN_SPEFPUOP_COMP_64(evfststgt);
7804GEN_SPEFPUOP_COMP_64(evfststlt);
7805GEN_SPEFPUOP_COMP_64(evfststeq);
0487d6a8
JM
7806
7807/* Opcodes definitions */
40569b7e
AJ
7808GEN_SPE(evfsadd, evfssub, 0x00, 0x0A, 0x00000000, PPC_SPE_SINGLE); //
7809GEN_SPE(evfsabs, evfsnabs, 0x02, 0x0A, 0x0000F800, PPC_SPE_SINGLE); //
7810GEN_SPE(evfsneg, speundef, 0x03, 0x0A, 0x0000F800, PPC_SPE_SINGLE); //
7811GEN_SPE(evfsmul, evfsdiv, 0x04, 0x0A, 0x00000000, PPC_SPE_SINGLE); //
7812GEN_SPE(evfscmpgt, evfscmplt, 0x06, 0x0A, 0x00600000, PPC_SPE_SINGLE); //
7813GEN_SPE(evfscmpeq, speundef, 0x07, 0x0A, 0x00600000, PPC_SPE_SINGLE); //
7814GEN_SPE(evfscfui, evfscfsi, 0x08, 0x0A, 0x00180000, PPC_SPE_SINGLE); //
7815GEN_SPE(evfscfuf, evfscfsf, 0x09, 0x0A, 0x00180000, PPC_SPE_SINGLE); //
7816GEN_SPE(evfsctui, evfsctsi, 0x0A, 0x0A, 0x00180000, PPC_SPE_SINGLE); //
7817GEN_SPE(evfsctuf, evfsctsf, 0x0B, 0x0A, 0x00180000, PPC_SPE_SINGLE); //
7818GEN_SPE(evfsctuiz, speundef, 0x0C, 0x0A, 0x00180000, PPC_SPE_SINGLE); //
7819GEN_SPE(evfsctsiz, speundef, 0x0D, 0x0A, 0x00180000, PPC_SPE_SINGLE); //
7820GEN_SPE(evfststgt, evfststlt, 0x0E, 0x0A, 0x00600000, PPC_SPE_SINGLE); //
7821GEN_SPE(evfststeq, speundef, 0x0F, 0x0A, 0x00600000, PPC_SPE_SINGLE); //
0487d6a8
JM
7822
7823/* Single precision floating-point operations */
7824/* Arithmetic */
1c97856d
AJ
7825GEN_SPEFPUOP_ARITH2_32_32(efsadd);
7826GEN_SPEFPUOP_ARITH2_32_32(efssub);
7827GEN_SPEFPUOP_ARITH2_32_32(efsmul);
7828GEN_SPEFPUOP_ARITH2_32_32(efsdiv);
636aa200 7829static inline void gen_efsabs(DisasContext *ctx)
1c97856d
AJ
7830{
7831 if (unlikely(!ctx->spe_enabled)) {
e06fcd75 7832 gen_exception(ctx, POWERPC_EXCP_APU);
1c97856d
AJ
7833 return;
7834 }
6d5c34fa 7835 tcg_gen_andi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], (target_long)~0x80000000LL);
1c97856d 7836}
636aa200 7837static inline void gen_efsnabs(DisasContext *ctx)
1c97856d
AJ
7838{
7839 if (unlikely(!ctx->spe_enabled)) {
e06fcd75 7840 gen_exception(ctx, POWERPC_EXCP_APU);
1c97856d
AJ
7841 return;
7842 }
6d5c34fa 7843 tcg_gen_ori_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x80000000);
1c97856d 7844}
636aa200 7845static inline void gen_efsneg(DisasContext *ctx)
1c97856d
AJ
7846{
7847 if (unlikely(!ctx->spe_enabled)) {
e06fcd75 7848 gen_exception(ctx, POWERPC_EXCP_APU);
1c97856d
AJ
7849 return;
7850 }
6d5c34fa 7851 tcg_gen_xori_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x80000000);
1c97856d
AJ
7852}
7853
0487d6a8 7854/* Conversion */
1c97856d
AJ
7855GEN_SPEFPUOP_CONV_32_32(efscfui);
7856GEN_SPEFPUOP_CONV_32_32(efscfsi);
7857GEN_SPEFPUOP_CONV_32_32(efscfuf);
7858GEN_SPEFPUOP_CONV_32_32(efscfsf);
7859GEN_SPEFPUOP_CONV_32_32(efsctui);
7860GEN_SPEFPUOP_CONV_32_32(efsctsi);
7861GEN_SPEFPUOP_CONV_32_32(efsctuf);
7862GEN_SPEFPUOP_CONV_32_32(efsctsf);
7863GEN_SPEFPUOP_CONV_32_32(efsctuiz);
7864GEN_SPEFPUOP_CONV_32_32(efsctsiz);
7865GEN_SPEFPUOP_CONV_32_64(efscfd);
7866
0487d6a8 7867/* Comparison */
1c97856d
AJ
7868GEN_SPEFPUOP_COMP_32(efscmpgt);
7869GEN_SPEFPUOP_COMP_32(efscmplt);
7870GEN_SPEFPUOP_COMP_32(efscmpeq);
7871GEN_SPEFPUOP_COMP_32(efststgt);
7872GEN_SPEFPUOP_COMP_32(efststlt);
7873GEN_SPEFPUOP_COMP_32(efststeq);
0487d6a8
JM
7874
7875/* Opcodes definitions */
40569b7e
AJ
7876GEN_SPE(efsadd, efssub, 0x00, 0x0B, 0x00000000, PPC_SPE_SINGLE); //
7877GEN_SPE(efsabs, efsnabs, 0x02, 0x0B, 0x0000F800, PPC_SPE_SINGLE); //
7878GEN_SPE(efsneg, speundef, 0x03, 0x0B, 0x0000F800, PPC_SPE_SINGLE); //
7879GEN_SPE(efsmul, efsdiv, 0x04, 0x0B, 0x00000000, PPC_SPE_SINGLE); //
7880GEN_SPE(efscmpgt, efscmplt, 0x06, 0x0B, 0x00600000, PPC_SPE_SINGLE); //
7881GEN_SPE(efscmpeq, efscfd, 0x07, 0x0B, 0x00600000, PPC_SPE_SINGLE); //
7882GEN_SPE(efscfui, efscfsi, 0x08, 0x0B, 0x00180000, PPC_SPE_SINGLE); //
7883GEN_SPE(efscfuf, efscfsf, 0x09, 0x0B, 0x00180000, PPC_SPE_SINGLE); //
7884GEN_SPE(efsctui, efsctsi, 0x0A, 0x0B, 0x00180000, PPC_SPE_SINGLE); //
7885GEN_SPE(efsctuf, efsctsf, 0x0B, 0x0B, 0x00180000, PPC_SPE_SINGLE); //
7886GEN_SPE(efsctuiz, speundef, 0x0C, 0x0B, 0x00180000, PPC_SPE_SINGLE); //
7887GEN_SPE(efsctsiz, speundef, 0x0D, 0x0B, 0x00180000, PPC_SPE_SINGLE); //
7888GEN_SPE(efststgt, efststlt, 0x0E, 0x0B, 0x00600000, PPC_SPE_SINGLE); //
7889GEN_SPE(efststeq, speundef, 0x0F, 0x0B, 0x00600000, PPC_SPE_SINGLE); //
0487d6a8
JM
7890
7891/* Double precision floating-point operations */
7892/* Arithmetic */
1c97856d
AJ
7893GEN_SPEFPUOP_ARITH2_64_64(efdadd);
7894GEN_SPEFPUOP_ARITH2_64_64(efdsub);
7895GEN_SPEFPUOP_ARITH2_64_64(efdmul);
7896GEN_SPEFPUOP_ARITH2_64_64(efddiv);
636aa200 7897static inline void gen_efdabs(DisasContext *ctx)
1c97856d
AJ
7898{
7899 if (unlikely(!ctx->spe_enabled)) {
e06fcd75 7900 gen_exception(ctx, POWERPC_EXCP_APU);
1c97856d
AJ
7901 return;
7902 }
7903#if defined(TARGET_PPC64)
6d5c34fa 7904 tcg_gen_andi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], ~0x8000000000000000LL);
1c97856d 7905#else
6d5c34fa
MP
7906 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
7907 tcg_gen_andi_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], ~0x80000000);
1c97856d
AJ
7908#endif
7909}
636aa200 7910static inline void gen_efdnabs(DisasContext *ctx)
1c97856d
AJ
7911{
7912 if (unlikely(!ctx->spe_enabled)) {
e06fcd75 7913 gen_exception(ctx, POWERPC_EXCP_APU);
1c97856d
AJ
7914 return;
7915 }
7916#if defined(TARGET_PPC64)
6d5c34fa 7917 tcg_gen_ori_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x8000000000000000LL);
1c97856d 7918#else
6d5c34fa
MP
7919 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
7920 tcg_gen_ori_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], 0x80000000);
1c97856d
AJ
7921#endif
7922}
636aa200 7923static inline void gen_efdneg(DisasContext *ctx)
1c97856d
AJ
7924{
7925 if (unlikely(!ctx->spe_enabled)) {
e06fcd75 7926 gen_exception(ctx, POWERPC_EXCP_APU);
1c97856d
AJ
7927 return;
7928 }
7929#if defined(TARGET_PPC64)
6d5c34fa 7930 tcg_gen_xori_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x8000000000000000LL);
1c97856d 7931#else
6d5c34fa
MP
7932 tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
7933 tcg_gen_xori_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], 0x80000000);
1c97856d
AJ
7934#endif
7935}
7936
0487d6a8 7937/* Conversion */
1c97856d
AJ
7938GEN_SPEFPUOP_CONV_64_32(efdcfui);
7939GEN_SPEFPUOP_CONV_64_32(efdcfsi);
7940GEN_SPEFPUOP_CONV_64_32(efdcfuf);
7941GEN_SPEFPUOP_CONV_64_32(efdcfsf);
7942GEN_SPEFPUOP_CONV_32_64(efdctui);
7943GEN_SPEFPUOP_CONV_32_64(efdctsi);
7944GEN_SPEFPUOP_CONV_32_64(efdctuf);
7945GEN_SPEFPUOP_CONV_32_64(efdctsf);
7946GEN_SPEFPUOP_CONV_32_64(efdctuiz);
7947GEN_SPEFPUOP_CONV_32_64(efdctsiz);
7948GEN_SPEFPUOP_CONV_64_32(efdcfs);
7949GEN_SPEFPUOP_CONV_64_64(efdcfuid);
7950GEN_SPEFPUOP_CONV_64_64(efdcfsid);
7951GEN_SPEFPUOP_CONV_64_64(efdctuidz);
7952GEN_SPEFPUOP_CONV_64_64(efdctsidz);
0487d6a8 7953
0487d6a8 7954/* Comparison */
1c97856d
AJ
7955GEN_SPEFPUOP_COMP_64(efdcmpgt);
7956GEN_SPEFPUOP_COMP_64(efdcmplt);
7957GEN_SPEFPUOP_COMP_64(efdcmpeq);
7958GEN_SPEFPUOP_COMP_64(efdtstgt);
7959GEN_SPEFPUOP_COMP_64(efdtstlt);
7960GEN_SPEFPUOP_COMP_64(efdtsteq);
0487d6a8
JM
7961
7962/* Opcodes definitions */
40569b7e
AJ
7963GEN_SPE(efdadd, efdsub, 0x10, 0x0B, 0x00000000, PPC_SPE_DOUBLE); //
7964GEN_SPE(efdcfuid, efdcfsid, 0x11, 0x0B, 0x00180000, PPC_SPE_DOUBLE); //
7965GEN_SPE(efdabs, efdnabs, 0x12, 0x0B, 0x0000F800, PPC_SPE_DOUBLE); //
7966GEN_SPE(efdneg, speundef, 0x13, 0x0B, 0x0000F800, PPC_SPE_DOUBLE); //
7967GEN_SPE(efdmul, efddiv, 0x14, 0x0B, 0x00000000, PPC_SPE_DOUBLE); //
7968GEN_SPE(efdctuidz, efdctsidz, 0x15, 0x0B, 0x00180000, PPC_SPE_DOUBLE); //
7969GEN_SPE(efdcmpgt, efdcmplt, 0x16, 0x0B, 0x00600000, PPC_SPE_DOUBLE); //
7970GEN_SPE(efdcmpeq, efdcfs, 0x17, 0x0B, 0x00600000, PPC_SPE_DOUBLE); //
7971GEN_SPE(efdcfui, efdcfsi, 0x18, 0x0B, 0x00180000, PPC_SPE_DOUBLE); //
7972GEN_SPE(efdcfuf, efdcfsf, 0x19, 0x0B, 0x00180000, PPC_SPE_DOUBLE); //
7973GEN_SPE(efdctui, efdctsi, 0x1A, 0x0B, 0x00180000, PPC_SPE_DOUBLE); //
7974GEN_SPE(efdctuf, efdctsf, 0x1B, 0x0B, 0x00180000, PPC_SPE_DOUBLE); //
7975GEN_SPE(efdctuiz, speundef, 0x1C, 0x0B, 0x00180000, PPC_SPE_DOUBLE); //
7976GEN_SPE(efdctsiz, speundef, 0x1D, 0x0B, 0x00180000, PPC_SPE_DOUBLE); //
7977GEN_SPE(efdtstgt, efdtstlt, 0x1E, 0x0B, 0x00600000, PPC_SPE_DOUBLE); //
7978GEN_SPE(efdtsteq, speundef, 0x1F, 0x0B, 0x00600000, PPC_SPE_DOUBLE); //
0487d6a8 7979
c227f099 7980static opcode_t opcodes[] = {
5c55ff99
BS
7981GEN_HANDLER(invalid, 0x00, 0x00, 0x00, 0xFFFFFFFF, PPC_NONE),
7982GEN_HANDLER(cmp, 0x1F, 0x00, 0x00, 0x00400000, PPC_INTEGER),
7983GEN_HANDLER(cmpi, 0x0B, 0xFF, 0xFF, 0x00400000, PPC_INTEGER),
7984GEN_HANDLER(cmpl, 0x1F, 0x00, 0x01, 0x00400000, PPC_INTEGER),
7985GEN_HANDLER(cmpli, 0x0A, 0xFF, 0xFF, 0x00400000, PPC_INTEGER),
7986GEN_HANDLER(isel, 0x1F, 0x0F, 0xFF, 0x00000001, PPC_ISEL),
7987GEN_HANDLER(addi, 0x0E, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
7988GEN_HANDLER(addic, 0x0C, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
7989GEN_HANDLER2(addic_, "addic.", 0x0D, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
7990GEN_HANDLER(addis, 0x0F, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
7991GEN_HANDLER(mulhw, 0x1F, 0x0B, 0x02, 0x00000400, PPC_INTEGER),
7992GEN_HANDLER(mulhwu, 0x1F, 0x0B, 0x00, 0x00000400, PPC_INTEGER),
7993GEN_HANDLER(mullw, 0x1F, 0x0B, 0x07, 0x00000000, PPC_INTEGER),
7994GEN_HANDLER(mullwo, 0x1F, 0x0B, 0x17, 0x00000000, PPC_INTEGER),
7995GEN_HANDLER(mulli, 0x07, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
7996#if defined(TARGET_PPC64)
7997GEN_HANDLER(mulld, 0x1F, 0x09, 0x07, 0x00000000, PPC_64B),
7998#endif
7999GEN_HANDLER(neg, 0x1F, 0x08, 0x03, 0x0000F800, PPC_INTEGER),
8000GEN_HANDLER(nego, 0x1F, 0x08, 0x13, 0x0000F800, PPC_INTEGER),
8001GEN_HANDLER(subfic, 0x08, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8002GEN_HANDLER2(andi_, "andi.", 0x1C, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8003GEN_HANDLER2(andis_, "andis.", 0x1D, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8004GEN_HANDLER(cntlzw, 0x1F, 0x1A, 0x00, 0x00000000, PPC_INTEGER),
8005GEN_HANDLER(or, 0x1F, 0x1C, 0x0D, 0x00000000, PPC_INTEGER),
8006GEN_HANDLER(xor, 0x1F, 0x1C, 0x09, 0x00000000, PPC_INTEGER),
8007GEN_HANDLER(ori, 0x18, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8008GEN_HANDLER(oris, 0x19, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8009GEN_HANDLER(xori, 0x1A, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8010GEN_HANDLER(xoris, 0x1B, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8011GEN_HANDLER(popcntb, 0x1F, 0x03, 0x03, 0x0000F801, PPC_POPCNTB),
8012#if defined(TARGET_PPC64)
8013GEN_HANDLER(cntlzd, 0x1F, 0x1A, 0x01, 0x00000000, PPC_64B),
8014#endif
8015GEN_HANDLER(rlwimi, 0x14, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8016GEN_HANDLER(rlwinm, 0x15, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8017GEN_HANDLER(rlwnm, 0x17, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8018GEN_HANDLER(slw, 0x1F, 0x18, 0x00, 0x00000000, PPC_INTEGER),
8019GEN_HANDLER(sraw, 0x1F, 0x18, 0x18, 0x00000000, PPC_INTEGER),
8020GEN_HANDLER(srawi, 0x1F, 0x18, 0x19, 0x00000000, PPC_INTEGER),
8021GEN_HANDLER(srw, 0x1F, 0x18, 0x10, 0x00000000, PPC_INTEGER),
8022#if defined(TARGET_PPC64)
8023GEN_HANDLER(sld, 0x1F, 0x1B, 0x00, 0x00000000, PPC_64B),
8024GEN_HANDLER(srad, 0x1F, 0x1A, 0x18, 0x00000000, PPC_64B),
8025GEN_HANDLER2(sradi0, "sradi", 0x1F, 0x1A, 0x19, 0x00000000, PPC_64B),
8026GEN_HANDLER2(sradi1, "sradi", 0x1F, 0x1B, 0x19, 0x00000000, PPC_64B),
8027GEN_HANDLER(srd, 0x1F, 0x1B, 0x10, 0x00000000, PPC_64B),
8028#endif
8029GEN_HANDLER(frsqrtes, 0x3B, 0x1A, 0xFF, 0x001F07C0, PPC_FLOAT_FRSQRTES),
8030GEN_HANDLER(fsqrt, 0x3F, 0x16, 0xFF, 0x001F07C0, PPC_FLOAT_FSQRT),
8031GEN_HANDLER(fsqrts, 0x3B, 0x16, 0xFF, 0x001F07C0, PPC_FLOAT_FSQRT),
8032GEN_HANDLER(fcmpo, 0x3F, 0x00, 0x01, 0x00600001, PPC_FLOAT),
8033GEN_HANDLER(fcmpu, 0x3F, 0x00, 0x00, 0x00600001, PPC_FLOAT),
8034GEN_HANDLER(fmr, 0x3F, 0x08, 0x02, 0x001F0000, PPC_FLOAT),
8035GEN_HANDLER(mcrfs, 0x3F, 0x00, 0x02, 0x0063F801, PPC_FLOAT),
8036GEN_HANDLER(mffs, 0x3F, 0x07, 0x12, 0x001FF800, PPC_FLOAT),
8037GEN_HANDLER(mtfsb0, 0x3F, 0x06, 0x02, 0x001FF800, PPC_FLOAT),
8038GEN_HANDLER(mtfsb1, 0x3F, 0x06, 0x01, 0x001FF800, PPC_FLOAT),
8039GEN_HANDLER(mtfsf, 0x3F, 0x07, 0x16, 0x00010000, PPC_FLOAT),
8040GEN_HANDLER(mtfsfi, 0x3F, 0x06, 0x04, 0x006f0800, PPC_FLOAT),
8041#if defined(TARGET_PPC64)
8042GEN_HANDLER(ld, 0x3A, 0xFF, 0xFF, 0x00000000, PPC_64B),
8043GEN_HANDLER(lq, 0x38, 0xFF, 0xFF, 0x00000000, PPC_64BX),
8044GEN_HANDLER(std, 0x3E, 0xFF, 0xFF, 0x00000000, PPC_64B),
8045#endif
8046GEN_HANDLER(lmw, 0x2E, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8047GEN_HANDLER(stmw, 0x2F, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
8048GEN_HANDLER(lswi, 0x1F, 0x15, 0x12, 0x00000001, PPC_STRING),
8049GEN_HANDLER(lswx, 0x1F, 0x15, 0x10, 0x00000001, PPC_STRING),
8050GEN_HANDLER(stswi, 0x1F, 0x15, 0x16, 0x00000001, PPC_STRING),
8051GEN_HANDLER(stswx, 0x1F, 0x15, 0x14, 0x00000001, PPC_STRING),
8052GEN_HANDLER(eieio, 0x1F, 0x16, 0x1A, 0x03FFF801, PPC_MEM_EIEIO),
8053GEN_HANDLER(isync, 0x13, 0x16, 0x04, 0x03FFF801, PPC_MEM),
f844c817 8054GEN_HANDLER(lwarx, 0x1F, 0x14, 0x00, 0x00000000, PPC_RES),
5c55ff99
BS
8055GEN_HANDLER2(stwcx_, "stwcx.", 0x1F, 0x16, 0x04, 0x00000000, PPC_RES),
8056#if defined(TARGET_PPC64)
f844c817 8057GEN_HANDLER(ldarx, 0x1F, 0x14, 0x02, 0x00000000, PPC_64B),
5c55ff99
BS
8058GEN_HANDLER2(stdcx_, "stdcx.", 0x1F, 0x16, 0x06, 0x00000000, PPC_64B),
8059#endif
8060GEN_HANDLER(sync, 0x1F, 0x16, 0x12, 0x039FF801, PPC_MEM_SYNC),
8061GEN_HANDLER(wait, 0x1F, 0x1E, 0x01, 0x03FFF801, PPC_WAIT),
8062GEN_HANDLER(b, 0x12, 0xFF, 0xFF, 0x00000000, PPC_FLOW),
8063GEN_HANDLER(bc, 0x10, 0xFF, 0xFF, 0x00000000, PPC_FLOW),
8064GEN_HANDLER(bcctr, 0x13, 0x10, 0x10, 0x00000000, PPC_FLOW),
8065GEN_HANDLER(bclr, 0x13, 0x10, 0x00, 0x00000000, PPC_FLOW),
8066GEN_HANDLER(mcrf, 0x13, 0x00, 0xFF, 0x00000001, PPC_INTEGER),
8067GEN_HANDLER(rfi, 0x13, 0x12, 0x01, 0x03FF8001, PPC_FLOW),
8068#if defined(TARGET_PPC64)
8069GEN_HANDLER(rfid, 0x13, 0x12, 0x00, 0x03FF8001, PPC_64B),
8070GEN_HANDLER(hrfid, 0x13, 0x12, 0x08, 0x03FF8001, PPC_64H),
8071#endif
8072GEN_HANDLER(sc, 0x11, 0xFF, 0xFF, 0x03FFF01D, PPC_FLOW),
8073GEN_HANDLER(tw, 0x1F, 0x04, 0x00, 0x00000001, PPC_FLOW),
8074GEN_HANDLER(twi, 0x03, 0xFF, 0xFF, 0x00000000, PPC_FLOW),
8075#if defined(TARGET_PPC64)
8076GEN_HANDLER(td, 0x1F, 0x04, 0x02, 0x00000001, PPC_64B),
8077GEN_HANDLER(tdi, 0x02, 0xFF, 0xFF, 0x00000000, PPC_64B),
8078#endif
8079GEN_HANDLER(mcrxr, 0x1F, 0x00, 0x10, 0x007FF801, PPC_MISC),
8080GEN_HANDLER(mfcr, 0x1F, 0x13, 0x00, 0x00000801, PPC_MISC),
8081GEN_HANDLER(mfmsr, 0x1F, 0x13, 0x02, 0x001FF801, PPC_MISC),
8082GEN_HANDLER(mfspr, 0x1F, 0x13, 0x0A, 0x00000001, PPC_MISC),
8083GEN_HANDLER(mftb, 0x1F, 0x13, 0x0B, 0x00000001, PPC_MFTB),
8084GEN_HANDLER(mtcrf, 0x1F, 0x10, 0x04, 0x00000801, PPC_MISC),
8085#if defined(TARGET_PPC64)
8086GEN_HANDLER(mtmsrd, 0x1F, 0x12, 0x05, 0x001EF801, PPC_64B),
8087#endif
8088GEN_HANDLER(mtmsr, 0x1F, 0x12, 0x04, 0x001FF801, PPC_MISC),
8089GEN_HANDLER(mtspr, 0x1F, 0x13, 0x0E, 0x00000001, PPC_MISC),
8090GEN_HANDLER(dcbf, 0x1F, 0x16, 0x02, 0x03C00001, PPC_CACHE),
8091GEN_HANDLER(dcbi, 0x1F, 0x16, 0x0E, 0x03E00001, PPC_CACHE),
8092GEN_HANDLER(dcbst, 0x1F, 0x16, 0x01, 0x03E00001, PPC_CACHE),
8093GEN_HANDLER(dcbt, 0x1F, 0x16, 0x08, 0x02000001, PPC_CACHE),
8094GEN_HANDLER(dcbtst, 0x1F, 0x16, 0x07, 0x02000001, PPC_CACHE),
8095GEN_HANDLER(dcbz, 0x1F, 0x16, 0x1F, 0x03E00001, PPC_CACHE_DCBZ),
8096GEN_HANDLER2(dcbz_970, "dcbz", 0x1F, 0x16, 0x1F, 0x03C00001, PPC_CACHE_DCBZT),
8097GEN_HANDLER(dst, 0x1F, 0x16, 0x0A, 0x01800001, PPC_ALTIVEC),
8098GEN_HANDLER(dstst, 0x1F, 0x16, 0x0B, 0x02000001, PPC_ALTIVEC),
8099GEN_HANDLER(dss, 0x1F, 0x16, 0x19, 0x019FF801, PPC_ALTIVEC),
8100GEN_HANDLER(icbi, 0x1F, 0x16, 0x1E, 0x03E00001, PPC_CACHE_ICBI),
8101GEN_HANDLER(dcba, 0x1F, 0x16, 0x17, 0x03E00001, PPC_CACHE_DCBA),
8102GEN_HANDLER(mfsr, 0x1F, 0x13, 0x12, 0x0010F801, PPC_SEGMENT),
8103GEN_HANDLER(mfsrin, 0x1F, 0x13, 0x14, 0x001F0001, PPC_SEGMENT),
8104GEN_HANDLER(mtsr, 0x1F, 0x12, 0x06, 0x0010F801, PPC_SEGMENT),
8105GEN_HANDLER(mtsrin, 0x1F, 0x12, 0x07, 0x001F0001, PPC_SEGMENT),
8106#if defined(TARGET_PPC64)
8107GEN_HANDLER2(mfsr_64b, "mfsr", 0x1F, 0x13, 0x12, 0x0010F801, PPC_SEGMENT_64B),
8108GEN_HANDLER2(mfsrin_64b, "mfsrin", 0x1F, 0x13, 0x14, 0x001F0001,
8109 PPC_SEGMENT_64B),
8110GEN_HANDLER2(mtsr_64b, "mtsr", 0x1F, 0x12, 0x06, 0x0010F801, PPC_SEGMENT_64B),
8111GEN_HANDLER2(mtsrin_64b, "mtsrin", 0x1F, 0x12, 0x07, 0x001F0001,
8112 PPC_SEGMENT_64B),
8113GEN_HANDLER2(slbmte, "slbmte", 0x1F, 0x12, 0x0C, 0x00000000, PPC_SEGMENT_64B),
8114#endif
8115GEN_HANDLER(tlbia, 0x1F, 0x12, 0x0B, 0x03FFFC01, PPC_MEM_TLBIA),
8116GEN_HANDLER(tlbiel, 0x1F, 0x12, 0x08, 0x03FF0001, PPC_MEM_TLBIE),
8117GEN_HANDLER(tlbie, 0x1F, 0x12, 0x09, 0x03FF0001, PPC_MEM_TLBIE),
8118GEN_HANDLER(tlbsync, 0x1F, 0x16, 0x11, 0x03FFF801, PPC_MEM_TLBSYNC),
8119#if defined(TARGET_PPC64)
8120GEN_HANDLER(slbia, 0x1F, 0x12, 0x0F, 0x03FFFC01, PPC_SLBI),
8121GEN_HANDLER(slbie, 0x1F, 0x12, 0x0D, 0x03FF0001, PPC_SLBI),
8122#endif
8123GEN_HANDLER(eciwx, 0x1F, 0x16, 0x0D, 0x00000001, PPC_EXTERN),
8124GEN_HANDLER(ecowx, 0x1F, 0x16, 0x09, 0x00000001, PPC_EXTERN),
8125GEN_HANDLER(abs, 0x1F, 0x08, 0x0B, 0x0000F800, PPC_POWER_BR),
8126GEN_HANDLER(abso, 0x1F, 0x08, 0x1B, 0x0000F800, PPC_POWER_BR),
8127GEN_HANDLER(clcs, 0x1F, 0x10, 0x13, 0x0000F800, PPC_POWER_BR),
8128GEN_HANDLER(div, 0x1F, 0x0B, 0x0A, 0x00000000, PPC_POWER_BR),
8129GEN_HANDLER(divo, 0x1F, 0x0B, 0x1A, 0x00000000, PPC_POWER_BR),
8130GEN_HANDLER(divs, 0x1F, 0x0B, 0x0B, 0x00000000, PPC_POWER_BR),
8131GEN_HANDLER(divso, 0x1F, 0x0B, 0x1B, 0x00000000, PPC_POWER_BR),
8132GEN_HANDLER(doz, 0x1F, 0x08, 0x08, 0x00000000, PPC_POWER_BR),
8133GEN_HANDLER(dozo, 0x1F, 0x08, 0x18, 0x00000000, PPC_POWER_BR),
8134GEN_HANDLER(dozi, 0x09, 0xFF, 0xFF, 0x00000000, PPC_POWER_BR),
8135GEN_HANDLER(lscbx, 0x1F, 0x15, 0x08, 0x00000000, PPC_POWER_BR),
8136GEN_HANDLER(maskg, 0x1F, 0x1D, 0x00, 0x00000000, PPC_POWER_BR),
8137GEN_HANDLER(maskir, 0x1F, 0x1D, 0x10, 0x00000000, PPC_POWER_BR),
8138GEN_HANDLER(mul, 0x1F, 0x0B, 0x03, 0x00000000, PPC_POWER_BR),
8139GEN_HANDLER(mulo, 0x1F, 0x0B, 0x13, 0x00000000, PPC_POWER_BR),
8140GEN_HANDLER(nabs, 0x1F, 0x08, 0x0F, 0x00000000, PPC_POWER_BR),
8141GEN_HANDLER(nabso, 0x1F, 0x08, 0x1F, 0x00000000, PPC_POWER_BR),
8142GEN_HANDLER(rlmi, 0x16, 0xFF, 0xFF, 0x00000000, PPC_POWER_BR),
8143GEN_HANDLER(rrib, 0x1F, 0x19, 0x10, 0x00000000, PPC_POWER_BR),
8144GEN_HANDLER(sle, 0x1F, 0x19, 0x04, 0x00000000, PPC_POWER_BR),
8145GEN_HANDLER(sleq, 0x1F, 0x19, 0x06, 0x00000000, PPC_POWER_BR),
8146GEN_HANDLER(sliq, 0x1F, 0x18, 0x05, 0x00000000, PPC_POWER_BR),
8147GEN_HANDLER(slliq, 0x1F, 0x18, 0x07, 0x00000000, PPC_POWER_BR),
8148GEN_HANDLER(sllq, 0x1F, 0x18, 0x06, 0x00000000, PPC_POWER_BR),
8149GEN_HANDLER(slq, 0x1F, 0x18, 0x04, 0x00000000, PPC_POWER_BR),
8150GEN_HANDLER(sraiq, 0x1F, 0x18, 0x1D, 0x00000000, PPC_POWER_BR),
8151GEN_HANDLER(sraq, 0x1F, 0x18, 0x1C, 0x00000000, PPC_POWER_BR),
8152GEN_HANDLER(sre, 0x1F, 0x19, 0x14, 0x00000000, PPC_POWER_BR),
8153GEN_HANDLER(srea, 0x1F, 0x19, 0x1C, 0x00000000, PPC_POWER_BR),
8154GEN_HANDLER(sreq, 0x1F, 0x19, 0x16, 0x00000000, PPC_POWER_BR),
8155GEN_HANDLER(sriq, 0x1F, 0x18, 0x15, 0x00000000, PPC_POWER_BR),
8156GEN_HANDLER(srliq, 0x1F, 0x18, 0x17, 0x00000000, PPC_POWER_BR),
8157GEN_HANDLER(srlq, 0x1F, 0x18, 0x16, 0x00000000, PPC_POWER_BR),
8158GEN_HANDLER(srq, 0x1F, 0x18, 0x14, 0x00000000, PPC_POWER_BR),
8159GEN_HANDLER(dsa, 0x1F, 0x14, 0x13, 0x03FFF801, PPC_602_SPEC),
8160GEN_HANDLER(esa, 0x1F, 0x14, 0x12, 0x03FFF801, PPC_602_SPEC),
8161GEN_HANDLER(mfrom, 0x1F, 0x09, 0x08, 0x03E0F801, PPC_602_SPEC),
8162GEN_HANDLER2(tlbld_6xx, "tlbld", 0x1F, 0x12, 0x1E, 0x03FF0001, PPC_6xx_TLB),
8163GEN_HANDLER2(tlbli_6xx, "tlbli", 0x1F, 0x12, 0x1F, 0x03FF0001, PPC_6xx_TLB),
8164GEN_HANDLER2(tlbld_74xx, "tlbld", 0x1F, 0x12, 0x1E, 0x03FF0001, PPC_74xx_TLB),
8165GEN_HANDLER2(tlbli_74xx, "tlbli", 0x1F, 0x12, 0x1F, 0x03FF0001, PPC_74xx_TLB),
8166GEN_HANDLER(clf, 0x1F, 0x16, 0x03, 0x03E00000, PPC_POWER),
8167GEN_HANDLER(cli, 0x1F, 0x16, 0x0F, 0x03E00000, PPC_POWER),
8168GEN_HANDLER(dclst, 0x1F, 0x16, 0x13, 0x03E00000, PPC_POWER),
8169GEN_HANDLER(mfsri, 0x1F, 0x13, 0x13, 0x00000001, PPC_POWER),
8170GEN_HANDLER(rac, 0x1F, 0x12, 0x19, 0x00000001, PPC_POWER),
8171GEN_HANDLER(rfsvc, 0x13, 0x12, 0x02, 0x03FFF0001, PPC_POWER),
8172GEN_HANDLER(lfq, 0x38, 0xFF, 0xFF, 0x00000003, PPC_POWER2),
8173GEN_HANDLER(lfqu, 0x39, 0xFF, 0xFF, 0x00000003, PPC_POWER2),
8174GEN_HANDLER(lfqux, 0x1F, 0x17, 0x19, 0x00000001, PPC_POWER2),
8175GEN_HANDLER(lfqx, 0x1F, 0x17, 0x18, 0x00000001, PPC_POWER2),
8176GEN_HANDLER(stfq, 0x3C, 0xFF, 0xFF, 0x00000003, PPC_POWER2),
8177GEN_HANDLER(stfqu, 0x3D, 0xFF, 0xFF, 0x00000003, PPC_POWER2),
8178GEN_HANDLER(stfqux, 0x1F, 0x17, 0x1D, 0x00000001, PPC_POWER2),
8179GEN_HANDLER(stfqx, 0x1F, 0x17, 0x1C, 0x00000001, PPC_POWER2),
8180GEN_HANDLER(mfapidi, 0x1F, 0x13, 0x08, 0x0000F801, PPC_MFAPIDI),
8181GEN_HANDLER(tlbiva, 0x1F, 0x12, 0x18, 0x03FFF801, PPC_TLBIVA),
8182GEN_HANDLER(mfdcr, 0x1F, 0x03, 0x0A, 0x00000001, PPC_DCR),
8183GEN_HANDLER(mtdcr, 0x1F, 0x03, 0x0E, 0x00000001, PPC_DCR),
8184GEN_HANDLER(mfdcrx, 0x1F, 0x03, 0x08, 0x00000000, PPC_DCRX),
8185GEN_HANDLER(mtdcrx, 0x1F, 0x03, 0x0C, 0x00000000, PPC_DCRX),
8186GEN_HANDLER(mfdcrux, 0x1F, 0x03, 0x09, 0x00000000, PPC_DCRUX),
8187GEN_HANDLER(mtdcrux, 0x1F, 0x03, 0x0D, 0x00000000, PPC_DCRUX),
8188GEN_HANDLER(dccci, 0x1F, 0x06, 0x0E, 0x03E00001, PPC_4xx_COMMON),
8189GEN_HANDLER(dcread, 0x1F, 0x06, 0x0F, 0x00000001, PPC_4xx_COMMON),
8190GEN_HANDLER2(icbt_40x, "icbt", 0x1F, 0x06, 0x08, 0x03E00001, PPC_40x_ICBT),
8191GEN_HANDLER(iccci, 0x1F, 0x06, 0x1E, 0x00000001, PPC_4xx_COMMON),
8192GEN_HANDLER(icread, 0x1F, 0x06, 0x1F, 0x03E00001, PPC_4xx_COMMON),
8193GEN_HANDLER2(rfci_40x, "rfci", 0x13, 0x13, 0x01, 0x03FF8001, PPC_40x_EXCP),
8194GEN_HANDLER(rfci, 0x13, 0x13, 0x01, 0x03FF8001, PPC_BOOKE),
8195GEN_HANDLER(rfdi, 0x13, 0x07, 0x01, 0x03FF8001, PPC_RFDI),
8196GEN_HANDLER(rfmci, 0x13, 0x06, 0x01, 0x03FF8001, PPC_RFMCI),
8197GEN_HANDLER2(tlbre_40x, "tlbre", 0x1F, 0x12, 0x1D, 0x00000001, PPC_40x_TLB),
8198GEN_HANDLER2(tlbsx_40x, "tlbsx", 0x1F, 0x12, 0x1C, 0x00000000, PPC_40x_TLB),
8199GEN_HANDLER2(tlbwe_40x, "tlbwe", 0x1F, 0x12, 0x1E, 0x00000001, PPC_40x_TLB),
8200GEN_HANDLER2(tlbre_440, "tlbre", 0x1F, 0x12, 0x1D, 0x00000001, PPC_BOOKE),
8201GEN_HANDLER2(tlbsx_440, "tlbsx", 0x1F, 0x12, 0x1C, 0x00000000, PPC_BOOKE),
8202GEN_HANDLER2(tlbwe_440, "tlbwe", 0x1F, 0x12, 0x1E, 0x00000001, PPC_BOOKE),
8203GEN_HANDLER(wrtee, 0x1F, 0x03, 0x04, 0x000FFC01, PPC_WRTEE),
fbe73008 8204GEN_HANDLER(wrteei, 0x1F, 0x03, 0x05, 0x000E7C01, PPC_WRTEE),
5c55ff99
BS
8205GEN_HANDLER(dlmzb, 0x1F, 0x0E, 0x02, 0x00000000, PPC_440_SPEC),
8206GEN_HANDLER(mbar, 0x1F, 0x16, 0x1a, 0x001FF801, PPC_BOOKE),
8207GEN_HANDLER(msync, 0x1F, 0x16, 0x12, 0x03FFF801, PPC_BOOKE),
8208GEN_HANDLER2(icbt_440, "icbt", 0x1F, 0x16, 0x00, 0x03E00001, PPC_BOOKE),
8209GEN_HANDLER(lvsl, 0x1f, 0x06, 0x00, 0x00000001, PPC_ALTIVEC),
8210GEN_HANDLER(lvsr, 0x1f, 0x06, 0x01, 0x00000001, PPC_ALTIVEC),
8211GEN_HANDLER(mfvscr, 0x04, 0x2, 0x18, 0x001ff800, PPC_ALTIVEC),
8212GEN_HANDLER(mtvscr, 0x04, 0x2, 0x19, 0x03ff0000, PPC_ALTIVEC),
8213GEN_HANDLER(vsldoi, 0x04, 0x16, 0xFF, 0x00000400, PPC_ALTIVEC),
8214GEN_HANDLER(vmladduhm, 0x04, 0x11, 0xFF, 0x00000000, PPC_ALTIVEC),
8215GEN_HANDLER2(evsel0, "evsel", 0x04, 0x1c, 0x09, 0x00000000, PPC_SPE),
8216GEN_HANDLER2(evsel1, "evsel", 0x04, 0x1d, 0x09, 0x00000000, PPC_SPE),
8217GEN_HANDLER2(evsel2, "evsel", 0x04, 0x1e, 0x09, 0x00000000, PPC_SPE),
8218GEN_HANDLER2(evsel3, "evsel", 0x04, 0x1f, 0x09, 0x00000000, PPC_SPE),
8219
8220#undef GEN_INT_ARITH_ADD
8221#undef GEN_INT_ARITH_ADD_CONST
8222#define GEN_INT_ARITH_ADD(name, opc3, add_ca, compute_ca, compute_ov) \
8223GEN_HANDLER(name, 0x1F, 0x0A, opc3, 0x00000000, PPC_INTEGER),
8224#define GEN_INT_ARITH_ADD_CONST(name, opc3, const_val, \
8225 add_ca, compute_ca, compute_ov) \
8226GEN_HANDLER(name, 0x1F, 0x0A, opc3, 0x0000F800, PPC_INTEGER),
8227GEN_INT_ARITH_ADD(add, 0x08, 0, 0, 0)
8228GEN_INT_ARITH_ADD(addo, 0x18, 0, 0, 1)
8229GEN_INT_ARITH_ADD(addc, 0x00, 0, 1, 0)
8230GEN_INT_ARITH_ADD(addco, 0x10, 0, 1, 1)
8231GEN_INT_ARITH_ADD(adde, 0x04, 1, 1, 0)
8232GEN_INT_ARITH_ADD(addeo, 0x14, 1, 1, 1)
8233GEN_INT_ARITH_ADD_CONST(addme, 0x07, -1LL, 1, 1, 0)
8234GEN_INT_ARITH_ADD_CONST(addmeo, 0x17, -1LL, 1, 1, 1)
8235GEN_INT_ARITH_ADD_CONST(addze, 0x06, 0, 1, 1, 0)
8236GEN_INT_ARITH_ADD_CONST(addzeo, 0x16, 0, 1, 1, 1)
8237
8238#undef GEN_INT_ARITH_DIVW
8239#define GEN_INT_ARITH_DIVW(name, opc3, sign, compute_ov) \
8240GEN_HANDLER(name, 0x1F, 0x0B, opc3, 0x00000000, PPC_INTEGER)
8241GEN_INT_ARITH_DIVW(divwu, 0x0E, 0, 0),
8242GEN_INT_ARITH_DIVW(divwuo, 0x1E, 0, 1),
8243GEN_INT_ARITH_DIVW(divw, 0x0F, 1, 0),
8244GEN_INT_ARITH_DIVW(divwo, 0x1F, 1, 1),
8245
8246#if defined(TARGET_PPC64)
8247#undef GEN_INT_ARITH_DIVD
8248#define GEN_INT_ARITH_DIVD(name, opc3, sign, compute_ov) \
8249GEN_HANDLER(name, 0x1F, 0x09, opc3, 0x00000000, PPC_64B)
8250GEN_INT_ARITH_DIVD(divdu, 0x0E, 0, 0),
8251GEN_INT_ARITH_DIVD(divduo, 0x1E, 0, 1),
8252GEN_INT_ARITH_DIVD(divd, 0x0F, 1, 0),
8253GEN_INT_ARITH_DIVD(divdo, 0x1F, 1, 1),
8254
8255#undef GEN_INT_ARITH_MUL_HELPER
8256#define GEN_INT_ARITH_MUL_HELPER(name, opc3) \
8257GEN_HANDLER(name, 0x1F, 0x09, opc3, 0x00000000, PPC_64B)
8258GEN_INT_ARITH_MUL_HELPER(mulhdu, 0x00),
8259GEN_INT_ARITH_MUL_HELPER(mulhd, 0x02),
8260GEN_INT_ARITH_MUL_HELPER(mulldo, 0x17),
8261#endif
8262
8263#undef GEN_INT_ARITH_SUBF
8264#undef GEN_INT_ARITH_SUBF_CONST
8265#define GEN_INT_ARITH_SUBF(name, opc3, add_ca, compute_ca, compute_ov) \
8266GEN_HANDLER(name, 0x1F, 0x08, opc3, 0x00000000, PPC_INTEGER),
8267#define GEN_INT_ARITH_SUBF_CONST(name, opc3, const_val, \
8268 add_ca, compute_ca, compute_ov) \
8269GEN_HANDLER(name, 0x1F, 0x08, opc3, 0x0000F800, PPC_INTEGER),
8270GEN_INT_ARITH_SUBF(subf, 0x01, 0, 0, 0)
8271GEN_INT_ARITH_SUBF(subfo, 0x11, 0, 0, 1)
8272GEN_INT_ARITH_SUBF(subfc, 0x00, 0, 1, 0)
8273GEN_INT_ARITH_SUBF(subfco, 0x10, 0, 1, 1)
8274GEN_INT_ARITH_SUBF(subfe, 0x04, 1, 1, 0)
8275GEN_INT_ARITH_SUBF(subfeo, 0x14, 1, 1, 1)
8276GEN_INT_ARITH_SUBF_CONST(subfme, 0x07, -1LL, 1, 1, 0)
8277GEN_INT_ARITH_SUBF_CONST(subfmeo, 0x17, -1LL, 1, 1, 1)
8278GEN_INT_ARITH_SUBF_CONST(subfze, 0x06, 0, 1, 1, 0)
8279GEN_INT_ARITH_SUBF_CONST(subfzeo, 0x16, 0, 1, 1, 1)
8280
8281#undef GEN_LOGICAL1
8282#undef GEN_LOGICAL2
8283#define GEN_LOGICAL2(name, tcg_op, opc, type) \
8284GEN_HANDLER(name, 0x1F, 0x1C, opc, 0x00000000, type)
8285#define GEN_LOGICAL1(name, tcg_op, opc, type) \
8286GEN_HANDLER(name, 0x1F, 0x1A, opc, 0x00000000, type)
8287GEN_LOGICAL2(and, tcg_gen_and_tl, 0x00, PPC_INTEGER),
8288GEN_LOGICAL2(andc, tcg_gen_andc_tl, 0x01, PPC_INTEGER),
8289GEN_LOGICAL2(eqv, tcg_gen_eqv_tl, 0x08, PPC_INTEGER),
8290GEN_LOGICAL1(extsb, tcg_gen_ext8s_tl, 0x1D, PPC_INTEGER),
8291GEN_LOGICAL1(extsh, tcg_gen_ext16s_tl, 0x1C, PPC_INTEGER),
8292GEN_LOGICAL2(nand, tcg_gen_nand_tl, 0x0E, PPC_INTEGER),
8293GEN_LOGICAL2(nor, tcg_gen_nor_tl, 0x03, PPC_INTEGER),
8294GEN_LOGICAL2(orc, tcg_gen_orc_tl, 0x0C, PPC_INTEGER),
8295#if defined(TARGET_PPC64)
8296GEN_LOGICAL1(extsw, tcg_gen_ext32s_tl, 0x1E, PPC_64B),
8297#endif
8298
8299#if defined(TARGET_PPC64)
8300#undef GEN_PPC64_R2
8301#undef GEN_PPC64_R4
8302#define GEN_PPC64_R2(name, opc1, opc2) \
8303GEN_HANDLER2(name##0, stringify(name), opc1, opc2, 0xFF, 0x00000000, PPC_64B),\
8304GEN_HANDLER2(name##1, stringify(name), opc1, opc2 | 0x10, 0xFF, 0x00000000, \
8305 PPC_64B)
8306#define GEN_PPC64_R4(name, opc1, opc2) \
8307GEN_HANDLER2(name##0, stringify(name), opc1, opc2, 0xFF, 0x00000000, PPC_64B),\
8308GEN_HANDLER2(name##1, stringify(name), opc1, opc2 | 0x01, 0xFF, 0x00000000, \
8309 PPC_64B), \
8310GEN_HANDLER2(name##2, stringify(name), opc1, opc2 | 0x10, 0xFF, 0x00000000, \
8311 PPC_64B), \
8312GEN_HANDLER2(name##3, stringify(name), opc1, opc2 | 0x11, 0xFF, 0x00000000, \
8313 PPC_64B)
8314GEN_PPC64_R4(rldicl, 0x1E, 0x00),
8315GEN_PPC64_R4(rldicr, 0x1E, 0x02),
8316GEN_PPC64_R4(rldic, 0x1E, 0x04),
8317GEN_PPC64_R2(rldcl, 0x1E, 0x08),
8318GEN_PPC64_R2(rldcr, 0x1E, 0x09),
8319GEN_PPC64_R4(rldimi, 0x1E, 0x06),
8320#endif
8321
8322#undef _GEN_FLOAT_ACB
8323#undef GEN_FLOAT_ACB
8324#undef _GEN_FLOAT_AB
8325#undef GEN_FLOAT_AB
8326#undef _GEN_FLOAT_AC
8327#undef GEN_FLOAT_AC
8328#undef GEN_FLOAT_B
8329#undef GEN_FLOAT_BS
8330#define _GEN_FLOAT_ACB(name, op, op1, op2, isfloat, set_fprf, type) \
8331GEN_HANDLER(f##name, op1, op2, 0xFF, 0x00000000, type)
8332#define GEN_FLOAT_ACB(name, op2, set_fprf, type) \
8333_GEN_FLOAT_ACB(name, name, 0x3F, op2, 0, set_fprf, type), \
8334_GEN_FLOAT_ACB(name##s, name, 0x3B, op2, 1, set_fprf, type)
8335#define _GEN_FLOAT_AB(name, op, op1, op2, inval, isfloat, set_fprf, type) \
8336GEN_HANDLER(f##name, op1, op2, 0xFF, inval, type)
8337#define GEN_FLOAT_AB(name, op2, inval, set_fprf, type) \
8338_GEN_FLOAT_AB(name, name, 0x3F, op2, inval, 0, set_fprf, type), \
8339_GEN_FLOAT_AB(name##s, name, 0x3B, op2, inval, 1, set_fprf, type)
8340#define _GEN_FLOAT_AC(name, op, op1, op2, inval, isfloat, set_fprf, type) \
8341GEN_HANDLER(f##name, op1, op2, 0xFF, inval, type)
8342#define GEN_FLOAT_AC(name, op2, inval, set_fprf, type) \
8343_GEN_FLOAT_AC(name, name, 0x3F, op2, inval, 0, set_fprf, type), \
8344_GEN_FLOAT_AC(name##s, name, 0x3B, op2, inval, 1, set_fprf, type)
8345#define GEN_FLOAT_B(name, op2, op3, set_fprf, type) \
8346GEN_HANDLER(f##name, 0x3F, op2, op3, 0x001F0000, type)
8347#define GEN_FLOAT_BS(name, op1, op2, set_fprf, type) \
8348GEN_HANDLER(f##name, op1, op2, 0xFF, 0x001F07C0, type)
8349
8350GEN_FLOAT_AB(add, 0x15, 0x000007C0, 1, PPC_FLOAT),
8351GEN_FLOAT_AB(div, 0x12, 0x000007C0, 1, PPC_FLOAT),
8352GEN_FLOAT_AC(mul, 0x19, 0x0000F800, 1, PPC_FLOAT),
8353GEN_FLOAT_BS(re, 0x3F, 0x18, 1, PPC_FLOAT_EXT),
8354GEN_FLOAT_BS(res, 0x3B, 0x18, 1, PPC_FLOAT_FRES),
8355GEN_FLOAT_BS(rsqrte, 0x3F, 0x1A, 1, PPC_FLOAT_FRSQRTE),
8356_GEN_FLOAT_ACB(sel, sel, 0x3F, 0x17, 0, 0, PPC_FLOAT_FSEL),
8357GEN_FLOAT_AB(sub, 0x14, 0x000007C0, 1, PPC_FLOAT),
8358GEN_FLOAT_ACB(madd, 0x1D, 1, PPC_FLOAT),
8359GEN_FLOAT_ACB(msub, 0x1C, 1, PPC_FLOAT),
8360GEN_FLOAT_ACB(nmadd, 0x1F, 1, PPC_FLOAT),
8361GEN_FLOAT_ACB(nmsub, 0x1E, 1, PPC_FLOAT),
8362GEN_FLOAT_B(ctiw, 0x0E, 0x00, 0, PPC_FLOAT),
8363GEN_FLOAT_B(ctiwz, 0x0F, 0x00, 0, PPC_FLOAT),
8364GEN_FLOAT_B(rsp, 0x0C, 0x00, 1, PPC_FLOAT),
8365#if defined(TARGET_PPC64)
8366GEN_FLOAT_B(cfid, 0x0E, 0x1A, 1, PPC_64B),
8367GEN_FLOAT_B(ctid, 0x0E, 0x19, 0, PPC_64B),
8368GEN_FLOAT_B(ctidz, 0x0F, 0x19, 0, PPC_64B),
8369#endif
8370GEN_FLOAT_B(rin, 0x08, 0x0C, 1, PPC_FLOAT_EXT),
8371GEN_FLOAT_B(riz, 0x08, 0x0D, 1, PPC_FLOAT_EXT),
8372GEN_FLOAT_B(rip, 0x08, 0x0E, 1, PPC_FLOAT_EXT),
8373GEN_FLOAT_B(rim, 0x08, 0x0F, 1, PPC_FLOAT_EXT),
8374GEN_FLOAT_B(abs, 0x08, 0x08, 0, PPC_FLOAT),
8375GEN_FLOAT_B(nabs, 0x08, 0x04, 0, PPC_FLOAT),
8376GEN_FLOAT_B(neg, 0x08, 0x01, 0, PPC_FLOAT),
8377
8378#undef GEN_LD
8379#undef GEN_LDU
8380#undef GEN_LDUX
8381#undef GEN_LDX
8382#undef GEN_LDS
8383#define GEN_LD(name, ldop, opc, type) \
8384GEN_HANDLER(name, opc, 0xFF, 0xFF, 0x00000000, type),
8385#define GEN_LDU(name, ldop, opc, type) \
8386GEN_HANDLER(name##u, opc, 0xFF, 0xFF, 0x00000000, type),
8387#define GEN_LDUX(name, ldop, opc2, opc3, type) \
8388GEN_HANDLER(name##ux, 0x1F, opc2, opc3, 0x00000001, type),
8389#define GEN_LDX(name, ldop, opc2, opc3, type) \
8390GEN_HANDLER(name##x, 0x1F, opc2, opc3, 0x00000001, type),
8391#define GEN_LDS(name, ldop, op, type) \
8392GEN_LD(name, ldop, op | 0x20, type) \
8393GEN_LDU(name, ldop, op | 0x21, type) \
8394GEN_LDUX(name, ldop, 0x17, op | 0x01, type) \
8395GEN_LDX(name, ldop, 0x17, op | 0x00, type)
8396
8397GEN_LDS(lbz, ld8u, 0x02, PPC_INTEGER)
8398GEN_LDS(lha, ld16s, 0x0A, PPC_INTEGER)
8399GEN_LDS(lhz, ld16u, 0x08, PPC_INTEGER)
8400GEN_LDS(lwz, ld32u, 0x00, PPC_INTEGER)
8401#if defined(TARGET_PPC64)
8402GEN_LDUX(lwa, ld32s, 0x15, 0x0B, PPC_64B)
8403GEN_LDX(lwa, ld32s, 0x15, 0x0A, PPC_64B)
8404GEN_LDUX(ld, ld64, 0x15, 0x01, PPC_64B)
8405GEN_LDX(ld, ld64, 0x15, 0x00, PPC_64B)
8406#endif
8407GEN_LDX(lhbr, ld16ur, 0x16, 0x18, PPC_INTEGER)
8408GEN_LDX(lwbr, ld32ur, 0x16, 0x10, PPC_INTEGER)
8409
8410#undef GEN_ST
8411#undef GEN_STU
8412#undef GEN_STUX
8413#undef GEN_STX
8414#undef GEN_STS
8415#define GEN_ST(name, stop, opc, type) \
8416GEN_HANDLER(name, opc, 0xFF, 0xFF, 0x00000000, type),
8417#define GEN_STU(name, stop, opc, type) \
8418GEN_HANDLER(stop##u, opc, 0xFF, 0xFF, 0x00000000, type),
8419#define GEN_STUX(name, stop, opc2, opc3, type) \
8420GEN_HANDLER(name##ux, 0x1F, opc2, opc3, 0x00000001, type),
8421#define GEN_STX(name, stop, opc2, opc3, type) \
8422GEN_HANDLER(name##x, 0x1F, opc2, opc3, 0x00000001, type),
8423#define GEN_STS(name, stop, op, type) \
8424GEN_ST(name, stop, op | 0x20, type) \
8425GEN_STU(name, stop, op | 0x21, type) \
8426GEN_STUX(name, stop, 0x17, op | 0x01, type) \
8427GEN_STX(name, stop, 0x17, op | 0x00, type)
8428
8429GEN_STS(stb, st8, 0x06, PPC_INTEGER)
8430GEN_STS(sth, st16, 0x0C, PPC_INTEGER)
8431GEN_STS(stw, st32, 0x04, PPC_INTEGER)
8432#if defined(TARGET_PPC64)
8433GEN_STUX(std, st64, 0x15, 0x05, PPC_64B)
8434GEN_STX(std, st64, 0x15, 0x04, PPC_64B)
8435#endif
8436GEN_STX(sthbr, st16r, 0x16, 0x1C, PPC_INTEGER)
8437GEN_STX(stwbr, st32r, 0x16, 0x14, PPC_INTEGER)
8438
8439#undef GEN_LDF
8440#undef GEN_LDUF
8441#undef GEN_LDUXF
8442#undef GEN_LDXF
8443#undef GEN_LDFS
8444#define GEN_LDF(name, ldop, opc, type) \
8445GEN_HANDLER(name, opc, 0xFF, 0xFF, 0x00000000, type),
8446#define GEN_LDUF(name, ldop, opc, type) \
8447GEN_HANDLER(name##u, opc, 0xFF, 0xFF, 0x00000000, type),
8448#define GEN_LDUXF(name, ldop, opc, type) \
8449GEN_HANDLER(name##ux, 0x1F, 0x17, opc, 0x00000001, type),
8450#define GEN_LDXF(name, ldop, opc2, opc3, type) \
8451GEN_HANDLER(name##x, 0x1F, opc2, opc3, 0x00000001, type),
8452#define GEN_LDFS(name, ldop, op, type) \
8453GEN_LDF(name, ldop, op | 0x20, type) \
8454GEN_LDUF(name, ldop, op | 0x21, type) \
8455GEN_LDUXF(name, ldop, op | 0x01, type) \
8456GEN_LDXF(name, ldop, 0x17, op | 0x00, type)
8457
8458GEN_LDFS(lfd, ld64, 0x12, PPC_FLOAT)
8459GEN_LDFS(lfs, ld32fs, 0x10, PPC_FLOAT)
8460
8461#undef GEN_STF
8462#undef GEN_STUF
8463#undef GEN_STUXF
8464#undef GEN_STXF
8465#undef GEN_STFS
8466#define GEN_STF(name, stop, opc, type) \
8467GEN_HANDLER(name, opc, 0xFF, 0xFF, 0x00000000, type),
8468#define GEN_STUF(name, stop, opc, type) \
8469GEN_HANDLER(name##u, opc, 0xFF, 0xFF, 0x00000000, type),
8470#define GEN_STUXF(name, stop, opc, type) \
8471GEN_HANDLER(name##ux, 0x1F, 0x17, opc, 0x00000001, type),
8472#define GEN_STXF(name, stop, opc2, opc3, type) \
8473GEN_HANDLER(name##x, 0x1F, opc2, opc3, 0x00000001, type),
8474#define GEN_STFS(name, stop, op, type) \
8475GEN_STF(name, stop, op | 0x20, type) \
8476GEN_STUF(name, stop, op | 0x21, type) \
8477GEN_STUXF(name, stop, op | 0x01, type) \
8478GEN_STXF(name, stop, 0x17, op | 0x00, type)
8479
8480GEN_STFS(stfd, st64, 0x16, PPC_FLOAT)
8481GEN_STFS(stfs, st32fs, 0x14, PPC_FLOAT)
8482GEN_STXF(stfiw, st32fiw, 0x17, 0x1E, PPC_FLOAT_STFIWX)
8483
8484#undef GEN_CRLOGIC
8485#define GEN_CRLOGIC(name, tcg_op, opc) \
8486GEN_HANDLER(name, 0x13, 0x01, opc, 0x00000001, PPC_INTEGER)
8487GEN_CRLOGIC(crand, tcg_gen_and_i32, 0x08),
8488GEN_CRLOGIC(crandc, tcg_gen_andc_i32, 0x04),
8489GEN_CRLOGIC(creqv, tcg_gen_eqv_i32, 0x09),
8490GEN_CRLOGIC(crnand, tcg_gen_nand_i32, 0x07),
8491GEN_CRLOGIC(crnor, tcg_gen_nor_i32, 0x01),
8492GEN_CRLOGIC(cror, tcg_gen_or_i32, 0x0E),
8493GEN_CRLOGIC(crorc, tcg_gen_orc_i32, 0x0D),
8494GEN_CRLOGIC(crxor, tcg_gen_xor_i32, 0x06),
8495
8496#undef GEN_MAC_HANDLER
8497#define GEN_MAC_HANDLER(name, opc2, opc3) \
8498GEN_HANDLER(name, 0x04, opc2, opc3, 0x00000000, PPC_405_MAC)
8499GEN_MAC_HANDLER(macchw, 0x0C, 0x05),
8500GEN_MAC_HANDLER(macchwo, 0x0C, 0x15),
8501GEN_MAC_HANDLER(macchws, 0x0C, 0x07),
8502GEN_MAC_HANDLER(macchwso, 0x0C, 0x17),
8503GEN_MAC_HANDLER(macchwsu, 0x0C, 0x06),
8504GEN_MAC_HANDLER(macchwsuo, 0x0C, 0x16),
8505GEN_MAC_HANDLER(macchwu, 0x0C, 0x04),
8506GEN_MAC_HANDLER(macchwuo, 0x0C, 0x14),
8507GEN_MAC_HANDLER(machhw, 0x0C, 0x01),
8508GEN_MAC_HANDLER(machhwo, 0x0C, 0x11),
8509GEN_MAC_HANDLER(machhws, 0x0C, 0x03),
8510GEN_MAC_HANDLER(machhwso, 0x0C, 0x13),
8511GEN_MAC_HANDLER(machhwsu, 0x0C, 0x02),
8512GEN_MAC_HANDLER(machhwsuo, 0x0C, 0x12),
8513GEN_MAC_HANDLER(machhwu, 0x0C, 0x00),
8514GEN_MAC_HANDLER(machhwuo, 0x0C, 0x10),
8515GEN_MAC_HANDLER(maclhw, 0x0C, 0x0D),
8516GEN_MAC_HANDLER(maclhwo, 0x0C, 0x1D),
8517GEN_MAC_HANDLER(maclhws, 0x0C, 0x0F),
8518GEN_MAC_HANDLER(maclhwso, 0x0C, 0x1F),
8519GEN_MAC_HANDLER(maclhwu, 0x0C, 0x0C),
8520GEN_MAC_HANDLER(maclhwuo, 0x0C, 0x1C),
8521GEN_MAC_HANDLER(maclhwsu, 0x0C, 0x0E),
8522GEN_MAC_HANDLER(maclhwsuo, 0x0C, 0x1E),
8523GEN_MAC_HANDLER(nmacchw, 0x0E, 0x05),
8524GEN_MAC_HANDLER(nmacchwo, 0x0E, 0x15),
8525GEN_MAC_HANDLER(nmacchws, 0x0E, 0x07),
8526GEN_MAC_HANDLER(nmacchwso, 0x0E, 0x17),
8527GEN_MAC_HANDLER(nmachhw, 0x0E, 0x01),
8528GEN_MAC_HANDLER(nmachhwo, 0x0E, 0x11),
8529GEN_MAC_HANDLER(nmachhws, 0x0E, 0x03),
8530GEN_MAC_HANDLER(nmachhwso, 0x0E, 0x13),
8531GEN_MAC_HANDLER(nmaclhw, 0x0E, 0x0D),
8532GEN_MAC_HANDLER(nmaclhwo, 0x0E, 0x1D),
8533GEN_MAC_HANDLER(nmaclhws, 0x0E, 0x0F),
8534GEN_MAC_HANDLER(nmaclhwso, 0x0E, 0x1F),
8535GEN_MAC_HANDLER(mulchw, 0x08, 0x05),
8536GEN_MAC_HANDLER(mulchwu, 0x08, 0x04),
8537GEN_MAC_HANDLER(mulhhw, 0x08, 0x01),
8538GEN_MAC_HANDLER(mulhhwu, 0x08, 0x00),
8539GEN_MAC_HANDLER(mullhw, 0x08, 0x0D),
8540GEN_MAC_HANDLER(mullhwu, 0x08, 0x0C),
8541
8542#undef GEN_VR_LDX
8543#undef GEN_VR_STX
8544#undef GEN_VR_LVE
8545#undef GEN_VR_STVE
8546#define GEN_VR_LDX(name, opc2, opc3) \
8547GEN_HANDLER(name, 0x1F, opc2, opc3, 0x00000001, PPC_ALTIVEC)
8548#define GEN_VR_STX(name, opc2, opc3) \
8549GEN_HANDLER(st##name, 0x1F, opc2, opc3, 0x00000001, PPC_ALTIVEC)
8550#define GEN_VR_LVE(name, opc2, opc3) \
8551 GEN_HANDLER(lve##name, 0x1F, opc2, opc3, 0x00000001, PPC_ALTIVEC)
8552#define GEN_VR_STVE(name, opc2, opc3) \
8553 GEN_HANDLER(stve##name, 0x1F, opc2, opc3, 0x00000001, PPC_ALTIVEC)
8554GEN_VR_LDX(lvx, 0x07, 0x03),
8555GEN_VR_LDX(lvxl, 0x07, 0x0B),
8556GEN_VR_LVE(bx, 0x07, 0x00),
8557GEN_VR_LVE(hx, 0x07, 0x01),
8558GEN_VR_LVE(wx, 0x07, 0x02),
8559GEN_VR_STX(svx, 0x07, 0x07),
8560GEN_VR_STX(svxl, 0x07, 0x0F),
8561GEN_VR_STVE(bx, 0x07, 0x04),
8562GEN_VR_STVE(hx, 0x07, 0x05),
8563GEN_VR_STVE(wx, 0x07, 0x06),
8564
8565#undef GEN_VX_LOGICAL
8566#define GEN_VX_LOGICAL(name, tcg_op, opc2, opc3) \
8567GEN_HANDLER(name, 0x04, opc2, opc3, 0x00000000, PPC_ALTIVEC)
8568GEN_VX_LOGICAL(vand, tcg_gen_and_i64, 2, 16),
8569GEN_VX_LOGICAL(vandc, tcg_gen_andc_i64, 2, 17),
8570GEN_VX_LOGICAL(vor, tcg_gen_or_i64, 2, 18),
8571GEN_VX_LOGICAL(vxor, tcg_gen_xor_i64, 2, 19),
8572GEN_VX_LOGICAL(vnor, tcg_gen_nor_i64, 2, 20),
8573
8574#undef GEN_VXFORM
8575#define GEN_VXFORM(name, opc2, opc3) \
8576GEN_HANDLER(name, 0x04, opc2, opc3, 0x00000000, PPC_ALTIVEC)
8577GEN_VXFORM(vaddubm, 0, 0),
8578GEN_VXFORM(vadduhm, 0, 1),
8579GEN_VXFORM(vadduwm, 0, 2),
8580GEN_VXFORM(vsububm, 0, 16),
8581GEN_VXFORM(vsubuhm, 0, 17),
8582GEN_VXFORM(vsubuwm, 0, 18),
8583GEN_VXFORM(vmaxub, 1, 0),
8584GEN_VXFORM(vmaxuh, 1, 1),
8585GEN_VXFORM(vmaxuw, 1, 2),
8586GEN_VXFORM(vmaxsb, 1, 4),
8587GEN_VXFORM(vmaxsh, 1, 5),
8588GEN_VXFORM(vmaxsw, 1, 6),
8589GEN_VXFORM(vminub, 1, 8),
8590GEN_VXFORM(vminuh, 1, 9),
8591GEN_VXFORM(vminuw, 1, 10),
8592GEN_VXFORM(vminsb, 1, 12),
8593GEN_VXFORM(vminsh, 1, 13),
8594GEN_VXFORM(vminsw, 1, 14),
8595GEN_VXFORM(vavgub, 1, 16),
8596GEN_VXFORM(vavguh, 1, 17),
8597GEN_VXFORM(vavguw, 1, 18),
8598GEN_VXFORM(vavgsb, 1, 20),
8599GEN_VXFORM(vavgsh, 1, 21),
8600GEN_VXFORM(vavgsw, 1, 22),
8601GEN_VXFORM(vmrghb, 6, 0),
8602GEN_VXFORM(vmrghh, 6, 1),
8603GEN_VXFORM(vmrghw, 6, 2),
8604GEN_VXFORM(vmrglb, 6, 4),
8605GEN_VXFORM(vmrglh, 6, 5),
8606GEN_VXFORM(vmrglw, 6, 6),
8607GEN_VXFORM(vmuloub, 4, 0),
8608GEN_VXFORM(vmulouh, 4, 1),
8609GEN_VXFORM(vmulosb, 4, 4),
8610GEN_VXFORM(vmulosh, 4, 5),
8611GEN_VXFORM(vmuleub, 4, 8),
8612GEN_VXFORM(vmuleuh, 4, 9),
8613GEN_VXFORM(vmulesb, 4, 12),
8614GEN_VXFORM(vmulesh, 4, 13),
8615GEN_VXFORM(vslb, 2, 4),
8616GEN_VXFORM(vslh, 2, 5),
8617GEN_VXFORM(vslw, 2, 6),
8618GEN_VXFORM(vsrb, 2, 8),
8619GEN_VXFORM(vsrh, 2, 9),
8620GEN_VXFORM(vsrw, 2, 10),
8621GEN_VXFORM(vsrab, 2, 12),
8622GEN_VXFORM(vsrah, 2, 13),
8623GEN_VXFORM(vsraw, 2, 14),
8624GEN_VXFORM(vslo, 6, 16),
8625GEN_VXFORM(vsro, 6, 17),
8626GEN_VXFORM(vaddcuw, 0, 6),
8627GEN_VXFORM(vsubcuw, 0, 22),
8628GEN_VXFORM(vaddubs, 0, 8),
8629GEN_VXFORM(vadduhs, 0, 9),
8630GEN_VXFORM(vadduws, 0, 10),
8631GEN_VXFORM(vaddsbs, 0, 12),
8632GEN_VXFORM(vaddshs, 0, 13),
8633GEN_VXFORM(vaddsws, 0, 14),
8634GEN_VXFORM(vsububs, 0, 24),
8635GEN_VXFORM(vsubuhs, 0, 25),
8636GEN_VXFORM(vsubuws, 0, 26),
8637GEN_VXFORM(vsubsbs, 0, 28),
8638GEN_VXFORM(vsubshs, 0, 29),
8639GEN_VXFORM(vsubsws, 0, 30),
8640GEN_VXFORM(vrlb, 2, 0),
8641GEN_VXFORM(vrlh, 2, 1),
8642GEN_VXFORM(vrlw, 2, 2),
8643GEN_VXFORM(vsl, 2, 7),
8644GEN_VXFORM(vsr, 2, 11),
8645GEN_VXFORM(vpkuhum, 7, 0),
8646GEN_VXFORM(vpkuwum, 7, 1),
8647GEN_VXFORM(vpkuhus, 7, 2),
8648GEN_VXFORM(vpkuwus, 7, 3),
8649GEN_VXFORM(vpkshus, 7, 4),
8650GEN_VXFORM(vpkswus, 7, 5),
8651GEN_VXFORM(vpkshss, 7, 6),
8652GEN_VXFORM(vpkswss, 7, 7),
8653GEN_VXFORM(vpkpx, 7, 12),
8654GEN_VXFORM(vsum4ubs, 4, 24),
8655GEN_VXFORM(vsum4sbs, 4, 28),
8656GEN_VXFORM(vsum4shs, 4, 25),
8657GEN_VXFORM(vsum2sws, 4, 26),
8658GEN_VXFORM(vsumsws, 4, 30),
8659GEN_VXFORM(vaddfp, 5, 0),
8660GEN_VXFORM(vsubfp, 5, 1),
8661GEN_VXFORM(vmaxfp, 5, 16),
8662GEN_VXFORM(vminfp, 5, 17),
8663
8664#undef GEN_VXRFORM1
8665#undef GEN_VXRFORM
8666#define GEN_VXRFORM1(opname, name, str, opc2, opc3) \
8667 GEN_HANDLER2(name, str, 0x4, opc2, opc3, 0x00000000, PPC_ALTIVEC),
8668#define GEN_VXRFORM(name, opc2, opc3) \
8669 GEN_VXRFORM1(name, name, #name, opc2, opc3) \
8670 GEN_VXRFORM1(name##_dot, name##_, #name ".", opc2, (opc3 | (0x1 << 4)))
8671GEN_VXRFORM(vcmpequb, 3, 0)
8672GEN_VXRFORM(vcmpequh, 3, 1)
8673GEN_VXRFORM(vcmpequw, 3, 2)
8674GEN_VXRFORM(vcmpgtsb, 3, 12)
8675GEN_VXRFORM(vcmpgtsh, 3, 13)
8676GEN_VXRFORM(vcmpgtsw, 3, 14)
8677GEN_VXRFORM(vcmpgtub, 3, 8)
8678GEN_VXRFORM(vcmpgtuh, 3, 9)
8679GEN_VXRFORM(vcmpgtuw, 3, 10)
8680GEN_VXRFORM(vcmpeqfp, 3, 3)
8681GEN_VXRFORM(vcmpgefp, 3, 7)
8682GEN_VXRFORM(vcmpgtfp, 3, 11)
8683GEN_VXRFORM(vcmpbfp, 3, 15)
8684
8685#undef GEN_VXFORM_SIMM
8686#define GEN_VXFORM_SIMM(name, opc2, opc3) \
8687 GEN_HANDLER(name, 0x04, opc2, opc3, 0x00000000, PPC_ALTIVEC)
8688GEN_VXFORM_SIMM(vspltisb, 6, 12),
8689GEN_VXFORM_SIMM(vspltish, 6, 13),
8690GEN_VXFORM_SIMM(vspltisw, 6, 14),
8691
8692#undef GEN_VXFORM_NOA
8693#define GEN_VXFORM_NOA(name, opc2, opc3) \
8694 GEN_HANDLER(name, 0x04, opc2, opc3, 0x001f0000, PPC_ALTIVEC)
8695GEN_VXFORM_NOA(vupkhsb, 7, 8),
8696GEN_VXFORM_NOA(vupkhsh, 7, 9),
8697GEN_VXFORM_NOA(vupklsb, 7, 10),
8698GEN_VXFORM_NOA(vupklsh, 7, 11),
8699GEN_VXFORM_NOA(vupkhpx, 7, 13),
8700GEN_VXFORM_NOA(vupklpx, 7, 15),
8701GEN_VXFORM_NOA(vrefp, 5, 4),
8702GEN_VXFORM_NOA(vrsqrtefp, 5, 5),
0bffbc6c 8703GEN_VXFORM_NOA(vexptefp, 5, 6),
5c55ff99
BS
8704GEN_VXFORM_NOA(vlogefp, 5, 7),
8705GEN_VXFORM_NOA(vrfim, 5, 8),
8706GEN_VXFORM_NOA(vrfin, 5, 9),
8707GEN_VXFORM_NOA(vrfip, 5, 10),
8708GEN_VXFORM_NOA(vrfiz, 5, 11),
8709
8710#undef GEN_VXFORM_UIMM
8711#define GEN_VXFORM_UIMM(name, opc2, opc3) \
8712 GEN_HANDLER(name, 0x04, opc2, opc3, 0x00000000, PPC_ALTIVEC)
8713GEN_VXFORM_UIMM(vspltb, 6, 8),
8714GEN_VXFORM_UIMM(vsplth, 6, 9),
8715GEN_VXFORM_UIMM(vspltw, 6, 10),
8716GEN_VXFORM_UIMM(vcfux, 5, 12),
8717GEN_VXFORM_UIMM(vcfsx, 5, 13),
8718GEN_VXFORM_UIMM(vctuxs, 5, 14),
8719GEN_VXFORM_UIMM(vctsxs, 5, 15),
8720
8721#undef GEN_VAFORM_PAIRED
8722#define GEN_VAFORM_PAIRED(name0, name1, opc2) \
8723 GEN_HANDLER(name0##_##name1, 0x04, opc2, 0xFF, 0x00000000, PPC_ALTIVEC)
8724GEN_VAFORM_PAIRED(vmhaddshs, vmhraddshs, 16),
8725GEN_VAFORM_PAIRED(vmsumubm, vmsummbm, 18),
8726GEN_VAFORM_PAIRED(vmsumuhm, vmsumuhs, 19),
8727GEN_VAFORM_PAIRED(vmsumshm, vmsumshs, 20),
8728GEN_VAFORM_PAIRED(vsel, vperm, 21),
8729GEN_VAFORM_PAIRED(vmaddfp, vnmsubfp, 23),
8730
8731#undef GEN_SPE
8732#define GEN_SPE(name0, name1, opc2, opc3, inval, type) \
8733GEN_HANDLER(name0##_##name1, 0x04, opc2, opc3, inval, type)
8734GEN_SPE(evaddw, speundef, 0x00, 0x08, 0x00000000, PPC_SPE),
8735GEN_SPE(evaddiw, speundef, 0x01, 0x08, 0x00000000, PPC_SPE),
8736GEN_SPE(evsubfw, speundef, 0x02, 0x08, 0x00000000, PPC_SPE),
8737GEN_SPE(evsubifw, speundef, 0x03, 0x08, 0x00000000, PPC_SPE),
8738GEN_SPE(evabs, evneg, 0x04, 0x08, 0x0000F800, PPC_SPE),
8739GEN_SPE(evextsb, evextsh, 0x05, 0x08, 0x0000F800, PPC_SPE),
8740GEN_SPE(evrndw, evcntlzw, 0x06, 0x08, 0x0000F800, PPC_SPE),
8741GEN_SPE(evcntlsw, brinc, 0x07, 0x08, 0x00000000, PPC_SPE),
8742GEN_SPE(speundef, evand, 0x08, 0x08, 0x00000000, PPC_SPE),
8743GEN_SPE(evandc, speundef, 0x09, 0x08, 0x00000000, PPC_SPE),
8744GEN_SPE(evxor, evor, 0x0B, 0x08, 0x00000000, PPC_SPE),
8745GEN_SPE(evnor, eveqv, 0x0C, 0x08, 0x00000000, PPC_SPE),
8746GEN_SPE(speundef, evorc, 0x0D, 0x08, 0x00000000, PPC_SPE),
8747GEN_SPE(evnand, speundef, 0x0F, 0x08, 0x00000000, PPC_SPE),
8748GEN_SPE(evsrwu, evsrws, 0x10, 0x08, 0x00000000, PPC_SPE),
8749GEN_SPE(evsrwiu, evsrwis, 0x11, 0x08, 0x00000000, PPC_SPE),
8750GEN_SPE(evslw, speundef, 0x12, 0x08, 0x00000000, PPC_SPE),
8751GEN_SPE(evslwi, speundef, 0x13, 0x08, 0x00000000, PPC_SPE),
8752GEN_SPE(evrlw, evsplati, 0x14, 0x08, 0x00000000, PPC_SPE),
8753GEN_SPE(evrlwi, evsplatfi, 0x15, 0x08, 0x00000000, PPC_SPE),
8754GEN_SPE(evmergehi, evmergelo, 0x16, 0x08, 0x00000000, PPC_SPE),
8755GEN_SPE(evmergehilo, evmergelohi, 0x17, 0x08, 0x00000000, PPC_SPE),
8756GEN_SPE(evcmpgtu, evcmpgts, 0x18, 0x08, 0x00600000, PPC_SPE),
8757GEN_SPE(evcmpltu, evcmplts, 0x19, 0x08, 0x00600000, PPC_SPE),
8758GEN_SPE(evcmpeq, speundef, 0x1A, 0x08, 0x00600000, PPC_SPE),
8759
8760GEN_SPE(evfsadd, evfssub, 0x00, 0x0A, 0x00000000, PPC_SPE_SINGLE),
8761GEN_SPE(evfsabs, evfsnabs, 0x02, 0x0A, 0x0000F800, PPC_SPE_SINGLE),
8762GEN_SPE(evfsneg, speundef, 0x03, 0x0A, 0x0000F800, PPC_SPE_SINGLE),
8763GEN_SPE(evfsmul, evfsdiv, 0x04, 0x0A, 0x00000000, PPC_SPE_SINGLE),
8764GEN_SPE(evfscmpgt, evfscmplt, 0x06, 0x0A, 0x00600000, PPC_SPE_SINGLE),
8765GEN_SPE(evfscmpeq, speundef, 0x07, 0x0A, 0x00600000, PPC_SPE_SINGLE),
8766GEN_SPE(evfscfui, evfscfsi, 0x08, 0x0A, 0x00180000, PPC_SPE_SINGLE),
8767GEN_SPE(evfscfuf, evfscfsf, 0x09, 0x0A, 0x00180000, PPC_SPE_SINGLE),
8768GEN_SPE(evfsctui, evfsctsi, 0x0A, 0x0A, 0x00180000, PPC_SPE_SINGLE),
8769GEN_SPE(evfsctuf, evfsctsf, 0x0B, 0x0A, 0x00180000, PPC_SPE_SINGLE),
8770GEN_SPE(evfsctuiz, speundef, 0x0C, 0x0A, 0x00180000, PPC_SPE_SINGLE),
8771GEN_SPE(evfsctsiz, speundef, 0x0D, 0x0A, 0x00180000, PPC_SPE_SINGLE),
8772GEN_SPE(evfststgt, evfststlt, 0x0E, 0x0A, 0x00600000, PPC_SPE_SINGLE),
8773GEN_SPE(evfststeq, speundef, 0x0F, 0x0A, 0x00600000, PPC_SPE_SINGLE),
8774
8775GEN_SPE(efsadd, efssub, 0x00, 0x0B, 0x00000000, PPC_SPE_SINGLE),
8776GEN_SPE(efsabs, efsnabs, 0x02, 0x0B, 0x0000F800, PPC_SPE_SINGLE),
8777GEN_SPE(efsneg, speundef, 0x03, 0x0B, 0x0000F800, PPC_SPE_SINGLE),
8778GEN_SPE(efsmul, efsdiv, 0x04, 0x0B, 0x00000000, PPC_SPE_SINGLE),
8779GEN_SPE(efscmpgt, efscmplt, 0x06, 0x0B, 0x00600000, PPC_SPE_SINGLE),
8780GEN_SPE(efscmpeq, efscfd, 0x07, 0x0B, 0x00600000, PPC_SPE_SINGLE),
8781GEN_SPE(efscfui, efscfsi, 0x08, 0x0B, 0x00180000, PPC_SPE_SINGLE),
8782GEN_SPE(efscfuf, efscfsf, 0x09, 0x0B, 0x00180000, PPC_SPE_SINGLE),
8783GEN_SPE(efsctui, efsctsi, 0x0A, 0x0B, 0x00180000, PPC_SPE_SINGLE),
8784GEN_SPE(efsctuf, efsctsf, 0x0B, 0x0B, 0x00180000, PPC_SPE_SINGLE),
8785GEN_SPE(efsctuiz, speundef, 0x0C, 0x0B, 0x00180000, PPC_SPE_SINGLE),
8786GEN_SPE(efsctsiz, speundef, 0x0D, 0x0B, 0x00180000, PPC_SPE_SINGLE),
8787GEN_SPE(efststgt, efststlt, 0x0E, 0x0B, 0x00600000, PPC_SPE_SINGLE),
8788GEN_SPE(efststeq, speundef, 0x0F, 0x0B, 0x00600000, PPC_SPE_SINGLE),
8789
8790GEN_SPE(efdadd, efdsub, 0x10, 0x0B, 0x00000000, PPC_SPE_DOUBLE),
8791GEN_SPE(efdcfuid, efdcfsid, 0x11, 0x0B, 0x00180000, PPC_SPE_DOUBLE),
8792GEN_SPE(efdabs, efdnabs, 0x12, 0x0B, 0x0000F800, PPC_SPE_DOUBLE),
8793GEN_SPE(efdneg, speundef, 0x13, 0x0B, 0x0000F800, PPC_SPE_DOUBLE),
8794GEN_SPE(efdmul, efddiv, 0x14, 0x0B, 0x00000000, PPC_SPE_DOUBLE),
8795GEN_SPE(efdctuidz, efdctsidz, 0x15, 0x0B, 0x00180000, PPC_SPE_DOUBLE),
8796GEN_SPE(efdcmpgt, efdcmplt, 0x16, 0x0B, 0x00600000, PPC_SPE_DOUBLE),
8797GEN_SPE(efdcmpeq, efdcfs, 0x17, 0x0B, 0x00600000, PPC_SPE_DOUBLE),
8798GEN_SPE(efdcfui, efdcfsi, 0x18, 0x0B, 0x00180000, PPC_SPE_DOUBLE),
8799GEN_SPE(efdcfuf, efdcfsf, 0x19, 0x0B, 0x00180000, PPC_SPE_DOUBLE),
8800GEN_SPE(efdctui, efdctsi, 0x1A, 0x0B, 0x00180000, PPC_SPE_DOUBLE),
8801GEN_SPE(efdctuf, efdctsf, 0x1B, 0x0B, 0x00180000, PPC_SPE_DOUBLE),
8802GEN_SPE(efdctuiz, speundef, 0x1C, 0x0B, 0x00180000, PPC_SPE_DOUBLE),
8803GEN_SPE(efdctsiz, speundef, 0x1D, 0x0B, 0x00180000, PPC_SPE_DOUBLE),
8804GEN_SPE(efdtstgt, efdtstlt, 0x1E, 0x0B, 0x00600000, PPC_SPE_DOUBLE),
8805GEN_SPE(efdtsteq, speundef, 0x1F, 0x0B, 0x00600000, PPC_SPE_DOUBLE),
8806
8807#undef GEN_SPEOP_LDST
8808#define GEN_SPEOP_LDST(name, opc2, sh) \
8809GEN_HANDLER(name, 0x04, opc2, 0x0C, 0x00000000, PPC_SPE)
8810GEN_SPEOP_LDST(evldd, 0x00, 3),
8811GEN_SPEOP_LDST(evldw, 0x01, 3),
8812GEN_SPEOP_LDST(evldh, 0x02, 3),
8813GEN_SPEOP_LDST(evlhhesplat, 0x04, 1),
8814GEN_SPEOP_LDST(evlhhousplat, 0x06, 1),
8815GEN_SPEOP_LDST(evlhhossplat, 0x07, 1),
8816GEN_SPEOP_LDST(evlwhe, 0x08, 2),
8817GEN_SPEOP_LDST(evlwhou, 0x0A, 2),
8818GEN_SPEOP_LDST(evlwhos, 0x0B, 2),
8819GEN_SPEOP_LDST(evlwwsplat, 0x0C, 2),
8820GEN_SPEOP_LDST(evlwhsplat, 0x0E, 2),
8821
8822GEN_SPEOP_LDST(evstdd, 0x10, 3),
8823GEN_SPEOP_LDST(evstdw, 0x11, 3),
8824GEN_SPEOP_LDST(evstdh, 0x12, 3),
8825GEN_SPEOP_LDST(evstwhe, 0x18, 2),
8826GEN_SPEOP_LDST(evstwho, 0x1A, 2),
8827GEN_SPEOP_LDST(evstwwe, 0x1C, 2),
8828GEN_SPEOP_LDST(evstwwo, 0x1E, 2),
8829};
8830
3fc6c082 8831#include "translate_init.c"
0411a972 8832#include "helper_regs.h"
79aceca5 8833
9a64fbe4 8834/*****************************************************************************/
3fc6c082 8835/* Misc PowerPC helpers */
9a78eead 8836void cpu_dump_state (CPUState *env, FILE *f, fprintf_function cpu_fprintf,
36081602 8837 int flags)
79aceca5 8838{
3fc6c082
FB
8839#define RGPL 4
8840#define RFPL 4
3fc6c082 8841
79aceca5
FB
8842 int i;
8843
90e189ec 8844 cpu_fprintf(f, "NIP " TARGET_FMT_lx " LR " TARGET_FMT_lx " CTR "
9a78eead
SW
8845 TARGET_FMT_lx " XER " TARGET_FMT_lx "\n",
8846 env->nip, env->lr, env->ctr, env->xer);
90e189ec
BS
8847 cpu_fprintf(f, "MSR " TARGET_FMT_lx " HID0 " TARGET_FMT_lx " HF "
8848 TARGET_FMT_lx " idx %d\n", env->msr, env->spr[SPR_HID0],
8849 env->hflags, env->mmu_idx);
d9bce9d9 8850#if !defined(NO_TIMER_DUMP)
9a78eead 8851 cpu_fprintf(f, "TB %08" PRIu32 " %08" PRIu64
76a66253 8852#if !defined(CONFIG_USER_ONLY)
9a78eead 8853 " DECR %08" PRIu32
76a66253
JM
8854#endif
8855 "\n",
077fc206 8856 cpu_ppc_load_tbu(env), cpu_ppc_load_tbl(env)
76a66253
JM
8857#if !defined(CONFIG_USER_ONLY)
8858 , cpu_ppc_load_decr(env)
8859#endif
8860 );
077fc206 8861#endif
76a66253 8862 for (i = 0; i < 32; i++) {
3fc6c082
FB
8863 if ((i & (RGPL - 1)) == 0)
8864 cpu_fprintf(f, "GPR%02d", i);
b11ebf64 8865 cpu_fprintf(f, " %016" PRIx64, ppc_dump_gpr(env, i));
3fc6c082 8866 if ((i & (RGPL - 1)) == (RGPL - 1))
7fe48483 8867 cpu_fprintf(f, "\n");
76a66253 8868 }
3fc6c082 8869 cpu_fprintf(f, "CR ");
76a66253 8870 for (i = 0; i < 8; i++)
7fe48483
FB
8871 cpu_fprintf(f, "%01x", env->crf[i]);
8872 cpu_fprintf(f, " [");
76a66253
JM
8873 for (i = 0; i < 8; i++) {
8874 char a = '-';
8875 if (env->crf[i] & 0x08)
8876 a = 'L';
8877 else if (env->crf[i] & 0x04)
8878 a = 'G';
8879 else if (env->crf[i] & 0x02)
8880 a = 'E';
7fe48483 8881 cpu_fprintf(f, " %c%c", a, env->crf[i] & 0x01 ? 'O' : ' ');
76a66253 8882 }
90e189ec
BS
8883 cpu_fprintf(f, " ] RES " TARGET_FMT_lx "\n",
8884 env->reserve_addr);
3fc6c082
FB
8885 for (i = 0; i < 32; i++) {
8886 if ((i & (RFPL - 1)) == 0)
8887 cpu_fprintf(f, "FPR%02d", i);
26a76461 8888 cpu_fprintf(f, " %016" PRIx64, *((uint64_t *)&env->fpr[i]));
3fc6c082 8889 if ((i & (RFPL - 1)) == (RFPL - 1))
7fe48483 8890 cpu_fprintf(f, "\n");
79aceca5 8891 }
7889270a 8892 cpu_fprintf(f, "FPSCR %08x\n", env->fpscr);
f2e63a42 8893#if !defined(CONFIG_USER_ONLY)
90e189ec
BS
8894 cpu_fprintf(f, "SRR0 " TARGET_FMT_lx " SRR1 " TARGET_FMT_lx " SDR1 "
8895 TARGET_FMT_lx "\n", env->spr[SPR_SRR0], env->spr[SPR_SRR1],
8896 env->sdr1);
f2e63a42 8897#endif
79aceca5 8898
3fc6c082
FB
8899#undef RGPL
8900#undef RFPL
79aceca5
FB
8901}
8902
9a78eead 8903void cpu_dump_statistics (CPUState *env, FILE*f, fprintf_function cpu_fprintf,
76a66253
JM
8904 int flags)
8905{
8906#if defined(DO_PPC_STATISTICS)
c227f099 8907 opc_handler_t **t1, **t2, **t3, *handler;
76a66253
JM
8908 int op1, op2, op3;
8909
8910 t1 = env->opcodes;
8911 for (op1 = 0; op1 < 64; op1++) {
8912 handler = t1[op1];
8913 if (is_indirect_opcode(handler)) {
8914 t2 = ind_table(handler);
8915 for (op2 = 0; op2 < 32; op2++) {
8916 handler = t2[op2];
8917 if (is_indirect_opcode(handler)) {
8918 t3 = ind_table(handler);
8919 for (op3 = 0; op3 < 32; op3++) {
8920 handler = t3[op3];
8921 if (handler->count == 0)
8922 continue;
8923 cpu_fprintf(f, "%02x %02x %02x (%02x %04d) %16s: "
0bfcd599 8924 "%016" PRIx64 " %" PRId64 "\n",
76a66253
JM
8925 op1, op2, op3, op1, (op3 << 5) | op2,
8926 handler->oname,
8927 handler->count, handler->count);
8928 }
8929 } else {
8930 if (handler->count == 0)
8931 continue;
8932 cpu_fprintf(f, "%02x %02x (%02x %04d) %16s: "
0bfcd599 8933 "%016" PRIx64 " %" PRId64 "\n",
76a66253
JM
8934 op1, op2, op1, op2, handler->oname,
8935 handler->count, handler->count);
8936 }
8937 }
8938 } else {
8939 if (handler->count == 0)
8940 continue;
0bfcd599
BS
8941 cpu_fprintf(f, "%02x (%02x ) %16s: %016" PRIx64
8942 " %" PRId64 "\n",
76a66253
JM
8943 op1, op1, handler->oname,
8944 handler->count, handler->count);
8945 }
8946 }
8947#endif
8948}
8949
9a64fbe4 8950/*****************************************************************************/
636aa200
BS
8951static inline void gen_intermediate_code_internal(CPUState *env,
8952 TranslationBlock *tb,
8953 int search_pc)
79aceca5 8954{
9fddaa0c 8955 DisasContext ctx, *ctxp = &ctx;
c227f099 8956 opc_handler_t **table, *handler;
0fa85d43 8957 target_ulong pc_start;
79aceca5 8958 uint16_t *gen_opc_end;
a1d1bb31 8959 CPUBreakpoint *bp;
79aceca5 8960 int j, lj = -1;
2e70f6ef
PB
8961 int num_insns;
8962 int max_insns;
79aceca5
FB
8963
8964 pc_start = tb->pc;
79aceca5 8965 gen_opc_end = gen_opc_buf + OPC_MAX_SIZE;
046d6672 8966 ctx.nip = pc_start;
79aceca5 8967 ctx.tb = tb;
e1833e1f 8968 ctx.exception = POWERPC_EXCP_NONE;
3fc6c082 8969 ctx.spr_cb = env->spr_cb;
76db3ba4
AJ
8970 ctx.mem_idx = env->mmu_idx;
8971 ctx.access_type = -1;
8972 ctx.le_mode = env->hflags & (1 << MSR_LE) ? 1 : 0;
d9bce9d9
JM
8973#if defined(TARGET_PPC64)
8974 ctx.sf_mode = msr_sf;
9a64fbe4 8975#endif
3cc62370 8976 ctx.fpu_enabled = msr_fp;
a9d9eb8f 8977 if ((env->flags & POWERPC_FLAG_SPE) && msr_spe)
d26bfc9a
JM
8978 ctx.spe_enabled = msr_spe;
8979 else
8980 ctx.spe_enabled = 0;
a9d9eb8f
JM
8981 if ((env->flags & POWERPC_FLAG_VRE) && msr_vr)
8982 ctx.altivec_enabled = msr_vr;
8983 else
8984 ctx.altivec_enabled = 0;
d26bfc9a 8985 if ((env->flags & POWERPC_FLAG_SE) && msr_se)
8cbcb4fa 8986 ctx.singlestep_enabled = CPU_SINGLE_STEP;
d26bfc9a 8987 else
8cbcb4fa 8988 ctx.singlestep_enabled = 0;
d26bfc9a 8989 if ((env->flags & POWERPC_FLAG_BE) && msr_be)
8cbcb4fa
AJ
8990 ctx.singlestep_enabled |= CPU_BRANCH_STEP;
8991 if (unlikely(env->singlestep_enabled))
8992 ctx.singlestep_enabled |= GDBSTUB_SINGLE_STEP;
3fc6c082 8993#if defined (DO_SINGLE_STEP) && 0
9a64fbe4
FB
8994 /* Single step trace mode */
8995 msr_se = 1;
8996#endif
2e70f6ef
PB
8997 num_insns = 0;
8998 max_insns = tb->cflags & CF_COUNT_MASK;
8999 if (max_insns == 0)
9000 max_insns = CF_COUNT_MASK;
9001
9002 gen_icount_start();
9a64fbe4 9003 /* Set env in case of segfault during code fetch */
e1833e1f 9004 while (ctx.exception == POWERPC_EXCP_NONE && gen_opc_ptr < gen_opc_end) {
72cf2d4f
BS
9005 if (unlikely(!QTAILQ_EMPTY(&env->breakpoints))) {
9006 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
a1d1bb31 9007 if (bp->pc == ctx.nip) {
e06fcd75 9008 gen_debug_exception(ctxp);
ea4e754f
FB
9009 break;
9010 }
9011 }
9012 }
76a66253 9013 if (unlikely(search_pc)) {
79aceca5
FB
9014 j = gen_opc_ptr - gen_opc_buf;
9015 if (lj < j) {
9016 lj++;
9017 while (lj < j)
9018 gen_opc_instr_start[lj++] = 0;
79aceca5 9019 }
af4b6c54
AJ
9020 gen_opc_pc[lj] = ctx.nip;
9021 gen_opc_instr_start[lj] = 1;
9022 gen_opc_icount[lj] = num_insns;
79aceca5 9023 }
d12d51d5 9024 LOG_DISAS("----------------\n");
90e189ec 9025 LOG_DISAS("nip=" TARGET_FMT_lx " super=%d ir=%d\n",
d12d51d5 9026 ctx.nip, ctx.mem_idx, (int)msr_ir);
2e70f6ef
PB
9027 if (num_insns + 1 == max_insns && (tb->cflags & CF_LAST_IO))
9028 gen_io_start();
76db3ba4 9029 if (unlikely(ctx.le_mode)) {
056401ea
JM
9030 ctx.opcode = bswap32(ldl_code(ctx.nip));
9031 } else {
9032 ctx.opcode = ldl_code(ctx.nip);
111bfab3 9033 }
d12d51d5 9034 LOG_DISAS("translate opcode %08x (%02x %02x %02x) (%s)\n",
9a64fbe4 9035 ctx.opcode, opc1(ctx.opcode), opc2(ctx.opcode),
056401ea 9036 opc3(ctx.opcode), little_endian ? "little" : "big");
731c54f8
AJ
9037 if (unlikely(qemu_loglevel_mask(CPU_LOG_TB_OP)))
9038 tcg_gen_debug_insn_start(ctx.nip);
046d6672 9039 ctx.nip += 4;
3fc6c082 9040 table = env->opcodes;
2e70f6ef 9041 num_insns++;
79aceca5
FB
9042 handler = table[opc1(ctx.opcode)];
9043 if (is_indirect_opcode(handler)) {
9044 table = ind_table(handler);
9045 handler = table[opc2(ctx.opcode)];
9046 if (is_indirect_opcode(handler)) {
9047 table = ind_table(handler);
9048 handler = table[opc3(ctx.opcode)];
9049 }
9050 }
9051 /* Is opcode *REALLY* valid ? */
76a66253 9052 if (unlikely(handler->handler == &gen_invalid)) {
93fcfe39
AL
9053 if (qemu_log_enabled()) {
9054 qemu_log("invalid/unsupported opcode: "
90e189ec
BS
9055 "%02x - %02x - %02x (%08x) " TARGET_FMT_lx " %d\n",
9056 opc1(ctx.opcode), opc2(ctx.opcode),
9057 opc3(ctx.opcode), ctx.opcode, ctx.nip - 4, (int)msr_ir);
4b3686fa 9058 }
76a66253
JM
9059 } else {
9060 if (unlikely((ctx.opcode & handler->inval) != 0)) {
93fcfe39
AL
9061 if (qemu_log_enabled()) {
9062 qemu_log("invalid bits: %08x for opcode: "
90e189ec
BS
9063 "%02x - %02x - %02x (%08x) " TARGET_FMT_lx "\n",
9064 ctx.opcode & handler->inval, opc1(ctx.opcode),
9065 opc2(ctx.opcode), opc3(ctx.opcode),
9066 ctx.opcode, ctx.nip - 4);
76a66253 9067 }
e06fcd75 9068 gen_inval_exception(ctxp, POWERPC_EXCP_INVAL_INVAL);
4b3686fa 9069 break;
79aceca5 9070 }
79aceca5 9071 }
4b3686fa 9072 (*(handler->handler))(&ctx);
76a66253
JM
9073#if defined(DO_PPC_STATISTICS)
9074 handler->count++;
9075#endif
9a64fbe4 9076 /* Check trace mode exceptions */
8cbcb4fa
AJ
9077 if (unlikely(ctx.singlestep_enabled & CPU_SINGLE_STEP &&
9078 (ctx.nip <= 0x100 || ctx.nip > 0xF00) &&
9079 ctx.exception != POWERPC_SYSCALL &&
9080 ctx.exception != POWERPC_EXCP_TRAP &&
9081 ctx.exception != POWERPC_EXCP_BRANCH)) {
e06fcd75 9082 gen_exception(ctxp, POWERPC_EXCP_TRACE);
d26bfc9a 9083 } else if (unlikely(((ctx.nip & (TARGET_PAGE_SIZE - 1)) == 0) ||
2e70f6ef 9084 (env->singlestep_enabled) ||
1b530a6d 9085 singlestep ||
2e70f6ef 9086 num_insns >= max_insns)) {
d26bfc9a
JM
9087 /* if we reach a page boundary or are single stepping, stop
9088 * generation
9089 */
8dd4983c 9090 break;
76a66253 9091 }
3fc6c082 9092 }
2e70f6ef
PB
9093 if (tb->cflags & CF_LAST_IO)
9094 gen_io_end();
e1833e1f 9095 if (ctx.exception == POWERPC_EXCP_NONE) {
c1942362 9096 gen_goto_tb(&ctx, 0, ctx.nip);
e1833e1f 9097 } else if (ctx.exception != POWERPC_EXCP_BRANCH) {
8cbcb4fa 9098 if (unlikely(env->singlestep_enabled)) {
e06fcd75 9099 gen_debug_exception(ctxp);
8cbcb4fa 9100 }
76a66253 9101 /* Generate the return instruction */
57fec1fe 9102 tcg_gen_exit_tb(0);
9a64fbe4 9103 }
2e70f6ef 9104 gen_icount_end(tb, num_insns);
79aceca5 9105 *gen_opc_ptr = INDEX_op_end;
76a66253 9106 if (unlikely(search_pc)) {
9a64fbe4
FB
9107 j = gen_opc_ptr - gen_opc_buf;
9108 lj++;
9109 while (lj <= j)
9110 gen_opc_instr_start[lj++] = 0;
9a64fbe4 9111 } else {
046d6672 9112 tb->size = ctx.nip - pc_start;
2e70f6ef 9113 tb->icount = num_insns;
9a64fbe4 9114 }
d9bce9d9 9115#if defined(DEBUG_DISAS)
8fec2b8c 9116 if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)) {
76a66253 9117 int flags;
237c0af0 9118 flags = env->bfd_mach;
76db3ba4 9119 flags |= ctx.le_mode << 16;
93fcfe39
AL
9120 qemu_log("IN: %s\n", lookup_symbol(pc_start));
9121 log_target_disas(pc_start, ctx.nip - pc_start, flags);
9122 qemu_log("\n");
9fddaa0c 9123 }
79aceca5 9124#endif
79aceca5
FB
9125}
9126
2cfc5f17 9127void gen_intermediate_code (CPUState *env, struct TranslationBlock *tb)
79aceca5 9128{
2cfc5f17 9129 gen_intermediate_code_internal(env, tb, 0);
79aceca5
FB
9130}
9131
2cfc5f17 9132void gen_intermediate_code_pc (CPUState *env, struct TranslationBlock *tb)
79aceca5 9133{
2cfc5f17 9134 gen_intermediate_code_internal(env, tb, 1);
79aceca5 9135}
d2856f1a
AJ
9136
9137void gen_pc_load(CPUState *env, TranslationBlock *tb,
9138 unsigned long searched_pc, int pc_pos, void *puc)
9139{
d2856f1a 9140 env->nip = gen_opc_pc[pc_pos];
d2856f1a 9141}